blob: 5d6c9a8a1c22a2526c7c5ac30efb592111101ebb [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020024#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
Juan Quinteladfe5fff2009-07-27 16:12:40 +020042#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000043// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
Juan Quintelaf0667e62009-07-27 16:13:05 +020050//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010060 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000061 longjmp(env->jmp_env, 1);
62}
thsbfed01f2007-06-03 17:44:37 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000070#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000071 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000072#elif defined(__OpenBSD__)
73 struct sigcontext *uc = puc;
74#endif
bellardfbf9eeb2004-04-25 21:21:33 +000075#endif
76
77 env = env1;
78
79 /* XXX: restore cpu registers saved in host registers */
80
81#if !defined(CONFIG_SOFTMMU)
82 if (puc) {
83 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000084#ifdef __linux__
Aurelien Jarno60e99242010-03-29 02:12:51 +020085#ifdef __ia64
86 sigprocmask(SIG_SETMASK, (sigset_t *)&uc->uc_sigmask, NULL);
87#else
bellardfbf9eeb2004-04-25 21:21:33 +000088 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
Aurelien Jarno60e99242010-03-29 02:12:51 +020089#endif
blueswir184778502008-10-26 20:33:16 +000090#elif defined(__OpenBSD__)
91 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
92#endif
bellardfbf9eeb2004-04-25 21:21:33 +000093 }
94#endif
pbrook9a3ea652008-12-19 12:49:13 +000095 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000096 longjmp(env->jmp_env, 1);
97}
98
pbrook2e70f6e2008-06-29 01:03:05 +000099/* Execute the code without caching the generated code. An interpreter
100 could be used if available. */
101static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
102{
103 unsigned long next_tb;
104 TranslationBlock *tb;
105
106 /* Should never happen.
107 We only end up here when an existing TB is too long. */
108 if (max_cycles > CF_COUNT_MASK)
109 max_cycles = CF_COUNT_MASK;
110
111 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
112 max_cycles);
113 env->current_tb = tb;
114 /* execute the generated code */
115 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100116 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000117
118 if ((next_tb & 3) == 2) {
119 /* Restore PC. This may happen if async event occurs before
120 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000121 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000122 }
123 tb_phys_invalidate(tb, -1);
124 tb_free(tb);
125}
126
bellard8a40a182005-11-20 10:35:40 +0000127static TranslationBlock *tb_find_slow(target_ulong pc,
128 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000129 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000130{
131 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000132 unsigned int h;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000133 tb_page_addr_t phys_pc, phys_page1, phys_page2;
134 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000137
bellard8a40a182005-11-20 10:35:40 +0000138 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +0000140 phys_page1 = phys_pc & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 h = tb_phys_hash_func(phys_pc);
143 ptb1 = &tb_phys_hash[h];
144 for(;;) {
145 tb = *ptb1;
146 if (!tb)
147 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000148 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000150 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000151 tb->flags == flags) {
152 /* check next page if needed */
153 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000154 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000155 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000156 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000157 if (tb->page_addr[1] == phys_page2)
158 goto found;
159 } else {
160 goto found;
161 }
162 }
163 ptb1 = &tb->phys_hash_next;
164 }
165 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000166 /* if no translated code available, then translate it now */
167 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000168
bellard8a40a182005-11-20 10:35:40 +0000169 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300170 /* Move the last found TB to the head of the list */
171 if (likely(*ptb1)) {
172 *ptb1 = tb->phys_hash_next;
173 tb->phys_hash_next = tb_phys_hash[h];
174 tb_phys_hash[h] = tb;
175 }
bellard8a40a182005-11-20 10:35:40 +0000176 /* we add the TB in the virtual pc hash table */
177 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000178 return tb;
179}
180
181static inline TranslationBlock *tb_find_fast(void)
182{
183 TranslationBlock *tb;
184 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000185 int flags;
bellard8a40a182005-11-20 10:35:40 +0000186
187 /* we record a subset of the CPU state. It will
188 always be the same before a given translated block
189 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000190 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000191 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000192 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
193 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000194 tb = tb_find_slow(pc, cs_base, flags);
195 }
196 return tb;
197}
198
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100199static CPUDebugExcpHandler *debug_excp_handler;
200
201CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
202{
203 CPUDebugExcpHandler *old_handler = debug_excp_handler;
204
205 debug_excp_handler = handler;
206 return old_handler;
207}
208
209static void cpu_handle_debug_exception(CPUState *env)
210{
211 CPUWatchpoint *wp;
212
213 if (!env->watchpoint_hit) {
214 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
215 wp->flags &= ~BP_WATCHPOINT_HIT;
216 }
217 }
218 if (debug_excp_handler) {
219 debug_excp_handler(env);
220 }
221}
222
bellard7d132992003-03-06 23:23:54 +0000223/* main execution loop */
224
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300225volatile sig_atomic_t exit_request;
226
bellarde4533c72003-06-15 19:51:39 +0000227int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000228{
Paolo Bonzini1d9000e2010-02-23 19:21:00 +0100229 volatile host_reg_t saved_env_reg;
bellard8a40a182005-11-20 10:35:40 +0000230 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000231 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000232 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000233 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000234
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100235 if (env1->halted) {
236 if (!cpu_has_work(env1)) {
237 return EXCP_HALTED;
238 }
239
240 env1->halted = 0;
241 }
bellard5a1e3cf2005-11-23 21:02:53 +0000242
ths5fafdf22007-09-16 21:08:06 +0000243 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000244
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100245 /* the access to env below is actually saving the global register's
246 value, so that files not including target-xyz/exec.h are free to
247 use it. */
248 QEMU_BUILD_BUG_ON (sizeof (saved_env_reg) != sizeof (env));
249 saved_env_reg = (host_reg_t) env;
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200250 barrier();
bellardc27004e2005-01-03 23:35:10 +0000251 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000252
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200253 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300254 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300255 }
256
thsecb644f2007-06-03 18:45:53 +0000257#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100258 /* put eflags in CPU temporary format */
259 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
260 DF = 1 - (2 * ((env->eflags >> 10) & 1));
261 CC_OP = CC_OP_EFLAGS;
262 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000263#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000264#elif defined(TARGET_M68K)
265 env->cc_op = CC_OP_FLAGS;
266 env->cc_dest = env->sr & 0xf;
267 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000268#elif defined(TARGET_ALPHA)
269#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800270#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000271#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100272#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200273#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000274#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000275#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000276#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100277#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000278 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000279#else
280#error unsupported target CPU
281#endif
bellard3fb2ded2003-06-24 13:22:59 +0000282 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000283
bellard7d132992003-03-06 23:23:54 +0000284 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000285 for(;;) {
286 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200287#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000288#undef env
Jan Kiszka6792a572011-02-07 12:19:18 +0100289 env = cpu_single_env;
blueswir19ddff3d2009-04-04 07:41:20 +0000290#define env cpu_single_env
291#endif
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* if an exception is pending, we execute it here */
293 if (env->exception_index >= 0) {
294 if (env->exception_index >= EXCP_INTERRUPT) {
295 /* exit request from the cpu execution loop */
296 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100297 if (ret == EXCP_DEBUG) {
298 cpu_handle_debug_exception(env);
299 }
bellard3fb2ded2003-06-24 13:22:59 +0000300 break;
aurel3272d239e2009-01-14 19:40:27 +0000301 } else {
302#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000303 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000304 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000305 loop */
bellard83479e72003-06-25 16:12:37 +0000306#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000307 do_interrupt_user(env->exception_index,
308 env->exception_is_int,
309 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000310 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000311 /* successfully delivered */
312 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000313#endif
bellard3fb2ded2003-06-24 13:22:59 +0000314 ret = env->exception_index;
315 break;
aurel3272d239e2009-01-14 19:40:27 +0000316#else
bellard83479e72003-06-25 16:12:37 +0000317#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000318 /* simulate a real cpu exception. On i386, it can
319 trigger new exceptions, but we do not handle
320 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000321 do_interrupt(env->exception_index,
322 env->exception_is_int,
323 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000324 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000325 /* successfully delivered */
326 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000327#elif defined(TARGET_PPC)
328 do_interrupt(env);
Michael Walle81ea0e12011-02-17 23:45:02 +0100329#elif defined(TARGET_LM32)
330 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200331#elif defined(TARGET_MICROBLAZE)
332 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000333#elif defined(TARGET_MIPS)
334 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000335#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000336 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000337#elif defined(TARGET_ARM)
338 do_interrupt(env);
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800339#elif defined(TARGET_UNICORE32)
340 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000341#elif defined(TARGET_SH4)
342 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000343#elif defined(TARGET_ALPHA)
344 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000345#elif defined(TARGET_CRIS)
346 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000347#elif defined(TARGET_M68K)
348 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000349#endif
Paolo Bonzini301d2902010-01-15 09:41:01 +0100350 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000351#endif
bellard3fb2ded2003-06-24 13:22:59 +0000352 }
ths5fafdf22007-09-16 21:08:06 +0000353 }
bellard9df217a2005-02-10 22:05:51 +0000354
blueswir1b5fc09a2008-05-04 06:38:18 +0000355 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000356 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000357 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000358 if (unlikely(interrupt_request)) {
359 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
360 /* Mask out external interrupts for this step. */
361 interrupt_request &= ~(CPU_INTERRUPT_HARD |
362 CPU_INTERRUPT_FIQ |
363 CPU_INTERRUPT_SMI |
364 CPU_INTERRUPT_NMI);
365 }
pbrook6658ffb2007-03-16 23:58:11 +0000366 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
367 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
368 env->exception_index = EXCP_DEBUG;
369 cpu_loop_exit();
370 }
balroga90b7312007-05-01 01:28:01 +0000371#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200372 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800373 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000374 if (interrupt_request & CPU_INTERRUPT_HALT) {
375 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
376 env->halted = 1;
377 env->exception_index = EXCP_HLT;
378 cpu_loop_exit();
379 }
380#endif
bellard68a79312003-06-30 13:12:32 +0000381#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300382 if (interrupt_request & CPU_INTERRUPT_INIT) {
383 svm_check_intercept(SVM_EXIT_INIT);
384 do_cpu_init(env);
385 env->exception_index = EXCP_HALTED;
386 cpu_loop_exit();
387 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
388 do_cpu_sipi(env);
389 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000390 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
391 !(env->hflags & HF_SMM_MASK)) {
392 svm_check_intercept(SVM_EXIT_SMI);
393 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
394 do_smm_enter();
395 next_tb = 0;
396 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
397 !(env->hflags2 & HF2_NMI_MASK)) {
398 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
399 env->hflags2 |= HF2_NMI_MASK;
400 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
401 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800402 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
403 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
404 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
405 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000406 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
407 (((env->hflags2 & HF2_VINTR_MASK) &&
408 (env->hflags2 & HF2_HIF_MASK)) ||
409 (!(env->hflags2 & HF2_VINTR_MASK) &&
410 (env->eflags & IF_MASK &&
411 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
412 int intno;
413 svm_check_intercept(SVM_EXIT_INTR);
414 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
415 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000416 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200417#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000418#undef env
419 env = cpu_single_env;
420#define env cpu_single_env
421#endif
bellarddb620f42008-06-04 17:02:19 +0000422 do_interrupt(intno, 0, 0, 0, 1);
423 /* ensure that no TB jump will be modified as
424 the program flow was changed */
425 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000426#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000427 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
428 (env->eflags & IF_MASK) &&
429 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
430 int intno;
431 /* FIXME: this should respect TPR */
432 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000433 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000434 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000435 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000436 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000437 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000438#endif
bellarddb620f42008-06-04 17:02:19 +0000439 }
bellard68a79312003-06-30 13:12:32 +0000440 }
bellardce097762004-01-04 23:53:18 +0000441#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000442#if 0
443 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000444 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000445 }
446#endif
j_mayer47103572007-03-30 09:38:04 +0000447 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000448 ppc_hw_interrupt(env);
449 if (env->pending_interrupts == 0)
450 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000451 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000452 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100453#elif defined(TARGET_LM32)
454 if ((interrupt_request & CPU_INTERRUPT_HARD)
455 && (env->ie & IE_IE)) {
456 env->exception_index = EXCP_IRQ;
457 do_interrupt(env);
458 next_tb = 0;
459 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200460#elif defined(TARGET_MICROBLAZE)
461 if ((interrupt_request & CPU_INTERRUPT_HARD)
462 && (env->sregs[SR_MSR] & MSR_IE)
463 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
464 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
465 env->exception_index = EXCP_IRQ;
466 do_interrupt(env);
467 next_tb = 0;
468 }
bellard6af0bf92005-07-02 14:58:51 +0000469#elif defined(TARGET_MIPS)
470 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100471 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000472 /* Raise it */
473 env->exception_index = EXCP_EXT_INTERRUPT;
474 env->error_code = 0;
475 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000476 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000477 }
bellarde95c8d52004-09-30 22:22:08 +0000478#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300479 if (interrupt_request & CPU_INTERRUPT_HARD) {
480 if (cpu_interrupts_enabled(env) &&
481 env->interrupt_index > 0) {
482 int pil = env->interrupt_index & 0xf;
483 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000484
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300485 if (((type == TT_EXTINT) &&
486 cpu_pil_allowed(env, pil)) ||
487 type != TT_EXTINT) {
488 env->exception_index = env->interrupt_index;
489 do_interrupt(env);
490 next_tb = 0;
491 }
492 }
bellarde95c8d52004-09-30 22:22:08 +0000493 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
494 //do_interrupt(0, 0, 0, 0, 0);
495 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000496 }
bellardb5ff1b32005-11-26 10:38:39 +0000497#elif defined(TARGET_ARM)
498 if (interrupt_request & CPU_INTERRUPT_FIQ
499 && !(env->uncached_cpsr & CPSR_F)) {
500 env->exception_index = EXCP_FIQ;
501 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000502 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000503 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000504 /* ARMv7-M interrupt return works by loading a magic value
505 into the PC. On real hardware the load causes the
506 return to occur. The qemu implementation performs the
507 jump normally, then does the exception return when the
508 CPU tries to execute code at the magic address.
509 This will cause the magic PC value to be pushed to
510 the stack if an interrupt occured at the wrong time.
511 We avoid this by disabling interrupts when
512 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000513 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000514 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
515 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000516 env->exception_index = EXCP_IRQ;
517 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000518 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000519 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800520#elif defined(TARGET_UNICORE32)
521 if (interrupt_request & CPU_INTERRUPT_HARD
522 && !(env->uncached_asr & ASR_I)) {
523 do_interrupt(env);
524 next_tb = 0;
525 }
bellardfdf9b3e2006-04-27 21:07:38 +0000526#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000527 if (interrupt_request & CPU_INTERRUPT_HARD) {
528 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000529 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000530 }
j_mayereddf68a2007-04-05 07:22:49 +0000531#elif defined(TARGET_ALPHA)
532 if (interrupt_request & CPU_INTERRUPT_HARD) {
533 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000534 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000535 }
thsf1ccf902007-10-08 13:16:14 +0000536#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000537 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100538 && (env->pregs[PR_CCS] & I_FLAG)
539 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000540 env->exception_index = EXCP_IRQ;
541 do_interrupt(env);
542 next_tb = 0;
543 }
544 if (interrupt_request & CPU_INTERRUPT_NMI
545 && (env->pregs[PR_CCS] & M_FLAG)) {
546 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000547 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000548 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000549 }
pbrook06338792007-05-23 19:58:11 +0000550#elif defined(TARGET_M68K)
551 if (interrupt_request & CPU_INTERRUPT_HARD
552 && ((env->sr & SR_I) >> SR_I_SHIFT)
553 < env->pending_level) {
554 /* Real hardware gets the interrupt vector via an
555 IACK cycle at this point. Current emulated
556 hardware doesn't rely on this, so we
557 provide/save the vector when the interrupt is
558 first signalled. */
559 env->exception_index = env->pending_vector;
560 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000561 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000562 }
bellard68a79312003-06-30 13:12:32 +0000563#endif
bellard9d050952006-05-22 22:03:52 +0000564 /* Don't use the cached interupt_request value,
565 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000566 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000567 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
568 /* ensure that no TB jump will be modified as
569 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000570 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000571 }
aurel32be214e62009-03-06 21:48:00 +0000572 }
573 if (unlikely(env->exit_request)) {
574 env->exit_request = 0;
575 env->exception_index = EXCP_INTERRUPT;
576 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000577 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700578#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000579 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000580 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000581#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000582 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000583 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000584 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000585#elif defined(TARGET_M68K)
586 cpu_m68k_flush_flags(env, env->cc_op);
587 env->cc_op = CC_OP_FLAGS;
588 env->sr = (env->sr & 0xffe0)
589 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000590 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000591#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700592 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000593#endif
bellard3fb2ded2003-06-24 13:22:59 +0000594 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700595#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000596 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000597 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000598 /* Note: we do it here to avoid a gcc bug on Mac OS X when
599 doing it in tb_find_slow */
600 if (tb_invalidated_flag) {
601 /* as some TB could have been invalidated because
602 of memory exceptions while generating the code, we
603 must recompute the hash index here */
604 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000605 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000606 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200607#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000608 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
609 (long)tb->tc_ptr, tb->pc,
610 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000611#endif
bellard8a40a182005-11-20 10:35:40 +0000612 /* see if we can patch the calling TB. When the TB
613 spans two pages, we cannot safely do a direct
614 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100615 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000616 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000617 }
pbrookd5975362008-06-07 20:50:51 +0000618 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000619
620 /* cpu_interrupt might be called while translating the
621 TB, but before it is linked into a potentially
622 infinite loop and becomes env->current_tb. Avoid
623 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200624 env->current_tb = tb;
625 barrier();
626 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000627 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000628 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200629#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000630#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000631 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000632#define env cpu_single_env
633#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000634 next_tb = tcg_qemu_tb_exec(tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000635 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000636 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000637 int insns_left;
638 tb = (TranslationBlock *)(long)(next_tb & ~3);
639 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000640 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000641 insns_left = env->icount_decr.u32;
642 if (env->icount_extra && insns_left >= 0) {
643 /* Refill decrementer and continue execution. */
644 env->icount_extra += insns_left;
645 if (env->icount_extra > 0xffff) {
646 insns_left = 0xffff;
647 } else {
648 insns_left = env->icount_extra;
649 }
650 env->icount_extra -= insns_left;
651 env->icount_decr.u16.low = insns_left;
652 } else {
653 if (insns_left > 0) {
654 /* Execute remaining instructions. */
655 cpu_exec_nocache(insns_left, tb);
656 }
657 env->exception_index = EXCP_INTERRUPT;
658 next_tb = 0;
659 cpu_loop_exit();
660 }
661 }
662 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200663 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000664 /* reset soft MMU for next block (it can currently
665 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000666 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000667 }
bellard3fb2ded2003-06-24 13:22:59 +0000668 } /* for(;;) */
669
bellard7d132992003-03-06 23:23:54 +0000670
bellarde4533c72003-06-15 19:51:39 +0000671#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000672 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000673 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000674#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000675 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800676#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000677#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000678#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100679#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000680#elif defined(TARGET_M68K)
681 cpu_m68k_flush_flags(env, env->cc_op);
682 env->cc_op = CC_OP_FLAGS;
683 env->sr = (env->sr & 0xffe0)
684 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200685#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000686#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000687#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000688#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000689#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100690#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000691 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000692#else
693#error unsupported target CPU
694#endif
pbrook1057eaa2007-02-04 13:37:44 +0000695
696 /* restore global registers */
Jan Kiszka1d93f0f2010-06-25 16:56:49 +0200697 barrier();
Paolo Bonzini24ebf5f2010-02-18 21:25:23 +0100698 env = (void *) saved_env_reg;
pbrook1057eaa2007-02-04 13:37:44 +0000699
bellard6a00d602005-11-21 23:25:50 +0000700 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000701 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000702 return ret;
703}
bellard6dbad632003-03-16 18:05:05 +0000704
bellardfbf9eeb2004-04-25 21:21:33 +0000705/* must only be called from the generated code as an exception can be
706 generated */
707void tb_invalidate_page_range(target_ulong start, target_ulong end)
708{
bellarddc5d0b32004-06-22 18:43:30 +0000709 /* XXX: cannot enable it yet because it yields to MMU exception
710 where NIP != read address on PowerPC */
711#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000712 target_ulong phys_addr;
713 phys_addr = get_phys_addr_code(env, start);
714 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000715#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000716}
717
bellard1a18c712003-10-30 01:07:51 +0000718#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000719
bellard6dbad632003-03-16 18:05:05 +0000720void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
721{
722 CPUX86State *saved_env;
723
724 saved_env = env;
725 env = s;
bellarda412ac52003-07-26 18:01:40 +0000726 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000727 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000728 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000729 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000730 } else {
bellard5d975592008-05-12 22:05:33 +0000731 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000732 }
bellard6dbad632003-03-16 18:05:05 +0000733 env = saved_env;
734}
bellard9de5e442003-03-23 16:49:39 +0000735
bellard6f12a2a2007-11-11 22:16:56 +0000736void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000737{
738 CPUX86State *saved_env;
739
740 saved_env = env;
741 env = s;
ths3b46e622007-09-17 08:09:54 +0000742
bellard6f12a2a2007-11-11 22:16:56 +0000743 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000744
745 env = saved_env;
746}
747
bellard6f12a2a2007-11-11 22:16:56 +0000748void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000749{
750 CPUX86State *saved_env;
751
752 saved_env = env;
753 env = s;
ths3b46e622007-09-17 08:09:54 +0000754
bellard6f12a2a2007-11-11 22:16:56 +0000755 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000756
757 env = saved_env;
758}
759
bellarde4533c72003-06-15 19:51:39 +0000760#endif /* TARGET_I386 */
761
bellard67b915a2004-03-31 23:37:16 +0000762#if !defined(CONFIG_SOFTMMU)
763
bellard3fb2ded2003-06-24 13:22:59 +0000764#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700765#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
766#else
767#define EXCEPTION_ACTION cpu_loop_exit()
768#endif
bellard3fb2ded2003-06-24 13:22:59 +0000769
bellardb56dad12003-05-08 15:38:04 +0000770/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000771 the effective address of the memory exception. 'is_write' is 1 if a
772 write caused the exception and otherwise 0'. 'old_set' is the
773 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000774static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000775 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000776 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000777{
bellarda513fe12003-05-27 23:29:48 +0000778 TranslationBlock *tb;
779 int ret;
bellard68a79312003-06-30 13:12:32 +0000780
bellard83479e72003-06-25 16:12:37 +0000781 if (cpu_single_env)
782 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000783#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000784 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000785 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000786#endif
bellard25eb4482003-05-14 21:50:54 +0000787 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000788 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000789 return 1;
790 }
bellardfbf9eeb2004-04-25 21:21:33 +0000791
bellard3fb2ded2003-06-24 13:22:59 +0000792 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700793 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000794 if (ret < 0)
795 return 0; /* not an MMU fault */
796 if (ret == 0)
797 return 1; /* the MMU fault was handled without causing real CPU fault */
798 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000799 tb = tb_find_pc(pc);
800 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000801 /* the PC is inside the translated code. It means that we have
802 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000803 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000804 }
bellard3fb2ded2003-06-24 13:22:59 +0000805
bellard68016c62005-02-07 23:12:27 +0000806 /* we restore the process signal mask as the sigreturn should
807 do it (XXX: use sigsetjmp) */
808 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700809 EXCEPTION_ACTION;
810
aurel32968c74d2008-04-11 04:55:17 +0000811 /* never comes here */
812 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000813}
bellard9de5e442003-03-23 16:49:39 +0000814
bellard2b413142003-05-14 23:01:10 +0000815#if defined(__i386__)
816
bellardd8ecc0b2007-02-05 21:41:46 +0000817#if defined(__APPLE__)
818# include <sys/ucontext.h>
819
820# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
821# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
822# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000823# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200824#elif defined (__NetBSD__)
825# include <ucontext.h>
826
827# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
828# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
829# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
830# define MASK_sig(context) ((context)->uc_sigmask)
831#elif defined (__FreeBSD__) || defined(__DragonFly__)
832# include <ucontext.h>
833
834# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
835# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
836# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
837# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000838#elif defined(__OpenBSD__)
839# define EIP_sig(context) ((context)->sc_eip)
840# define TRAP_sig(context) ((context)->sc_trapno)
841# define ERROR_sig(context) ((context)->sc_err)
842# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000843#else
844# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
845# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
846# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000847# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000848#endif
849
ths5fafdf22007-09-16 21:08:06 +0000850int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000851 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000852{
ths5a7b5422007-01-31 12:16:51 +0000853 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200854#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
855 ucontext_t *uc = puc;
856#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000857 struct sigcontext *uc = puc;
858#else
bellard9de5e442003-03-23 16:49:39 +0000859 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000860#endif
bellard9de5e442003-03-23 16:49:39 +0000861 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000862 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000863
bellardd691f662003-03-24 21:58:34 +0000864#ifndef REG_EIP
865/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000866#define REG_EIP EIP
867#define REG_ERR ERR
868#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000869#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000870 pc = EIP_sig(uc);
871 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000872 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
873 trapno == 0xe ?
874 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000875 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000876}
877
bellardbc51c5c2004-03-17 23:46:04 +0000878#elif defined(__x86_64__)
879
blueswir1b3efe5c2008-12-05 17:55:45 +0000880#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000881#define PC_sig(context) _UC_MACHINE_PC(context)
882#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
883#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
884#define MASK_sig(context) ((context)->uc_sigmask)
885#elif defined(__OpenBSD__)
886#define PC_sig(context) ((context)->sc_rip)
887#define TRAP_sig(context) ((context)->sc_trapno)
888#define ERROR_sig(context) ((context)->sc_err)
889#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200890#elif defined (__FreeBSD__) || defined(__DragonFly__)
891#include <ucontext.h>
892
893#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
894#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
895#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
896#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000897#else
blueswir1d397abb2009-04-10 13:00:29 +0000898#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
899#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
900#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
901#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000902#endif
903
ths5a7b5422007-01-31 12:16:51 +0000904int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000905 void *puc)
906{
ths5a7b5422007-01-31 12:16:51 +0000907 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000908 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200909#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000910 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000911#elif defined(__OpenBSD__)
912 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000913#else
914 struct ucontext *uc = puc;
915#endif
bellardbc51c5c2004-03-17 23:46:04 +0000916
blueswir1d397abb2009-04-10 13:00:29 +0000917 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000918 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000919 TRAP_sig(uc) == 0xe ?
920 (ERROR_sig(uc) >> 1) & 1 : 0,
921 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000922}
923
malce58ffeb2009-01-14 18:39:49 +0000924#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000925
bellard83fb7ad2004-07-05 21:25:26 +0000926/***********************************************************************
927 * signal context platform-specific definitions
928 * From Wine
929 */
930#ifdef linux
931/* All Registers access - only for local access */
932# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
933/* Gpr Registers access */
934# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
935# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
936# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
937# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
938# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
939# define LR_sig(context) REG_sig(link, context) /* Link register */
940# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
941/* Float Registers access */
942# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
943# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
944/* Exception Registers access */
945# define DAR_sig(context) REG_sig(dar, context)
946# define DSISR_sig(context) REG_sig(dsisr, context)
947# define TRAP_sig(context) REG_sig(trap, context)
948#endif /* linux */
949
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100950#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
951#include <ucontext.h>
952# define IAR_sig(context) ((context)->uc_mcontext.mc_srr0)
953# define MSR_sig(context) ((context)->uc_mcontext.mc_srr1)
954# define CTR_sig(context) ((context)->uc_mcontext.mc_ctr)
955# define XER_sig(context) ((context)->uc_mcontext.mc_xer)
956# define LR_sig(context) ((context)->uc_mcontext.mc_lr)
957# define CR_sig(context) ((context)->uc_mcontext.mc_cr)
958/* Exception Registers access */
959# define DAR_sig(context) ((context)->uc_mcontext.mc_dar)
960# define DSISR_sig(context) ((context)->uc_mcontext.mc_dsisr)
961# define TRAP_sig(context) ((context)->uc_mcontext.mc_exc)
962#endif /* __FreeBSD__|| __FreeBSD_kernel__ */
963
bellard83fb7ad2004-07-05 21:25:26 +0000964#ifdef __APPLE__
965# include <sys/ucontext.h>
966typedef struct ucontext SIGCONTEXT;
967/* All Registers access - only for local access */
968# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
969# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
970# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
971# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
972/* Gpr Registers access */
973# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
974# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
975# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
976# define CTR_sig(context) REG_sig(ctr, context)
977# define XER_sig(context) REG_sig(xer, context) /* Link register */
978# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
979# define CR_sig(context) REG_sig(cr, context) /* Condition register */
980/* Float Registers access */
981# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
982# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
983/* Exception Registers access */
984# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
985# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
986# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
987#endif /* __APPLE__ */
988
ths5fafdf22007-09-16 21:08:06 +0000989int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000990 void *puc)
bellard2b413142003-05-14 23:01:10 +0000991{
ths5a7b5422007-01-31 12:16:51 +0000992 siginfo_t *info = pinfo;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100993#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
994 ucontext_t *uc = puc;
995#else
bellard25eb4482003-05-14 21:50:54 +0000996 struct ucontext *uc = puc;
Juergen Lock58d9b1e2010-02-19 19:29:25 +0100997#endif
bellard25eb4482003-05-14 21:50:54 +0000998 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000999 int is_write;
1000
bellard83fb7ad2004-07-05 21:25:26 +00001001 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001002 is_write = 0;
1003#if 0
1004 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001005 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001006 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001007#else
bellard83fb7ad2004-07-05 21:25:26 +00001008 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001009 is_write = 1;
1010#endif
ths5fafdf22007-09-16 21:08:06 +00001011 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001012 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001013}
bellard2b413142003-05-14 23:01:10 +00001014
bellard2f87c602003-06-02 20:38:09 +00001015#elif defined(__alpha__)
1016
ths5fafdf22007-09-16 21:08:06 +00001017int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001018 void *puc)
1019{
ths5a7b5422007-01-31 12:16:51 +00001020 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001021 struct ucontext *uc = puc;
1022 uint32_t *pc = uc->uc_mcontext.sc_pc;
1023 uint32_t insn = *pc;
1024 int is_write = 0;
1025
bellard8c6939c2003-06-09 15:28:00 +00001026 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001027 switch (insn >> 26) {
1028 case 0x0d: // stw
1029 case 0x0e: // stb
1030 case 0x0f: // stq_u
1031 case 0x24: // stf
1032 case 0x25: // stg
1033 case 0x26: // sts
1034 case 0x27: // stt
1035 case 0x2c: // stl
1036 case 0x2d: // stq
1037 case 0x2e: // stl_c
1038 case 0x2f: // stq_c
1039 is_write = 1;
1040 }
1041
ths5fafdf22007-09-16 21:08:06 +00001042 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001043 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001044}
bellard8c6939c2003-06-09 15:28:00 +00001045#elif defined(__sparc__)
1046
ths5fafdf22007-09-16 21:08:06 +00001047int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001048 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001049{
ths5a7b5422007-01-31 12:16:51 +00001050 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001051 int is_write;
1052 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001053#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001054 uint32_t *regs = (uint32_t *)(info + 1);
1055 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001056 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001057 unsigned long pc = regs[1];
1058#else
blueswir184778502008-10-26 20:33:16 +00001059#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001060 struct sigcontext *sc = puc;
1061 unsigned long pc = sc->sigc_regs.tpc;
1062 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001063#elif defined(__OpenBSD__)
1064 struct sigcontext *uc = puc;
1065 unsigned long pc = uc->sc_pc;
1066 void *sigmask = (void *)(long)uc->sc_mask;
1067#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001068#endif
1069
bellard8c6939c2003-06-09 15:28:00 +00001070 /* XXX: need kernel patch to get write flag faster */
1071 is_write = 0;
1072 insn = *(uint32_t *)pc;
1073 if ((insn >> 30) == 3) {
1074 switch((insn >> 19) & 0x3f) {
1075 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001076 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001077 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001078 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001079 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001080 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001081 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001082 case 0x17: // stda
1083 case 0x0e: // stx
1084 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001085 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001086 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001087 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001088 case 0x37: // stdfa
1089 case 0x26: // stqf
1090 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001091 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001092 case 0x3c: // casa
1093 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001094 is_write = 1;
1095 break;
1096 }
1097 }
ths5fafdf22007-09-16 21:08:06 +00001098 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001099 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001100}
1101
1102#elif defined(__arm__)
1103
ths5fafdf22007-09-16 21:08:06 +00001104int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001105 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001106{
ths5a7b5422007-01-31 12:16:51 +00001107 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001108 struct ucontext *uc = puc;
1109 unsigned long pc;
1110 int is_write;
ths3b46e622007-09-17 08:09:54 +00001111
blueswir148bbf112008-07-08 18:35:02 +00001112#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001113 pc = uc->uc_mcontext.gregs[R15];
1114#else
balrog4eee57f2008-05-06 14:47:19 +00001115 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001116#endif
bellard8c6939c2003-06-09 15:28:00 +00001117 /* XXX: compute is_write */
1118 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001119 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001120 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001121 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001122}
1123
bellard38e584a2003-08-10 22:14:22 +00001124#elif defined(__mc68000)
1125
ths5fafdf22007-09-16 21:08:06 +00001126int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001127 void *puc)
1128{
ths5a7b5422007-01-31 12:16:51 +00001129 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001130 struct ucontext *uc = puc;
1131 unsigned long pc;
1132 int is_write;
ths3b46e622007-09-17 08:09:54 +00001133
bellard38e584a2003-08-10 22:14:22 +00001134 pc = uc->uc_mcontext.gregs[16];
1135 /* XXX: compute is_write */
1136 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001137 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001138 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001139 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001140}
1141
bellardb8076a72005-04-07 22:20:31 +00001142#elif defined(__ia64)
1143
1144#ifndef __ISR_VALID
1145 /* This ought to be in <bits/siginfo.h>... */
1146# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001147#endif
1148
ths5a7b5422007-01-31 12:16:51 +00001149int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001150{
ths5a7b5422007-01-31 12:16:51 +00001151 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001152 struct ucontext *uc = puc;
1153 unsigned long ip;
1154 int is_write = 0;
1155
1156 ip = uc->uc_mcontext.sc_ip;
1157 switch (host_signum) {
1158 case SIGILL:
1159 case SIGFPE:
1160 case SIGSEGV:
1161 case SIGBUS:
1162 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001163 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001164 /* ISR.W (write-access) is bit 33: */
1165 is_write = (info->si_isr >> 33) & 1;
1166 break;
1167
1168 default:
1169 break;
1170 }
1171 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1172 is_write,
Aurelien Jarno60e99242010-03-29 02:12:51 +02001173 (sigset_t *)&uc->uc_sigmask, puc);
bellardb8076a72005-04-07 22:20:31 +00001174}
1175
bellard90cb9492005-07-24 15:11:38 +00001176#elif defined(__s390__)
1177
ths5fafdf22007-09-16 21:08:06 +00001178int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001179 void *puc)
1180{
ths5a7b5422007-01-31 12:16:51 +00001181 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001182 struct ucontext *uc = puc;
1183 unsigned long pc;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001184 uint16_t *pinsn;
1185 int is_write = 0;
ths3b46e622007-09-17 08:09:54 +00001186
bellard90cb9492005-07-24 15:11:38 +00001187 pc = uc->uc_mcontext.psw.addr;
Richard Henderson6a1621b2010-06-04 12:14:12 -07001188
1189 /* ??? On linux, the non-rt signal handler has 4 (!) arguments instead
1190 of the normal 2 arguments. The 3rd argument contains the "int_code"
1191 from the hardware which does in fact contain the is_write value.
1192 The rt signal handler, as far as I can tell, does not give this value
1193 at all. Not that we could get to it from here even if it were. */
1194 /* ??? This is not even close to complete, since it ignores all
1195 of the read-modify-write instructions. */
1196 pinsn = (uint16_t *)pc;
1197 switch (pinsn[0] >> 8) {
1198 case 0x50: /* ST */
1199 case 0x42: /* STC */
1200 case 0x40: /* STH */
1201 is_write = 1;
1202 break;
1203 case 0xc4: /* RIL format insns */
1204 switch (pinsn[0] & 0xf) {
1205 case 0xf: /* STRL */
1206 case 0xb: /* STGRL */
1207 case 0x7: /* STHRL */
1208 is_write = 1;
1209 }
1210 break;
1211 case 0xe3: /* RXY format insns */
1212 switch (pinsn[2] & 0xff) {
1213 case 0x50: /* STY */
1214 case 0x24: /* STG */
1215 case 0x72: /* STCY */
1216 case 0x70: /* STHY */
1217 case 0x8e: /* STPQ */
1218 case 0x3f: /* STRVH */
1219 case 0x3e: /* STRV */
1220 case 0x2f: /* STRVG */
1221 is_write = 1;
1222 }
1223 break;
1224 }
ths5fafdf22007-09-16 21:08:06 +00001225 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001226 is_write, &uc->uc_sigmask, puc);
1227}
1228
1229#elif defined(__mips__)
1230
ths5fafdf22007-09-16 21:08:06 +00001231int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001232 void *puc)
1233{
ths9617efe2007-05-08 21:05:55 +00001234 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001235 struct ucontext *uc = puc;
1236 greg_t pc = uc->uc_mcontext.pc;
1237 int is_write;
ths3b46e622007-09-17 08:09:54 +00001238
thsc4b89d12007-05-05 19:23:11 +00001239 /* XXX: compute is_write */
1240 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001241 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001242 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001243}
1244
aurel32f54b3f92008-04-12 20:14:54 +00001245#elif defined(__hppa__)
1246
1247int cpu_signal_handler(int host_signum, void *pinfo,
1248 void *puc)
1249{
1250 struct siginfo *info = pinfo;
1251 struct ucontext *uc = puc;
Richard Hendersonf57040b2010-03-12 15:58:08 +01001252 unsigned long pc = uc->uc_mcontext.sc_iaoq[0];
1253 uint32_t insn = *(uint32_t *)pc;
1254 int is_write = 0;
aurel32f54b3f92008-04-12 20:14:54 +00001255
Richard Hendersonf57040b2010-03-12 15:58:08 +01001256 /* XXX: need kernel patch to get write flag faster. */
1257 switch (insn >> 26) {
1258 case 0x1a: /* STW */
1259 case 0x19: /* STH */
1260 case 0x18: /* STB */
1261 case 0x1b: /* STWM */
1262 is_write = 1;
1263 break;
1264
1265 case 0x09: /* CSTWX, FSTWX, FSTWS */
1266 case 0x0b: /* CSTDX, FSTDX, FSTDS */
1267 /* Distinguish from coprocessor load ... */
1268 is_write = (insn >> 9) & 1;
1269 break;
1270
1271 case 0x03:
1272 switch ((insn >> 6) & 15) {
1273 case 0xa: /* STWS */
1274 case 0x9: /* STHS */
1275 case 0x8: /* STBS */
1276 case 0xe: /* STWAS */
1277 case 0xc: /* STBYS */
1278 is_write = 1;
1279 }
1280 break;
1281 }
1282
aurel32f54b3f92008-04-12 20:14:54 +00001283 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
Richard Hendersonf57040b2010-03-12 15:58:08 +01001284 is_write, &uc->uc_sigmask, puc);
aurel32f54b3f92008-04-12 20:14:54 +00001285}
1286
bellard2b413142003-05-14 23:01:10 +00001287#else
1288
bellard3fb2ded2003-06-24 13:22:59 +00001289#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001290
1291#endif
bellard67b915a2004-03-31 23:37:16 +00001292
1293#endif /* !defined(CONFIG_SOFTMMU) */