blob: a3384958c739c5804eaab76ca8a9a7a80e02e204 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
29#include "exec-all.h"
bellardb67d9a52008-05-23 09:57:34 +000030#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000031#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060032#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000033#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000034#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000036#if defined(CONFIG_USER_ONLY)
37#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020038#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010039#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
40#include <sys/param.h>
41#if __FreeBSD_version >= 700104
42#define HAVE_KINFO_GETVMMAP
43#define sigqueue sigqueue_freebsd /* avoid redefinition */
44#include <sys/time.h>
45#include <sys/proc.h>
46#include <machine/profile.h>
47#define _KERNEL
48#include <sys/user.h>
49#undef _KERNEL
50#undef sigqueue
51#include <libutil.h>
52#endif
53#endif
pbrook53a59602006-03-25 19:31:22 +000054#endif
bellard54936002003-05-13 00:25:15 +000055
bellardfd6ce8f2003-05-14 19:00:11 +000056//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000057//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000058//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000059//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000060
61/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000062//#define DEBUG_TB_CHECK
63//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000064
ths1196be32007-03-17 15:17:58 +000065//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000066//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000067
pbrook99773bd2006-04-16 15:14:59 +000068#if !defined(CONFIG_USER_ONLY)
69/* TB consistency checks only implemented for usermode emulation. */
70#undef DEBUG_TB_CHECK
71#endif
72
bellard9fa3e852004-01-04 18:06:42 +000073#define SMC_BITMAP_USE_THRESHOLD 10
74
blueswir1bdaf78e2008-10-04 07:24:27 +000075static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020076static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000077TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000078static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000079/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050080spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000081
blueswir1141ac462008-07-26 15:05:57 +000082#if defined(__arm__) || defined(__sparc_v9__)
83/* The prologue must be reachable with a direct jump. ARM and Sparc64
84 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000085 section close to code segment. */
86#define code_gen_section \
87 __attribute__((__section__(".gen_code"))) \
88 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020089#elif defined(_WIN32)
90/* Maximum alignment for Win32 is 16. */
91#define code_gen_section \
92 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000093#else
94#define code_gen_section \
95 __attribute__((aligned (32)))
96#endif
97
98uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +000099static uint8_t *code_gen_buffer;
100static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000101/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000102static unsigned long code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200103static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000104
pbrooke2eef172008-06-08 01:09:01 +0000105#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000106int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000107static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000108
Alex Williamsonf471a172010-06-11 11:11:42 -0600109RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list) };
pbrooke2eef172008-06-08 01:09:01 +0000110#endif
bellard9fa3e852004-01-04 18:06:42 +0000111
bellard6a00d602005-11-21 23:25:50 +0000112CPUState *first_cpu;
113/* current CPU in the current thread. It is only valid inside
114 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000115CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000116/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000117 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000118 2 = Adaptive rate instruction counting. */
119int use_icount = 0;
120/* Current instruction counter. While executing translated code this may
121 include some instructions that have not yet been executed. */
122int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000123
bellard54936002003-05-13 00:25:15 +0000124typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000125 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000126 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000127 /* in order to optimize self modifying code, we count the number
128 of lookups we do to a given page to use a bitmap */
129 unsigned int code_write_count;
130 uint8_t *code_bitmap;
131#if defined(CONFIG_USER_ONLY)
132 unsigned long flags;
133#endif
bellard54936002003-05-13 00:25:15 +0000134} PageDesc;
135
Paul Brook41c1b1c2010-03-12 16:54:58 +0000136/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800137 while in user mode we want it to be based on virtual addresses. */
138#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000139#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
140# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
141#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800142# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000143#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000144#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800145# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000146#endif
bellard54936002003-05-13 00:25:15 +0000147
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800148/* Size of the L2 (and L3, etc) page tables. */
149#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000150#define L2_SIZE (1 << L2_BITS)
151
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152/* The bits remaining after N lower levels of page tables. */
153#define P_L1_BITS_REM \
154 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
155#define V_L1_BITS_REM \
156 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
157
158/* Size of the L1 page table. Avoid silly small sizes. */
159#if P_L1_BITS_REM < 4
160#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
161#else
162#define P_L1_BITS P_L1_BITS_REM
163#endif
164
165#if V_L1_BITS_REM < 4
166#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
167#else
168#define V_L1_BITS V_L1_BITS_REM
169#endif
170
171#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
172#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
173
174#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
175#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
176
bellard83fb7ad2004-07-05 21:25:26 +0000177unsigned long qemu_real_host_page_size;
178unsigned long qemu_host_page_bits;
179unsigned long qemu_host_page_size;
180unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000181
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800182/* This is a multi-level map on the virtual address space.
183 The bottom level has pointers to PageDesc. */
184static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000185
pbrooke2eef172008-06-08 01:09:01 +0000186#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000187typedef struct PhysPageDesc {
188 /* offset in host memory of the page + io_index in the low bits */
189 ram_addr_t phys_offset;
190 ram_addr_t region_offset;
191} PhysPageDesc;
192
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800193/* This is a multi-level map on the physical address space.
194 The bottom level has pointers to PhysPageDesc. */
195static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000196
pbrooke2eef172008-06-08 01:09:01 +0000197static void io_mem_init(void);
198
bellard33417e72003-08-10 21:47:01 +0000199/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000200CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
201CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000202void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000203static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000204static int io_mem_watch;
205#endif
bellard33417e72003-08-10 21:47:01 +0000206
bellard34865132003-10-05 14:28:56 +0000207/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200208#ifdef WIN32
209static const char *logfilename = "qemu.log";
210#else
blueswir1d9b630f2008-10-05 09:57:08 +0000211static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200212#endif
bellard34865132003-10-05 14:28:56 +0000213FILE *logfile;
214int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000215static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000216
bellarde3db7222005-01-26 22:00:47 +0000217/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000218#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000219static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000220#endif
bellarde3db7222005-01-26 22:00:47 +0000221static int tb_flush_count;
222static int tb_phys_invalidate_count;
223
bellard7cb69ca2008-05-10 10:55:51 +0000224#ifdef _WIN32
225static void map_exec(void *addr, long size)
226{
227 DWORD old_protect;
228 VirtualProtect(addr, size,
229 PAGE_EXECUTE_READWRITE, &old_protect);
230
231}
232#else
233static void map_exec(void *addr, long size)
234{
bellard43694152008-05-29 09:35:57 +0000235 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000236
bellard43694152008-05-29 09:35:57 +0000237 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000238 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000239 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000240
241 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000242 end += page_size - 1;
243 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000244
245 mprotect((void *)start, end - start,
246 PROT_READ | PROT_WRITE | PROT_EXEC);
247}
248#endif
249
bellardb346ff42003-06-15 20:05:50 +0000250static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000251{
bellard83fb7ad2004-07-05 21:25:26 +0000252 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000253 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000254#ifdef _WIN32
255 {
256 SYSTEM_INFO system_info;
257
258 GetSystemInfo(&system_info);
259 qemu_real_host_page_size = system_info.dwPageSize;
260 }
261#else
262 qemu_real_host_page_size = getpagesize();
263#endif
bellard83fb7ad2004-07-05 21:25:26 +0000264 if (qemu_host_page_size == 0)
265 qemu_host_page_size = qemu_real_host_page_size;
266 if (qemu_host_page_size < TARGET_PAGE_SIZE)
267 qemu_host_page_size = TARGET_PAGE_SIZE;
268 qemu_host_page_bits = 0;
269 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
270 qemu_host_page_bits++;
271 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000272
Paul Brook2e9a5712010-05-05 16:32:59 +0100273#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000274 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100275#ifdef HAVE_KINFO_GETVMMAP
276 struct kinfo_vmentry *freep;
277 int i, cnt;
278
279 freep = kinfo_getvmmap(getpid(), &cnt);
280 if (freep) {
281 mmap_lock();
282 for (i = 0; i < cnt; i++) {
283 unsigned long startaddr, endaddr;
284
285 startaddr = freep[i].kve_start;
286 endaddr = freep[i].kve_end;
287 if (h2g_valid(startaddr)) {
288 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
289
290 if (h2g_valid(endaddr)) {
291 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200292 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100293 } else {
294#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
295 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200296 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100297#endif
298 }
299 }
300 }
301 free(freep);
302 mmap_unlock();
303 }
304#else
balrog50a95692007-12-12 01:16:23 +0000305 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000306
pbrook07765902008-05-31 16:33:53 +0000307 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800308
Aurelien Jarnofd436902010-04-10 17:20:36 +0200309 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000310 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800311 mmap_lock();
312
balrog50a95692007-12-12 01:16:23 +0000313 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800314 unsigned long startaddr, endaddr;
315 int n;
316
317 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
318
319 if (n == 2 && h2g_valid(startaddr)) {
320 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
321
322 if (h2g_valid(endaddr)) {
323 endaddr = h2g(endaddr);
324 } else {
325 endaddr = ~0ul;
326 }
327 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000328 }
329 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800330
balrog50a95692007-12-12 01:16:23 +0000331 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800332 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000333 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100334#endif
balrog50a95692007-12-12 01:16:23 +0000335 }
336#endif
bellard54936002003-05-13 00:25:15 +0000337}
338
Paul Brook41c1b1c2010-03-12 16:54:58 +0000339static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000340{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000341 PageDesc *pd;
342 void **lp;
343 int i;
344
pbrook17e23772008-06-09 13:47:45 +0000345#if defined(CONFIG_USER_ONLY)
Paul Brook2e9a5712010-05-05 16:32:59 +0100346 /* We can't use qemu_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800347# define ALLOC(P, SIZE) \
348 do { \
349 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
350 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800351 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000352#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800353# define ALLOC(P, SIZE) \
354 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000355#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800356
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800357 /* Level 1. Always allocated. */
358 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
359
360 /* Level 2..N-1. */
361 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
362 void **p = *lp;
363
364 if (p == NULL) {
365 if (!alloc) {
366 return NULL;
367 }
368 ALLOC(p, sizeof(void *) * L2_SIZE);
369 *lp = p;
370 }
371
372 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000373 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800374
375 pd = *lp;
376 if (pd == NULL) {
377 if (!alloc) {
378 return NULL;
379 }
380 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
381 *lp = pd;
382 }
383
384#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800385
386 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000387}
388
Paul Brook41c1b1c2010-03-12 16:54:58 +0000389static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000390{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000392}
393
Paul Brook6d9a1302010-02-28 23:55:53 +0000394#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500395static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000396{
pbrooke3f4e2a2006-04-08 20:02:06 +0000397 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800398 void **lp;
399 int i;
bellard92e873b2004-05-21 14:52:29 +0000400
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800401 /* Level 1. Always allocated. */
402 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000403
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800404 /* Level 2..N-1. */
405 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
406 void **p = *lp;
407 if (p == NULL) {
408 if (!alloc) {
409 return NULL;
410 }
411 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
412 }
413 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000414 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800415
pbrooke3f4e2a2006-04-08 20:02:06 +0000416 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800417 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000418 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800419
420 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000421 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800422 }
423
424 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
425
pbrook67c4d232009-02-23 13:16:07 +0000426 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800427 pd[i].phys_offset = IO_MEM_UNASSIGNED;
428 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000429 }
bellard92e873b2004-05-21 14:52:29 +0000430 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800431
432 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000433}
434
Anthony Liguoric227f092009-10-01 16:12:16 -0500435static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000436{
bellard108c49b2005-07-24 12:55:09 +0000437 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000438}
439
Anthony Liguoric227f092009-10-01 16:12:16 -0500440static void tlb_protect_code(ram_addr_t ram_addr);
441static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000442 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000443#define mmap_lock() do { } while(0)
444#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000445#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000446
bellard43694152008-05-29 09:35:57 +0000447#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
448
449#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100450/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000451 user mode. It will change when a dedicated libc will be used */
452#define USE_STATIC_CODE_GEN_BUFFER
453#endif
454
455#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200456static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
457 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000458#endif
459
blueswir18fcd3692008-08-17 20:26:25 +0000460static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000461{
bellard43694152008-05-29 09:35:57 +0000462#ifdef USE_STATIC_CODE_GEN_BUFFER
463 code_gen_buffer = static_code_gen_buffer;
464 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
465 map_exec(code_gen_buffer, code_gen_buffer_size);
466#else
bellard26a5f132008-05-28 12:30:31 +0000467 code_gen_buffer_size = tb_size;
468 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000469#if defined(CONFIG_USER_ONLY)
470 /* in user mode, phys_ram_size is not meaningful */
471 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
472#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100473 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000474 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000475#endif
bellard26a5f132008-05-28 12:30:31 +0000476 }
477 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
478 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
479 /* The code gen buffer location may have constraints depending on
480 the host cpu and OS */
481#if defined(__linux__)
482 {
483 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000484 void *start = NULL;
485
bellard26a5f132008-05-28 12:30:31 +0000486 flags = MAP_PRIVATE | MAP_ANONYMOUS;
487#if defined(__x86_64__)
488 flags |= MAP_32BIT;
489 /* Cannot map more than that */
490 if (code_gen_buffer_size > (800 * 1024 * 1024))
491 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000492#elif defined(__sparc_v9__)
493 // Map the buffer below 2G, so we can use direct calls and branches
494 flags |= MAP_FIXED;
495 start = (void *) 0x60000000UL;
496 if (code_gen_buffer_size > (512 * 1024 * 1024))
497 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000498#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000499 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000500 flags |= MAP_FIXED;
501 start = (void *) 0x01000000UL;
502 if (code_gen_buffer_size > 16 * 1024 * 1024)
503 code_gen_buffer_size = 16 * 1024 * 1024;
Richard Hendersoneba0b892010-06-04 12:14:14 -0700504#elif defined(__s390x__)
505 /* Map the buffer so that we can use direct calls and branches. */
506 /* We have a +- 4GB range on the branches; leave some slop. */
507 if (code_gen_buffer_size > (3ul * 1024 * 1024 * 1024)) {
508 code_gen_buffer_size = 3ul * 1024 * 1024 * 1024;
509 }
510 start = (void *)0x90000000UL;
bellard26a5f132008-05-28 12:30:31 +0000511#endif
blueswir1141ac462008-07-26 15:05:57 +0000512 code_gen_buffer = mmap(start, code_gen_buffer_size,
513 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000514 flags, -1, 0);
515 if (code_gen_buffer == MAP_FAILED) {
516 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
517 exit(1);
518 }
519 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100520#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000521 {
522 int flags;
523 void *addr = NULL;
524 flags = MAP_PRIVATE | MAP_ANONYMOUS;
525#if defined(__x86_64__)
526 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
527 * 0x40000000 is free */
528 flags |= MAP_FIXED;
529 addr = (void *)0x40000000;
530 /* Cannot map more than that */
531 if (code_gen_buffer_size > (800 * 1024 * 1024))
532 code_gen_buffer_size = (800 * 1024 * 1024);
533#endif
534 code_gen_buffer = mmap(addr, code_gen_buffer_size,
535 PROT_WRITE | PROT_READ | PROT_EXEC,
536 flags, -1, 0);
537 if (code_gen_buffer == MAP_FAILED) {
538 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
539 exit(1);
540 }
541 }
bellard26a5f132008-05-28 12:30:31 +0000542#else
543 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000544 map_exec(code_gen_buffer, code_gen_buffer_size);
545#endif
bellard43694152008-05-29 09:35:57 +0000546#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000547 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
548 code_gen_buffer_max_size = code_gen_buffer_size -
Aurelien Jarno239fda32010-06-03 19:29:31 +0200549 (TCG_MAX_OP_SIZE * OPC_MAX_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000550 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
551 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
552}
553
554/* Must be called before using the QEMU cpus. 'tb_size' is the size
555 (in bytes) allocated to the translation buffer. Zero means default
556 size. */
557void cpu_exec_init_all(unsigned long tb_size)
558{
bellard26a5f132008-05-28 12:30:31 +0000559 cpu_gen_init();
560 code_gen_alloc(tb_size);
561 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000562 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000563#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000564 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000565#endif
Richard Henderson9002ec72010-05-06 08:50:41 -0700566#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
567 /* There's no guest base to take into account, so go ahead and
568 initialize the prologue now. */
569 tcg_prologue_init(&tcg_ctx);
570#endif
bellard26a5f132008-05-28 12:30:31 +0000571}
572
pbrook9656f322008-07-01 20:01:19 +0000573#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
574
Juan Quintelae59fb372009-09-29 22:48:21 +0200575static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200576{
577 CPUState *env = opaque;
578
aurel323098dba2009-03-07 21:28:24 +0000579 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
580 version_id is increased. */
581 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000582 tlb_flush(env, 1);
583
584 return 0;
585}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200586
587static const VMStateDescription vmstate_cpu_common = {
588 .name = "cpu_common",
589 .version_id = 1,
590 .minimum_version_id = 1,
591 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200592 .post_load = cpu_common_post_load,
593 .fields = (VMStateField []) {
594 VMSTATE_UINT32(halted, CPUState),
595 VMSTATE_UINT32(interrupt_request, CPUState),
596 VMSTATE_END_OF_LIST()
597 }
598};
pbrook9656f322008-07-01 20:01:19 +0000599#endif
600
Glauber Costa950f1472009-06-09 12:15:18 -0400601CPUState *qemu_get_cpu(int cpu)
602{
603 CPUState *env = first_cpu;
604
605 while (env) {
606 if (env->cpu_index == cpu)
607 break;
608 env = env->next_cpu;
609 }
610
611 return env;
612}
613
bellard6a00d602005-11-21 23:25:50 +0000614void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000615{
bellard6a00d602005-11-21 23:25:50 +0000616 CPUState **penv;
617 int cpu_index;
618
pbrookc2764712009-03-07 15:24:59 +0000619#if defined(CONFIG_USER_ONLY)
620 cpu_list_lock();
621#endif
bellard6a00d602005-11-21 23:25:50 +0000622 env->next_cpu = NULL;
623 penv = &first_cpu;
624 cpu_index = 0;
625 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700626 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000627 cpu_index++;
628 }
629 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000630 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000631 QTAILQ_INIT(&env->breakpoints);
632 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000633 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000634#if defined(CONFIG_USER_ONLY)
635 cpu_list_unlock();
636#endif
pbrookb3c77242008-06-30 16:31:04 +0000637#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600638 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
639 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000640 cpu_save, cpu_load, env);
641#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000642}
643
bellard9fa3e852004-01-04 18:06:42 +0000644static inline void invalidate_page_bitmap(PageDesc *p)
645{
646 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000647 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000648 p->code_bitmap = NULL;
649 }
650 p->code_write_count = 0;
651}
652
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800653/* Set to NULL all the 'first_tb' fields in all PageDescs. */
654
655static void page_flush_tb_1 (int level, void **lp)
656{
657 int i;
658
659 if (*lp == NULL) {
660 return;
661 }
662 if (level == 0) {
663 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000664 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800665 pd[i].first_tb = NULL;
666 invalidate_page_bitmap(pd + i);
667 }
668 } else {
669 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000670 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800671 page_flush_tb_1 (level - 1, pp + i);
672 }
673 }
674}
675
bellardfd6ce8f2003-05-14 19:00:11 +0000676static void page_flush_tb(void)
677{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800678 int i;
679 for (i = 0; i < V_L1_SIZE; i++) {
680 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000681 }
682}
683
684/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000685/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000686void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000687{
bellard6a00d602005-11-21 23:25:50 +0000688 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000689#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000690 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
691 (unsigned long)(code_gen_ptr - code_gen_buffer),
692 nb_tbs, nb_tbs > 0 ?
693 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000694#endif
bellard26a5f132008-05-28 12:30:31 +0000695 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000696 cpu_abort(env1, "Internal error: code buffer overflow\n");
697
bellardfd6ce8f2003-05-14 19:00:11 +0000698 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000699
bellard6a00d602005-11-21 23:25:50 +0000700 for(env = first_cpu; env != NULL; env = env->next_cpu) {
701 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
702 }
bellard9fa3e852004-01-04 18:06:42 +0000703
bellard8a8a6082004-10-03 13:36:49 +0000704 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000705 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000706
bellardfd6ce8f2003-05-14 19:00:11 +0000707 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000708 /* XXX: flush processor icache at this point if cache flush is
709 expensive */
bellarde3db7222005-01-26 22:00:47 +0000710 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000711}
712
713#ifdef DEBUG_TB_CHECK
714
j_mayerbc98a7e2007-04-04 07:55:12 +0000715static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000716{
717 TranslationBlock *tb;
718 int i;
719 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000720 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
721 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000722 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
723 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000724 printf("ERROR invalidate: address=" TARGET_FMT_lx
725 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000726 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000727 }
728 }
729 }
730}
731
732/* verify that all the pages have correct rights for code */
733static void tb_page_check(void)
734{
735 TranslationBlock *tb;
736 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000737
pbrook99773bd2006-04-16 15:14:59 +0000738 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
739 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000740 flags1 = page_get_flags(tb->pc);
741 flags2 = page_get_flags(tb->pc + tb->size - 1);
742 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
743 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000744 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000745 }
746 }
747 }
748}
749
750#endif
751
752/* invalidate one TB */
753static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
754 int next_offset)
755{
756 TranslationBlock *tb1;
757 for(;;) {
758 tb1 = *ptb;
759 if (tb1 == tb) {
760 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
761 break;
762 }
763 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
764 }
765}
766
bellard9fa3e852004-01-04 18:06:42 +0000767static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
768{
769 TranslationBlock *tb1;
770 unsigned int n1;
771
772 for(;;) {
773 tb1 = *ptb;
774 n1 = (long)tb1 & 3;
775 tb1 = (TranslationBlock *)((long)tb1 & ~3);
776 if (tb1 == tb) {
777 *ptb = tb1->page_next[n1];
778 break;
779 }
780 ptb = &tb1->page_next[n1];
781 }
782}
783
bellardd4e81642003-05-25 16:46:15 +0000784static inline void tb_jmp_remove(TranslationBlock *tb, int n)
785{
786 TranslationBlock *tb1, **ptb;
787 unsigned int n1;
788
789 ptb = &tb->jmp_next[n];
790 tb1 = *ptb;
791 if (tb1) {
792 /* find tb(n) in circular list */
793 for(;;) {
794 tb1 = *ptb;
795 n1 = (long)tb1 & 3;
796 tb1 = (TranslationBlock *)((long)tb1 & ~3);
797 if (n1 == n && tb1 == tb)
798 break;
799 if (n1 == 2) {
800 ptb = &tb1->jmp_first;
801 } else {
802 ptb = &tb1->jmp_next[n1];
803 }
804 }
805 /* now we can suppress tb(n) from the list */
806 *ptb = tb->jmp_next[n];
807
808 tb->jmp_next[n] = NULL;
809 }
810}
811
812/* reset the jump entry 'n' of a TB so that it is not chained to
813 another TB */
814static inline void tb_reset_jump(TranslationBlock *tb, int n)
815{
816 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
817}
818
Paul Brook41c1b1c2010-03-12 16:54:58 +0000819void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000820{
bellard6a00d602005-11-21 23:25:50 +0000821 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000822 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000823 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000824 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000825 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000826
bellard9fa3e852004-01-04 18:06:42 +0000827 /* remove the TB from the hash list */
828 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
829 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000830 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000831 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000832
bellard9fa3e852004-01-04 18:06:42 +0000833 /* remove the TB from the page list */
834 if (tb->page_addr[0] != page_addr) {
835 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
836 tb_page_remove(&p->first_tb, tb);
837 invalidate_page_bitmap(p);
838 }
839 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
840 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
841 tb_page_remove(&p->first_tb, tb);
842 invalidate_page_bitmap(p);
843 }
844
bellard8a40a182005-11-20 10:35:40 +0000845 tb_invalidated_flag = 1;
846
847 /* remove the TB from the hash list */
848 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000849 for(env = first_cpu; env != NULL; env = env->next_cpu) {
850 if (env->tb_jmp_cache[h] == tb)
851 env->tb_jmp_cache[h] = NULL;
852 }
bellard8a40a182005-11-20 10:35:40 +0000853
854 /* suppress this TB from the two jump lists */
855 tb_jmp_remove(tb, 0);
856 tb_jmp_remove(tb, 1);
857
858 /* suppress any remaining jumps to this TB */
859 tb1 = tb->jmp_first;
860 for(;;) {
861 n1 = (long)tb1 & 3;
862 if (n1 == 2)
863 break;
864 tb1 = (TranslationBlock *)((long)tb1 & ~3);
865 tb2 = tb1->jmp_next[n1];
866 tb_reset_jump(tb1, n1);
867 tb1->jmp_next[n1] = NULL;
868 tb1 = tb2;
869 }
870 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
871
bellarde3db7222005-01-26 22:00:47 +0000872 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000873}
874
875static inline void set_bits(uint8_t *tab, int start, int len)
876{
877 int end, mask, end1;
878
879 end = start + len;
880 tab += start >> 3;
881 mask = 0xff << (start & 7);
882 if ((start & ~7) == (end & ~7)) {
883 if (start < end) {
884 mask &= ~(0xff << (end & 7));
885 *tab |= mask;
886 }
887 } else {
888 *tab++ |= mask;
889 start = (start + 8) & ~7;
890 end1 = end & ~7;
891 while (start < end1) {
892 *tab++ = 0xff;
893 start += 8;
894 }
895 if (start < end) {
896 mask = ~(0xff << (end & 7));
897 *tab |= mask;
898 }
899 }
900}
901
902static void build_page_bitmap(PageDesc *p)
903{
904 int n, tb_start, tb_end;
905 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000906
pbrookb2a70812008-06-09 13:57:23 +0000907 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000908
909 tb = p->first_tb;
910 while (tb != NULL) {
911 n = (long)tb & 3;
912 tb = (TranslationBlock *)((long)tb & ~3);
913 /* NOTE: this is subtle as a TB may span two physical pages */
914 if (n == 0) {
915 /* NOTE: tb_end may be after the end of the page, but
916 it is not a problem */
917 tb_start = tb->pc & ~TARGET_PAGE_MASK;
918 tb_end = tb_start + tb->size;
919 if (tb_end > TARGET_PAGE_SIZE)
920 tb_end = TARGET_PAGE_SIZE;
921 } else {
922 tb_start = 0;
923 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
924 }
925 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
926 tb = tb->page_next[n];
927 }
928}
929
pbrook2e70f6e2008-06-29 01:03:05 +0000930TranslationBlock *tb_gen_code(CPUState *env,
931 target_ulong pc, target_ulong cs_base,
932 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000933{
934 TranslationBlock *tb;
935 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000936 tb_page_addr_t phys_pc, phys_page2;
937 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000938 int code_gen_size;
939
Paul Brook41c1b1c2010-03-12 16:54:58 +0000940 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000941 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000942 if (!tb) {
943 /* flush must be done */
944 tb_flush(env);
945 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000946 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000947 /* Don't forget to invalidate previous TB info. */
948 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000949 }
950 tc_ptr = code_gen_ptr;
951 tb->tc_ptr = tc_ptr;
952 tb->cs_base = cs_base;
953 tb->flags = flags;
954 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000955 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000956 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000957
bellardd720b932004-04-25 17:57:43 +0000958 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000959 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000960 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000961 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000962 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000963 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000964 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000965 return tb;
bellardd720b932004-04-25 17:57:43 +0000966}
ths3b46e622007-09-17 08:09:54 +0000967
bellard9fa3e852004-01-04 18:06:42 +0000968/* invalidate all TBs which intersect with the target physical page
969 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000970 the same physical page. 'is_cpu_write_access' should be true if called
971 from a real cpu write access: the virtual CPU will exit the current
972 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +0000973void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000974 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000975{
aliguori6b917542008-11-18 19:46:41 +0000976 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000977 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000978 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000979 PageDesc *p;
980 int n;
981#ifdef TARGET_HAS_PRECISE_SMC
982 int current_tb_not_found = is_cpu_write_access;
983 TranslationBlock *current_tb = NULL;
984 int current_tb_modified = 0;
985 target_ulong current_pc = 0;
986 target_ulong current_cs_base = 0;
987 int current_flags = 0;
988#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000989
990 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000991 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000992 return;
ths5fafdf22007-09-16 21:08:06 +0000993 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000994 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
995 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000996 /* build code bitmap */
997 build_page_bitmap(p);
998 }
999
1000 /* we remove all the TBs in the range [start, end[ */
1001 /* XXX: see if in some cases it could be faster to invalidate all the code */
1002 tb = p->first_tb;
1003 while (tb != NULL) {
1004 n = (long)tb & 3;
1005 tb = (TranslationBlock *)((long)tb & ~3);
1006 tb_next = tb->page_next[n];
1007 /* NOTE: this is subtle as a TB may span two physical pages */
1008 if (n == 0) {
1009 /* NOTE: tb_end may be after the end of the page, but
1010 it is not a problem */
1011 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1012 tb_end = tb_start + tb->size;
1013 } else {
1014 tb_start = tb->page_addr[1];
1015 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1016 }
1017 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001018#ifdef TARGET_HAS_PRECISE_SMC
1019 if (current_tb_not_found) {
1020 current_tb_not_found = 0;
1021 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001022 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001023 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001024 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001025 }
1026 }
1027 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001028 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001029 /* If we are modifying the current TB, we must stop
1030 its execution. We could be more precise by checking
1031 that the modification is after the current PC, but it
1032 would require a specialized function to partially
1033 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001034
bellardd720b932004-04-25 17:57:43 +00001035 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001036 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001037 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001038 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1039 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001040 }
1041#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001042 /* we need to do that to handle the case where a signal
1043 occurs while doing tb_phys_invalidate() */
1044 saved_tb = NULL;
1045 if (env) {
1046 saved_tb = env->current_tb;
1047 env->current_tb = NULL;
1048 }
bellard9fa3e852004-01-04 18:06:42 +00001049 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001050 if (env) {
1051 env->current_tb = saved_tb;
1052 if (env->interrupt_request && env->current_tb)
1053 cpu_interrupt(env, env->interrupt_request);
1054 }
bellard9fa3e852004-01-04 18:06:42 +00001055 }
1056 tb = tb_next;
1057 }
1058#if !defined(CONFIG_USER_ONLY)
1059 /* if no code remaining, no need to continue to use slow writes */
1060 if (!p->first_tb) {
1061 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001062 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001063 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001064 }
1065 }
1066#endif
1067#ifdef TARGET_HAS_PRECISE_SMC
1068 if (current_tb_modified) {
1069 /* we generate a block containing just the instruction
1070 modifying the memory. It will ensure that it cannot modify
1071 itself */
bellardea1c1802004-06-14 18:56:36 +00001072 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001073 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001074 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001075 }
1076#endif
1077}
1078
1079/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001080static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001081{
1082 PageDesc *p;
1083 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001084#if 0
bellarda4193c82004-06-03 14:01:43 +00001085 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001086 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1087 cpu_single_env->mem_io_vaddr, len,
1088 cpu_single_env->eip,
1089 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001090 }
1091#endif
bellard9fa3e852004-01-04 18:06:42 +00001092 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001093 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001094 return;
1095 if (p->code_bitmap) {
1096 offset = start & ~TARGET_PAGE_MASK;
1097 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1098 if (b & ((1 << len) - 1))
1099 goto do_invalidate;
1100 } else {
1101 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001102 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001103 }
1104}
1105
bellard9fa3e852004-01-04 18:06:42 +00001106#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001107static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001108 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001109{
aliguori6b917542008-11-18 19:46:41 +00001110 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001111 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001112 int n;
bellardd720b932004-04-25 17:57:43 +00001113#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001114 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001115 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001116 int current_tb_modified = 0;
1117 target_ulong current_pc = 0;
1118 target_ulong current_cs_base = 0;
1119 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001120#endif
bellard9fa3e852004-01-04 18:06:42 +00001121
1122 addr &= TARGET_PAGE_MASK;
1123 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001124 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001125 return;
1126 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001127#ifdef TARGET_HAS_PRECISE_SMC
1128 if (tb && pc != 0) {
1129 current_tb = tb_find_pc(pc);
1130 }
1131#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001132 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001133 n = (long)tb & 3;
1134 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001135#ifdef TARGET_HAS_PRECISE_SMC
1136 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001137 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001138 /* If we are modifying the current TB, we must stop
1139 its execution. We could be more precise by checking
1140 that the modification is after the current PC, but it
1141 would require a specialized function to partially
1142 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001143
bellardd720b932004-04-25 17:57:43 +00001144 current_tb_modified = 1;
1145 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001146 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1147 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001148 }
1149#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001150 tb_phys_invalidate(tb, addr);
1151 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001152 }
1153 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001154#ifdef TARGET_HAS_PRECISE_SMC
1155 if (current_tb_modified) {
1156 /* we generate a block containing just the instruction
1157 modifying the memory. It will ensure that it cannot modify
1158 itself */
bellardea1c1802004-06-14 18:56:36 +00001159 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001160 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001161 cpu_resume_from_signal(env, puc);
1162 }
1163#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001164}
bellard9fa3e852004-01-04 18:06:42 +00001165#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001166
1167/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001168static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001169 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001170{
1171 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001172 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001173
bellard9fa3e852004-01-04 18:06:42 +00001174 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001175 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001176 tb->page_next[n] = p->first_tb;
1177 last_first_tb = p->first_tb;
1178 p->first_tb = (TranslationBlock *)((long)tb | n);
1179 invalidate_page_bitmap(p);
1180
bellard107db442004-06-22 18:48:46 +00001181#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001182
bellard9fa3e852004-01-04 18:06:42 +00001183#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001184 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001185 target_ulong addr;
1186 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001187 int prot;
1188
bellardfd6ce8f2003-05-14 19:00:11 +00001189 /* force the host page as non writable (writes will have a
1190 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001191 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001192 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001193 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1194 addr += TARGET_PAGE_SIZE) {
1195
1196 p2 = page_find (addr >> TARGET_PAGE_BITS);
1197 if (!p2)
1198 continue;
1199 prot |= p2->flags;
1200 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001201 }
ths5fafdf22007-09-16 21:08:06 +00001202 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001203 (prot & PAGE_BITS) & ~PAGE_WRITE);
1204#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001205 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001206 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001207#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001208 }
bellard9fa3e852004-01-04 18:06:42 +00001209#else
1210 /* if some code is already present, then the pages are already
1211 protected. So we handle the case where only the first TB is
1212 allocated in a physical page */
1213 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001214 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001215 }
1216#endif
bellardd720b932004-04-25 17:57:43 +00001217
1218#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001219}
1220
1221/* Allocate a new translation block. Flush the translation buffer if
1222 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001223TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001224{
1225 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001226
bellard26a5f132008-05-28 12:30:31 +00001227 if (nb_tbs >= code_gen_max_blocks ||
1228 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001229 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001230 tb = &tbs[nb_tbs++];
1231 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001232 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001233 return tb;
1234}
1235
pbrook2e70f6e2008-06-29 01:03:05 +00001236void tb_free(TranslationBlock *tb)
1237{
thsbf20dc02008-06-30 17:22:19 +00001238 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001239 Ignore the hard cases and just back up if this TB happens to
1240 be the last one generated. */
1241 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1242 code_gen_ptr = tb->tc_ptr;
1243 nb_tbs--;
1244 }
1245}
1246
bellard9fa3e852004-01-04 18:06:42 +00001247/* add a new TB and link it to the physical page tables. phys_page2 is
1248 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001249void tb_link_page(TranslationBlock *tb,
1250 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001251{
bellard9fa3e852004-01-04 18:06:42 +00001252 unsigned int h;
1253 TranslationBlock **ptb;
1254
pbrookc8a706f2008-06-02 16:16:42 +00001255 /* Grab the mmap lock to stop another thread invalidating this TB
1256 before we are done. */
1257 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001258 /* add in the physical hash table */
1259 h = tb_phys_hash_func(phys_pc);
1260 ptb = &tb_phys_hash[h];
1261 tb->phys_hash_next = *ptb;
1262 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001263
1264 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001265 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1266 if (phys_page2 != -1)
1267 tb_alloc_page(tb, 1, phys_page2);
1268 else
1269 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001270
bellardd4e81642003-05-25 16:46:15 +00001271 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1272 tb->jmp_next[0] = NULL;
1273 tb->jmp_next[1] = NULL;
1274
1275 /* init original jump addresses */
1276 if (tb->tb_next_offset[0] != 0xffff)
1277 tb_reset_jump(tb, 0);
1278 if (tb->tb_next_offset[1] != 0xffff)
1279 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001280
1281#ifdef DEBUG_TB_CHECK
1282 tb_page_check();
1283#endif
pbrookc8a706f2008-06-02 16:16:42 +00001284 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001285}
1286
bellarda513fe12003-05-27 23:29:48 +00001287/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1288 tb[1].tc_ptr. Return NULL if not found */
1289TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1290{
1291 int m_min, m_max, m;
1292 unsigned long v;
1293 TranslationBlock *tb;
1294
1295 if (nb_tbs <= 0)
1296 return NULL;
1297 if (tc_ptr < (unsigned long)code_gen_buffer ||
1298 tc_ptr >= (unsigned long)code_gen_ptr)
1299 return NULL;
1300 /* binary search (cf Knuth) */
1301 m_min = 0;
1302 m_max = nb_tbs - 1;
1303 while (m_min <= m_max) {
1304 m = (m_min + m_max) >> 1;
1305 tb = &tbs[m];
1306 v = (unsigned long)tb->tc_ptr;
1307 if (v == tc_ptr)
1308 return tb;
1309 else if (tc_ptr < v) {
1310 m_max = m - 1;
1311 } else {
1312 m_min = m + 1;
1313 }
ths5fafdf22007-09-16 21:08:06 +00001314 }
bellarda513fe12003-05-27 23:29:48 +00001315 return &tbs[m_max];
1316}
bellard75012672003-06-21 13:11:07 +00001317
bellardea041c02003-06-25 16:16:50 +00001318static void tb_reset_jump_recursive(TranslationBlock *tb);
1319
1320static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1321{
1322 TranslationBlock *tb1, *tb_next, **ptb;
1323 unsigned int n1;
1324
1325 tb1 = tb->jmp_next[n];
1326 if (tb1 != NULL) {
1327 /* find head of list */
1328 for(;;) {
1329 n1 = (long)tb1 & 3;
1330 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1331 if (n1 == 2)
1332 break;
1333 tb1 = tb1->jmp_next[n1];
1334 }
1335 /* we are now sure now that tb jumps to tb1 */
1336 tb_next = tb1;
1337
1338 /* remove tb from the jmp_first list */
1339 ptb = &tb_next->jmp_first;
1340 for(;;) {
1341 tb1 = *ptb;
1342 n1 = (long)tb1 & 3;
1343 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1344 if (n1 == n && tb1 == tb)
1345 break;
1346 ptb = &tb1->jmp_next[n1];
1347 }
1348 *ptb = tb->jmp_next[n];
1349 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001350
bellardea041c02003-06-25 16:16:50 +00001351 /* suppress the jump to next tb in generated code */
1352 tb_reset_jump(tb, n);
1353
bellard01243112004-01-04 15:48:17 +00001354 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001355 tb_reset_jump_recursive(tb_next);
1356 }
1357}
1358
1359static void tb_reset_jump_recursive(TranslationBlock *tb)
1360{
1361 tb_reset_jump_recursive2(tb, 0);
1362 tb_reset_jump_recursive2(tb, 1);
1363}
1364
bellard1fddef42005-04-17 19:16:13 +00001365#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001366#if defined(CONFIG_USER_ONLY)
1367static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1368{
1369 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1370}
1371#else
bellardd720b932004-04-25 17:57:43 +00001372static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1373{
Anthony Liguoric227f092009-10-01 16:12:16 -05001374 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001375 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001376 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001377 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001378
pbrookc2f07f82006-04-08 17:14:56 +00001379 addr = cpu_get_phys_page_debug(env, pc);
1380 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1381 if (!p) {
1382 pd = IO_MEM_UNASSIGNED;
1383 } else {
1384 pd = p->phys_offset;
1385 }
1386 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001387 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001388}
bellardc27004e2005-01-03 23:35:10 +00001389#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001390#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001391
Paul Brookc527ee82010-03-01 03:31:14 +00001392#if defined(CONFIG_USER_ONLY)
1393void cpu_watchpoint_remove_all(CPUState *env, int mask)
1394
1395{
1396}
1397
1398int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1399 int flags, CPUWatchpoint **watchpoint)
1400{
1401 return -ENOSYS;
1402}
1403#else
pbrook6658ffb2007-03-16 23:58:11 +00001404/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001405int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1406 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001407{
aliguorib4051332008-11-18 20:14:20 +00001408 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001409 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001410
aliguorib4051332008-11-18 20:14:20 +00001411 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1412 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1413 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1414 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1415 return -EINVAL;
1416 }
aliguoria1d1bb32008-11-18 20:07:32 +00001417 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001418
aliguoria1d1bb32008-11-18 20:07:32 +00001419 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001420 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001421 wp->flags = flags;
1422
aliguori2dc9f412008-11-18 20:56:59 +00001423 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001424 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001425 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001426 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001427 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001428
pbrook6658ffb2007-03-16 23:58:11 +00001429 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001430
1431 if (watchpoint)
1432 *watchpoint = wp;
1433 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001434}
1435
aliguoria1d1bb32008-11-18 20:07:32 +00001436/* Remove a specific watchpoint. */
1437int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1438 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001439{
aliguorib4051332008-11-18 20:14:20 +00001440 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001441 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001442
Blue Swirl72cf2d42009-09-12 07:36:22 +00001443 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001444 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001445 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001446 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001447 return 0;
1448 }
1449 }
aliguoria1d1bb32008-11-18 20:07:32 +00001450 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001451}
1452
aliguoria1d1bb32008-11-18 20:07:32 +00001453/* Remove a specific watchpoint by reference. */
1454void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1455{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001456 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001457
aliguoria1d1bb32008-11-18 20:07:32 +00001458 tlb_flush_page(env, watchpoint->vaddr);
1459
1460 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001461}
1462
aliguoria1d1bb32008-11-18 20:07:32 +00001463/* Remove all matching watchpoints. */
1464void cpu_watchpoint_remove_all(CPUState *env, int mask)
1465{
aliguoric0ce9982008-11-25 22:13:57 +00001466 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001467
Blue Swirl72cf2d42009-09-12 07:36:22 +00001468 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001469 if (wp->flags & mask)
1470 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001471 }
aliguoria1d1bb32008-11-18 20:07:32 +00001472}
Paul Brookc527ee82010-03-01 03:31:14 +00001473#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001474
1475/* Add a breakpoint. */
1476int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1477 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001478{
bellard1fddef42005-04-17 19:16:13 +00001479#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001480 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001481
aliguoria1d1bb32008-11-18 20:07:32 +00001482 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001483
1484 bp->pc = pc;
1485 bp->flags = flags;
1486
aliguori2dc9f412008-11-18 20:56:59 +00001487 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001488 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001489 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001490 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001491 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001492
1493 breakpoint_invalidate(env, pc);
1494
1495 if (breakpoint)
1496 *breakpoint = bp;
1497 return 0;
1498#else
1499 return -ENOSYS;
1500#endif
1501}
1502
1503/* Remove a specific breakpoint. */
1504int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1505{
1506#if defined(TARGET_HAS_ICE)
1507 CPUBreakpoint *bp;
1508
Blue Swirl72cf2d42009-09-12 07:36:22 +00001509 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001510 if (bp->pc == pc && bp->flags == flags) {
1511 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001512 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001513 }
bellard4c3a88a2003-07-26 12:06:08 +00001514 }
aliguoria1d1bb32008-11-18 20:07:32 +00001515 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001516#else
aliguoria1d1bb32008-11-18 20:07:32 +00001517 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001518#endif
1519}
1520
aliguoria1d1bb32008-11-18 20:07:32 +00001521/* Remove a specific breakpoint by reference. */
1522void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001523{
bellard1fddef42005-04-17 19:16:13 +00001524#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001525 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001526
aliguoria1d1bb32008-11-18 20:07:32 +00001527 breakpoint_invalidate(env, breakpoint->pc);
1528
1529 qemu_free(breakpoint);
1530#endif
1531}
1532
1533/* Remove all matching breakpoints. */
1534void cpu_breakpoint_remove_all(CPUState *env, int mask)
1535{
1536#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001537 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001538
Blue Swirl72cf2d42009-09-12 07:36:22 +00001539 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001540 if (bp->flags & mask)
1541 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001542 }
bellard4c3a88a2003-07-26 12:06:08 +00001543#endif
1544}
1545
bellardc33a3462003-07-29 20:50:33 +00001546/* enable or disable single step mode. EXCP_DEBUG is returned by the
1547 CPU loop after each instruction */
1548void cpu_single_step(CPUState *env, int enabled)
1549{
bellard1fddef42005-04-17 19:16:13 +00001550#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001551 if (env->singlestep_enabled != enabled) {
1552 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001553 if (kvm_enabled())
1554 kvm_update_guest_debug(env, 0);
1555 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001556 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001557 /* XXX: only flush what is necessary */
1558 tb_flush(env);
1559 }
bellardc33a3462003-07-29 20:50:33 +00001560 }
1561#endif
1562}
1563
bellard34865132003-10-05 14:28:56 +00001564/* enable or disable low levels log */
1565void cpu_set_log(int log_flags)
1566{
1567 loglevel = log_flags;
1568 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001569 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001570 if (!logfile) {
1571 perror(logfilename);
1572 _exit(1);
1573 }
bellard9fa3e852004-01-04 18:06:42 +00001574#if !defined(CONFIG_SOFTMMU)
1575 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1576 {
blueswir1b55266b2008-09-20 08:07:15 +00001577 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001578 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1579 }
Filip Navarabf65f532009-07-27 10:02:04 -05001580#elif !defined(_WIN32)
1581 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001582 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001583#endif
pbrooke735b912007-06-30 13:53:24 +00001584 log_append = 1;
1585 }
1586 if (!loglevel && logfile) {
1587 fclose(logfile);
1588 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001589 }
1590}
1591
1592void cpu_set_log_filename(const char *filename)
1593{
1594 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001595 if (logfile) {
1596 fclose(logfile);
1597 logfile = NULL;
1598 }
1599 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001600}
bellardc33a3462003-07-29 20:50:33 +00001601
aurel323098dba2009-03-07 21:28:24 +00001602static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001603{
pbrookd5975362008-06-07 20:50:51 +00001604 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1605 problem and hope the cpu will stop of its own accord. For userspace
1606 emulation this often isn't actually as bad as it sounds. Often
1607 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001608 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001609 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001610
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001611 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001612 tb = env->current_tb;
1613 /* if the cpu is currently executing code, we must unlink it and
1614 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001615 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001616 env->current_tb = NULL;
1617 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001618 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001619 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001620}
1621
1622/* mask must never be zero, except for A20 change call */
1623void cpu_interrupt(CPUState *env, int mask)
1624{
1625 int old_mask;
1626
1627 old_mask = env->interrupt_request;
1628 env->interrupt_request |= mask;
1629
aliguori8edac962009-04-24 18:03:45 +00001630#ifndef CONFIG_USER_ONLY
1631 /*
1632 * If called from iothread context, wake the target cpu in
1633 * case its halted.
1634 */
1635 if (!qemu_cpu_self(env)) {
1636 qemu_cpu_kick(env);
1637 return;
1638 }
1639#endif
1640
pbrook2e70f6e2008-06-29 01:03:05 +00001641 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001642 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001643#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001644 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001645 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001646 cpu_abort(env, "Raised interrupt while not in I/O function");
1647 }
1648#endif
1649 } else {
aurel323098dba2009-03-07 21:28:24 +00001650 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001651 }
1652}
1653
bellardb54ad042004-05-20 13:42:52 +00001654void cpu_reset_interrupt(CPUState *env, int mask)
1655{
1656 env->interrupt_request &= ~mask;
1657}
1658
aurel323098dba2009-03-07 21:28:24 +00001659void cpu_exit(CPUState *env)
1660{
1661 env->exit_request = 1;
1662 cpu_unlink_tb(env);
1663}
1664
blueswir1c7cd6a32008-10-02 18:27:46 +00001665const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001666 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001667 "show generated host assembly code for each compiled TB" },
1668 { CPU_LOG_TB_IN_ASM, "in_asm",
1669 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001670 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001671 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001672 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001673 "show micro ops "
1674#ifdef TARGET_I386
1675 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001676#endif
blueswir1e01a1152008-03-14 17:37:11 +00001677 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001678 { CPU_LOG_INT, "int",
1679 "show interrupts/exceptions in short format" },
1680 { CPU_LOG_EXEC, "exec",
1681 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001682 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001683 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001684#ifdef TARGET_I386
1685 { CPU_LOG_PCALL, "pcall",
1686 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001687 { CPU_LOG_RESET, "cpu_reset",
1688 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001689#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001690#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001691 { CPU_LOG_IOPORT, "ioport",
1692 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001693#endif
bellardf193c792004-03-21 17:06:25 +00001694 { 0, NULL, NULL },
1695};
1696
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001697#ifndef CONFIG_USER_ONLY
1698static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1699 = QLIST_HEAD_INITIALIZER(memory_client_list);
1700
1701static void cpu_notify_set_memory(target_phys_addr_t start_addr,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001702 ram_addr_t size,
1703 ram_addr_t phys_offset)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001704{
1705 CPUPhysMemoryClient *client;
1706 QLIST_FOREACH(client, &memory_client_list, list) {
1707 client->set_memory(client, start_addr, size, phys_offset);
1708 }
1709}
1710
1711static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001712 target_phys_addr_t end)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001713{
1714 CPUPhysMemoryClient *client;
1715 QLIST_FOREACH(client, &memory_client_list, list) {
1716 int r = client->sync_dirty_bitmap(client, start, end);
1717 if (r < 0)
1718 return r;
1719 }
1720 return 0;
1721}
1722
1723static int cpu_notify_migration_log(int enable)
1724{
1725 CPUPhysMemoryClient *client;
1726 QLIST_FOREACH(client, &memory_client_list, list) {
1727 int r = client->migration_log(client, enable);
1728 if (r < 0)
1729 return r;
1730 }
1731 return 0;
1732}
1733
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001734static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1735 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001736{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001737 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001738
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001739 if (*lp == NULL) {
1740 return;
1741 }
1742 if (level == 0) {
1743 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001744 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001745 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1746 client->set_memory(client, pd[i].region_offset,
1747 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001748 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001749 }
1750 } else {
1751 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001752 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001753 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001754 }
1755 }
1756}
1757
1758static void phys_page_for_each(CPUPhysMemoryClient *client)
1759{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001760 int i;
1761 for (i = 0; i < P_L1_SIZE; ++i) {
1762 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1763 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001764 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001765}
1766
1767void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1768{
1769 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1770 phys_page_for_each(client);
1771}
1772
1773void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1774{
1775 QLIST_REMOVE(client, list);
1776}
1777#endif
1778
bellardf193c792004-03-21 17:06:25 +00001779static int cmp1(const char *s1, int n, const char *s2)
1780{
1781 if (strlen(s2) != n)
1782 return 0;
1783 return memcmp(s1, s2, n) == 0;
1784}
ths3b46e622007-09-17 08:09:54 +00001785
bellardf193c792004-03-21 17:06:25 +00001786/* takes a comma separated list of log masks. Return 0 if error. */
1787int cpu_str_to_log_mask(const char *str)
1788{
blueswir1c7cd6a32008-10-02 18:27:46 +00001789 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001790 int mask;
1791 const char *p, *p1;
1792
1793 p = str;
1794 mask = 0;
1795 for(;;) {
1796 p1 = strchr(p, ',');
1797 if (!p1)
1798 p1 = p + strlen(p);
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001799 if(cmp1(p,p1-p,"all")) {
1800 for(item = cpu_log_items; item->mask != 0; item++) {
1801 mask |= item->mask;
1802 }
1803 } else {
1804 for(item = cpu_log_items; item->mask != 0; item++) {
1805 if (cmp1(p, p1 - p, item->name))
1806 goto found;
1807 }
1808 return 0;
bellardf193c792004-03-21 17:06:25 +00001809 }
bellardf193c792004-03-21 17:06:25 +00001810 found:
1811 mask |= item->mask;
1812 if (*p1 != ',')
1813 break;
1814 p = p1 + 1;
1815 }
1816 return mask;
1817}
bellardea041c02003-06-25 16:16:50 +00001818
bellard75012672003-06-21 13:11:07 +00001819void cpu_abort(CPUState *env, const char *fmt, ...)
1820{
1821 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001822 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001823
1824 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001825 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001826 fprintf(stderr, "qemu: fatal: ");
1827 vfprintf(stderr, fmt, ap);
1828 fprintf(stderr, "\n");
1829#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001830 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1831#else
1832 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001833#endif
aliguori93fcfe32009-01-15 22:34:14 +00001834 if (qemu_log_enabled()) {
1835 qemu_log("qemu: fatal: ");
1836 qemu_log_vprintf(fmt, ap2);
1837 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001838#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001839 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001840#else
aliguori93fcfe32009-01-15 22:34:14 +00001841 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001842#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001843 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001844 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001845 }
pbrook493ae1f2007-11-23 16:53:59 +00001846 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001847 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001848#if defined(CONFIG_USER_ONLY)
1849 {
1850 struct sigaction act;
1851 sigfillset(&act.sa_mask);
1852 act.sa_handler = SIG_DFL;
1853 sigaction(SIGABRT, &act, NULL);
1854 }
1855#endif
bellard75012672003-06-21 13:11:07 +00001856 abort();
1857}
1858
thsc5be9f02007-02-28 20:20:53 +00001859CPUState *cpu_copy(CPUState *env)
1860{
ths01ba9812007-12-09 02:22:57 +00001861 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001862 CPUState *next_cpu = new_env->next_cpu;
1863 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001864#if defined(TARGET_HAS_ICE)
1865 CPUBreakpoint *bp;
1866 CPUWatchpoint *wp;
1867#endif
1868
thsc5be9f02007-02-28 20:20:53 +00001869 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001870
1871 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001872 new_env->next_cpu = next_cpu;
1873 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001874
1875 /* Clone all break/watchpoints.
1876 Note: Once we support ptrace with hw-debug register access, make sure
1877 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001878 QTAILQ_INIT(&env->breakpoints);
1879 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001880#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001881 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001882 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1883 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001884 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001885 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1886 wp->flags, NULL);
1887 }
1888#endif
1889
thsc5be9f02007-02-28 20:20:53 +00001890 return new_env;
1891}
1892
bellard01243112004-01-04 15:48:17 +00001893#if !defined(CONFIG_USER_ONLY)
1894
edgar_igl5c751e92008-05-06 08:44:21 +00001895static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1896{
1897 unsigned int i;
1898
1899 /* Discard jump cache entries for any tb which might potentially
1900 overlap the flushed page. */
1901 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1902 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001903 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001904
1905 i = tb_jmp_cache_hash_page(addr);
1906 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001907 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001908}
1909
Igor Kovalenko08738982009-07-12 02:15:40 +04001910static CPUTLBEntry s_cputlb_empty_entry = {
1911 .addr_read = -1,
1912 .addr_write = -1,
1913 .addr_code = -1,
1914 .addend = -1,
1915};
1916
bellardee8b7022004-02-03 23:35:10 +00001917/* NOTE: if flush_global is true, also flush global entries (not
1918 implemented yet) */
1919void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001920{
bellard33417e72003-08-10 21:47:01 +00001921 int i;
bellard01243112004-01-04 15:48:17 +00001922
bellard9fa3e852004-01-04 18:06:42 +00001923#if defined(DEBUG_TLB)
1924 printf("tlb_flush:\n");
1925#endif
bellard01243112004-01-04 15:48:17 +00001926 /* must reset current TB so that interrupts cannot modify the
1927 links while we are modifying them */
1928 env->current_tb = NULL;
1929
bellard33417e72003-08-10 21:47:01 +00001930 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001931 int mmu_idx;
1932 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001933 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001934 }
bellard33417e72003-08-10 21:47:01 +00001935 }
bellard9fa3e852004-01-04 18:06:42 +00001936
bellard8a40a182005-11-20 10:35:40 +00001937 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001938
Paul Brookd4c430a2010-03-17 02:14:28 +00001939 env->tlb_flush_addr = -1;
1940 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001941 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001942}
1943
bellard274da6b2004-05-20 21:56:27 +00001944static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001945{
ths5fafdf22007-09-16 21:08:06 +00001946 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001947 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001948 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001949 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001950 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001951 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001952 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001953 }
bellard61382a52003-10-27 21:22:23 +00001954}
1955
bellard2e126692004-04-25 21:28:44 +00001956void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001957{
bellard8a40a182005-11-20 10:35:40 +00001958 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001959 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001960
bellard9fa3e852004-01-04 18:06:42 +00001961#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001962 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001963#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001964 /* Check if we need to flush due to large pages. */
1965 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1966#if defined(DEBUG_TLB)
1967 printf("tlb_flush_page: forced full flush ("
1968 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
1969 env->tlb_flush_addr, env->tlb_flush_mask);
1970#endif
1971 tlb_flush(env, 1);
1972 return;
1973 }
bellard01243112004-01-04 15:48:17 +00001974 /* must reset current TB so that interrupts cannot modify the
1975 links while we are modifying them */
1976 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001977
bellard61382a52003-10-27 21:22:23 +00001978 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001979 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001980 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1981 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001982
edgar_igl5c751e92008-05-06 08:44:21 +00001983 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001984}
1985
bellard9fa3e852004-01-04 18:06:42 +00001986/* update the TLBs so that writes to code in the virtual page 'addr'
1987 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05001988static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001989{
ths5fafdf22007-09-16 21:08:06 +00001990 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001991 ram_addr + TARGET_PAGE_SIZE,
1992 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001993}
1994
bellard9fa3e852004-01-04 18:06:42 +00001995/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001996 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05001997static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001998 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001999{
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002000 cpu_physical_memory_set_dirty_flags(ram_addr, CODE_DIRTY_FLAG);
bellard1ccde1c2004-02-06 19:46:14 +00002001}
2002
ths5fafdf22007-09-16 21:08:06 +00002003static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002004 unsigned long start, unsigned long length)
2005{
2006 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002007 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2008 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002009 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002010 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002011 }
2012 }
2013}
2014
pbrook5579c7f2009-04-11 14:47:08 +00002015/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002016void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002017 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002018{
2019 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002020 unsigned long length, start1;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002021 int i;
bellard1ccde1c2004-02-06 19:46:14 +00002022
2023 start &= TARGET_PAGE_MASK;
2024 end = TARGET_PAGE_ALIGN(end);
2025
2026 length = end - start;
2027 if (length == 0)
2028 return;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002029 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002030
bellard1ccde1c2004-02-06 19:46:14 +00002031 /* we modify the TLB cache so that the dirty bit will be set again
2032 when accessing the range */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002033 start1 = (unsigned long)qemu_safe_ram_ptr(start);
pbrook5579c7f2009-04-11 14:47:08 +00002034 /* Chek that we don't span multiple blocks - this breaks the
2035 address comparisons below. */
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002036 if ((unsigned long)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00002037 != (end - 1) - start) {
2038 abort();
2039 }
2040
bellard6a00d602005-11-21 23:25:50 +00002041 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002042 int mmu_idx;
2043 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2044 for(i = 0; i < CPU_TLB_SIZE; i++)
2045 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2046 start1, length);
2047 }
bellard6a00d602005-11-21 23:25:50 +00002048 }
bellard1ccde1c2004-02-06 19:46:14 +00002049}
2050
aliguori74576192008-10-06 14:02:03 +00002051int cpu_physical_memory_set_dirty_tracking(int enable)
2052{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002053 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002054 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002055 ret = cpu_notify_migration_log(!!enable);
2056 return ret;
aliguori74576192008-10-06 14:02:03 +00002057}
2058
2059int cpu_physical_memory_get_dirty_tracking(void)
2060{
2061 return in_migration;
2062}
2063
Anthony Liguoric227f092009-10-01 16:12:16 -05002064int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2065 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002066{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002067 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002068
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002069 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002070 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002071}
2072
bellard3a7d9292005-08-21 09:26:42 +00002073static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2074{
Anthony Liguoric227f092009-10-01 16:12:16 -05002075 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002076 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002077
bellard84b7b8e2005-11-28 21:19:04 +00002078 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002079 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2080 + tlb_entry->addend);
Marcelo Tosattie8902612010-10-11 15:31:19 -03002081 ram_addr = qemu_ram_addr_from_host_nofail(p);
bellard3a7d9292005-08-21 09:26:42 +00002082 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002083 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002084 }
2085 }
2086}
2087
2088/* update the TLB according to the current state of the dirty bits */
2089void cpu_tlb_update_dirty(CPUState *env)
2090{
2091 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002092 int mmu_idx;
2093 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2094 for(i = 0; i < CPU_TLB_SIZE; i++)
2095 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2096 }
bellard3a7d9292005-08-21 09:26:42 +00002097}
2098
pbrook0f459d12008-06-09 00:20:13 +00002099static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002100{
pbrook0f459d12008-06-09 00:20:13 +00002101 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2102 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002103}
2104
pbrook0f459d12008-06-09 00:20:13 +00002105/* update the TLB corresponding to virtual page vaddr
2106 so that it is no longer dirty */
2107static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002108{
bellard1ccde1c2004-02-06 19:46:14 +00002109 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002110 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002111
pbrook0f459d12008-06-09 00:20:13 +00002112 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002113 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002114 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2115 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002116}
2117
Paul Brookd4c430a2010-03-17 02:14:28 +00002118/* Our TLB does not support large pages, so remember the area covered by
2119 large pages and trigger a full TLB flush if these are invalidated. */
2120static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2121 target_ulong size)
2122{
2123 target_ulong mask = ~(size - 1);
2124
2125 if (env->tlb_flush_addr == (target_ulong)-1) {
2126 env->tlb_flush_addr = vaddr & mask;
2127 env->tlb_flush_mask = mask;
2128 return;
2129 }
2130 /* Extend the existing region to include the new page.
2131 This is a compromise between unnecessary flushes and the cost
2132 of maintaining a full variable size TLB. */
2133 mask &= env->tlb_flush_mask;
2134 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2135 mask <<= 1;
2136 }
2137 env->tlb_flush_addr &= mask;
2138 env->tlb_flush_mask = mask;
2139}
2140
2141/* Add a new TLB entry. At most one entry for a given virtual address
2142 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2143 supplied size is only used by tlb_flush_page. */
2144void tlb_set_page(CPUState *env, target_ulong vaddr,
2145 target_phys_addr_t paddr, int prot,
2146 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002147{
bellard92e873b2004-05-21 14:52:29 +00002148 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002149 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002150 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002151 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002152 target_ulong code_address;
Paul Brook355b1942010-04-05 00:28:53 +01002153 unsigned long addend;
bellard84b7b8e2005-11-28 21:19:04 +00002154 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002155 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002156 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002157
Paul Brookd4c430a2010-03-17 02:14:28 +00002158 assert(size >= TARGET_PAGE_SIZE);
2159 if (size != TARGET_PAGE_SIZE) {
2160 tlb_add_large_page(env, vaddr, size);
2161 }
bellard92e873b2004-05-21 14:52:29 +00002162 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002163 if (!p) {
2164 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002165 } else {
2166 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002167 }
2168#if defined(DEBUG_TLB)
Stefan Weil7fd3f492010-09-30 22:39:51 +02002169 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx
2170 " prot=%x idx=%d pd=0x%08lx\n",
2171 vaddr, paddr, prot, mmu_idx, pd);
bellard9fa3e852004-01-04 18:06:42 +00002172#endif
2173
pbrook0f459d12008-06-09 00:20:13 +00002174 address = vaddr;
2175 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2176 /* IO memory case (romd handled later) */
2177 address |= TLB_MMIO;
2178 }
pbrook5579c7f2009-04-11 14:47:08 +00002179 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002180 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2181 /* Normal RAM. */
2182 iotlb = pd & TARGET_PAGE_MASK;
2183 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2184 iotlb |= IO_MEM_NOTDIRTY;
2185 else
2186 iotlb |= IO_MEM_ROM;
2187 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002188 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002189 It would be nice to pass an offset from the base address
2190 of that region. This would avoid having to special case RAM,
2191 and avoid full address decoding in every device.
2192 We can't use the high bits of pd for this because
2193 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002194 iotlb = (pd & ~TARGET_PAGE_MASK);
2195 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002196 iotlb += p->region_offset;
2197 } else {
2198 iotlb += paddr;
2199 }
pbrook0f459d12008-06-09 00:20:13 +00002200 }
pbrook6658ffb2007-03-16 23:58:11 +00002201
pbrook0f459d12008-06-09 00:20:13 +00002202 code_address = address;
2203 /* Make accesses to pages with watchpoints go via the
2204 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002205 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002206 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
Jun Koibf298f82010-05-06 14:36:59 +09002207 /* Avoid trapping reads of pages with a write breakpoint. */
2208 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
2209 iotlb = io_mem_watch + paddr;
2210 address |= TLB_MMIO;
2211 break;
2212 }
pbrook6658ffb2007-03-16 23:58:11 +00002213 }
pbrook0f459d12008-06-09 00:20:13 +00002214 }
balrogd79acba2007-06-26 20:01:13 +00002215
pbrook0f459d12008-06-09 00:20:13 +00002216 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2217 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2218 te = &env->tlb_table[mmu_idx][index];
2219 te->addend = addend - vaddr;
2220 if (prot & PAGE_READ) {
2221 te->addr_read = address;
2222 } else {
2223 te->addr_read = -1;
2224 }
edgar_igl5c751e92008-05-06 08:44:21 +00002225
pbrook0f459d12008-06-09 00:20:13 +00002226 if (prot & PAGE_EXEC) {
2227 te->addr_code = code_address;
2228 } else {
2229 te->addr_code = -1;
2230 }
2231 if (prot & PAGE_WRITE) {
2232 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2233 (pd & IO_MEM_ROMD)) {
2234 /* Write access calls the I/O callback. */
2235 te->addr_write = address | TLB_MMIO;
2236 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2237 !cpu_physical_memory_is_dirty(pd)) {
2238 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002239 } else {
pbrook0f459d12008-06-09 00:20:13 +00002240 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002241 }
pbrook0f459d12008-06-09 00:20:13 +00002242 } else {
2243 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002244 }
bellard9fa3e852004-01-04 18:06:42 +00002245}
2246
bellard01243112004-01-04 15:48:17 +00002247#else
2248
bellardee8b7022004-02-03 23:35:10 +00002249void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002250{
2251}
2252
bellard2e126692004-04-25 21:28:44 +00002253void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002254{
2255}
2256
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002257/*
2258 * Walks guest process memory "regions" one by one
2259 * and calls callback function 'fn' for each region.
2260 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002261
2262struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002263{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002264 walk_memory_regions_fn fn;
2265 void *priv;
2266 unsigned long start;
2267 int prot;
2268};
bellard9fa3e852004-01-04 18:06:42 +00002269
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002270static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002271 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002272{
2273 if (data->start != -1ul) {
2274 int rc = data->fn(data->priv, data->start, end, data->prot);
2275 if (rc != 0) {
2276 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002277 }
bellard33417e72003-08-10 21:47:01 +00002278 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002279
2280 data->start = (new_prot ? end : -1ul);
2281 data->prot = new_prot;
2282
2283 return 0;
2284}
2285
2286static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002287 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002288{
Paul Brookb480d9b2010-03-12 23:23:29 +00002289 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002290 int i, rc;
2291
2292 if (*lp == NULL) {
2293 return walk_memory_regions_end(data, base, 0);
2294 }
2295
2296 if (level == 0) {
2297 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002298 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002299 int prot = pd[i].flags;
2300
2301 pa = base | (i << TARGET_PAGE_BITS);
2302 if (prot != data->prot) {
2303 rc = walk_memory_regions_end(data, pa, prot);
2304 if (rc != 0) {
2305 return rc;
2306 }
2307 }
2308 }
2309 } else {
2310 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002311 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002312 pa = base | ((abi_ulong)i <<
2313 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002314 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2315 if (rc != 0) {
2316 return rc;
2317 }
2318 }
2319 }
2320
2321 return 0;
2322}
2323
2324int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2325{
2326 struct walk_memory_regions_data data;
2327 unsigned long i;
2328
2329 data.fn = fn;
2330 data.priv = priv;
2331 data.start = -1ul;
2332 data.prot = 0;
2333
2334 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002335 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002336 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2337 if (rc != 0) {
2338 return rc;
2339 }
2340 }
2341
2342 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002343}
2344
Paul Brookb480d9b2010-03-12 23:23:29 +00002345static int dump_region(void *priv, abi_ulong start,
2346 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002347{
2348 FILE *f = (FILE *)priv;
2349
Paul Brookb480d9b2010-03-12 23:23:29 +00002350 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2351 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002352 start, end, end - start,
2353 ((prot & PAGE_READ) ? 'r' : '-'),
2354 ((prot & PAGE_WRITE) ? 'w' : '-'),
2355 ((prot & PAGE_EXEC) ? 'x' : '-'));
2356
2357 return (0);
2358}
2359
2360/* dump memory mappings */
2361void page_dump(FILE *f)
2362{
2363 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2364 "start", "end", "size", "prot");
2365 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002366}
2367
pbrook53a59602006-03-25 19:31:22 +00002368int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002369{
bellard9fa3e852004-01-04 18:06:42 +00002370 PageDesc *p;
2371
2372 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002373 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002374 return 0;
2375 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002376}
2377
Richard Henderson376a7902010-03-10 15:57:04 -08002378/* Modify the flags of a page and invalidate the code if necessary.
2379 The flag PAGE_WRITE_ORG is positioned automatically depending
2380 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002381void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002382{
Richard Henderson376a7902010-03-10 15:57:04 -08002383 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002384
Richard Henderson376a7902010-03-10 15:57:04 -08002385 /* This function should never be called with addresses outside the
2386 guest address space. If this assert fires, it probably indicates
2387 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002388#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2389 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002390#endif
2391 assert(start < end);
2392
bellard9fa3e852004-01-04 18:06:42 +00002393 start = start & TARGET_PAGE_MASK;
2394 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002395
2396 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002397 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002398 }
2399
2400 for (addr = start, len = end - start;
2401 len != 0;
2402 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2403 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2404
2405 /* If the write protection bit is set, then we invalidate
2406 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002407 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002408 (flags & PAGE_WRITE) &&
2409 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002410 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002411 }
2412 p->flags = flags;
2413 }
bellard9fa3e852004-01-04 18:06:42 +00002414}
2415
ths3d97b402007-11-02 19:02:07 +00002416int page_check_range(target_ulong start, target_ulong len, int flags)
2417{
2418 PageDesc *p;
2419 target_ulong end;
2420 target_ulong addr;
2421
Richard Henderson376a7902010-03-10 15:57:04 -08002422 /* This function should never be called with addresses outside the
2423 guest address space. If this assert fires, it probably indicates
2424 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002425#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2426 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002427#endif
2428
Richard Henderson3e0650a2010-03-29 10:54:42 -07002429 if (len == 0) {
2430 return 0;
2431 }
Richard Henderson376a7902010-03-10 15:57:04 -08002432 if (start + len - 1 < start) {
2433 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002434 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002435 }
balrog55f280c2008-10-28 10:24:11 +00002436
ths3d97b402007-11-02 19:02:07 +00002437 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2438 start = start & TARGET_PAGE_MASK;
2439
Richard Henderson376a7902010-03-10 15:57:04 -08002440 for (addr = start, len = end - start;
2441 len != 0;
2442 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002443 p = page_find(addr >> TARGET_PAGE_BITS);
2444 if( !p )
2445 return -1;
2446 if( !(p->flags & PAGE_VALID) )
2447 return -1;
2448
bellarddae32702007-11-14 10:51:00 +00002449 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002450 return -1;
bellarddae32702007-11-14 10:51:00 +00002451 if (flags & PAGE_WRITE) {
2452 if (!(p->flags & PAGE_WRITE_ORG))
2453 return -1;
2454 /* unprotect the page if it was put read-only because it
2455 contains translated code */
2456 if (!(p->flags & PAGE_WRITE)) {
2457 if (!page_unprotect(addr, 0, NULL))
2458 return -1;
2459 }
2460 return 0;
2461 }
ths3d97b402007-11-02 19:02:07 +00002462 }
2463 return 0;
2464}
2465
bellard9fa3e852004-01-04 18:06:42 +00002466/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002467 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002468int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002469{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002470 unsigned int prot;
2471 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002472 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002473
pbrookc8a706f2008-06-02 16:16:42 +00002474 /* Technically this isn't safe inside a signal handler. However we
2475 know this only ever happens in a synchronous SEGV handler, so in
2476 practice it seems to be ok. */
2477 mmap_lock();
2478
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002479 p = page_find(address >> TARGET_PAGE_BITS);
2480 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002481 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002482 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002483 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002484
bellard9fa3e852004-01-04 18:06:42 +00002485 /* if the page was really writable, then we change its
2486 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002487 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2488 host_start = address & qemu_host_page_mask;
2489 host_end = host_start + qemu_host_page_size;
2490
2491 prot = 0;
2492 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2493 p = page_find(addr >> TARGET_PAGE_BITS);
2494 p->flags |= PAGE_WRITE;
2495 prot |= p->flags;
2496
bellard9fa3e852004-01-04 18:06:42 +00002497 /* and since the content will be modified, we must invalidate
2498 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002499 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002500#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002501 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002502#endif
bellard9fa3e852004-01-04 18:06:42 +00002503 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002504 mprotect((void *)g2h(host_start), qemu_host_page_size,
2505 prot & PAGE_BITS);
2506
2507 mmap_unlock();
2508 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002509 }
pbrookc8a706f2008-06-02 16:16:42 +00002510 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002511 return 0;
2512}
2513
bellard6a00d602005-11-21 23:25:50 +00002514static inline void tlb_set_dirty(CPUState *env,
2515 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002516{
2517}
bellard9fa3e852004-01-04 18:06:42 +00002518#endif /* defined(CONFIG_USER_ONLY) */
2519
pbrooke2eef172008-06-08 01:09:01 +00002520#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002521
Paul Brookc04b2b72010-03-01 03:31:14 +00002522#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2523typedef struct subpage_t {
2524 target_phys_addr_t base;
Richard Hendersonf6405242010-04-22 16:47:31 -07002525 ram_addr_t sub_io_index[TARGET_PAGE_SIZE];
2526 ram_addr_t region_offset[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002527} subpage_t;
2528
Anthony Liguoric227f092009-10-01 16:12:16 -05002529static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2530 ram_addr_t memory, ram_addr_t region_offset);
Richard Hendersonf6405242010-04-22 16:47:31 -07002531static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2532 ram_addr_t orig_memory,
2533 ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002534#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2535 need_subpage) \
2536 do { \
2537 if (addr > start_addr) \
2538 start_addr2 = 0; \
2539 else { \
2540 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2541 if (start_addr2 > 0) \
2542 need_subpage = 1; \
2543 } \
2544 \
blueswir149e9fba2007-05-30 17:25:06 +00002545 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002546 end_addr2 = TARGET_PAGE_SIZE - 1; \
2547 else { \
2548 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2549 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2550 need_subpage = 1; \
2551 } \
2552 } while (0)
2553
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002554/* register physical memory.
2555 For RAM, 'size' must be a multiple of the target page size.
2556 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002557 io memory page. The address used when calling the IO function is
2558 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002559 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002560 before calculating this offset. This should not be a problem unless
2561 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002562void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2563 ram_addr_t size,
2564 ram_addr_t phys_offset,
2565 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002566{
Anthony Liguoric227f092009-10-01 16:12:16 -05002567 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002568 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002569 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002570 ram_addr_t orig_size = size;
Richard Hendersonf6405242010-04-22 16:47:31 -07002571 subpage_t *subpage;
bellard33417e72003-08-10 21:47:01 +00002572
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002573 cpu_notify_set_memory(start_addr, size, phys_offset);
2574
pbrook67c4d232009-02-23 13:16:07 +00002575 if (phys_offset == IO_MEM_UNASSIGNED) {
2576 region_offset = start_addr;
2577 }
pbrook8da3ff12008-12-01 18:59:50 +00002578 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002579 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002580 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002581 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002582 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2583 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002584 ram_addr_t orig_memory = p->phys_offset;
2585 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002586 int need_subpage = 0;
2587
2588 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2589 need_subpage);
Richard Hendersonf6405242010-04-22 16:47:31 -07002590 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002591 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2592 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002593 &p->phys_offset, orig_memory,
2594 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002595 } else {
2596 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2597 >> IO_MEM_SHIFT];
2598 }
pbrook8da3ff12008-12-01 18:59:50 +00002599 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2600 region_offset);
2601 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002602 } else {
2603 p->phys_offset = phys_offset;
2604 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2605 (phys_offset & IO_MEM_ROMD))
2606 phys_offset += TARGET_PAGE_SIZE;
2607 }
2608 } else {
2609 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2610 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002611 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002612 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002613 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002614 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002615 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002616 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002617 int need_subpage = 0;
2618
2619 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2620 end_addr2, need_subpage);
2621
Richard Hendersonf6405242010-04-22 16:47:31 -07002622 if (need_subpage) {
blueswir1db7b5422007-05-26 17:36:03 +00002623 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002624 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002625 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002626 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002627 phys_offset, region_offset);
2628 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002629 }
2630 }
2631 }
pbrook8da3ff12008-12-01 18:59:50 +00002632 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002633 }
ths3b46e622007-09-17 08:09:54 +00002634
bellard9d420372006-06-25 22:25:22 +00002635 /* since each CPU stores ram addresses in its TLB cache, we must
2636 reset the modified entries */
2637 /* XXX: slow ! */
2638 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2639 tlb_flush(env, 1);
2640 }
bellard33417e72003-08-10 21:47:01 +00002641}
2642
bellardba863452006-09-24 18:41:10 +00002643/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002644ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002645{
2646 PhysPageDesc *p;
2647
2648 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2649 if (!p)
2650 return IO_MEM_UNASSIGNED;
2651 return p->phys_offset;
2652}
2653
Anthony Liguoric227f092009-10-01 16:12:16 -05002654void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002655{
2656 if (kvm_enabled())
2657 kvm_coalesce_mmio_region(addr, size);
2658}
2659
Anthony Liguoric227f092009-10-01 16:12:16 -05002660void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002661{
2662 if (kvm_enabled())
2663 kvm_uncoalesce_mmio_region(addr, size);
2664}
2665
Sheng Yang62a27442010-01-26 19:21:16 +08002666void qemu_flush_coalesced_mmio_buffer(void)
2667{
2668 if (kvm_enabled())
2669 kvm_flush_coalesced_mmio_buffer();
2670}
2671
Marcelo Tosattic9027602010-03-01 20:25:08 -03002672#if defined(__linux__) && !defined(TARGET_S390X)
2673
2674#include <sys/vfs.h>
2675
2676#define HUGETLBFS_MAGIC 0x958458f6
2677
2678static long gethugepagesize(const char *path)
2679{
2680 struct statfs fs;
2681 int ret;
2682
2683 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002684 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002685 } while (ret != 0 && errno == EINTR);
2686
2687 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002688 perror(path);
2689 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002690 }
2691
2692 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002693 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002694
2695 return fs.f_bsize;
2696}
2697
Alex Williamson04b16652010-07-02 11:13:17 -06002698static void *file_ram_alloc(RAMBlock *block,
2699 ram_addr_t memory,
2700 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002701{
2702 char *filename;
2703 void *area;
2704 int fd;
2705#ifdef MAP_POPULATE
2706 int flags;
2707#endif
2708 unsigned long hpagesize;
2709
2710 hpagesize = gethugepagesize(path);
2711 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002712 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002713 }
2714
2715 if (memory < hpagesize) {
2716 return NULL;
2717 }
2718
2719 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2720 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2721 return NULL;
2722 }
2723
2724 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002725 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002726 }
2727
2728 fd = mkstemp(filename);
2729 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002730 perror("unable to create backing store for hugepages");
2731 free(filename);
2732 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002733 }
2734 unlink(filename);
2735 free(filename);
2736
2737 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2738
2739 /*
2740 * ftruncate is not supported by hugetlbfs in older
2741 * hosts, so don't bother bailing out on errors.
2742 * If anything goes wrong with it under other filesystems,
2743 * mmap will fail.
2744 */
2745 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002746 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002747
2748#ifdef MAP_POPULATE
2749 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2750 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2751 * to sidestep this quirk.
2752 */
2753 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2754 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2755#else
2756 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2757#endif
2758 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002759 perror("file_ram_alloc: can't mmap RAM pages");
2760 close(fd);
2761 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002762 }
Alex Williamson04b16652010-07-02 11:13:17 -06002763 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002764 return area;
2765}
2766#endif
2767
Alex Williamsond17b5282010-06-25 11:08:38 -06002768static ram_addr_t find_ram_offset(ram_addr_t size)
2769{
Alex Williamson04b16652010-07-02 11:13:17 -06002770 RAMBlock *block, *next_block;
Blue Swirl09d7ae92010-07-07 19:37:53 +00002771 ram_addr_t offset = 0, mingap = ULONG_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002772
2773 if (QLIST_EMPTY(&ram_list.blocks))
2774 return 0;
2775
2776 QLIST_FOREACH(block, &ram_list.blocks, next) {
2777 ram_addr_t end, next = ULONG_MAX;
2778
2779 end = block->offset + block->length;
2780
2781 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2782 if (next_block->offset >= end) {
2783 next = MIN(next, next_block->offset);
2784 }
2785 }
2786 if (next - end >= size && next - end < mingap) {
2787 offset = end;
2788 mingap = next - end;
2789 }
2790 }
2791 return offset;
2792}
2793
2794static ram_addr_t last_ram_offset(void)
2795{
Alex Williamsond17b5282010-06-25 11:08:38 -06002796 RAMBlock *block;
2797 ram_addr_t last = 0;
2798
2799 QLIST_FOREACH(block, &ram_list.blocks, next)
2800 last = MAX(last, block->offset + block->length);
2801
2802 return last;
2803}
2804
Cam Macdonell84b89d72010-07-26 18:10:57 -06002805ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002806 ram_addr_t size, void *host)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002807{
2808 RAMBlock *new_block, *block;
2809
2810 size = TARGET_PAGE_ALIGN(size);
2811 new_block = qemu_mallocz(sizeof(*new_block));
2812
2813 if (dev && dev->parent_bus && dev->parent_bus->info->get_dev_path) {
2814 char *id = dev->parent_bus->info->get_dev_path(dev);
2815 if (id) {
2816 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
2817 qemu_free(id);
2818 }
2819 }
2820 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2821
2822 QLIST_FOREACH(block, &ram_list.blocks, next) {
2823 if (!strcmp(block->idstr, new_block->idstr)) {
2824 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2825 new_block->idstr);
2826 abort();
2827 }
2828 }
2829
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002830 if (host) {
2831 new_block->host = host;
2832 } else {
2833 if (mem_path) {
2834#if defined (__linux__) && !defined(TARGET_S390X)
2835 new_block->host = file_ram_alloc(new_block, size, mem_path);
2836 if (!new_block->host) {
2837 new_block->host = qemu_vmalloc(size);
Andreas Färbere78815a2010-09-25 11:26:05 +00002838 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002839 }
2840#else
2841 fprintf(stderr, "-mem-path option unsupported\n");
2842 exit(1);
2843#endif
2844 } else {
2845#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2846 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2847 new_block->host = mmap((void*)0x1000000, size,
2848 PROT_EXEC|PROT_READ|PROT_WRITE,
2849 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2850#else
2851 new_block->host = qemu_vmalloc(size);
2852#endif
Andreas Färbere78815a2010-09-25 11:26:05 +00002853 qemu_madvise(new_block->host, size, QEMU_MADV_MERGEABLE);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002854 }
2855 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002856
2857 new_block->offset = find_ram_offset(size);
2858 new_block->length = size;
2859
2860 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2861
2862 ram_list.phys_dirty = qemu_realloc(ram_list.phys_dirty,
2863 last_ram_offset() >> TARGET_PAGE_BITS);
2864 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2865 0xff, size >> TARGET_PAGE_BITS);
2866
2867 if (kvm_enabled())
2868 kvm_setup_guest_memory(new_block->host, size);
2869
2870 return new_block->offset;
2871}
2872
Alex Williamson1724f042010-06-25 11:09:35 -06002873ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002874{
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002875 return qemu_ram_alloc_from_ptr(dev, name, size, NULL);
pbrook94a6b542009-04-11 17:15:54 +00002876}
bellarde9a1ab12007-02-08 23:08:38 +00002877
Anthony Liguoric227f092009-10-01 16:12:16 -05002878void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002879{
Alex Williamson04b16652010-07-02 11:13:17 -06002880 RAMBlock *block;
2881
2882 QLIST_FOREACH(block, &ram_list.blocks, next) {
2883 if (addr == block->offset) {
2884 QLIST_REMOVE(block, next);
2885 if (mem_path) {
2886#if defined (__linux__) && !defined(TARGET_S390X)
2887 if (block->fd) {
2888 munmap(block->host, block->length);
2889 close(block->fd);
2890 } else {
2891 qemu_vfree(block->host);
2892 }
2893#endif
2894 } else {
2895#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2896 munmap(block->host, block->length);
2897#else
2898 qemu_vfree(block->host);
2899#endif
2900 }
2901 qemu_free(block);
2902 return;
2903 }
2904 }
2905
bellarde9a1ab12007-02-08 23:08:38 +00002906}
2907
pbrookdc828ca2009-04-09 22:21:07 +00002908/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002909 With the exception of the softmmu code in this file, this should
2910 only be used for local memory (e.g. video ram) that the device owns,
2911 and knows it isn't going to access beyond the end of the block.
2912
2913 It should not be used for general purpose DMA.
2914 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2915 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002916void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002917{
pbrook94a6b542009-04-11 17:15:54 +00002918 RAMBlock *block;
2919
Alex Williamsonf471a172010-06-11 11:11:42 -06002920 QLIST_FOREACH(block, &ram_list.blocks, next) {
2921 if (addr - block->offset < block->length) {
2922 QLIST_REMOVE(block, next);
2923 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2924 return block->host + (addr - block->offset);
2925 }
pbrook94a6b542009-04-11 17:15:54 +00002926 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002927
2928 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2929 abort();
2930
2931 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002932}
2933
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002934/* Return a host pointer to ram allocated with qemu_ram_alloc.
2935 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2936 */
2937void *qemu_safe_ram_ptr(ram_addr_t addr)
2938{
2939 RAMBlock *block;
2940
2941 QLIST_FOREACH(block, &ram_list.blocks, next) {
2942 if (addr - block->offset < block->length) {
2943 return block->host + (addr - block->offset);
2944 }
2945 }
2946
2947 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2948 abort();
2949
2950 return NULL;
2951}
2952
Marcelo Tosattie8902612010-10-11 15:31:19 -03002953int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002954{
pbrook94a6b542009-04-11 17:15:54 +00002955 RAMBlock *block;
2956 uint8_t *host = ptr;
2957
Alex Williamsonf471a172010-06-11 11:11:42 -06002958 QLIST_FOREACH(block, &ram_list.blocks, next) {
2959 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002960 *ram_addr = block->offset + (host - block->host);
2961 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002962 }
pbrook94a6b542009-04-11 17:15:54 +00002963 }
Marcelo Tosattie8902612010-10-11 15:31:19 -03002964 return -1;
2965}
Alex Williamsonf471a172010-06-11 11:11:42 -06002966
Marcelo Tosattie8902612010-10-11 15:31:19 -03002967/* Some of the softmmu routines need to translate from a host pointer
2968 (typically a TLB entry) back to a ram offset. */
2969ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2970{
2971 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002972
Marcelo Tosattie8902612010-10-11 15:31:19 -03002973 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2974 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2975 abort();
2976 }
2977 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002978}
2979
Anthony Liguoric227f092009-10-01 16:12:16 -05002980static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002981{
pbrook67d3b952006-12-18 05:03:52 +00002982#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002983 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002984#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002985#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002986 do_unassigned_access(addr, 0, 0, 0, 1);
2987#endif
2988 return 0;
2989}
2990
Anthony Liguoric227f092009-10-01 16:12:16 -05002991static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002992{
2993#ifdef DEBUG_UNASSIGNED
2994 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2995#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002996#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002997 do_unassigned_access(addr, 0, 0, 0, 2);
2998#endif
2999 return 0;
3000}
3001
Anthony Liguoric227f092009-10-01 16:12:16 -05003002static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00003003{
3004#ifdef DEBUG_UNASSIGNED
3005 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
3006#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003007#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003008 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00003009#endif
bellard33417e72003-08-10 21:47:01 +00003010 return 0;
3011}
3012
Anthony Liguoric227f092009-10-01 16:12:16 -05003013static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00003014{
pbrook67d3b952006-12-18 05:03:52 +00003015#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00003016 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00003017#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003018#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003019 do_unassigned_access(addr, 1, 0, 0, 1);
3020#endif
3021}
3022
Anthony Liguoric227f092009-10-01 16:12:16 -05003023static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00003024{
3025#ifdef DEBUG_UNASSIGNED
3026 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
3027#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003028#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003029 do_unassigned_access(addr, 1, 0, 0, 2);
3030#endif
3031}
3032
Anthony Liguoric227f092009-10-01 16:12:16 -05003033static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00003034{
3035#ifdef DEBUG_UNASSIGNED
3036 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
3037#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02003038#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00003039 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00003040#endif
bellard33417e72003-08-10 21:47:01 +00003041}
3042
Blue Swirld60efc62009-08-25 18:29:31 +00003043static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00003044 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00003045 unassigned_mem_readw,
3046 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00003047};
3048
Blue Swirld60efc62009-08-25 18:29:31 +00003049static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00003050 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00003051 unassigned_mem_writew,
3052 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00003053};
3054
Anthony Liguoric227f092009-10-01 16:12:16 -05003055static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003056 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003057{
bellard3a7d9292005-08-21 09:26:42 +00003058 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003059 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003060 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3061#if !defined(CONFIG_USER_ONLY)
3062 tb_invalidate_phys_page_fast(ram_addr, 1);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003063 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003064#endif
3065 }
pbrook5579c7f2009-04-11 14:47:08 +00003066 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003067 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003068 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003069 /* we remove the notdirty callback only if the code has been
3070 flushed */
3071 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003072 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003073}
3074
Anthony Liguoric227f092009-10-01 16:12:16 -05003075static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003076 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003077{
bellard3a7d9292005-08-21 09:26:42 +00003078 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003079 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003080 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3081#if !defined(CONFIG_USER_ONLY)
3082 tb_invalidate_phys_page_fast(ram_addr, 2);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003083 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003084#endif
3085 }
pbrook5579c7f2009-04-11 14:47:08 +00003086 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003087 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003088 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003089 /* we remove the notdirty callback only if the code has been
3090 flushed */
3091 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003092 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003093}
3094
Anthony Liguoric227f092009-10-01 16:12:16 -05003095static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003096 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003097{
bellard3a7d9292005-08-21 09:26:42 +00003098 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003099 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003100 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3101#if !defined(CONFIG_USER_ONLY)
3102 tb_invalidate_phys_page_fast(ram_addr, 4);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003103 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00003104#endif
3105 }
pbrook5579c7f2009-04-11 14:47:08 +00003106 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003107 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003108 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00003109 /* we remove the notdirty callback only if the code has been
3110 flushed */
3111 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003112 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003113}
3114
Blue Swirld60efc62009-08-25 18:29:31 +00003115static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003116 NULL, /* never used */
3117 NULL, /* never used */
3118 NULL, /* never used */
3119};
3120
Blue Swirld60efc62009-08-25 18:29:31 +00003121static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003122 notdirty_mem_writeb,
3123 notdirty_mem_writew,
3124 notdirty_mem_writel,
3125};
3126
pbrook0f459d12008-06-09 00:20:13 +00003127/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003128static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003129{
3130 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003131 target_ulong pc, cs_base;
3132 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003133 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003134 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003135 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003136
aliguori06d55cc2008-11-18 20:24:06 +00003137 if (env->watchpoint_hit) {
3138 /* We re-entered the check after replacing the TB. Now raise
3139 * the debug interrupt so that is will trigger after the
3140 * current instruction. */
3141 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3142 return;
3143 }
pbrook2e70f6e2008-06-29 01:03:05 +00003144 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003145 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003146 if ((vaddr == (wp->vaddr & len_mask) ||
3147 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003148 wp->flags |= BP_WATCHPOINT_HIT;
3149 if (!env->watchpoint_hit) {
3150 env->watchpoint_hit = wp;
3151 tb = tb_find_pc(env->mem_io_pc);
3152 if (!tb) {
3153 cpu_abort(env, "check_watchpoint: could not find TB for "
3154 "pc=%p", (void *)env->mem_io_pc);
3155 }
3156 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3157 tb_phys_invalidate(tb, -1);
3158 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3159 env->exception_index = EXCP_DEBUG;
3160 } else {
3161 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3162 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3163 }
3164 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003165 }
aliguori6e140f22008-11-18 20:37:55 +00003166 } else {
3167 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003168 }
3169 }
3170}
3171
pbrook6658ffb2007-03-16 23:58:11 +00003172/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3173 so these check for a hit then pass through to the normal out-of-line
3174 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003175static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003176{
aliguorib4051332008-11-18 20:14:20 +00003177 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003178 return ldub_phys(addr);
3179}
3180
Anthony Liguoric227f092009-10-01 16:12:16 -05003181static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003182{
aliguorib4051332008-11-18 20:14:20 +00003183 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003184 return lduw_phys(addr);
3185}
3186
Anthony Liguoric227f092009-10-01 16:12:16 -05003187static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003188{
aliguorib4051332008-11-18 20:14:20 +00003189 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003190 return ldl_phys(addr);
3191}
3192
Anthony Liguoric227f092009-10-01 16:12:16 -05003193static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003194 uint32_t val)
3195{
aliguorib4051332008-11-18 20:14:20 +00003196 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003197 stb_phys(addr, val);
3198}
3199
Anthony Liguoric227f092009-10-01 16:12:16 -05003200static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003201 uint32_t val)
3202{
aliguorib4051332008-11-18 20:14:20 +00003203 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003204 stw_phys(addr, val);
3205}
3206
Anthony Liguoric227f092009-10-01 16:12:16 -05003207static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003208 uint32_t val)
3209{
aliguorib4051332008-11-18 20:14:20 +00003210 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003211 stl_phys(addr, val);
3212}
3213
Blue Swirld60efc62009-08-25 18:29:31 +00003214static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003215 watch_mem_readb,
3216 watch_mem_readw,
3217 watch_mem_readl,
3218};
3219
Blue Swirld60efc62009-08-25 18:29:31 +00003220static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003221 watch_mem_writeb,
3222 watch_mem_writew,
3223 watch_mem_writel,
3224};
pbrook6658ffb2007-03-16 23:58:11 +00003225
Richard Hendersonf6405242010-04-22 16:47:31 -07003226static inline uint32_t subpage_readlen (subpage_t *mmio,
3227 target_phys_addr_t addr,
3228 unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003229{
Richard Hendersonf6405242010-04-22 16:47:31 -07003230 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003231#if defined(DEBUG_SUBPAGE)
3232 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3233 mmio, len, addr, idx);
3234#endif
blueswir1db7b5422007-05-26 17:36:03 +00003235
Richard Hendersonf6405242010-04-22 16:47:31 -07003236 addr += mmio->region_offset[idx];
3237 idx = mmio->sub_io_index[idx];
3238 return io_mem_read[idx][len](io_mem_opaque[idx], addr);
blueswir1db7b5422007-05-26 17:36:03 +00003239}
3240
Anthony Liguoric227f092009-10-01 16:12:16 -05003241static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
Richard Hendersonf6405242010-04-22 16:47:31 -07003242 uint32_t value, unsigned int len)
blueswir1db7b5422007-05-26 17:36:03 +00003243{
Richard Hendersonf6405242010-04-22 16:47:31 -07003244 unsigned int idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003245#if defined(DEBUG_SUBPAGE)
Richard Hendersonf6405242010-04-22 16:47:31 -07003246 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n",
3247 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003248#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003249
3250 addr += mmio->region_offset[idx];
3251 idx = mmio->sub_io_index[idx];
3252 io_mem_write[idx][len](io_mem_opaque[idx], addr, value);
blueswir1db7b5422007-05-26 17:36:03 +00003253}
3254
Anthony Liguoric227f092009-10-01 16:12:16 -05003255static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003256{
blueswir1db7b5422007-05-26 17:36:03 +00003257 return subpage_readlen(opaque, addr, 0);
3258}
3259
Anthony Liguoric227f092009-10-01 16:12:16 -05003260static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003261 uint32_t value)
3262{
blueswir1db7b5422007-05-26 17:36:03 +00003263 subpage_writelen(opaque, addr, value, 0);
3264}
3265
Anthony Liguoric227f092009-10-01 16:12:16 -05003266static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003267{
blueswir1db7b5422007-05-26 17:36:03 +00003268 return subpage_readlen(opaque, addr, 1);
3269}
3270
Anthony Liguoric227f092009-10-01 16:12:16 -05003271static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003272 uint32_t value)
3273{
blueswir1db7b5422007-05-26 17:36:03 +00003274 subpage_writelen(opaque, addr, value, 1);
3275}
3276
Anthony Liguoric227f092009-10-01 16:12:16 -05003277static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003278{
blueswir1db7b5422007-05-26 17:36:03 +00003279 return subpage_readlen(opaque, addr, 2);
3280}
3281
Richard Hendersonf6405242010-04-22 16:47:31 -07003282static void subpage_writel (void *opaque, target_phys_addr_t addr,
3283 uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003284{
blueswir1db7b5422007-05-26 17:36:03 +00003285 subpage_writelen(opaque, addr, value, 2);
3286}
3287
Blue Swirld60efc62009-08-25 18:29:31 +00003288static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003289 &subpage_readb,
3290 &subpage_readw,
3291 &subpage_readl,
3292};
3293
Blue Swirld60efc62009-08-25 18:29:31 +00003294static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003295 &subpage_writeb,
3296 &subpage_writew,
3297 &subpage_writel,
3298};
3299
Anthony Liguoric227f092009-10-01 16:12:16 -05003300static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3301 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003302{
3303 int idx, eidx;
3304
3305 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3306 return -1;
3307 idx = SUBPAGE_IDX(start);
3308 eidx = SUBPAGE_IDX(end);
3309#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003310 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003311 mmio, start, end, idx, eidx, memory);
3312#endif
Gleb Natapov95c318f2010-07-29 10:41:45 +03003313 if ((memory & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
3314 memory = IO_MEM_UNASSIGNED;
Richard Hendersonf6405242010-04-22 16:47:31 -07003315 memory = (memory >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
blueswir1db7b5422007-05-26 17:36:03 +00003316 for (; idx <= eidx; idx++) {
Richard Hendersonf6405242010-04-22 16:47:31 -07003317 mmio->sub_io_index[idx] = memory;
3318 mmio->region_offset[idx] = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00003319 }
3320
3321 return 0;
3322}
3323
Richard Hendersonf6405242010-04-22 16:47:31 -07003324static subpage_t *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3325 ram_addr_t orig_memory,
3326 ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003327{
Anthony Liguoric227f092009-10-01 16:12:16 -05003328 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003329 int subpage_memory;
3330
Anthony Liguoric227f092009-10-01 16:12:16 -05003331 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003332
3333 mmio->base = base;
Alexander Graf2507c122010-12-08 12:05:37 +01003334 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio,
3335 DEVICE_NATIVE_ENDIAN);
blueswir1db7b5422007-05-26 17:36:03 +00003336#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003337 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3338 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003339#endif
aliguori1eec6142009-02-05 22:06:18 +00003340 *phys = subpage_memory | IO_MEM_SUBPAGE;
Richard Hendersonf6405242010-04-22 16:47:31 -07003341 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, orig_memory, region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003342
3343 return mmio;
3344}
3345
aliguori88715652009-02-11 15:20:58 +00003346static int get_free_io_mem_idx(void)
3347{
3348 int i;
3349
3350 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3351 if (!io_mem_used[i]) {
3352 io_mem_used[i] = 1;
3353 return i;
3354 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003355 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003356 return -1;
3357}
3358
Alexander Grafdd310532010-12-08 12:05:36 +01003359/*
3360 * Usually, devices operate in little endian mode. There are devices out
3361 * there that operate in big endian too. Each device gets byte swapped
3362 * mmio if plugged onto a CPU that does the other endianness.
3363 *
3364 * CPU Device swap?
3365 *
3366 * little little no
3367 * little big yes
3368 * big little yes
3369 * big big no
3370 */
3371
3372typedef struct SwapEndianContainer {
3373 CPUReadMemoryFunc *read[3];
3374 CPUWriteMemoryFunc *write[3];
3375 void *opaque;
3376} SwapEndianContainer;
3377
3378static uint32_t swapendian_mem_readb (void *opaque, target_phys_addr_t addr)
3379{
3380 uint32_t val;
3381 SwapEndianContainer *c = opaque;
3382 val = c->read[0](c->opaque, addr);
3383 return val;
3384}
3385
3386static uint32_t swapendian_mem_readw(void *opaque, target_phys_addr_t addr)
3387{
3388 uint32_t val;
3389 SwapEndianContainer *c = opaque;
3390 val = bswap16(c->read[1](c->opaque, addr));
3391 return val;
3392}
3393
3394static uint32_t swapendian_mem_readl(void *opaque, target_phys_addr_t addr)
3395{
3396 uint32_t val;
3397 SwapEndianContainer *c = opaque;
3398 val = bswap32(c->read[2](c->opaque, addr));
3399 return val;
3400}
3401
3402static CPUReadMemoryFunc * const swapendian_readfn[3]={
3403 swapendian_mem_readb,
3404 swapendian_mem_readw,
3405 swapendian_mem_readl
3406};
3407
3408static void swapendian_mem_writeb(void *opaque, target_phys_addr_t addr,
3409 uint32_t val)
3410{
3411 SwapEndianContainer *c = opaque;
3412 c->write[0](c->opaque, addr, val);
3413}
3414
3415static void swapendian_mem_writew(void *opaque, target_phys_addr_t addr,
3416 uint32_t val)
3417{
3418 SwapEndianContainer *c = opaque;
3419 c->write[1](c->opaque, addr, bswap16(val));
3420}
3421
3422static void swapendian_mem_writel(void *opaque, target_phys_addr_t addr,
3423 uint32_t val)
3424{
3425 SwapEndianContainer *c = opaque;
3426 c->write[2](c->opaque, addr, bswap32(val));
3427}
3428
3429static CPUWriteMemoryFunc * const swapendian_writefn[3]={
3430 swapendian_mem_writeb,
3431 swapendian_mem_writew,
3432 swapendian_mem_writel
3433};
3434
3435static void swapendian_init(int io_index)
3436{
3437 SwapEndianContainer *c = qemu_malloc(sizeof(SwapEndianContainer));
3438 int i;
3439
3440 /* Swap mmio for big endian targets */
3441 c->opaque = io_mem_opaque[io_index];
3442 for (i = 0; i < 3; i++) {
3443 c->read[i] = io_mem_read[io_index][i];
3444 c->write[i] = io_mem_write[io_index][i];
3445
3446 io_mem_read[io_index][i] = swapendian_readfn[i];
3447 io_mem_write[io_index][i] = swapendian_writefn[i];
3448 }
3449 io_mem_opaque[io_index] = c;
3450}
3451
3452static void swapendian_del(int io_index)
3453{
3454 if (io_mem_read[io_index][0] == swapendian_readfn[0]) {
3455 qemu_free(io_mem_opaque[io_index]);
3456 }
3457}
3458
bellard33417e72003-08-10 21:47:01 +00003459/* mem_read and mem_write are arrays of functions containing the
3460 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003461 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003462 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003463 modified. If it is zero, a new io zone is allocated. The return
3464 value can be used with cpu_register_physical_memory(). (-1) is
3465 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003466static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003467 CPUReadMemoryFunc * const *mem_read,
3468 CPUWriteMemoryFunc * const *mem_write,
Alexander Grafdd310532010-12-08 12:05:36 +01003469 void *opaque, enum device_endian endian)
bellard33417e72003-08-10 21:47:01 +00003470{
Richard Henderson3cab7212010-05-07 09:52:51 -07003471 int i;
3472
bellard33417e72003-08-10 21:47:01 +00003473 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003474 io_index = get_free_io_mem_idx();
3475 if (io_index == -1)
3476 return io_index;
bellard33417e72003-08-10 21:47:01 +00003477 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003478 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003479 if (io_index >= IO_MEM_NB_ENTRIES)
3480 return -1;
3481 }
bellardb5ff1b32005-11-26 10:38:39 +00003482
Richard Henderson3cab7212010-05-07 09:52:51 -07003483 for (i = 0; i < 3; ++i) {
3484 io_mem_read[io_index][i]
3485 = (mem_read[i] ? mem_read[i] : unassigned_mem_read[i]);
3486 }
3487 for (i = 0; i < 3; ++i) {
3488 io_mem_write[io_index][i]
3489 = (mem_write[i] ? mem_write[i] : unassigned_mem_write[i]);
3490 }
bellarda4193c82004-06-03 14:01:43 +00003491 io_mem_opaque[io_index] = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003492
Alexander Grafdd310532010-12-08 12:05:36 +01003493 switch (endian) {
3494 case DEVICE_BIG_ENDIAN:
3495#ifndef TARGET_WORDS_BIGENDIAN
3496 swapendian_init(io_index);
3497#endif
3498 break;
3499 case DEVICE_LITTLE_ENDIAN:
3500#ifdef TARGET_WORDS_BIGENDIAN
3501 swapendian_init(io_index);
3502#endif
3503 break;
3504 case DEVICE_NATIVE_ENDIAN:
3505 default:
3506 break;
3507 }
3508
Richard Hendersonf6405242010-04-22 16:47:31 -07003509 return (io_index << IO_MEM_SHIFT);
bellard33417e72003-08-10 21:47:01 +00003510}
bellard61382a52003-10-27 21:22:23 +00003511
Blue Swirld60efc62009-08-25 18:29:31 +00003512int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3513 CPUWriteMemoryFunc * const *mem_write,
Alexander Grafdd310532010-12-08 12:05:36 +01003514 void *opaque, enum device_endian endian)
Avi Kivity1eed09c2009-06-14 11:38:51 +03003515{
Alexander Graf2507c122010-12-08 12:05:37 +01003516 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque, endian);
Avi Kivity1eed09c2009-06-14 11:38:51 +03003517}
3518
aliguori88715652009-02-11 15:20:58 +00003519void cpu_unregister_io_memory(int io_table_address)
3520{
3521 int i;
3522 int io_index = io_table_address >> IO_MEM_SHIFT;
3523
Alexander Grafdd310532010-12-08 12:05:36 +01003524 swapendian_del(io_index);
3525
aliguori88715652009-02-11 15:20:58 +00003526 for (i=0;i < 3; i++) {
3527 io_mem_read[io_index][i] = unassigned_mem_read[i];
3528 io_mem_write[io_index][i] = unassigned_mem_write[i];
3529 }
3530 io_mem_opaque[io_index] = NULL;
3531 io_mem_used[io_index] = 0;
3532}
3533
Avi Kivitye9179ce2009-06-14 11:38:52 +03003534static void io_mem_init(void)
3535{
3536 int i;
3537
Alexander Graf2507c122010-12-08 12:05:37 +01003538 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read,
3539 unassigned_mem_write, NULL,
3540 DEVICE_NATIVE_ENDIAN);
3541 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read,
3542 unassigned_mem_write, NULL,
3543 DEVICE_NATIVE_ENDIAN);
3544 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read,
3545 notdirty_mem_write, NULL,
3546 DEVICE_NATIVE_ENDIAN);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003547 for (i=0; i<5; i++)
3548 io_mem_used[i] = 1;
3549
3550 io_mem_watch = cpu_register_io_memory(watch_mem_read,
Alexander Graf2507c122010-12-08 12:05:37 +01003551 watch_mem_write, NULL,
3552 DEVICE_NATIVE_ENDIAN);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003553}
3554
pbrooke2eef172008-06-08 01:09:01 +00003555#endif /* !defined(CONFIG_USER_ONLY) */
3556
bellard13eb76e2004-01-24 15:23:36 +00003557/* physical memory access (slow version, mainly for debug) */
3558#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003559int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3560 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003561{
3562 int l, flags;
3563 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003564 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003565
3566 while (len > 0) {
3567 page = addr & TARGET_PAGE_MASK;
3568 l = (page + TARGET_PAGE_SIZE) - addr;
3569 if (l > len)
3570 l = len;
3571 flags = page_get_flags(page);
3572 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003573 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003574 if (is_write) {
3575 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003576 return -1;
bellard579a97f2007-11-11 14:26:47 +00003577 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003578 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003579 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003580 memcpy(p, buf, l);
3581 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003582 } else {
3583 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003584 return -1;
bellard579a97f2007-11-11 14:26:47 +00003585 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003586 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003587 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003588 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003589 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003590 }
3591 len -= l;
3592 buf += l;
3593 addr += l;
3594 }
Paul Brooka68fe892010-03-01 00:08:59 +00003595 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003596}
bellard8df1cd02005-01-28 22:37:22 +00003597
bellard13eb76e2004-01-24 15:23:36 +00003598#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003599void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003600 int len, int is_write)
3601{
3602 int l, io_index;
3603 uint8_t *ptr;
3604 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003605 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003606 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003607 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003608
bellard13eb76e2004-01-24 15:23:36 +00003609 while (len > 0) {
3610 page = addr & TARGET_PAGE_MASK;
3611 l = (page + TARGET_PAGE_SIZE) - addr;
3612 if (l > len)
3613 l = len;
bellard92e873b2004-05-21 14:52:29 +00003614 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003615 if (!p) {
3616 pd = IO_MEM_UNASSIGNED;
3617 } else {
3618 pd = p->phys_offset;
3619 }
ths3b46e622007-09-17 08:09:54 +00003620
bellard13eb76e2004-01-24 15:23:36 +00003621 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003622 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003623 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003624 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003625 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003626 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003627 /* XXX: could force cpu_single_env to NULL to avoid
3628 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003629 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003630 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003631 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003632 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003633 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003634 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003635 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003636 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003637 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003638 l = 2;
3639 } else {
bellard1c213d12005-09-03 10:49:04 +00003640 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003641 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003642 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003643 l = 1;
3644 }
3645 } else {
bellardb448f2f2004-02-25 23:24:04 +00003646 unsigned long addr1;
3647 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003648 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003649 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003650 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003651 if (!cpu_physical_memory_is_dirty(addr1)) {
3652 /* invalidate code */
3653 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3654 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003655 cpu_physical_memory_set_dirty_flags(
3656 addr1, (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00003657 }
bellard13eb76e2004-01-24 15:23:36 +00003658 }
3659 } else {
ths5fafdf22007-09-16 21:08:06 +00003660 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003661 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003662 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003663 /* I/O case */
3664 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003665 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003666 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3667 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003668 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003669 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003670 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003671 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003672 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003673 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003674 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003675 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003676 l = 2;
3677 } else {
bellard1c213d12005-09-03 10:49:04 +00003678 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003679 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003680 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003681 l = 1;
3682 }
3683 } else {
3684 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003685 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003686 (addr & ~TARGET_PAGE_MASK);
3687 memcpy(buf, ptr, l);
3688 }
3689 }
3690 len -= l;
3691 buf += l;
3692 addr += l;
3693 }
3694}
bellard8df1cd02005-01-28 22:37:22 +00003695
bellardd0ecd2a2006-04-23 17:14:48 +00003696/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003697void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003698 const uint8_t *buf, int len)
3699{
3700 int l;
3701 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003702 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003703 unsigned long pd;
3704 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003705
bellardd0ecd2a2006-04-23 17:14:48 +00003706 while (len > 0) {
3707 page = addr & TARGET_PAGE_MASK;
3708 l = (page + TARGET_PAGE_SIZE) - addr;
3709 if (l > len)
3710 l = len;
3711 p = phys_page_find(page >> TARGET_PAGE_BITS);
3712 if (!p) {
3713 pd = IO_MEM_UNASSIGNED;
3714 } else {
3715 pd = p->phys_offset;
3716 }
ths3b46e622007-09-17 08:09:54 +00003717
bellardd0ecd2a2006-04-23 17:14:48 +00003718 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003719 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3720 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003721 /* do nothing */
3722 } else {
3723 unsigned long addr1;
3724 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3725 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003726 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003727 memcpy(ptr, buf, l);
3728 }
3729 len -= l;
3730 buf += l;
3731 addr += l;
3732 }
3733}
3734
aliguori6d16c2f2009-01-22 16:59:11 +00003735typedef struct {
3736 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003737 target_phys_addr_t addr;
3738 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003739} BounceBuffer;
3740
3741static BounceBuffer bounce;
3742
aliguoriba223c22009-01-22 16:59:16 +00003743typedef struct MapClient {
3744 void *opaque;
3745 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003746 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003747} MapClient;
3748
Blue Swirl72cf2d42009-09-12 07:36:22 +00003749static QLIST_HEAD(map_client_list, MapClient) map_client_list
3750 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003751
3752void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3753{
3754 MapClient *client = qemu_malloc(sizeof(*client));
3755
3756 client->opaque = opaque;
3757 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003758 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003759 return client;
3760}
3761
3762void cpu_unregister_map_client(void *_client)
3763{
3764 MapClient *client = (MapClient *)_client;
3765
Blue Swirl72cf2d42009-09-12 07:36:22 +00003766 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003767 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003768}
3769
3770static void cpu_notify_map_clients(void)
3771{
3772 MapClient *client;
3773
Blue Swirl72cf2d42009-09-12 07:36:22 +00003774 while (!QLIST_EMPTY(&map_client_list)) {
3775 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003776 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003777 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003778 }
3779}
3780
aliguori6d16c2f2009-01-22 16:59:11 +00003781/* Map a physical memory region into a host virtual address.
3782 * May map a subset of the requested range, given by and returned in *plen.
3783 * May return NULL if resources needed to perform the mapping are exhausted.
3784 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003785 * Use cpu_register_map_client() to know when retrying the map operation is
3786 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003787 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003788void *cpu_physical_memory_map(target_phys_addr_t addr,
3789 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003790 int is_write)
3791{
Anthony Liguoric227f092009-10-01 16:12:16 -05003792 target_phys_addr_t len = *plen;
3793 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003794 int l;
3795 uint8_t *ret = NULL;
3796 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003797 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003798 unsigned long pd;
3799 PhysPageDesc *p;
3800 unsigned long addr1;
3801
3802 while (len > 0) {
3803 page = addr & TARGET_PAGE_MASK;
3804 l = (page + TARGET_PAGE_SIZE) - addr;
3805 if (l > len)
3806 l = len;
3807 p = phys_page_find(page >> TARGET_PAGE_BITS);
3808 if (!p) {
3809 pd = IO_MEM_UNASSIGNED;
3810 } else {
3811 pd = p->phys_offset;
3812 }
3813
3814 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3815 if (done || bounce.buffer) {
3816 break;
3817 }
3818 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3819 bounce.addr = addr;
3820 bounce.len = l;
3821 if (!is_write) {
3822 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3823 }
3824 ptr = bounce.buffer;
3825 } else {
3826 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003827 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003828 }
3829 if (!done) {
3830 ret = ptr;
3831 } else if (ret + done != ptr) {
3832 break;
3833 }
3834
3835 len -= l;
3836 addr += l;
3837 done += l;
3838 }
3839 *plen = done;
3840 return ret;
3841}
3842
3843/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3844 * Will also mark the memory as dirty if is_write == 1. access_len gives
3845 * the amount of memory that was actually read or written by the caller.
3846 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003847void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3848 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003849{
3850 if (buffer != bounce.buffer) {
3851 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003852 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003853 while (access_len) {
3854 unsigned l;
3855 l = TARGET_PAGE_SIZE;
3856 if (l > access_len)
3857 l = access_len;
3858 if (!cpu_physical_memory_is_dirty(addr1)) {
3859 /* invalidate code */
3860 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3861 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003862 cpu_physical_memory_set_dirty_flags(
3863 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori6d16c2f2009-01-22 16:59:11 +00003864 }
3865 addr1 += l;
3866 access_len -= l;
3867 }
3868 }
3869 return;
3870 }
3871 if (is_write) {
3872 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3873 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003874 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003875 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003876 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003877}
bellardd0ecd2a2006-04-23 17:14:48 +00003878
bellard8df1cd02005-01-28 22:37:22 +00003879/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003880uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003881{
3882 int io_index;
3883 uint8_t *ptr;
3884 uint32_t val;
3885 unsigned long pd;
3886 PhysPageDesc *p;
3887
3888 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3889 if (!p) {
3890 pd = IO_MEM_UNASSIGNED;
3891 } else {
3892 pd = p->phys_offset;
3893 }
ths3b46e622007-09-17 08:09:54 +00003894
ths5fafdf22007-09-16 21:08:06 +00003895 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003896 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003897 /* I/O case */
3898 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003899 if (p)
3900 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003901 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3902 } else {
3903 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003904 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003905 (addr & ~TARGET_PAGE_MASK);
3906 val = ldl_p(ptr);
3907 }
3908 return val;
3909}
3910
bellard84b7b8e2005-11-28 21:19:04 +00003911/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003912uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003913{
3914 int io_index;
3915 uint8_t *ptr;
3916 uint64_t val;
3917 unsigned long pd;
3918 PhysPageDesc *p;
3919
3920 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3921 if (!p) {
3922 pd = IO_MEM_UNASSIGNED;
3923 } else {
3924 pd = p->phys_offset;
3925 }
ths3b46e622007-09-17 08:09:54 +00003926
bellard2a4188a2006-06-25 21:54:59 +00003927 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3928 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003929 /* I/O case */
3930 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003931 if (p)
3932 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003933#ifdef TARGET_WORDS_BIGENDIAN
3934 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3935 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3936#else
3937 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3938 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3939#endif
3940 } else {
3941 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003942 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003943 (addr & ~TARGET_PAGE_MASK);
3944 val = ldq_p(ptr);
3945 }
3946 return val;
3947}
3948
bellardaab33092005-10-30 20:48:42 +00003949/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003950uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003951{
3952 uint8_t val;
3953 cpu_physical_memory_read(addr, &val, 1);
3954 return val;
3955}
3956
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003957/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003958uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003959{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003960 int io_index;
3961 uint8_t *ptr;
3962 uint64_t val;
3963 unsigned long pd;
3964 PhysPageDesc *p;
3965
3966 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3967 if (!p) {
3968 pd = IO_MEM_UNASSIGNED;
3969 } else {
3970 pd = p->phys_offset;
3971 }
3972
3973 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3974 !(pd & IO_MEM_ROMD)) {
3975 /* I/O case */
3976 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
3977 if (p)
3978 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3979 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr);
3980 } else {
3981 /* RAM case */
3982 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
3983 (addr & ~TARGET_PAGE_MASK);
3984 val = lduw_p(ptr);
3985 }
3986 return val;
bellardaab33092005-10-30 20:48:42 +00003987}
3988
bellard8df1cd02005-01-28 22:37:22 +00003989/* warning: addr must be aligned. The ram page is not masked as dirty
3990 and the code inside is not invalidated. It is useful if the dirty
3991 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003992void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003993{
3994 int io_index;
3995 uint8_t *ptr;
3996 unsigned long pd;
3997 PhysPageDesc *p;
3998
3999 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4000 if (!p) {
4001 pd = IO_MEM_UNASSIGNED;
4002 } else {
4003 pd = p->phys_offset;
4004 }
ths3b46e622007-09-17 08:09:54 +00004005
bellard3a7d9292005-08-21 09:26:42 +00004006 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00004007 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004008 if (p)
4009 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00004010 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4011 } else {
aliguori74576192008-10-06 14:02:03 +00004012 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00004013 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004014 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00004015
4016 if (unlikely(in_migration)) {
4017 if (!cpu_physical_memory_is_dirty(addr1)) {
4018 /* invalidate code */
4019 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4020 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004021 cpu_physical_memory_set_dirty_flags(
4022 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00004023 }
4024 }
bellard8df1cd02005-01-28 22:37:22 +00004025 }
4026}
4027
Anthony Liguoric227f092009-10-01 16:12:16 -05004028void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00004029{
4030 int io_index;
4031 uint8_t *ptr;
4032 unsigned long pd;
4033 PhysPageDesc *p;
4034
4035 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4036 if (!p) {
4037 pd = IO_MEM_UNASSIGNED;
4038 } else {
4039 pd = p->phys_offset;
4040 }
ths3b46e622007-09-17 08:09:54 +00004041
j_mayerbc98a7e2007-04-04 07:55:12 +00004042 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
4043 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004044 if (p)
4045 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00004046#ifdef TARGET_WORDS_BIGENDIAN
4047 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
4048 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
4049#else
4050 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4051 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
4052#endif
4053 } else {
pbrook5579c7f2009-04-11 14:47:08 +00004054 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00004055 (addr & ~TARGET_PAGE_MASK);
4056 stq_p(ptr, val);
4057 }
4058}
4059
bellard8df1cd02005-01-28 22:37:22 +00004060/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05004061void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00004062{
4063 int io_index;
4064 uint8_t *ptr;
4065 unsigned long pd;
4066 PhysPageDesc *p;
4067
4068 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4069 if (!p) {
4070 pd = IO_MEM_UNASSIGNED;
4071 } else {
4072 pd = p->phys_offset;
4073 }
ths3b46e622007-09-17 08:09:54 +00004074
bellard3a7d9292005-08-21 09:26:42 +00004075 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00004076 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00004077 if (p)
4078 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00004079 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
4080 } else {
4081 unsigned long addr1;
4082 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
4083 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00004084 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00004085 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00004086 if (!cpu_physical_memory_is_dirty(addr1)) {
4087 /* invalidate code */
4088 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
4089 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09004090 cpu_physical_memory_set_dirty_flags(addr1,
4091 (0xff & ~CODE_DIRTY_FLAG));
bellard3a7d9292005-08-21 09:26:42 +00004092 }
bellard8df1cd02005-01-28 22:37:22 +00004093 }
4094}
4095
bellardaab33092005-10-30 20:48:42 +00004096/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004097void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004098{
4099 uint8_t v = val;
4100 cpu_physical_memory_write(addr, &v, 1);
4101}
4102
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004103/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05004104void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004105{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004106 int io_index;
4107 uint8_t *ptr;
4108 unsigned long pd;
4109 PhysPageDesc *p;
4110
4111 p = phys_page_find(addr >> TARGET_PAGE_BITS);
4112 if (!p) {
4113 pd = IO_MEM_UNASSIGNED;
4114 } else {
4115 pd = p->phys_offset;
4116 }
4117
4118 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
4119 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
4120 if (p)
4121 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
4122 io_mem_write[io_index][1](io_mem_opaque[io_index], addr, val);
4123 } else {
4124 unsigned long addr1;
4125 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
4126 /* RAM case */
4127 ptr = qemu_get_ram_ptr(addr1);
4128 stw_p(ptr, val);
4129 if (!cpu_physical_memory_is_dirty(addr1)) {
4130 /* invalidate code */
4131 tb_invalidate_phys_page_range(addr1, addr1 + 2, 0);
4132 /* set dirty bit */
4133 cpu_physical_memory_set_dirty_flags(addr1,
4134 (0xff & ~CODE_DIRTY_FLAG));
4135 }
4136 }
bellardaab33092005-10-30 20:48:42 +00004137}
4138
4139/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004140void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004141{
4142 val = tswap64(val);
4143 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
4144}
4145
aliguori5e2972f2009-03-28 17:51:36 +00004146/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00004147int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004148 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004149{
4150 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004151 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004152 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004153
4154 while (len > 0) {
4155 page = addr & TARGET_PAGE_MASK;
4156 phys_addr = cpu_get_phys_page_debug(env, page);
4157 /* if no physical page mapped, return an error */
4158 if (phys_addr == -1)
4159 return -1;
4160 l = (page + TARGET_PAGE_SIZE) - addr;
4161 if (l > len)
4162 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004163 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004164 if (is_write)
4165 cpu_physical_memory_write_rom(phys_addr, buf, l);
4166 else
aliguori5e2972f2009-03-28 17:51:36 +00004167 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004168 len -= l;
4169 buf += l;
4170 addr += l;
4171 }
4172 return 0;
4173}
Paul Brooka68fe892010-03-01 00:08:59 +00004174#endif
bellard13eb76e2004-01-24 15:23:36 +00004175
pbrook2e70f6e2008-06-29 01:03:05 +00004176/* in deterministic execution mode, instructions doing device I/Os
4177 must be at the end of the TB */
4178void cpu_io_recompile(CPUState *env, void *retaddr)
4179{
4180 TranslationBlock *tb;
4181 uint32_t n, cflags;
4182 target_ulong pc, cs_base;
4183 uint64_t flags;
4184
4185 tb = tb_find_pc((unsigned long)retaddr);
4186 if (!tb) {
4187 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
4188 retaddr);
4189 }
4190 n = env->icount_decr.u16.low + tb->icount;
4191 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
4192 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004193 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004194 n = n - env->icount_decr.u16.low;
4195 /* Generate a new TB ending on the I/O insn. */
4196 n++;
4197 /* On MIPS and SH, delay slot instructions can only be restarted if
4198 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004199 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004200 branch. */
4201#if defined(TARGET_MIPS)
4202 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4203 env->active_tc.PC -= 4;
4204 env->icount_decr.u16.low++;
4205 env->hflags &= ~MIPS_HFLAG_BMASK;
4206 }
4207#elif defined(TARGET_SH4)
4208 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4209 && n > 1) {
4210 env->pc -= 2;
4211 env->icount_decr.u16.low++;
4212 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4213 }
4214#endif
4215 /* This should never happen. */
4216 if (n > CF_COUNT_MASK)
4217 cpu_abort(env, "TB too big during recompile");
4218
4219 cflags = n | CF_LAST_IO;
4220 pc = tb->pc;
4221 cs_base = tb->cs_base;
4222 flags = tb->flags;
4223 tb_phys_invalidate(tb, -1);
4224 /* FIXME: In theory this could raise an exception. In practice
4225 we have already translated the block once so it's probably ok. */
4226 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004227 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004228 the first in the TB) then we end up generating a whole new TB and
4229 repeating the fault, which is horribly inefficient.
4230 Better would be to execute just this insn uncached, or generate a
4231 second new TB. */
4232 cpu_resume_from_signal(env, NULL);
4233}
4234
Paul Brookb3755a92010-03-12 16:54:58 +00004235#if !defined(CONFIG_USER_ONLY)
4236
Stefan Weil055403b2010-10-22 23:03:32 +02004237void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004238{
4239 int i, target_code_size, max_target_code_size;
4240 int direct_jmp_count, direct_jmp2_count, cross_page;
4241 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004242
bellarde3db7222005-01-26 22:00:47 +00004243 target_code_size = 0;
4244 max_target_code_size = 0;
4245 cross_page = 0;
4246 direct_jmp_count = 0;
4247 direct_jmp2_count = 0;
4248 for(i = 0; i < nb_tbs; i++) {
4249 tb = &tbs[i];
4250 target_code_size += tb->size;
4251 if (tb->size > max_target_code_size)
4252 max_target_code_size = tb->size;
4253 if (tb->page_addr[1] != -1)
4254 cross_page++;
4255 if (tb->tb_next_offset[0] != 0xffff) {
4256 direct_jmp_count++;
4257 if (tb->tb_next_offset[1] != 0xffff) {
4258 direct_jmp2_count++;
4259 }
4260 }
4261 }
4262 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004263 cpu_fprintf(f, "Translation buffer state:\n");
Stefan Weil055403b2010-10-22 23:03:32 +02004264 cpu_fprintf(f, "gen code size %td/%ld\n",
bellard26a5f132008-05-28 12:30:31 +00004265 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4266 cpu_fprintf(f, "TB count %d/%d\n",
4267 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004268 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004269 nb_tbs ? target_code_size / nb_tbs : 0,
4270 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004271 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004272 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4273 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004274 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4275 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004276 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4277 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004278 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004279 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4280 direct_jmp2_count,
4281 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004282 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004283 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4284 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4285 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004286 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004287}
4288
bellard61382a52003-10-27 21:22:23 +00004289#define MMUSUFFIX _cmmu
4290#define GETPC() NULL
4291#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004292#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004293
4294#define SHIFT 0
4295#include "softmmu_template.h"
4296
4297#define SHIFT 1
4298#include "softmmu_template.h"
4299
4300#define SHIFT 2
4301#include "softmmu_template.h"
4302
4303#define SHIFT 3
4304#include "softmmu_template.h"
4305
4306#undef env
4307
4308#endif