blob: eecae2f17452fc07014fcefb2a0394f50202ee74 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026
Stefan Weil055403b2010-10-22 23:03:32 +020027#include "qemu-common.h"
bellard6180a182003-09-30 21:04:53 +000028#include "cpu.h"
bellardb67d9a52008-05-23 09:57:34 +000029#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000030#include "hw/hw.h"
Alex Williamsoncc9e98c2010-06-25 11:09:43 -060031#include "hw/qdev.h"
aliguori74576192008-10-06 14:02:03 +000032#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000033#include "kvm.h"
Jun Nakajima432d2682010-08-31 16:41:25 +010034#include "hw/xen.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000035#include "qemu-timer.h"
Avi Kivity62152b82011-07-26 14:26:14 +030036#include "memory.h"
37#include "exec-memory.h"
pbrook53a59602006-03-25 19:31:22 +000038#if defined(CONFIG_USER_ONLY)
39#include <qemu.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010040#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
41#include <sys/param.h>
42#if __FreeBSD_version >= 700104
43#define HAVE_KINFO_GETVMMAP
44#define sigqueue sigqueue_freebsd /* avoid redefinition */
45#include <sys/time.h>
46#include <sys/proc.h>
47#include <machine/profile.h>
48#define _KERNEL
49#include <sys/user.h>
50#undef _KERNEL
51#undef sigqueue
52#include <libutil.h>
53#endif
54#endif
Jun Nakajima432d2682010-08-31 16:41:25 +010055#else /* !CONFIG_USER_ONLY */
56#include "xen-mapcache.h"
Stefano Stabellini6506e4f2011-05-19 18:35:44 +010057#include "trace.h"
pbrook53a59602006-03-25 19:31:22 +000058#endif
bellard54936002003-05-13 00:25:15 +000059
Blue Swirl0cac1b62012-04-09 16:50:52 +000060#include "cputlb.h"
61
Avi Kivity67d95c12011-12-15 15:25:22 +020062#define WANT_EXEC_OBSOLETE
63#include "exec-obsolete.h"
64
bellardfd6ce8f2003-05-14 19:00:11 +000065//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000066//#define DEBUG_FLUSH
pbrook67d3b952006-12-18 05:03:52 +000067//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000068
69/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000070//#define DEBUG_TB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000071
ths1196be32007-03-17 15:17:58 +000072//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000073//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000074
pbrook99773bd2006-04-16 15:14:59 +000075#if !defined(CONFIG_USER_ONLY)
76/* TB consistency checks only implemented for usermode emulation. */
77#undef DEBUG_TB_CHECK
78#endif
79
bellard9fa3e852004-01-04 18:06:42 +000080#define SMC_BITMAP_USE_THRESHOLD 10
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
Stefan Weil24ab68a2010-07-19 18:23:17 +020083static int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050087spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
Richard Henderson9b9c37c2012-09-21 10:34:21 -070089#if defined(__arm__) || defined(__sparc__)
blueswir1141ac462008-07-26 15:05:57 +000090/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weil68409812012-04-04 07:45:21 +020096#elif defined(_WIN32) && !defined(_WIN64)
Stefan Weilf8e2af12009-06-18 23:04:48 +020097#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000106static size_t code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000108static size_t code_gen_buffer_max_size;
Stefan Weil24ab68a2010-07-19 18:23:17 +0200109static uint8_t *code_gen_ptr;
bellardfd6ce8f2003-05-14 19:00:11 +0000110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
aliguori74576192008-10-06 14:02:03 +0000113static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000114
Paolo Bonzini85d59fe2011-08-12 13:18:14 +0200115RAMList ram_list = { .blocks = QLIST_HEAD_INITIALIZER(ram_list.blocks) };
Avi Kivity62152b82011-07-26 14:26:14 +0300116
117static MemoryRegion *system_memory;
Avi Kivity309cb472011-08-08 16:09:03 +0300118static MemoryRegion *system_io;
Avi Kivity62152b82011-07-26 14:26:14 +0300119
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200120MemoryRegion io_mem_ram, io_mem_rom, io_mem_unassigned, io_mem_notdirty;
Avi Kivityde712f92012-01-02 12:41:07 +0200121static MemoryRegion io_mem_subpage_ram;
Avi Kivity0e0df1e2012-01-02 00:32:15 +0200122
pbrooke2eef172008-06-08 01:09:01 +0000123#endif
bellard9fa3e852004-01-04 18:06:42 +0000124
Andreas Färber9349b4f2012-03-14 01:38:32 +0100125CPUArchState *first_cpu;
bellard6a00d602005-11-21 23:25:50 +0000126/* current CPU in the current thread. It is only valid inside
127 cpu_exec() */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100128DEFINE_TLS(CPUArchState *,cpu_single_env);
pbrook2e70f6e2008-06-29 01:03:05 +0000129/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000130 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000131 2 = Adaptive rate instruction counting. */
132int use_icount = 0;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
Paul Brook41c1b1c2010-03-12 16:54:58 +0000146/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800147 while in user mode we want it to be based on virtual addresses. */
148#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000149#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
150# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
151#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800152# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000153#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000154#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000156#endif
bellard54936002003-05-13 00:25:15 +0000157
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800158/* Size of the L2 (and L3, etc) page tables. */
159#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000160#define L2_SIZE (1 << L2_BITS)
161
Avi Kivity3eef53d2012-02-10 14:57:31 +0200162#define P_L2_LEVELS \
163 (((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - 1) / L2_BITS) + 1)
164
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800165/* The bits remaining after N lower levels of page tables. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166#define V_L1_BITS_REM \
167 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
168
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800169#if V_L1_BITS_REM < 4
170#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
171#else
172#define V_L1_BITS V_L1_BITS_REM
173#endif
174
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800175#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
176
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800177#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
178
Stefan Weilc6d50672012-03-16 20:23:49 +0100179uintptr_t qemu_real_host_page_size;
180uintptr_t qemu_host_page_size;
181uintptr_t qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000182
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800183/* This is a multi-level map on the virtual address space.
184 The bottom level has pointers to PageDesc. */
185static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000186
pbrooke2eef172008-06-08 01:09:01 +0000187#if !defined(CONFIG_USER_ONLY)
Avi Kivity4346ae32012-02-10 17:00:01 +0200188typedef struct PhysPageEntry PhysPageEntry;
189
Avi Kivity5312bd82012-02-12 18:32:55 +0200190static MemoryRegionSection *phys_sections;
191static unsigned phys_sections_nb, phys_sections_nb_alloc;
192static uint16_t phys_section_unassigned;
Avi Kivityaa102232012-03-08 17:06:55 +0200193static uint16_t phys_section_notdirty;
194static uint16_t phys_section_rom;
195static uint16_t phys_section_watch;
Avi Kivity5312bd82012-02-12 18:32:55 +0200196
Avi Kivity4346ae32012-02-10 17:00:01 +0200197struct PhysPageEntry {
Avi Kivity07f07b32012-02-13 20:45:32 +0200198 uint16_t is_leaf : 1;
199 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
200 uint16_t ptr : 15;
Avi Kivity4346ae32012-02-10 17:00:01 +0200201};
202
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200203/* Simple allocator for PhysPageEntry nodes */
204static PhysPageEntry (*phys_map_nodes)[L2_SIZE];
205static unsigned phys_map_nodes_nb, phys_map_nodes_nb_alloc;
206
Avi Kivity07f07b32012-02-13 20:45:32 +0200207#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200208
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800209/* This is a multi-level map on the physical address space.
Avi Kivity06ef3522012-02-13 16:11:22 +0200210 The bottom level has pointers to MemoryRegionSections. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200211static PhysPageEntry phys_map = { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
Paul Brook6d9a1302010-02-28 23:55:53 +0000212
pbrooke2eef172008-06-08 01:09:01 +0000213static void io_mem_init(void);
Avi Kivity62152b82011-07-26 14:26:14 +0300214static void memory_map_init(void);
pbrooke2eef172008-06-08 01:09:01 +0000215
Avi Kivity1ec9b902012-01-02 12:47:48 +0200216static MemoryRegion io_mem_watch;
pbrook6658ffb2007-03-16 23:58:11 +0000217#endif
bellard33417e72003-08-10 21:47:01 +0000218
bellarde3db7222005-01-26 22:00:47 +0000219/* statistics */
bellarde3db7222005-01-26 22:00:47 +0000220static int tb_flush_count;
221static int tb_phys_invalidate_count;
222
bellard7cb69ca2008-05-10 10:55:51 +0000223#ifdef _WIN32
224static void map_exec(void *addr, long size)
225{
226 DWORD old_protect;
227 VirtualProtect(addr, size,
228 PAGE_EXECUTE_READWRITE, &old_protect);
229
230}
231#else
232static void map_exec(void *addr, long size)
233{
bellard43694152008-05-29 09:35:57 +0000234 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000235
bellard43694152008-05-29 09:35:57 +0000236 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000237 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000238 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000239
240 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000241 end += page_size - 1;
242 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000243
244 mprotect((void *)start, end - start,
245 PROT_READ | PROT_WRITE | PROT_EXEC);
246}
247#endif
248
bellardb346ff42003-06-15 20:05:50 +0000249static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000250{
bellard83fb7ad2004-07-05 21:25:26 +0000251 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000252 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000253#ifdef _WIN32
254 {
255 SYSTEM_INFO system_info;
256
257 GetSystemInfo(&system_info);
258 qemu_real_host_page_size = system_info.dwPageSize;
259 }
260#else
261 qemu_real_host_page_size = getpagesize();
262#endif
bellard83fb7ad2004-07-05 21:25:26 +0000263 if (qemu_host_page_size == 0)
264 qemu_host_page_size = qemu_real_host_page_size;
265 if (qemu_host_page_size < TARGET_PAGE_SIZE)
266 qemu_host_page_size = TARGET_PAGE_SIZE;
bellard83fb7ad2004-07-05 21:25:26 +0000267 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000268
Paul Brook2e9a5712010-05-05 16:32:59 +0100269#if defined(CONFIG_BSD) && defined(CONFIG_USER_ONLY)
balrog50a95692007-12-12 01:16:23 +0000270 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100271#ifdef HAVE_KINFO_GETVMMAP
272 struct kinfo_vmentry *freep;
273 int i, cnt;
274
275 freep = kinfo_getvmmap(getpid(), &cnt);
276 if (freep) {
277 mmap_lock();
278 for (i = 0; i < cnt; i++) {
279 unsigned long startaddr, endaddr;
280
281 startaddr = freep[i].kve_start;
282 endaddr = freep[i].kve_end;
283 if (h2g_valid(startaddr)) {
284 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
285
286 if (h2g_valid(endaddr)) {
287 endaddr = h2g(endaddr);
Aurelien Jarnofd436902010-04-10 17:20:36 +0200288 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100289 } else {
290#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
291 endaddr = ~0ul;
Aurelien Jarnofd436902010-04-10 17:20:36 +0200292 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
Juergen Lockf01576f2010-03-25 22:32:16 +0100293#endif
294 }
295 }
296 }
297 free(freep);
298 mmap_unlock();
299 }
300#else
balrog50a95692007-12-12 01:16:23 +0000301 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000302
pbrook07765902008-05-31 16:33:53 +0000303 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800304
Aurelien Jarnofd436902010-04-10 17:20:36 +0200305 f = fopen("/compat/linux/proc/self/maps", "r");
balrog50a95692007-12-12 01:16:23 +0000306 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800307 mmap_lock();
308
balrog50a95692007-12-12 01:16:23 +0000309 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800310 unsigned long startaddr, endaddr;
311 int n;
312
313 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
314
315 if (n == 2 && h2g_valid(startaddr)) {
316 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
317
318 if (h2g_valid(endaddr)) {
319 endaddr = h2g(endaddr);
320 } else {
321 endaddr = ~0ul;
322 }
323 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000324 }
325 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800326
balrog50a95692007-12-12 01:16:23 +0000327 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800328 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000329 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100330#endif
balrog50a95692007-12-12 01:16:23 +0000331 }
332#endif
bellard54936002003-05-13 00:25:15 +0000333}
334
Paul Brook41c1b1c2010-03-12 16:54:58 +0000335static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000336{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000337 PageDesc *pd;
338 void **lp;
339 int i;
340
pbrook17e23772008-06-09 13:47:45 +0000341#if defined(CONFIG_USER_ONLY)
Anthony Liguori7267c092011-08-20 22:09:37 -0500342 /* We can't use g_malloc because it may recurse into a locked mutex. */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800343# define ALLOC(P, SIZE) \
344 do { \
345 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
346 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800347 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000348#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800349# define ALLOC(P, SIZE) \
Anthony Liguori7267c092011-08-20 22:09:37 -0500350 do { P = g_malloc0(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000351#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800352
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800353 /* Level 1. Always allocated. */
354 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
355
356 /* Level 2..N-1. */
357 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
358 void **p = *lp;
359
360 if (p == NULL) {
361 if (!alloc) {
362 return NULL;
363 }
364 ALLOC(p, sizeof(void *) * L2_SIZE);
365 *lp = p;
366 }
367
368 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000369 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800370
371 pd = *lp;
372 if (pd == NULL) {
373 if (!alloc) {
374 return NULL;
375 }
376 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
377 *lp = pd;
378 }
379
380#undef ALLOC
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800381
382 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000383}
384
Paul Brook41c1b1c2010-03-12 16:54:58 +0000385static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000386{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800387 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000388}
389
Paul Brook6d9a1302010-02-28 23:55:53 +0000390#if !defined(CONFIG_USER_ONLY)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200391
Avi Kivityf7bf5462012-02-13 20:12:05 +0200392static void phys_map_node_reserve(unsigned nodes)
393{
394 if (phys_map_nodes_nb + nodes > phys_map_nodes_nb_alloc) {
395 typedef PhysPageEntry Node[L2_SIZE];
396 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc * 2, 16);
397 phys_map_nodes_nb_alloc = MAX(phys_map_nodes_nb_alloc,
398 phys_map_nodes_nb + nodes);
399 phys_map_nodes = g_renew(Node, phys_map_nodes,
400 phys_map_nodes_nb_alloc);
401 }
402}
403
404static uint16_t phys_map_node_alloc(void)
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200405{
406 unsigned i;
407 uint16_t ret;
408
Avi Kivityf7bf5462012-02-13 20:12:05 +0200409 ret = phys_map_nodes_nb++;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200410 assert(ret != PHYS_MAP_NODE_NIL);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200411 assert(ret != phys_map_nodes_nb_alloc);
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200412 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200413 phys_map_nodes[ret][i].is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +0200414 phys_map_nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200415 }
Avi Kivityf7bf5462012-02-13 20:12:05 +0200416 return ret;
Avi Kivityd6f2ea22012-02-12 20:12:49 +0200417}
418
419static void phys_map_nodes_reset(void)
420{
421 phys_map_nodes_nb = 0;
422}
423
Avi Kivityf7bf5462012-02-13 20:12:05 +0200424
Avi Kivity29990972012-02-13 20:21:20 +0200425static void phys_page_set_level(PhysPageEntry *lp, target_phys_addr_t *index,
426 target_phys_addr_t *nb, uint16_t leaf,
427 int level)
Avi Kivityf7bf5462012-02-13 20:12:05 +0200428{
429 PhysPageEntry *p;
430 int i;
Avi Kivity07f07b32012-02-13 20:45:32 +0200431 target_phys_addr_t step = (target_phys_addr_t)1 << (level * L2_BITS);
Avi Kivityf7bf5462012-02-13 20:12:05 +0200432
Avi Kivity07f07b32012-02-13 20:45:32 +0200433 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200434 lp->ptr = phys_map_node_alloc();
435 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200436 if (level == 0) {
437 for (i = 0; i < L2_SIZE; i++) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200438 p[i].is_leaf = 1;
Avi Kivityc19e8802012-02-13 20:25:31 +0200439 p[i].ptr = phys_section_unassigned;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200440 }
441 }
442 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +0200443 p = phys_map_nodes[lp->ptr];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200444 }
Avi Kivity29990972012-02-13 20:21:20 +0200445 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf7bf5462012-02-13 20:12:05 +0200446
Avi Kivity29990972012-02-13 20:21:20 +0200447 while (*nb && lp < &p[L2_SIZE]) {
Avi Kivity07f07b32012-02-13 20:45:32 +0200448 if ((*index & (step - 1)) == 0 && *nb >= step) {
449 lp->is_leaf = true;
Avi Kivityc19e8802012-02-13 20:25:31 +0200450 lp->ptr = leaf;
Avi Kivity07f07b32012-02-13 20:45:32 +0200451 *index += step;
452 *nb -= step;
Avi Kivity29990972012-02-13 20:21:20 +0200453 } else {
454 phys_page_set_level(lp, index, nb, leaf, level - 1);
455 }
456 ++lp;
Avi Kivityf7bf5462012-02-13 20:12:05 +0200457 }
458}
459
Avi Kivity29990972012-02-13 20:21:20 +0200460static void phys_page_set(target_phys_addr_t index, target_phys_addr_t nb,
461 uint16_t leaf)
bellard92e873b2004-05-21 14:52:29 +0000462{
Avi Kivity29990972012-02-13 20:21:20 +0200463 /* Wildly overreserve - it doesn't matter much. */
Avi Kivity07f07b32012-02-13 20:45:32 +0200464 phys_map_node_reserve(3 * P_L2_LEVELS);
bellard92e873b2004-05-21 14:52:29 +0000465
Avi Kivity29990972012-02-13 20:21:20 +0200466 phys_page_set_level(&phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
bellard92e873b2004-05-21 14:52:29 +0000467}
468
Blue Swirl0cac1b62012-04-09 16:50:52 +0000469MemoryRegionSection *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000470{
Avi Kivity31ab2b42012-02-13 16:44:19 +0200471 PhysPageEntry lp = phys_map;
472 PhysPageEntry *p;
473 int i;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200474 uint16_t s_index = phys_section_unassigned;
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200475
Avi Kivity07f07b32012-02-13 20:45:32 +0200476 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
Avi Kivityc19e8802012-02-13 20:25:31 +0200477 if (lp.ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity31ab2b42012-02-13 16:44:19 +0200478 goto not_found;
479 }
Avi Kivityc19e8802012-02-13 20:25:31 +0200480 p = phys_map_nodes[lp.ptr];
Avi Kivity31ab2b42012-02-13 16:44:19 +0200481 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
Avi Kivityf1f6e3b2011-11-20 17:52:22 +0200482 }
Avi Kivity31ab2b42012-02-13 16:44:19 +0200483
Avi Kivityc19e8802012-02-13 20:25:31 +0200484 s_index = lp.ptr;
Avi Kivity31ab2b42012-02-13 16:44:19 +0200485not_found:
Avi Kivityf3705d52012-03-08 16:16:34 +0200486 return &phys_sections[s_index];
487}
488
Blue Swirle5548612012-04-21 13:08:33 +0000489bool memory_region_is_unassigned(MemoryRegion *mr)
490{
491 return mr != &io_mem_ram && mr != &io_mem_rom
492 && mr != &io_mem_notdirty && !mr->rom_device
493 && mr != &io_mem_watch;
494}
495
pbrookc8a706f2008-06-02 16:16:42 +0000496#define mmap_lock() do { } while(0)
497#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000498#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000499
bellard43694152008-05-29 09:35:57 +0000500#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100501/* Currently it is not recommended to allocate big chunks of data in
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000502 user mode. It will change when a dedicated libc will be used. */
503/* ??? 64-bit hosts ought to have no problem mmaping data outside the
504 region in which the guest needs to run. Revisit this. */
bellard43694152008-05-29 09:35:57 +0000505#define USE_STATIC_CODE_GEN_BUFFER
506#endif
507
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000508/* ??? Should configure for this, not list operating systems here. */
509#if (defined(__linux__) \
510 || defined(__FreeBSD__) || defined(__FreeBSD_kernel__) \
511 || defined(__DragonFly__) || defined(__OpenBSD__) \
512 || defined(__NetBSD__))
513# define USE_MMAP
514#endif
515
516/* Maximum size of the code gen buffer we'd like to use. Unless otherwise
517 indicated, this is constrained by the range of direct branches on the
518 host cpu, as used by the TCG implementation of goto_tb. */
519#if defined(__x86_64__)
520# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
521#elif defined(__sparc__)
522# define MAX_CODE_GEN_BUFFER_SIZE (2ul * 1024 * 1024 * 1024)
523#elif defined(__arm__)
524# define MAX_CODE_GEN_BUFFER_SIZE (16u * 1024 * 1024)
525#elif defined(__s390x__)
526 /* We have a +- 4GB range on the branches; leave some slop. */
527# define MAX_CODE_GEN_BUFFER_SIZE (3ul * 1024 * 1024 * 1024)
528#else
529# define MAX_CODE_GEN_BUFFER_SIZE ((size_t)-1)
530#endif
531
532#define DEFAULT_CODE_GEN_BUFFER_SIZE (32u * 1024 * 1024)
533
534static inline size_t size_code_gen_buffer(size_t tb_size)
535{
536 /* Size the buffer. */
537 if (tb_size == 0) {
538#ifdef USE_STATIC_CODE_GEN_BUFFER
539 tb_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
540#else
541 /* ??? Needs adjustments. */
542 /* ??? If we relax the requirement that CONFIG_USER_ONLY use the
543 static buffer, we could size this on RESERVED_VA, on the text
544 segment size of the executable, or continue to use the default. */
545 tb_size = (unsigned long)(ram_size / 4);
546#endif
547 }
548 if (tb_size < MIN_CODE_GEN_BUFFER_SIZE) {
549 tb_size = MIN_CODE_GEN_BUFFER_SIZE;
550 }
551 if (tb_size > MAX_CODE_GEN_BUFFER_SIZE) {
552 tb_size = MAX_CODE_GEN_BUFFER_SIZE;
553 }
554 code_gen_buffer_size = tb_size;
555 return tb_size;
556}
557
bellard43694152008-05-29 09:35:57 +0000558#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200559static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000560 __attribute__((aligned(CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000561
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000562static inline void *alloc_code_gen_buffer(void)
bellard26a5f132008-05-28 12:30:31 +0000563{
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000564 map_exec(static_code_gen_buffer, code_gen_buffer_size);
565 return static_code_gen_buffer;
566}
567#elif defined(USE_MMAP)
568static inline void *alloc_code_gen_buffer(void)
569{
570 int flags = MAP_PRIVATE | MAP_ANONYMOUS;
571 uintptr_t start = 0;
572 void *buf;
blueswir1141ac462008-07-26 15:05:57 +0000573
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000574 /* Constrain the position of the buffer based on the host cpu.
575 Note that these addresses are chosen in concert with the
576 addresses assigned in the relevant linker script file. */
577# if defined(__x86_64__) && defined(MAP_32BIT)
578 /* Force the memory down into low memory with the executable.
579 Leave the choice of exact location with the kernel. */
580 flags |= MAP_32BIT;
581 /* Cannot expect to map more than 800MB in low memory. */
582 if (code_gen_buffer_size > 800u * 1024 * 1024) {
583 code_gen_buffer_size = 800u * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000584 }
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000585# elif defined(__sparc__)
586 start = 0x40000000ul;
587# elif defined(__s390x__)
588 start = 0x90000000ul;
589# endif
590
591 buf = mmap((void *)start, code_gen_buffer_size,
592 PROT_WRITE | PROT_READ | PROT_EXEC, flags, -1, 0);
593 return buf == MAP_FAILED ? NULL : buf;
594}
bellard26a5f132008-05-28 12:30:31 +0000595#else
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +1000596static inline void *alloc_code_gen_buffer(void)
597{
598 void *buf = g_malloc(code_gen_buffer_size);
599 if (buf) {
600 map_exec(buf, code_gen_buffer_size);
601 }
602 return buf;
603}
604#endif /* USE_STATIC_CODE_GEN_BUFFER, USE_MMAP */
605
606static inline void code_gen_alloc(size_t tb_size)
607{
608 code_gen_buffer_size = size_code_gen_buffer(tb_size);
609 code_gen_buffer = alloc_code_gen_buffer();
610 if (code_gen_buffer == NULL) {
611 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
612 exit(1);
613 }
614
bellard26a5f132008-05-28 12:30:31 +0000615 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
Peter Maydella884da82011-06-22 11:58:25 +0100616 code_gen_buffer_max_size = code_gen_buffer_size -
617 (TCG_MAX_OP_SIZE * OPC_BUF_SIZE);
bellard26a5f132008-05-28 12:30:31 +0000618 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
Anthony Liguori7267c092011-08-20 22:09:37 -0500619 tbs = g_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
bellard26a5f132008-05-28 12:30:31 +0000620}
621
622/* Must be called before using the QEMU cpus. 'tb_size' is the size
623 (in bytes) allocated to the translation buffer. Zero means default
624 size. */
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200625void tcg_exec_init(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000626{
bellard26a5f132008-05-28 12:30:31 +0000627 cpu_gen_init();
628 code_gen_alloc(tb_size);
629 code_gen_ptr = code_gen_buffer;
Richard Henderson813da622012-03-19 12:25:11 -0700630 tcg_register_jit(code_gen_buffer, code_gen_buffer_size);
bellard43694152008-05-29 09:35:57 +0000631 page_init();
Richard Henderson9002ec72010-05-06 08:50:41 -0700632#if !defined(CONFIG_USER_ONLY) || !defined(CONFIG_USE_GUEST_BASE)
633 /* There's no guest base to take into account, so go ahead and
634 initialize the prologue now. */
635 tcg_prologue_init(&tcg_ctx);
636#endif
bellard26a5f132008-05-28 12:30:31 +0000637}
638
Jan Kiszkad5ab9712011-08-02 16:10:21 +0200639bool tcg_enabled(void)
640{
641 return code_gen_buffer != NULL;
642}
643
644void cpu_exec_init_all(void)
645{
646#if !defined(CONFIG_USER_ONLY)
647 memory_map_init();
648 io_mem_init();
649#endif
650}
651
pbrook9656f322008-07-01 20:01:19 +0000652#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
653
Juan Quintelae59fb372009-09-29 22:48:21 +0200654static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200655{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100656 CPUArchState *env = opaque;
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200657
aurel323098dba2009-03-07 21:28:24 +0000658 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
659 version_id is increased. */
660 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000661 tlb_flush(env, 1);
662
663 return 0;
664}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200665
666static const VMStateDescription vmstate_cpu_common = {
667 .name = "cpu_common",
668 .version_id = 1,
669 .minimum_version_id = 1,
670 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200671 .post_load = cpu_common_post_load,
672 .fields = (VMStateField []) {
Andreas Färber9349b4f2012-03-14 01:38:32 +0100673 VMSTATE_UINT32(halted, CPUArchState),
674 VMSTATE_UINT32(interrupt_request, CPUArchState),
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200675 VMSTATE_END_OF_LIST()
676 }
677};
pbrook9656f322008-07-01 20:01:19 +0000678#endif
679
Andreas Färber9349b4f2012-03-14 01:38:32 +0100680CPUArchState *qemu_get_cpu(int cpu)
Glauber Costa950f1472009-06-09 12:15:18 -0400681{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100682 CPUArchState *env = first_cpu;
Glauber Costa950f1472009-06-09 12:15:18 -0400683
684 while (env) {
685 if (env->cpu_index == cpu)
686 break;
687 env = env->next_cpu;
688 }
689
690 return env;
691}
692
Andreas Färber9349b4f2012-03-14 01:38:32 +0100693void cpu_exec_init(CPUArchState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000694{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100695 CPUArchState **penv;
bellard6a00d602005-11-21 23:25:50 +0000696 int cpu_index;
697
pbrookc2764712009-03-07 15:24:59 +0000698#if defined(CONFIG_USER_ONLY)
699 cpu_list_lock();
700#endif
bellard6a00d602005-11-21 23:25:50 +0000701 env->next_cpu = NULL;
702 penv = &first_cpu;
703 cpu_index = 0;
704 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700705 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000706 cpu_index++;
707 }
708 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000709 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000710 QTAILQ_INIT(&env->breakpoints);
711 QTAILQ_INIT(&env->watchpoints);
Jan Kiszkadc7a09c2011-03-15 12:26:31 +0100712#ifndef CONFIG_USER_ONLY
713 env->thread_id = qemu_get_thread_id();
714#endif
bellard6a00d602005-11-21 23:25:50 +0000715 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000716#if defined(CONFIG_USER_ONLY)
717 cpu_list_unlock();
718#endif
pbrookb3c77242008-06-30 16:31:04 +0000719#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Alex Williamson0be71e32010-06-25 11:09:07 -0600720 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, env);
721 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
pbrookb3c77242008-06-30 16:31:04 +0000722 cpu_save, cpu_load, env);
723#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000724}
725
Tristan Gingoldd1a1eb72011-02-10 10:04:57 +0100726/* Allocate a new translation block. Flush the translation buffer if
727 too many translation blocks or too much generated code. */
728static TranslationBlock *tb_alloc(target_ulong pc)
729{
730 TranslationBlock *tb;
731
732 if (nb_tbs >= code_gen_max_blocks ||
733 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
734 return NULL;
735 tb = &tbs[nb_tbs++];
736 tb->pc = pc;
737 tb->cflags = 0;
738 return tb;
739}
740
741void tb_free(TranslationBlock *tb)
742{
743 /* In practice this is mostly used for single use temporary TB
744 Ignore the hard cases and just back up if this TB happens to
745 be the last one generated. */
746 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
747 code_gen_ptr = tb->tc_ptr;
748 nb_tbs--;
749 }
750}
751
bellard9fa3e852004-01-04 18:06:42 +0000752static inline void invalidate_page_bitmap(PageDesc *p)
753{
754 if (p->code_bitmap) {
Anthony Liguori7267c092011-08-20 22:09:37 -0500755 g_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000756 p->code_bitmap = NULL;
757 }
758 p->code_write_count = 0;
759}
760
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800761/* Set to NULL all the 'first_tb' fields in all PageDescs. */
762
763static void page_flush_tb_1 (int level, void **lp)
764{
765 int i;
766
767 if (*lp == NULL) {
768 return;
769 }
770 if (level == 0) {
771 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000772 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800773 pd[i].first_tb = NULL;
774 invalidate_page_bitmap(pd + i);
775 }
776 } else {
777 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000778 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800779 page_flush_tb_1 (level - 1, pp + i);
780 }
781 }
782}
783
bellardfd6ce8f2003-05-14 19:00:11 +0000784static void page_flush_tb(void)
785{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800786 int i;
787 for (i = 0; i < V_L1_SIZE; i++) {
788 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000789 }
790}
791
792/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000793/* XXX: tb_flush is currently not thread safe */
Andreas Färber9349b4f2012-03-14 01:38:32 +0100794void tb_flush(CPUArchState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000795{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100796 CPUArchState *env;
bellard01243112004-01-04 15:48:17 +0000797#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000798 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
799 (unsigned long)(code_gen_ptr - code_gen_buffer),
800 nb_tbs, nb_tbs > 0 ?
801 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000802#endif
bellard26a5f132008-05-28 12:30:31 +0000803 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000804 cpu_abort(env1, "Internal error: code buffer overflow\n");
805
bellardfd6ce8f2003-05-14 19:00:11 +0000806 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000807
bellard6a00d602005-11-21 23:25:50 +0000808 for(env = first_cpu; env != NULL; env = env->next_cpu) {
809 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
810 }
bellard9fa3e852004-01-04 18:06:42 +0000811
bellard8a8a6082004-10-03 13:36:49 +0000812 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000813 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000814
bellardfd6ce8f2003-05-14 19:00:11 +0000815 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000816 /* XXX: flush processor icache at this point if cache flush is
817 expensive */
bellarde3db7222005-01-26 22:00:47 +0000818 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000819}
820
821#ifdef DEBUG_TB_CHECK
822
j_mayerbc98a7e2007-04-04 07:55:12 +0000823static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000824{
825 TranslationBlock *tb;
826 int i;
827 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000828 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
829 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000830 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
831 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000832 printf("ERROR invalidate: address=" TARGET_FMT_lx
833 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000834 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000835 }
836 }
837 }
838}
839
840/* verify that all the pages have correct rights for code */
841static void tb_page_check(void)
842{
843 TranslationBlock *tb;
844 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000845
pbrook99773bd2006-04-16 15:14:59 +0000846 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
847 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000848 flags1 = page_get_flags(tb->pc);
849 flags2 = page_get_flags(tb->pc + tb->size - 1);
850 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
851 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000852 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000853 }
854 }
855 }
856}
857
858#endif
859
860/* invalidate one TB */
861static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
862 int next_offset)
863{
864 TranslationBlock *tb1;
865 for(;;) {
866 tb1 = *ptb;
867 if (tb1 == tb) {
868 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
869 break;
870 }
871 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
872 }
873}
874
bellard9fa3e852004-01-04 18:06:42 +0000875static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
876{
877 TranslationBlock *tb1;
878 unsigned int n1;
879
880 for(;;) {
881 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200882 n1 = (uintptr_t)tb1 & 3;
883 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard9fa3e852004-01-04 18:06:42 +0000884 if (tb1 == tb) {
885 *ptb = tb1->page_next[n1];
886 break;
887 }
888 ptb = &tb1->page_next[n1];
889 }
890}
891
bellardd4e81642003-05-25 16:46:15 +0000892static inline void tb_jmp_remove(TranslationBlock *tb, int n)
893{
894 TranslationBlock *tb1, **ptb;
895 unsigned int n1;
896
897 ptb = &tb->jmp_next[n];
898 tb1 = *ptb;
899 if (tb1) {
900 /* find tb(n) in circular list */
901 for(;;) {
902 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200903 n1 = (uintptr_t)tb1 & 3;
904 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardd4e81642003-05-25 16:46:15 +0000905 if (n1 == n && tb1 == tb)
906 break;
907 if (n1 == 2) {
908 ptb = &tb1->jmp_first;
909 } else {
910 ptb = &tb1->jmp_next[n1];
911 }
912 }
913 /* now we can suppress tb(n) from the list */
914 *ptb = tb->jmp_next[n];
915
916 tb->jmp_next[n] = NULL;
917 }
918}
919
920/* reset the jump entry 'n' of a TB so that it is not chained to
921 another TB */
922static inline void tb_reset_jump(TranslationBlock *tb, int n)
923{
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200924 tb_set_jmp_target(tb, n, (uintptr_t)(tb->tc_ptr + tb->tb_next_offset[n]));
bellardd4e81642003-05-25 16:46:15 +0000925}
926
Paul Brook41c1b1c2010-03-12 16:54:58 +0000927void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000928{
Andreas Färber9349b4f2012-03-14 01:38:32 +0100929 CPUArchState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000930 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000931 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000932 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000933 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000934
bellard9fa3e852004-01-04 18:06:42 +0000935 /* remove the TB from the hash list */
936 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
937 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000938 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000939 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000940
bellard9fa3e852004-01-04 18:06:42 +0000941 /* remove the TB from the page list */
942 if (tb->page_addr[0] != page_addr) {
943 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
944 tb_page_remove(&p->first_tb, tb);
945 invalidate_page_bitmap(p);
946 }
947 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
948 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
949 tb_page_remove(&p->first_tb, tb);
950 invalidate_page_bitmap(p);
951 }
952
bellard8a40a182005-11-20 10:35:40 +0000953 tb_invalidated_flag = 1;
954
955 /* remove the TB from the hash list */
956 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000957 for(env = first_cpu; env != NULL; env = env->next_cpu) {
958 if (env->tb_jmp_cache[h] == tb)
959 env->tb_jmp_cache[h] = NULL;
960 }
bellard8a40a182005-11-20 10:35:40 +0000961
962 /* suppress this TB from the two jump lists */
963 tb_jmp_remove(tb, 0);
964 tb_jmp_remove(tb, 1);
965
966 /* suppress any remaining jumps to this TB */
967 tb1 = tb->jmp_first;
968 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200969 n1 = (uintptr_t)tb1 & 3;
bellard8a40a182005-11-20 10:35:40 +0000970 if (n1 == 2)
971 break;
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200972 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellard8a40a182005-11-20 10:35:40 +0000973 tb2 = tb1->jmp_next[n1];
974 tb_reset_jump(tb1, n1);
975 tb1->jmp_next[n1] = NULL;
976 tb1 = tb2;
977 }
Stefan Weil8efe0ca2012-04-12 15:42:19 +0200978 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2); /* fail safe */
bellard8a40a182005-11-20 10:35:40 +0000979
bellarde3db7222005-01-26 22:00:47 +0000980 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000981}
982
983static inline void set_bits(uint8_t *tab, int start, int len)
984{
985 int end, mask, end1;
986
987 end = start + len;
988 tab += start >> 3;
989 mask = 0xff << (start & 7);
990 if ((start & ~7) == (end & ~7)) {
991 if (start < end) {
992 mask &= ~(0xff << (end & 7));
993 *tab |= mask;
994 }
995 } else {
996 *tab++ |= mask;
997 start = (start + 8) & ~7;
998 end1 = end & ~7;
999 while (start < end1) {
1000 *tab++ = 0xff;
1001 start += 8;
1002 }
1003 if (start < end) {
1004 mask = ~(0xff << (end & 7));
1005 *tab |= mask;
1006 }
1007 }
1008}
1009
1010static void build_page_bitmap(PageDesc *p)
1011{
1012 int n, tb_start, tb_end;
1013 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00001014
Anthony Liguori7267c092011-08-20 22:09:37 -05001015 p->code_bitmap = g_malloc0(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +00001016
1017 tb = p->first_tb;
1018 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001019 n = (uintptr_t)tb & 3;
1020 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001021 /* NOTE: this is subtle as a TB may span two physical pages */
1022 if (n == 0) {
1023 /* NOTE: tb_end may be after the end of the page, but
1024 it is not a problem */
1025 tb_start = tb->pc & ~TARGET_PAGE_MASK;
1026 tb_end = tb_start + tb->size;
1027 if (tb_end > TARGET_PAGE_SIZE)
1028 tb_end = TARGET_PAGE_SIZE;
1029 } else {
1030 tb_start = 0;
1031 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1032 }
1033 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
1034 tb = tb->page_next[n];
1035 }
1036}
1037
Andreas Färber9349b4f2012-03-14 01:38:32 +01001038TranslationBlock *tb_gen_code(CPUArchState *env,
pbrook2e70f6e2008-06-29 01:03:05 +00001039 target_ulong pc, target_ulong cs_base,
1040 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +00001041{
1042 TranslationBlock *tb;
1043 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001044 tb_page_addr_t phys_pc, phys_page2;
1045 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +00001046 int code_gen_size;
1047
Paul Brook41c1b1c2010-03-12 16:54:58 +00001048 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +00001049 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +00001050 if (!tb) {
1051 /* flush must be done */
1052 tb_flush(env);
1053 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +00001054 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +00001055 /* Don't forget to invalidate previous TB info. */
1056 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +00001057 }
1058 tc_ptr = code_gen_ptr;
1059 tb->tc_ptr = tc_ptr;
1060 tb->cs_base = cs_base;
1061 tb->flags = flags;
1062 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +00001063 cpu_gen_code(env, tb, &code_gen_size);
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001064 code_gen_ptr = (void *)(((uintptr_t)code_gen_ptr + code_gen_size +
1065 CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +00001068 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +00001069 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +00001070 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +00001071 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +00001072 }
Paul Brook41c1b1c2010-03-12 16:54:58 +00001073 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +00001074 return tb;
bellardd720b932004-04-25 17:57:43 +00001075}
ths3b46e622007-09-17 08:09:54 +00001076
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001077/*
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001078 * Invalidate all TBs which intersect with the target physical address range
1079 * [start;end[. NOTE: start and end may refer to *different* physical pages.
1080 * 'is_cpu_write_access' should be true if called from a real cpu write
1081 * access: the virtual CPU will exit the current TB if code is modified inside
1082 * this TB.
Alexander Graf77a8f1a2012-05-10 22:40:10 +00001083 */
1084void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
1085 int is_cpu_write_access)
1086{
1087 while (start < end) {
1088 tb_invalidate_phys_page_range(start, end, is_cpu_write_access);
1089 start &= TARGET_PAGE_MASK;
1090 start += TARGET_PAGE_SIZE;
1091 }
1092}
1093
Jan Kiszka8e0fdce2012-05-23 23:41:53 -03001094/*
1095 * Invalidate all TBs which intersect with the target physical address range
1096 * [start;end[. NOTE: start and end must refer to the *same* physical page.
1097 * 'is_cpu_write_access' should be true if called from a real cpu write
1098 * access: the virtual CPU will exit the current TB if code is modified inside
1099 * this TB.
1100 */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001101void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001102 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001103{
aliguori6b917542008-11-18 19:46:41 +00001104 TranslationBlock *tb, *tb_next, *saved_tb;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001105 CPUArchState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001106 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001107 PageDesc *p;
1108 int n;
1109#ifdef TARGET_HAS_PRECISE_SMC
1110 int current_tb_not_found = is_cpu_write_access;
1111 TranslationBlock *current_tb = NULL;
1112 int current_tb_modified = 0;
1113 target_ulong current_pc = 0;
1114 target_ulong current_cs_base = 0;
1115 int current_flags = 0;
1116#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001117
1118 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001119 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001120 return;
ths5fafdf22007-09-16 21:08:06 +00001121 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001122 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1123 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001124 /* build code bitmap */
1125 build_page_bitmap(p);
1126 }
1127
1128 /* we remove all the TBs in the range [start, end[ */
1129 /* XXX: see if in some cases it could be faster to invalidate all the code */
1130 tb = p->first_tb;
1131 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001132 n = (uintptr_t)tb & 3;
1133 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellard9fa3e852004-01-04 18:06:42 +00001134 tb_next = tb->page_next[n];
1135 /* NOTE: this is subtle as a TB may span two physical pages */
1136 if (n == 0) {
1137 /* NOTE: tb_end may be after the end of the page, but
1138 it is not a problem */
1139 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1140 tb_end = tb_start + tb->size;
1141 } else {
1142 tb_start = tb->page_addr[1];
1143 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1144 }
1145 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001146#ifdef TARGET_HAS_PRECISE_SMC
1147 if (current_tb_not_found) {
1148 current_tb_not_found = 0;
1149 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001150 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001151 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001152 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001153 }
1154 }
1155 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001156 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001157 /* If we are modifying the current TB, we must stop
1158 its execution. We could be more precise by checking
1159 that the modification is after the current PC, but it
1160 would require a specialized function to partially
1161 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001162
bellardd720b932004-04-25 17:57:43 +00001163 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001164 cpu_restore_state(current_tb, env, env->mem_io_pc);
aliguori6b917542008-11-18 19:46:41 +00001165 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1166 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001167 }
1168#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001169 /* we need to do that to handle the case where a signal
1170 occurs while doing tb_phys_invalidate() */
1171 saved_tb = NULL;
1172 if (env) {
1173 saved_tb = env->current_tb;
1174 env->current_tb = NULL;
1175 }
bellard9fa3e852004-01-04 18:06:42 +00001176 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001177 if (env) {
1178 env->current_tb = saved_tb;
1179 if (env->interrupt_request && env->current_tb)
1180 cpu_interrupt(env, env->interrupt_request);
1181 }
bellard9fa3e852004-01-04 18:06:42 +00001182 }
1183 tb = tb_next;
1184 }
1185#if !defined(CONFIG_USER_ONLY)
1186 /* if no code remaining, no need to continue to use slow writes */
1187 if (!p->first_tb) {
1188 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001189 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001190 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001191 }
1192 }
1193#endif
1194#ifdef TARGET_HAS_PRECISE_SMC
1195 if (current_tb_modified) {
1196 /* we generate a block containing just the instruction
1197 modifying the memory. It will ensure that it cannot modify
1198 itself */
bellardea1c1802004-06-14 18:56:36 +00001199 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001200 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001201 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001202 }
1203#endif
1204}
1205
1206/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001207static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001208{
1209 PageDesc *p;
1210 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001211#if 0
bellarda4193c82004-06-03 14:01:43 +00001212 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001213 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1214 cpu_single_env->mem_io_vaddr, len,
1215 cpu_single_env->eip,
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001216 cpu_single_env->eip +
1217 (intptr_t)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001218 }
1219#endif
bellard9fa3e852004-01-04 18:06:42 +00001220 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001221 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001222 return;
1223 if (p->code_bitmap) {
1224 offset = start & ~TARGET_PAGE_MASK;
1225 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1226 if (b & ((1 << len) - 1))
1227 goto do_invalidate;
1228 } else {
1229 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001230 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001231 }
1232}
1233
bellard9fa3e852004-01-04 18:06:42 +00001234#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001235static void tb_invalidate_phys_page(tb_page_addr_t addr,
Blue Swirl20503962012-04-09 14:20:20 +00001236 uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001237{
aliguori6b917542008-11-18 19:46:41 +00001238 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001239 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001240 int n;
bellardd720b932004-04-25 17:57:43 +00001241#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001242 TranslationBlock *current_tb = NULL;
Andreas Färber9349b4f2012-03-14 01:38:32 +01001243 CPUArchState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001244 int current_tb_modified = 0;
1245 target_ulong current_pc = 0;
1246 target_ulong current_cs_base = 0;
1247 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001248#endif
bellard9fa3e852004-01-04 18:06:42 +00001249
1250 addr &= TARGET_PAGE_MASK;
1251 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001252 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001253 return;
1254 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001255#ifdef TARGET_HAS_PRECISE_SMC
1256 if (tb && pc != 0) {
1257 current_tb = tb_find_pc(pc);
1258 }
1259#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001260 while (tb != NULL) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001261 n = (uintptr_t)tb & 3;
1262 tb = (TranslationBlock *)((uintptr_t)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001263#ifdef TARGET_HAS_PRECISE_SMC
1264 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001265 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001266 /* If we are modifying the current TB, we must stop
1267 its execution. We could be more precise by checking
1268 that the modification is after the current PC, but it
1269 would require a specialized function to partially
1270 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001271
bellardd720b932004-04-25 17:57:43 +00001272 current_tb_modified = 1;
Stefan Weil618ba8e2011-04-18 06:39:53 +00001273 cpu_restore_state(current_tb, env, pc);
aliguori6b917542008-11-18 19:46:41 +00001274 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1275 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001276 }
1277#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001278 tb_phys_invalidate(tb, addr);
1279 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001280 }
1281 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001282#ifdef TARGET_HAS_PRECISE_SMC
1283 if (current_tb_modified) {
1284 /* we generate a block containing just the instruction
1285 modifying the memory. It will ensure that it cannot modify
1286 itself */
bellardea1c1802004-06-14 18:56:36 +00001287 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001288 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001289 cpu_resume_from_signal(env, puc);
1290 }
1291#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001292}
bellard9fa3e852004-01-04 18:06:42 +00001293#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001294
1295/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001296static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001297 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001298{
1299 PageDesc *p;
Juan Quintela4429ab42011-06-02 01:53:44 +00001300#ifndef CONFIG_USER_ONLY
1301 bool page_already_protected;
1302#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001303
bellard9fa3e852004-01-04 18:06:42 +00001304 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001305 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001306 tb->page_next[n] = p->first_tb;
Juan Quintela4429ab42011-06-02 01:53:44 +00001307#ifndef CONFIG_USER_ONLY
1308 page_already_protected = p->first_tb != NULL;
1309#endif
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001310 p->first_tb = (TranslationBlock *)((uintptr_t)tb | n);
bellard9fa3e852004-01-04 18:06:42 +00001311 invalidate_page_bitmap(p);
1312
bellard107db442004-06-22 18:48:46 +00001313#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001314
bellard9fa3e852004-01-04 18:06:42 +00001315#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001316 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001317 target_ulong addr;
1318 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001319 int prot;
1320
bellardfd6ce8f2003-05-14 19:00:11 +00001321 /* force the host page as non writable (writes will have a
1322 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001323 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001324 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001325 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1326 addr += TARGET_PAGE_SIZE) {
1327
1328 p2 = page_find (addr >> TARGET_PAGE_BITS);
1329 if (!p2)
1330 continue;
1331 prot |= p2->flags;
1332 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001333 }
ths5fafdf22007-09-16 21:08:06 +00001334 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001335 (prot & PAGE_BITS) & ~PAGE_WRITE);
1336#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001337 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001338 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001339#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001340 }
bellard9fa3e852004-01-04 18:06:42 +00001341#else
1342 /* if some code is already present, then the pages are already
1343 protected. So we handle the case where only the first TB is
1344 allocated in a physical page */
Juan Quintela4429ab42011-06-02 01:53:44 +00001345 if (!page_already_protected) {
bellard6a00d602005-11-21 23:25:50 +00001346 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001347 }
1348#endif
bellardd720b932004-04-25 17:57:43 +00001349
1350#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001351}
1352
bellard9fa3e852004-01-04 18:06:42 +00001353/* add a new TB and link it to the physical page tables. phys_page2 is
1354 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001355void tb_link_page(TranslationBlock *tb,
1356 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001357{
bellard9fa3e852004-01-04 18:06:42 +00001358 unsigned int h;
1359 TranslationBlock **ptb;
1360
pbrookc8a706f2008-06-02 16:16:42 +00001361 /* Grab the mmap lock to stop another thread invalidating this TB
1362 before we are done. */
1363 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001364 /* add in the physical hash table */
1365 h = tb_phys_hash_func(phys_pc);
1366 ptb = &tb_phys_hash[h];
1367 tb->phys_hash_next = *ptb;
1368 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001369
1370 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001371 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1372 if (phys_page2 != -1)
1373 tb_alloc_page(tb, 1, phys_page2);
1374 else
1375 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001376
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001377 tb->jmp_first = (TranslationBlock *)((uintptr_t)tb | 2);
bellardd4e81642003-05-25 16:46:15 +00001378 tb->jmp_next[0] = NULL;
1379 tb->jmp_next[1] = NULL;
1380
1381 /* init original jump addresses */
1382 if (tb->tb_next_offset[0] != 0xffff)
1383 tb_reset_jump(tb, 0);
1384 if (tb->tb_next_offset[1] != 0xffff)
1385 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001386
1387#ifdef DEBUG_TB_CHECK
1388 tb_page_check();
1389#endif
pbrookc8a706f2008-06-02 16:16:42 +00001390 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001391}
1392
bellarda513fe12003-05-27 23:29:48 +00001393/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1394 tb[1].tc_ptr. Return NULL if not found */
Stefan Weil6375e092012-04-06 22:26:15 +02001395TranslationBlock *tb_find_pc(uintptr_t tc_ptr)
bellarda513fe12003-05-27 23:29:48 +00001396{
1397 int m_min, m_max, m;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001398 uintptr_t v;
bellarda513fe12003-05-27 23:29:48 +00001399 TranslationBlock *tb;
1400
1401 if (nb_tbs <= 0)
1402 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001403 if (tc_ptr < (uintptr_t)code_gen_buffer ||
1404 tc_ptr >= (uintptr_t)code_gen_ptr) {
bellarda513fe12003-05-27 23:29:48 +00001405 return NULL;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001406 }
bellarda513fe12003-05-27 23:29:48 +00001407 /* binary search (cf Knuth) */
1408 m_min = 0;
1409 m_max = nb_tbs - 1;
1410 while (m_min <= m_max) {
1411 m = (m_min + m_max) >> 1;
1412 tb = &tbs[m];
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001413 v = (uintptr_t)tb->tc_ptr;
bellarda513fe12003-05-27 23:29:48 +00001414 if (v == tc_ptr)
1415 return tb;
1416 else if (tc_ptr < v) {
1417 m_max = m - 1;
1418 } else {
1419 m_min = m + 1;
1420 }
ths5fafdf22007-09-16 21:08:06 +00001421 }
bellarda513fe12003-05-27 23:29:48 +00001422 return &tbs[m_max];
1423}
bellard75012672003-06-21 13:11:07 +00001424
bellardea041c02003-06-25 16:16:50 +00001425static void tb_reset_jump_recursive(TranslationBlock *tb);
1426
1427static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1428{
1429 TranslationBlock *tb1, *tb_next, **ptb;
1430 unsigned int n1;
1431
1432 tb1 = tb->jmp_next[n];
1433 if (tb1 != NULL) {
1434 /* find head of list */
1435 for(;;) {
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001436 n1 = (uintptr_t)tb1 & 3;
1437 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001438 if (n1 == 2)
1439 break;
1440 tb1 = tb1->jmp_next[n1];
1441 }
1442 /* we are now sure now that tb jumps to tb1 */
1443 tb_next = tb1;
1444
1445 /* remove tb from the jmp_first list */
1446 ptb = &tb_next->jmp_first;
1447 for(;;) {
1448 tb1 = *ptb;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001449 n1 = (uintptr_t)tb1 & 3;
1450 tb1 = (TranslationBlock *)((uintptr_t)tb1 & ~3);
bellardea041c02003-06-25 16:16:50 +00001451 if (n1 == n && tb1 == tb)
1452 break;
1453 ptb = &tb1->jmp_next[n1];
1454 }
1455 *ptb = tb->jmp_next[n];
1456 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001457
bellardea041c02003-06-25 16:16:50 +00001458 /* suppress the jump to next tb in generated code */
1459 tb_reset_jump(tb, n);
1460
bellard01243112004-01-04 15:48:17 +00001461 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001462 tb_reset_jump_recursive(tb_next);
1463 }
1464}
1465
1466static void tb_reset_jump_recursive(TranslationBlock *tb)
1467{
1468 tb_reset_jump_recursive2(tb, 0);
1469 tb_reset_jump_recursive2(tb, 1);
1470}
1471
bellard1fddef42005-04-17 19:16:13 +00001472#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001473#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001474static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
Paul Brook94df27f2010-02-28 23:47:45 +00001475{
1476 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1477}
1478#else
Max Filippov1e7855a2012-04-10 02:48:17 +04001479void tb_invalidate_phys_addr(target_phys_addr_t addr)
bellardd720b932004-04-25 17:57:43 +00001480{
Anthony Liguoric227f092009-10-01 16:12:16 -05001481 ram_addr_t ram_addr;
Avi Kivityf3705d52012-03-08 16:16:34 +02001482 MemoryRegionSection *section;
bellardd720b932004-04-25 17:57:43 +00001483
Avi Kivity06ef3522012-02-13 16:11:22 +02001484 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Avi Kivityf3705d52012-03-08 16:16:34 +02001485 if (!(memory_region_is_ram(section->mr)
1486 || (section->mr->rom_device && section->mr->readable))) {
Avi Kivity06ef3522012-02-13 16:11:22 +02001487 return;
1488 }
Avi Kivityf3705d52012-03-08 16:16:34 +02001489 ram_addr = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001490 + memory_region_section_addr(section, addr);
pbrook706cd4b2006-04-08 17:36:21 +00001491 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001492}
Max Filippov1e7855a2012-04-10 02:48:17 +04001493
1494static void breakpoint_invalidate(CPUArchState *env, target_ulong pc)
1495{
Max Filippov9d70c4b2012-05-27 20:21:08 +04001496 tb_invalidate_phys_addr(cpu_get_phys_page_debug(env, pc) |
1497 (pc & ~TARGET_PAGE_MASK));
Max Filippov1e7855a2012-04-10 02:48:17 +04001498}
bellardc27004e2005-01-03 23:35:10 +00001499#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001500#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001501
Paul Brookc527ee82010-03-01 03:31:14 +00001502#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01001503void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
Paul Brookc527ee82010-03-01 03:31:14 +00001504
1505{
1506}
1507
Andreas Färber9349b4f2012-03-14 01:38:32 +01001508int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
Paul Brookc527ee82010-03-01 03:31:14 +00001509 int flags, CPUWatchpoint **watchpoint)
1510{
1511 return -ENOSYS;
1512}
1513#else
pbrook6658ffb2007-03-16 23:58:11 +00001514/* Add a watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001515int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001516 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001517{
aliguorib4051332008-11-18 20:14:20 +00001518 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001519 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001520
aliguorib4051332008-11-18 20:14:20 +00001521 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
Max Filippov0dc23822012-01-29 03:15:23 +04001522 if ((len & (len - 1)) || (addr & ~len_mask) ||
1523 len == 0 || len > TARGET_PAGE_SIZE) {
aliguorib4051332008-11-18 20:14:20 +00001524 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1525 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1526 return -EINVAL;
1527 }
Anthony Liguori7267c092011-08-20 22:09:37 -05001528 wp = g_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001529
aliguoria1d1bb32008-11-18 20:07:32 +00001530 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001531 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001532 wp->flags = flags;
1533
aliguori2dc9f412008-11-18 20:56:59 +00001534 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001535 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001536 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001537 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001538 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001539
pbrook6658ffb2007-03-16 23:58:11 +00001540 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001541
1542 if (watchpoint)
1543 *watchpoint = wp;
1544 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001545}
1546
aliguoria1d1bb32008-11-18 20:07:32 +00001547/* Remove a specific watchpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001548int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
aliguoria1d1bb32008-11-18 20:07:32 +00001549 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001550{
aliguorib4051332008-11-18 20:14:20 +00001551 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001552 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001553
Blue Swirl72cf2d42009-09-12 07:36:22 +00001554 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001555 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001556 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001557 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001558 return 0;
1559 }
1560 }
aliguoria1d1bb32008-11-18 20:07:32 +00001561 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001562}
1563
aliguoria1d1bb32008-11-18 20:07:32 +00001564/* Remove a specific watchpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001565void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
aliguoria1d1bb32008-11-18 20:07:32 +00001566{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001567 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001568
aliguoria1d1bb32008-11-18 20:07:32 +00001569 tlb_flush_page(env, watchpoint->vaddr);
1570
Anthony Liguori7267c092011-08-20 22:09:37 -05001571 g_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001572}
1573
aliguoria1d1bb32008-11-18 20:07:32 +00001574/* Remove all matching watchpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001575void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001576{
aliguoric0ce9982008-11-25 22:13:57 +00001577 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001578
Blue Swirl72cf2d42009-09-12 07:36:22 +00001579 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001580 if (wp->flags & mask)
1581 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001582 }
aliguoria1d1bb32008-11-18 20:07:32 +00001583}
Paul Brookc527ee82010-03-01 03:31:14 +00001584#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001585
1586/* Add a breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001587int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
aliguoria1d1bb32008-11-18 20:07:32 +00001588 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001589{
bellard1fddef42005-04-17 19:16:13 +00001590#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001591 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001592
Anthony Liguori7267c092011-08-20 22:09:37 -05001593 bp = g_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001594
1595 bp->pc = pc;
1596 bp->flags = flags;
1597
aliguori2dc9f412008-11-18 20:56:59 +00001598 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001599 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001600 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001601 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001602 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001603
1604 breakpoint_invalidate(env, pc);
1605
1606 if (breakpoint)
1607 *breakpoint = bp;
1608 return 0;
1609#else
1610 return -ENOSYS;
1611#endif
1612}
1613
1614/* Remove a specific breakpoint. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001615int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
aliguoria1d1bb32008-11-18 20:07:32 +00001616{
1617#if defined(TARGET_HAS_ICE)
1618 CPUBreakpoint *bp;
1619
Blue Swirl72cf2d42009-09-12 07:36:22 +00001620 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001621 if (bp->pc == pc && bp->flags == flags) {
1622 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001623 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001624 }
bellard4c3a88a2003-07-26 12:06:08 +00001625 }
aliguoria1d1bb32008-11-18 20:07:32 +00001626 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001627#else
aliguoria1d1bb32008-11-18 20:07:32 +00001628 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001629#endif
1630}
1631
aliguoria1d1bb32008-11-18 20:07:32 +00001632/* Remove a specific breakpoint by reference. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001633void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001634{
bellard1fddef42005-04-17 19:16:13 +00001635#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001636 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001637
aliguoria1d1bb32008-11-18 20:07:32 +00001638 breakpoint_invalidate(env, breakpoint->pc);
1639
Anthony Liguori7267c092011-08-20 22:09:37 -05001640 g_free(breakpoint);
aliguoria1d1bb32008-11-18 20:07:32 +00001641#endif
1642}
1643
1644/* Remove all matching breakpoints. */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001645void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
aliguoria1d1bb32008-11-18 20:07:32 +00001646{
1647#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001648 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001649
Blue Swirl72cf2d42009-09-12 07:36:22 +00001650 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001651 if (bp->flags & mask)
1652 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001653 }
bellard4c3a88a2003-07-26 12:06:08 +00001654#endif
1655}
1656
bellardc33a3462003-07-29 20:50:33 +00001657/* enable or disable single step mode. EXCP_DEBUG is returned by the
1658 CPU loop after each instruction */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001659void cpu_single_step(CPUArchState *env, int enabled)
bellardc33a3462003-07-29 20:50:33 +00001660{
bellard1fddef42005-04-17 19:16:13 +00001661#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001662 if (env->singlestep_enabled != enabled) {
1663 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001664 if (kvm_enabled())
1665 kvm_update_guest_debug(env, 0);
1666 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001667 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001668 /* XXX: only flush what is necessary */
1669 tb_flush(env);
1670 }
bellardc33a3462003-07-29 20:50:33 +00001671 }
1672#endif
1673}
1674
Andreas Färber9349b4f2012-03-14 01:38:32 +01001675static void cpu_unlink_tb(CPUArchState *env)
bellardea041c02003-06-25 16:16:50 +00001676{
pbrookd5975362008-06-07 20:50:51 +00001677 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1678 problem and hope the cpu will stop of its own accord. For userspace
1679 emulation this often isn't actually as bad as it sounds. Often
1680 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001681 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001682 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001683
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001684 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001685 tb = env->current_tb;
1686 /* if the cpu is currently executing code, we must unlink it and
1687 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001688 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001689 env->current_tb = NULL;
1690 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001691 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001692 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001693}
1694
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001695#ifndef CONFIG_USER_ONLY
aurel323098dba2009-03-07 21:28:24 +00001696/* mask must never be zero, except for A20 change call */
Andreas Färber9349b4f2012-03-14 01:38:32 +01001697static void tcg_handle_interrupt(CPUArchState *env, int mask)
aurel323098dba2009-03-07 21:28:24 +00001698{
1699 int old_mask;
1700
1701 old_mask = env->interrupt_request;
1702 env->interrupt_request |= mask;
1703
aliguori8edac962009-04-24 18:03:45 +00001704 /*
1705 * If called from iothread context, wake the target cpu in
1706 * case its halted.
1707 */
Jan Kiszkab7680cb2011-03-12 17:43:51 +01001708 if (!qemu_cpu_is_self(env)) {
aliguori8edac962009-04-24 18:03:45 +00001709 qemu_cpu_kick(env);
1710 return;
1711 }
aliguori8edac962009-04-24 18:03:45 +00001712
pbrook2e70f6e2008-06-29 01:03:05 +00001713 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001714 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001715 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001716 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001717 cpu_abort(env, "Raised interrupt while not in I/O function");
1718 }
pbrook2e70f6e2008-06-29 01:03:05 +00001719 } else {
aurel323098dba2009-03-07 21:28:24 +00001720 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001721 }
1722}
1723
Jan Kiszkaec6959d2011-04-13 01:32:56 +02001724CPUInterruptHandler cpu_interrupt_handler = tcg_handle_interrupt;
1725
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001726#else /* CONFIG_USER_ONLY */
1727
Andreas Färber9349b4f2012-03-14 01:38:32 +01001728void cpu_interrupt(CPUArchState *env, int mask)
Jan Kiszka97ffbd82011-04-13 01:32:56 +02001729{
1730 env->interrupt_request |= mask;
1731 cpu_unlink_tb(env);
1732}
1733#endif /* CONFIG_USER_ONLY */
1734
Andreas Färber9349b4f2012-03-14 01:38:32 +01001735void cpu_reset_interrupt(CPUArchState *env, int mask)
bellardb54ad042004-05-20 13:42:52 +00001736{
1737 env->interrupt_request &= ~mask;
1738}
1739
Andreas Färber9349b4f2012-03-14 01:38:32 +01001740void cpu_exit(CPUArchState *env)
aurel323098dba2009-03-07 21:28:24 +00001741{
1742 env->exit_request = 1;
1743 cpu_unlink_tb(env);
1744}
1745
Andreas Färber9349b4f2012-03-14 01:38:32 +01001746void cpu_abort(CPUArchState *env, const char *fmt, ...)
bellard75012672003-06-21 13:11:07 +00001747{
1748 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001749 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001750
1751 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001752 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001753 fprintf(stderr, "qemu: fatal: ");
1754 vfprintf(stderr, fmt, ap);
1755 fprintf(stderr, "\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001756 cpu_dump_state(env, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori93fcfe32009-01-15 22:34:14 +00001757 if (qemu_log_enabled()) {
1758 qemu_log("qemu: fatal: ");
1759 qemu_log_vprintf(fmt, ap2);
1760 qemu_log("\n");
Peter Maydell6fd2a022012-10-05 15:04:43 +01001761 log_cpu_state(env, CPU_DUMP_FPU | CPU_DUMP_CCOP);
aliguori31b1a7b2009-01-15 22:35:09 +00001762 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001763 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001764 }
pbrook493ae1f2007-11-23 16:53:59 +00001765 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001766 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001767#if defined(CONFIG_USER_ONLY)
1768 {
1769 struct sigaction act;
1770 sigfillset(&act.sa_mask);
1771 act.sa_handler = SIG_DFL;
1772 sigaction(SIGABRT, &act, NULL);
1773 }
1774#endif
bellard75012672003-06-21 13:11:07 +00001775 abort();
1776}
1777
Andreas Färber9349b4f2012-03-14 01:38:32 +01001778CPUArchState *cpu_copy(CPUArchState *env)
thsc5be9f02007-02-28 20:20:53 +00001779{
Andreas Färber9349b4f2012-03-14 01:38:32 +01001780 CPUArchState *new_env = cpu_init(env->cpu_model_str);
1781 CPUArchState *next_cpu = new_env->next_cpu;
thsc5be9f02007-02-28 20:20:53 +00001782 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001783#if defined(TARGET_HAS_ICE)
1784 CPUBreakpoint *bp;
1785 CPUWatchpoint *wp;
1786#endif
1787
Andreas Färber9349b4f2012-03-14 01:38:32 +01001788 memcpy(new_env, env, sizeof(CPUArchState));
aliguori5a38f082009-01-15 20:16:51 +00001789
1790 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001791 new_env->next_cpu = next_cpu;
1792 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001793
1794 /* Clone all break/watchpoints.
1795 Note: Once we support ptrace with hw-debug register access, make sure
1796 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001797 QTAILQ_INIT(&env->breakpoints);
1798 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001799#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001800 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001801 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1802 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001803 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001804 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1805 wp->flags, NULL);
1806 }
1807#endif
1808
thsc5be9f02007-02-28 20:20:53 +00001809 return new_env;
1810}
1811
bellard01243112004-01-04 15:48:17 +00001812#if !defined(CONFIG_USER_ONLY)
Blue Swirl0cac1b62012-04-09 16:50:52 +00001813void tb_flush_jmp_cache(CPUArchState *env, target_ulong addr)
edgar_igl5c751e92008-05-06 08:44:21 +00001814{
1815 unsigned int i;
1816
1817 /* Discard jump cache entries for any tb which might potentially
1818 overlap the flushed page. */
1819 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1820 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001821 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001822
1823 i = tb_jmp_cache_hash_page(addr);
1824 memset (&env->tb_jmp_cache[i], 0,
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09001825 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
edgar_igl5c751e92008-05-06 08:44:21 +00001826}
1827
Juan Quintelad24981d2012-05-22 00:42:40 +02001828static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
1829 uintptr_t length)
bellard1ccde1c2004-02-06 19:46:14 +00001830{
Juan Quintelad24981d2012-05-22 00:42:40 +02001831 uintptr_t start1;
bellardf23db162005-08-21 19:12:28 +00001832
bellard1ccde1c2004-02-06 19:46:14 +00001833 /* we modify the TLB cache so that the dirty bit will be set again
1834 when accessing the range */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001835 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
Stefan Weila57d23e2011-04-30 22:49:26 +02001836 /* Check that we don't span multiple blocks - this breaks the
pbrook5579c7f2009-04-11 14:47:08 +00001837 address comparisons below. */
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001838 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
pbrook5579c7f2009-04-11 14:47:08 +00001839 != (end - 1) - start) {
1840 abort();
1841 }
Blue Swirle5548612012-04-21 13:08:33 +00001842 cpu_tlb_reset_dirty_all(start1, length);
Juan Quintelad24981d2012-05-22 00:42:40 +02001843
1844}
1845
1846/* Note: start and end must be within the same ram block. */
1847void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
1848 int dirty_flags)
1849{
1850 uintptr_t length;
1851
1852 start &= TARGET_PAGE_MASK;
1853 end = TARGET_PAGE_ALIGN(end);
1854
1855 length = end - start;
1856 if (length == 0)
1857 return;
1858 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
1859
1860 if (tcg_enabled()) {
1861 tlb_reset_dirty_range_all(start, end, length);
1862 }
bellard1ccde1c2004-02-06 19:46:14 +00001863}
1864
aliguori74576192008-10-06 14:02:03 +00001865int cpu_physical_memory_set_dirty_tracking(int enable)
1866{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001867 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00001868 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001869 return ret;
aliguori74576192008-10-06 14:02:03 +00001870}
1871
Blue Swirle5548612012-04-21 13:08:33 +00001872target_phys_addr_t memory_region_section_get_iotlb(CPUArchState *env,
1873 MemoryRegionSection *section,
1874 target_ulong vaddr,
1875 target_phys_addr_t paddr,
1876 int prot,
1877 target_ulong *address)
1878{
1879 target_phys_addr_t iotlb;
1880 CPUWatchpoint *wp;
1881
Blue Swirlcc5bea62012-04-14 14:56:48 +00001882 if (memory_region_is_ram(section->mr)) {
Blue Swirle5548612012-04-21 13:08:33 +00001883 /* Normal RAM. */
1884 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00001885 + memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001886 if (!section->readonly) {
1887 iotlb |= phys_section_notdirty;
1888 } else {
1889 iotlb |= phys_section_rom;
1890 }
1891 } else {
1892 /* IO handlers are currently passed a physical address.
1893 It would be nice to pass an offset from the base address
1894 of that region. This would avoid having to special case RAM,
1895 and avoid full address decoding in every device.
1896 We can't use the high bits of pd for this because
1897 IO_MEM_ROMD uses these as a ram address. */
1898 iotlb = section - phys_sections;
Blue Swirlcc5bea62012-04-14 14:56:48 +00001899 iotlb += memory_region_section_addr(section, paddr);
Blue Swirle5548612012-04-21 13:08:33 +00001900 }
1901
1902 /* Make accesses to pages with watchpoints go via the
1903 watchpoint trap routines. */
1904 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
1905 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
1906 /* Avoid trapping reads of pages with a write breakpoint. */
1907 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
1908 iotlb = phys_section_watch + paddr;
1909 *address |= TLB_MMIO;
1910 break;
1911 }
1912 }
1913 }
1914
1915 return iotlb;
1916}
1917
bellard01243112004-01-04 15:48:17 +00001918#else
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03001919/*
1920 * Walks guest process memory "regions" one by one
1921 * and calls callback function 'fn' for each region.
1922 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001923
1924struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00001925{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001926 walk_memory_regions_fn fn;
1927 void *priv;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001928 uintptr_t start;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001929 int prot;
1930};
bellard9fa3e852004-01-04 18:06:42 +00001931
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001932static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001933 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001934{
1935 if (data->start != -1ul) {
1936 int rc = data->fn(data->priv, data->start, end, data->prot);
1937 if (rc != 0) {
1938 return rc;
bellard9fa3e852004-01-04 18:06:42 +00001939 }
bellard33417e72003-08-10 21:47:01 +00001940 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001941
1942 data->start = (new_prot ? end : -1ul);
1943 data->prot = new_prot;
1944
1945 return 0;
1946}
1947
1948static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00001949 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001950{
Paul Brookb480d9b2010-03-12 23:23:29 +00001951 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001952 int i, rc;
1953
1954 if (*lp == NULL) {
1955 return walk_memory_regions_end(data, base, 0);
1956 }
1957
1958 if (level == 0) {
1959 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001960 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001961 int prot = pd[i].flags;
1962
1963 pa = base | (i << TARGET_PAGE_BITS);
1964 if (prot != data->prot) {
1965 rc = walk_memory_regions_end(data, pa, prot);
1966 if (rc != 0) {
1967 return rc;
1968 }
1969 }
1970 }
1971 } else {
1972 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001973 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001974 pa = base | ((abi_ulong)i <<
1975 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001976 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
1977 if (rc != 0) {
1978 return rc;
1979 }
1980 }
1981 }
1982
1983 return 0;
1984}
1985
1986int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
1987{
1988 struct walk_memory_regions_data data;
Stefan Weil8efe0ca2012-04-12 15:42:19 +02001989 uintptr_t i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001990
1991 data.fn = fn;
1992 data.priv = priv;
1993 data.start = -1ul;
1994 data.prot = 0;
1995
1996 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00001997 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001998 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
1999 if (rc != 0) {
2000 return rc;
2001 }
2002 }
2003
2004 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002005}
2006
Paul Brookb480d9b2010-03-12 23:23:29 +00002007static int dump_region(void *priv, abi_ulong start,
2008 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002009{
2010 FILE *f = (FILE *)priv;
2011
Paul Brookb480d9b2010-03-12 23:23:29 +00002012 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2013 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002014 start, end, end - start,
2015 ((prot & PAGE_READ) ? 'r' : '-'),
2016 ((prot & PAGE_WRITE) ? 'w' : '-'),
2017 ((prot & PAGE_EXEC) ? 'x' : '-'));
2018
2019 return (0);
2020}
2021
2022/* dump memory mappings */
2023void page_dump(FILE *f)
2024{
2025 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2026 "start", "end", "size", "prot");
2027 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002028}
2029
pbrook53a59602006-03-25 19:31:22 +00002030int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002031{
bellard9fa3e852004-01-04 18:06:42 +00002032 PageDesc *p;
2033
2034 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002035 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002036 return 0;
2037 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002038}
2039
Richard Henderson376a7902010-03-10 15:57:04 -08002040/* Modify the flags of a page and invalidate the code if necessary.
2041 The flag PAGE_WRITE_ORG is positioned automatically depending
2042 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002043void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002044{
Richard Henderson376a7902010-03-10 15:57:04 -08002045 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002046
Richard Henderson376a7902010-03-10 15:57:04 -08002047 /* This function should never be called with addresses outside the
2048 guest address space. If this assert fires, it probably indicates
2049 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002050#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2051 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002052#endif
2053 assert(start < end);
2054
bellard9fa3e852004-01-04 18:06:42 +00002055 start = start & TARGET_PAGE_MASK;
2056 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002057
2058 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002059 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002060 }
2061
2062 for (addr = start, len = end - start;
2063 len != 0;
2064 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2065 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2066
2067 /* If the write protection bit is set, then we invalidate
2068 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002069 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002070 (flags & PAGE_WRITE) &&
2071 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002072 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002073 }
2074 p->flags = flags;
2075 }
bellard9fa3e852004-01-04 18:06:42 +00002076}
2077
ths3d97b402007-11-02 19:02:07 +00002078int page_check_range(target_ulong start, target_ulong len, int flags)
2079{
2080 PageDesc *p;
2081 target_ulong end;
2082 target_ulong addr;
2083
Richard Henderson376a7902010-03-10 15:57:04 -08002084 /* This function should never be called with addresses outside the
2085 guest address space. If this assert fires, it probably indicates
2086 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002087#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2088 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002089#endif
2090
Richard Henderson3e0650a2010-03-29 10:54:42 -07002091 if (len == 0) {
2092 return 0;
2093 }
Richard Henderson376a7902010-03-10 15:57:04 -08002094 if (start + len - 1 < start) {
2095 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002096 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002097 }
balrog55f280c2008-10-28 10:24:11 +00002098
ths3d97b402007-11-02 19:02:07 +00002099 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2100 start = start & TARGET_PAGE_MASK;
2101
Richard Henderson376a7902010-03-10 15:57:04 -08002102 for (addr = start, len = end - start;
2103 len != 0;
2104 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002105 p = page_find(addr >> TARGET_PAGE_BITS);
2106 if( !p )
2107 return -1;
2108 if( !(p->flags & PAGE_VALID) )
2109 return -1;
2110
bellarddae32702007-11-14 10:51:00 +00002111 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002112 return -1;
bellarddae32702007-11-14 10:51:00 +00002113 if (flags & PAGE_WRITE) {
2114 if (!(p->flags & PAGE_WRITE_ORG))
2115 return -1;
2116 /* unprotect the page if it was put read-only because it
2117 contains translated code */
2118 if (!(p->flags & PAGE_WRITE)) {
2119 if (!page_unprotect(addr, 0, NULL))
2120 return -1;
2121 }
2122 return 0;
2123 }
ths3d97b402007-11-02 19:02:07 +00002124 }
2125 return 0;
2126}
2127
bellard9fa3e852004-01-04 18:06:42 +00002128/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002129 page. Return TRUE if the fault was successfully handled. */
Stefan Weil6375e092012-04-06 22:26:15 +02002130int page_unprotect(target_ulong address, uintptr_t pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002131{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002132 unsigned int prot;
2133 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002134 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002135
pbrookc8a706f2008-06-02 16:16:42 +00002136 /* Technically this isn't safe inside a signal handler. However we
2137 know this only ever happens in a synchronous SEGV handler, so in
2138 practice it seems to be ok. */
2139 mmap_lock();
2140
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002141 p = page_find(address >> TARGET_PAGE_BITS);
2142 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002143 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002144 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002145 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002146
bellard9fa3e852004-01-04 18:06:42 +00002147 /* if the page was really writable, then we change its
2148 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002149 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2150 host_start = address & qemu_host_page_mask;
2151 host_end = host_start + qemu_host_page_size;
2152
2153 prot = 0;
2154 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2155 p = page_find(addr >> TARGET_PAGE_BITS);
2156 p->flags |= PAGE_WRITE;
2157 prot |= p->flags;
2158
bellard9fa3e852004-01-04 18:06:42 +00002159 /* and since the content will be modified, we must invalidate
2160 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002161 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002162#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002163 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002164#endif
bellard9fa3e852004-01-04 18:06:42 +00002165 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002166 mprotect((void *)g2h(host_start), qemu_host_page_size,
2167 prot & PAGE_BITS);
2168
2169 mmap_unlock();
2170 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002171 }
pbrookc8a706f2008-06-02 16:16:42 +00002172 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002173 return 0;
2174}
bellard9fa3e852004-01-04 18:06:42 +00002175#endif /* defined(CONFIG_USER_ONLY) */
2176
pbrooke2eef172008-06-08 01:09:01 +00002177#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002178
Paul Brookc04b2b72010-03-01 03:31:14 +00002179#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2180typedef struct subpage_t {
Avi Kivity70c68e42012-01-02 12:32:48 +02002181 MemoryRegion iomem;
Paul Brookc04b2b72010-03-01 03:31:14 +00002182 target_phys_addr_t base;
Avi Kivity5312bd82012-02-12 18:32:55 +02002183 uint16_t sub_section[TARGET_PAGE_SIZE];
Paul Brookc04b2b72010-03-01 03:31:14 +00002184} subpage_t;
2185
Anthony Liguoric227f092009-10-01 16:12:16 -05002186static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02002187 uint16_t section);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002188static subpage_t *subpage_init(target_phys_addr_t base);
Avi Kivity5312bd82012-02-12 18:32:55 +02002189static void destroy_page_desc(uint16_t section_index)
Avi Kivity54688b12012-02-09 17:34:32 +02002190{
Avi Kivity5312bd82012-02-12 18:32:55 +02002191 MemoryRegionSection *section = &phys_sections[section_index];
2192 MemoryRegion *mr = section->mr;
Avi Kivity54688b12012-02-09 17:34:32 +02002193
2194 if (mr->subpage) {
2195 subpage_t *subpage = container_of(mr, subpage_t, iomem);
2196 memory_region_destroy(&subpage->iomem);
2197 g_free(subpage);
2198 }
2199}
2200
Avi Kivity4346ae32012-02-10 17:00:01 +02002201static void destroy_l2_mapping(PhysPageEntry *lp, unsigned level)
Avi Kivity54688b12012-02-09 17:34:32 +02002202{
2203 unsigned i;
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002204 PhysPageEntry *p;
Avi Kivity54688b12012-02-09 17:34:32 +02002205
Avi Kivityc19e8802012-02-13 20:25:31 +02002206 if (lp->ptr == PHYS_MAP_NODE_NIL) {
Avi Kivity54688b12012-02-09 17:34:32 +02002207 return;
2208 }
2209
Avi Kivityc19e8802012-02-13 20:25:31 +02002210 p = phys_map_nodes[lp->ptr];
Avi Kivity4346ae32012-02-10 17:00:01 +02002211 for (i = 0; i < L2_SIZE; ++i) {
Avi Kivity07f07b32012-02-13 20:45:32 +02002212 if (!p[i].is_leaf) {
Avi Kivity54688b12012-02-09 17:34:32 +02002213 destroy_l2_mapping(&p[i], level - 1);
Avi Kivity4346ae32012-02-10 17:00:01 +02002214 } else {
Avi Kivityc19e8802012-02-13 20:25:31 +02002215 destroy_page_desc(p[i].ptr);
Avi Kivity54688b12012-02-09 17:34:32 +02002216 }
Avi Kivity54688b12012-02-09 17:34:32 +02002217 }
Avi Kivity07f07b32012-02-13 20:45:32 +02002218 lp->is_leaf = 0;
Avi Kivityc19e8802012-02-13 20:25:31 +02002219 lp->ptr = PHYS_MAP_NODE_NIL;
Avi Kivity54688b12012-02-09 17:34:32 +02002220}
2221
2222static void destroy_all_mappings(void)
2223{
Avi Kivity3eef53d2012-02-10 14:57:31 +02002224 destroy_l2_mapping(&phys_map, P_L2_LEVELS - 1);
Avi Kivityd6f2ea22012-02-12 20:12:49 +02002225 phys_map_nodes_reset();
Avi Kivity54688b12012-02-09 17:34:32 +02002226}
2227
Avi Kivity5312bd82012-02-12 18:32:55 +02002228static uint16_t phys_section_add(MemoryRegionSection *section)
2229{
2230 if (phys_sections_nb == phys_sections_nb_alloc) {
2231 phys_sections_nb_alloc = MAX(phys_sections_nb_alloc * 2, 16);
2232 phys_sections = g_renew(MemoryRegionSection, phys_sections,
2233 phys_sections_nb_alloc);
2234 }
2235 phys_sections[phys_sections_nb] = *section;
2236 return phys_sections_nb++;
2237}
2238
2239static void phys_sections_clear(void)
2240{
2241 phys_sections_nb = 0;
2242}
2243
Avi Kivity0f0cb162012-02-13 17:14:32 +02002244static void register_subpage(MemoryRegionSection *section)
2245{
2246 subpage_t *subpage;
2247 target_phys_addr_t base = section->offset_within_address_space
2248 & TARGET_PAGE_MASK;
Avi Kivityf3705d52012-03-08 16:16:34 +02002249 MemoryRegionSection *existing = phys_page_find(base >> TARGET_PAGE_BITS);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002250 MemoryRegionSection subsection = {
2251 .offset_within_address_space = base,
2252 .size = TARGET_PAGE_SIZE,
2253 };
Avi Kivity0f0cb162012-02-13 17:14:32 +02002254 target_phys_addr_t start, end;
2255
Avi Kivityf3705d52012-03-08 16:16:34 +02002256 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002257
Avi Kivityf3705d52012-03-08 16:16:34 +02002258 if (!(existing->mr->subpage)) {
Avi Kivity0f0cb162012-02-13 17:14:32 +02002259 subpage = subpage_init(base);
2260 subsection.mr = &subpage->iomem;
Avi Kivity29990972012-02-13 20:21:20 +02002261 phys_page_set(base >> TARGET_PAGE_BITS, 1,
2262 phys_section_add(&subsection));
Avi Kivity0f0cb162012-02-13 17:14:32 +02002263 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02002264 subpage = container_of(existing->mr, subpage_t, iomem);
Avi Kivity0f0cb162012-02-13 17:14:32 +02002265 }
2266 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
Tyler Halladb2a9b2012-07-25 18:45:03 -04002267 end = start + section->size - 1;
Avi Kivity0f0cb162012-02-13 17:14:32 +02002268 subpage_register(subpage, start, end, phys_section_add(section));
2269}
2270
2271
2272static void register_multipage(MemoryRegionSection *section)
bellard33417e72003-08-10 21:47:01 +00002273{
Avi Kivitydd811242012-01-02 12:17:03 +02002274 target_phys_addr_t start_addr = section->offset_within_address_space;
2275 ram_addr_t size = section->size;
Avi Kivity29990972012-02-13 20:21:20 +02002276 target_phys_addr_t addr;
Avi Kivity5312bd82012-02-12 18:32:55 +02002277 uint16_t section_index = phys_section_add(section);
Avi Kivitydd811242012-01-02 12:17:03 +02002278
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002279 assert(size);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002280
Edgar E. Iglesias3b8e6a22011-04-05 13:00:36 +02002281 addr = start_addr;
Avi Kivity29990972012-02-13 20:21:20 +02002282 phys_page_set(addr >> TARGET_PAGE_BITS, size >> TARGET_PAGE_BITS,
2283 section_index);
bellard33417e72003-08-10 21:47:01 +00002284}
2285
Avi Kivity0f0cb162012-02-13 17:14:32 +02002286void cpu_register_physical_memory_log(MemoryRegionSection *section,
2287 bool readonly)
2288{
2289 MemoryRegionSection now = *section, remain = *section;
2290
2291 if ((now.offset_within_address_space & ~TARGET_PAGE_MASK)
2292 || (now.size < TARGET_PAGE_SIZE)) {
2293 now.size = MIN(TARGET_PAGE_ALIGN(now.offset_within_address_space)
2294 - now.offset_within_address_space,
2295 now.size);
2296 register_subpage(&now);
2297 remain.size -= now.size;
2298 remain.offset_within_address_space += now.size;
2299 remain.offset_within_region += now.size;
2300 }
Tyler Hall69b67642012-07-25 18:45:04 -04002301 while (remain.size >= TARGET_PAGE_SIZE) {
2302 now = remain;
2303 if (remain.offset_within_region & ~TARGET_PAGE_MASK) {
2304 now.size = TARGET_PAGE_SIZE;
2305 register_subpage(&now);
2306 } else {
2307 now.size &= TARGET_PAGE_MASK;
2308 register_multipage(&now);
2309 }
Avi Kivity0f0cb162012-02-13 17:14:32 +02002310 remain.size -= now.size;
2311 remain.offset_within_address_space += now.size;
2312 remain.offset_within_region += now.size;
2313 }
2314 now = remain;
2315 if (now.size) {
2316 register_subpage(&now);
2317 }
2318}
2319
2320
Anthony Liguoric227f092009-10-01 16:12:16 -05002321void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002322{
2323 if (kvm_enabled())
2324 kvm_coalesce_mmio_region(addr, size);
2325}
2326
Anthony Liguoric227f092009-10-01 16:12:16 -05002327void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002328{
2329 if (kvm_enabled())
2330 kvm_uncoalesce_mmio_region(addr, size);
2331}
2332
Sheng Yang62a27442010-01-26 19:21:16 +08002333void qemu_flush_coalesced_mmio_buffer(void)
2334{
2335 if (kvm_enabled())
2336 kvm_flush_coalesced_mmio_buffer();
2337}
2338
Marcelo Tosattic9027602010-03-01 20:25:08 -03002339#if defined(__linux__) && !defined(TARGET_S390X)
2340
2341#include <sys/vfs.h>
2342
2343#define HUGETLBFS_MAGIC 0x958458f6
2344
2345static long gethugepagesize(const char *path)
2346{
2347 struct statfs fs;
2348 int ret;
2349
2350 do {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002351 ret = statfs(path, &fs);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002352 } while (ret != 0 && errno == EINTR);
2353
2354 if (ret != 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002355 perror(path);
2356 return 0;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002357 }
2358
2359 if (fs.f_type != HUGETLBFS_MAGIC)
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002360 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002361
2362 return fs.f_bsize;
2363}
2364
Alex Williamson04b16652010-07-02 11:13:17 -06002365static void *file_ram_alloc(RAMBlock *block,
2366 ram_addr_t memory,
2367 const char *path)
Marcelo Tosattic9027602010-03-01 20:25:08 -03002368{
2369 char *filename;
2370 void *area;
2371 int fd;
2372#ifdef MAP_POPULATE
2373 int flags;
2374#endif
2375 unsigned long hpagesize;
2376
2377 hpagesize = gethugepagesize(path);
2378 if (!hpagesize) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002379 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002380 }
2381
2382 if (memory < hpagesize) {
2383 return NULL;
2384 }
2385
2386 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2387 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2388 return NULL;
2389 }
2390
2391 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002392 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002393 }
2394
2395 fd = mkstemp(filename);
2396 if (fd < 0) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002397 perror("unable to create backing store for hugepages");
2398 free(filename);
2399 return NULL;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002400 }
2401 unlink(filename);
2402 free(filename);
2403
2404 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2405
2406 /*
2407 * ftruncate is not supported by hugetlbfs in older
2408 * hosts, so don't bother bailing out on errors.
2409 * If anything goes wrong with it under other filesystems,
2410 * mmap will fail.
2411 */
2412 if (ftruncate(fd, memory))
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002413 perror("ftruncate");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002414
2415#ifdef MAP_POPULATE
2416 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2417 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2418 * to sidestep this quirk.
2419 */
2420 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2421 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2422#else
2423 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2424#endif
2425 if (area == MAP_FAILED) {
Yoshiaki Tamura9742bf22010-08-18 13:30:13 +09002426 perror("file_ram_alloc: can't mmap RAM pages");
2427 close(fd);
2428 return (NULL);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002429 }
Alex Williamson04b16652010-07-02 11:13:17 -06002430 block->fd = fd;
Marcelo Tosattic9027602010-03-01 20:25:08 -03002431 return area;
2432}
2433#endif
2434
Alex Williamsond17b5282010-06-25 11:08:38 -06002435static ram_addr_t find_ram_offset(ram_addr_t size)
2436{
Alex Williamson04b16652010-07-02 11:13:17 -06002437 RAMBlock *block, *next_block;
Alex Williamson3e837b22011-10-31 08:54:09 -06002438 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002439
2440 if (QLIST_EMPTY(&ram_list.blocks))
2441 return 0;
2442
2443 QLIST_FOREACH(block, &ram_list.blocks, next) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002444 ram_addr_t end, next = RAM_ADDR_MAX;
Alex Williamson04b16652010-07-02 11:13:17 -06002445
2446 end = block->offset + block->length;
2447
2448 QLIST_FOREACH(next_block, &ram_list.blocks, next) {
2449 if (next_block->offset >= end) {
2450 next = MIN(next, next_block->offset);
2451 }
2452 }
2453 if (next - end >= size && next - end < mingap) {
Alex Williamson3e837b22011-10-31 08:54:09 -06002454 offset = end;
Alex Williamson04b16652010-07-02 11:13:17 -06002455 mingap = next - end;
2456 }
2457 }
Alex Williamson3e837b22011-10-31 08:54:09 -06002458
2459 if (offset == RAM_ADDR_MAX) {
2460 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
2461 (uint64_t)size);
2462 abort();
2463 }
2464
Alex Williamson04b16652010-07-02 11:13:17 -06002465 return offset;
2466}
2467
2468static ram_addr_t last_ram_offset(void)
2469{
Alex Williamsond17b5282010-06-25 11:08:38 -06002470 RAMBlock *block;
2471 ram_addr_t last = 0;
2472
2473 QLIST_FOREACH(block, &ram_list.blocks, next)
2474 last = MAX(last, block->offset + block->length);
2475
2476 return last;
2477}
2478
Jason Baronddb97f12012-08-02 15:44:16 -04002479static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
2480{
2481 int ret;
2482 QemuOpts *machine_opts;
2483
2484 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2485 machine_opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2486 if (machine_opts &&
2487 !qemu_opt_get_bool(machine_opts, "dump-guest-core", true)) {
2488 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
2489 if (ret) {
2490 perror("qemu_madvise");
2491 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
2492 "but dump_guest_core=off specified\n");
2493 }
2494 }
2495}
2496
Avi Kivityc5705a72011-12-20 15:59:12 +02002497void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
Cam Macdonell84b89d72010-07-26 18:10:57 -06002498{
2499 RAMBlock *new_block, *block;
2500
Avi Kivityc5705a72011-12-20 15:59:12 +02002501 new_block = NULL;
2502 QLIST_FOREACH(block, &ram_list.blocks, next) {
2503 if (block->offset == addr) {
2504 new_block = block;
2505 break;
2506 }
2507 }
2508 assert(new_block);
2509 assert(!new_block->idstr[0]);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002510
Anthony Liguori09e5ab62012-02-03 12:28:43 -06002511 if (dev) {
2512 char *id = qdev_get_dev_path(dev);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002513 if (id) {
2514 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
Anthony Liguori7267c092011-08-20 22:09:37 -05002515 g_free(id);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002516 }
2517 }
2518 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
2519
2520 QLIST_FOREACH(block, &ram_list.blocks, next) {
Avi Kivityc5705a72011-12-20 15:59:12 +02002521 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
Cam Macdonell84b89d72010-07-26 18:10:57 -06002522 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
2523 new_block->idstr);
2524 abort();
2525 }
2526 }
Avi Kivityc5705a72011-12-20 15:59:12 +02002527}
2528
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002529static int memory_try_enable_merging(void *addr, size_t len)
2530{
2531 QemuOpts *opts;
2532
2533 opts = qemu_opts_find(qemu_find_opts("machine"), 0);
2534 if (opts && !qemu_opt_get_bool(opts, "mem-merge", true)) {
2535 /* disabled by the user */
2536 return 0;
2537 }
2538
2539 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
2540}
2541
Avi Kivityc5705a72011-12-20 15:59:12 +02002542ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
2543 MemoryRegion *mr)
2544{
2545 RAMBlock *new_block;
2546
2547 size = TARGET_PAGE_ALIGN(size);
2548 new_block = g_malloc0(sizeof(*new_block));
Cam Macdonell84b89d72010-07-26 18:10:57 -06002549
Avi Kivity7c637362011-12-21 13:09:49 +02002550 new_block->mr = mr;
Jun Nakajima432d2682010-08-31 16:41:25 +01002551 new_block->offset = find_ram_offset(size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002552 if (host) {
2553 new_block->host = host;
Huang Yingcd19cfa2011-03-02 08:56:19 +01002554 new_block->flags |= RAM_PREALLOC_MASK;
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002555 } else {
2556 if (mem_path) {
2557#if defined (__linux__) && !defined(TARGET_S390X)
2558 new_block->host = file_ram_alloc(new_block, size, mem_path);
2559 if (!new_block->host) {
2560 new_block->host = qemu_vmalloc(size);
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002561 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002562 }
2563#else
2564 fprintf(stderr, "-mem-path option unsupported\n");
2565 exit(1);
2566#endif
2567 } else {
Jan Kiszka868bb332011-06-21 22:59:09 +02002568 if (xen_enabled()) {
Avi Kivityfce537d2011-12-18 15:48:55 +02002569 xen_ram_alloc(new_block->offset, size, mr);
Christian Borntraegerfdec9912012-06-15 05:10:30 +00002570 } else if (kvm_enabled()) {
2571 /* some s390/kvm configurations have special constraints */
2572 new_block->host = kvm_vmalloc(size);
Jun Nakajima432d2682010-08-31 16:41:25 +01002573 } else {
2574 new_block->host = qemu_vmalloc(size);
2575 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002576 memory_try_enable_merging(new_block->host, size);
Yoshiaki Tamura6977dfe2010-08-18 15:41:49 +09002577 }
2578 }
Cam Macdonell84b89d72010-07-26 18:10:57 -06002579 new_block->length = size;
2580
2581 QLIST_INSERT_HEAD(&ram_list.blocks, new_block, next);
2582
Anthony Liguori7267c092011-08-20 22:09:37 -05002583 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
Cam Macdonell84b89d72010-07-26 18:10:57 -06002584 last_ram_offset() >> TARGET_PAGE_BITS);
Igor Mitsyanko5fda0432012-08-10 18:45:11 +04002585 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
2586 0, size >> TARGET_PAGE_BITS);
Juan Quintela1720aee2012-06-22 13:14:17 +02002587 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
Cam Macdonell84b89d72010-07-26 18:10:57 -06002588
Jason Baronddb97f12012-08-02 15:44:16 -04002589 qemu_ram_setup_dump(new_block->host, size);
2590
Cam Macdonell84b89d72010-07-26 18:10:57 -06002591 if (kvm_enabled())
2592 kvm_setup_guest_memory(new_block->host, size);
2593
2594 return new_block->offset;
2595}
2596
Avi Kivityc5705a72011-12-20 15:59:12 +02002597ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
pbrook94a6b542009-04-11 17:15:54 +00002598{
Avi Kivityc5705a72011-12-20 15:59:12 +02002599 return qemu_ram_alloc_from_ptr(size, NULL, mr);
pbrook94a6b542009-04-11 17:15:54 +00002600}
bellarde9a1ab12007-02-08 23:08:38 +00002601
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002602void qemu_ram_free_from_ptr(ram_addr_t addr)
2603{
2604 RAMBlock *block;
2605
2606 QLIST_FOREACH(block, &ram_list.blocks, next) {
2607 if (addr == block->offset) {
2608 QLIST_REMOVE(block, next);
Anthony Liguori7267c092011-08-20 22:09:37 -05002609 g_free(block);
Alex Williamson1f2e98b2011-05-03 12:48:09 -06002610 return;
2611 }
2612 }
2613}
2614
Anthony Liguoric227f092009-10-01 16:12:16 -05002615void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002616{
Alex Williamson04b16652010-07-02 11:13:17 -06002617 RAMBlock *block;
2618
2619 QLIST_FOREACH(block, &ram_list.blocks, next) {
2620 if (addr == block->offset) {
2621 QLIST_REMOVE(block, next);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002622 if (block->flags & RAM_PREALLOC_MASK) {
2623 ;
2624 } else if (mem_path) {
Alex Williamson04b16652010-07-02 11:13:17 -06002625#if defined (__linux__) && !defined(TARGET_S390X)
2626 if (block->fd) {
2627 munmap(block->host, block->length);
2628 close(block->fd);
2629 } else {
2630 qemu_vfree(block->host);
2631 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002632#else
2633 abort();
Alex Williamson04b16652010-07-02 11:13:17 -06002634#endif
2635 } else {
2636#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2637 munmap(block->host, block->length);
2638#else
Jan Kiszka868bb332011-06-21 22:59:09 +02002639 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002640 xen_invalidate_map_cache_entry(block->host);
Jun Nakajima432d2682010-08-31 16:41:25 +01002641 } else {
2642 qemu_vfree(block->host);
2643 }
Alex Williamson04b16652010-07-02 11:13:17 -06002644#endif
2645 }
Anthony Liguori7267c092011-08-20 22:09:37 -05002646 g_free(block);
Alex Williamson04b16652010-07-02 11:13:17 -06002647 return;
2648 }
2649 }
2650
bellarde9a1ab12007-02-08 23:08:38 +00002651}
2652
Huang Yingcd19cfa2011-03-02 08:56:19 +01002653#ifndef _WIN32
2654void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
2655{
2656 RAMBlock *block;
2657 ram_addr_t offset;
2658 int flags;
2659 void *area, *vaddr;
2660
2661 QLIST_FOREACH(block, &ram_list.blocks, next) {
2662 offset = addr - block->offset;
2663 if (offset < block->length) {
2664 vaddr = block->host + offset;
2665 if (block->flags & RAM_PREALLOC_MASK) {
2666 ;
2667 } else {
2668 flags = MAP_FIXED;
2669 munmap(vaddr, length);
2670 if (mem_path) {
2671#if defined(__linux__) && !defined(TARGET_S390X)
2672 if (block->fd) {
2673#ifdef MAP_POPULATE
2674 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
2675 MAP_PRIVATE;
2676#else
2677 flags |= MAP_PRIVATE;
2678#endif
2679 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2680 flags, block->fd, offset);
2681 } else {
2682 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2683 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2684 flags, -1, 0);
2685 }
Jan Kiszkafd28aa12011-03-15 12:26:14 +01002686#else
2687 abort();
Huang Yingcd19cfa2011-03-02 08:56:19 +01002688#endif
2689 } else {
2690#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2691 flags |= MAP_SHARED | MAP_ANONYMOUS;
2692 area = mmap(vaddr, length, PROT_EXEC|PROT_READ|PROT_WRITE,
2693 flags, -1, 0);
2694#else
2695 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
2696 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
2697 flags, -1, 0);
2698#endif
2699 }
2700 if (area != vaddr) {
Anthony PERARDf15fbc42011-07-20 08:17:42 +00002701 fprintf(stderr, "Could not remap addr: "
2702 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
Huang Yingcd19cfa2011-03-02 08:56:19 +01002703 length, addr);
2704 exit(1);
2705 }
Luiz Capitulino8490fc72012-09-05 16:50:16 -03002706 memory_try_enable_merging(vaddr, length);
Jason Baronddb97f12012-08-02 15:44:16 -04002707 qemu_ram_setup_dump(vaddr, length);
Huang Yingcd19cfa2011-03-02 08:56:19 +01002708 }
2709 return;
2710 }
2711 }
2712}
2713#endif /* !_WIN32 */
2714
pbrookdc828ca2009-04-09 22:21:07 +00002715/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002716 With the exception of the softmmu code in this file, this should
2717 only be used for local memory (e.g. video ram) that the device owns,
2718 and knows it isn't going to access beyond the end of the block.
2719
2720 It should not be used for general purpose DMA.
2721 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2722 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002723void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002724{
pbrook94a6b542009-04-11 17:15:54 +00002725 RAMBlock *block;
2726
Alex Williamsonf471a172010-06-11 11:11:42 -06002727 QLIST_FOREACH(block, &ram_list.blocks, next) {
2728 if (addr - block->offset < block->length) {
Vincent Palatin7d82af32011-03-10 15:47:46 -05002729 /* Move this entry to to start of the list. */
2730 if (block != QLIST_FIRST(&ram_list.blocks)) {
2731 QLIST_REMOVE(block, next);
2732 QLIST_INSERT_HEAD(&ram_list.blocks, block, next);
2733 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002734 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002735 /* We need to check if the requested address is in the RAM
2736 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002737 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002738 */
2739 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002740 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002741 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002742 block->host =
2743 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002744 }
2745 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002746 return block->host + (addr - block->offset);
2747 }
pbrook94a6b542009-04-11 17:15:54 +00002748 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002749
2750 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2751 abort();
2752
2753 return NULL;
pbrookdc828ca2009-04-09 22:21:07 +00002754}
2755
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002756/* Return a host pointer to ram allocated with qemu_ram_alloc.
2757 * Same as qemu_get_ram_ptr but avoid reordering ramblocks.
2758 */
2759void *qemu_safe_ram_ptr(ram_addr_t addr)
2760{
2761 RAMBlock *block;
2762
2763 QLIST_FOREACH(block, &ram_list.blocks, next) {
2764 if (addr - block->offset < block->length) {
Jan Kiszka868bb332011-06-21 22:59:09 +02002765 if (xen_enabled()) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002766 /* We need to check if the requested address is in the RAM
2767 * because we don't want to map the entire memory in QEMU.
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002768 * In that case just map until the end of the page.
Jun Nakajima432d2682010-08-31 16:41:25 +01002769 */
2770 if (block->offset == 0) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002771 return xen_map_cache(addr, 0, 0);
Jun Nakajima432d2682010-08-31 16:41:25 +01002772 } else if (block->host == NULL) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002773 block->host =
2774 xen_map_cache(block->offset, block->length, 1);
Jun Nakajima432d2682010-08-31 16:41:25 +01002775 }
2776 }
Michael S. Tsirkinb2e0a132010-11-22 19:52:34 +02002777 return block->host + (addr - block->offset);
2778 }
2779 }
2780
2781 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2782 abort();
2783
2784 return NULL;
2785}
2786
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002787/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
2788 * but takes a size argument */
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002789void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size)
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002790{
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01002791 if (*size == 0) {
2792 return NULL;
2793 }
Jan Kiszka868bb332011-06-21 22:59:09 +02002794 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002795 return xen_map_cache(addr, *size, 1);
Jan Kiszka868bb332011-06-21 22:59:09 +02002796 } else {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002797 RAMBlock *block;
2798
2799 QLIST_FOREACH(block, &ram_list.blocks, next) {
2800 if (addr - block->offset < block->length) {
2801 if (addr - block->offset + *size > block->length)
2802 *size = block->length - addr + block->offset;
2803 return block->host + (addr - block->offset);
2804 }
2805 }
2806
2807 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2808 abort();
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01002809 }
2810}
2811
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002812void qemu_put_ram_ptr(void *addr)
2813{
2814 trace_qemu_put_ram_ptr(addr);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01002815}
2816
Marcelo Tosattie8902612010-10-11 15:31:19 -03002817int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
pbrook5579c7f2009-04-11 14:47:08 +00002818{
pbrook94a6b542009-04-11 17:15:54 +00002819 RAMBlock *block;
2820 uint8_t *host = ptr;
2821
Jan Kiszka868bb332011-06-21 22:59:09 +02002822 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02002823 *ram_addr = xen_ram_addr_from_mapcache(ptr);
Stefano Stabellini712c2b42011-05-19 18:35:46 +01002824 return 0;
2825 }
2826
Alex Williamsonf471a172010-06-11 11:11:42 -06002827 QLIST_FOREACH(block, &ram_list.blocks, next) {
Jun Nakajima432d2682010-08-31 16:41:25 +01002828 /* This case append when the block is not mapped. */
2829 if (block->host == NULL) {
2830 continue;
2831 }
Alex Williamsonf471a172010-06-11 11:11:42 -06002832 if (host - block->host < block->length) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03002833 *ram_addr = block->offset + (host - block->host);
2834 return 0;
Alex Williamsonf471a172010-06-11 11:11:42 -06002835 }
pbrook94a6b542009-04-11 17:15:54 +00002836 }
Jun Nakajima432d2682010-08-31 16:41:25 +01002837
Marcelo Tosattie8902612010-10-11 15:31:19 -03002838 return -1;
2839}
Alex Williamsonf471a172010-06-11 11:11:42 -06002840
Marcelo Tosattie8902612010-10-11 15:31:19 -03002841/* Some of the softmmu routines need to translate from a host pointer
2842 (typically a TLB entry) back to a ram offset. */
2843ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr)
2844{
2845 ram_addr_t ram_addr;
Alex Williamsonf471a172010-06-11 11:11:42 -06002846
Marcelo Tosattie8902612010-10-11 15:31:19 -03002847 if (qemu_ram_addr_from_host(ptr, &ram_addr)) {
2848 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2849 abort();
2850 }
2851 return ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002852}
2853
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002854static uint64_t unassigned_mem_read(void *opaque, target_phys_addr_t addr,
2855 unsigned size)
bellard33417e72003-08-10 21:47:01 +00002856{
pbrook67d3b952006-12-18 05:03:52 +00002857#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002858 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002859#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002860#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002861 cpu_unassigned_access(cpu_single_env, addr, 0, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002862#endif
2863 return 0;
2864}
2865
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002866static void unassigned_mem_write(void *opaque, target_phys_addr_t addr,
2867 uint64_t val, unsigned size)
blueswir1e18231a2008-10-06 18:46:28 +00002868{
2869#ifdef DEBUG_UNASSIGNED
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002870 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%"PRIx64"\n", addr, val);
blueswir1e18231a2008-10-06 18:46:28 +00002871#endif
Richard Henderson5b450402011-04-18 16:13:12 -07002872#if defined(TARGET_ALPHA) || defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002873 cpu_unassigned_access(cpu_single_env, addr, 1, 0, 0, size);
blueswir1e18231a2008-10-06 18:46:28 +00002874#endif
2875}
2876
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002877static const MemoryRegionOps unassigned_mem_ops = {
2878 .read = unassigned_mem_read,
2879 .write = unassigned_mem_write,
2880 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002881};
2882
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002883static uint64_t error_mem_read(void *opaque, target_phys_addr_t addr,
2884 unsigned size)
2885{
2886 abort();
2887}
2888
2889static void error_mem_write(void *opaque, target_phys_addr_t addr,
2890 uint64_t value, unsigned size)
2891{
2892 abort();
2893}
2894
2895static const MemoryRegionOps error_mem_ops = {
2896 .read = error_mem_read,
2897 .write = error_mem_write,
2898 .endianness = DEVICE_NATIVE_ENDIAN,
bellard33417e72003-08-10 21:47:01 +00002899};
2900
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002901static const MemoryRegionOps rom_mem_ops = {
2902 .read = error_mem_read,
2903 .write = unassigned_mem_write,
2904 .endianness = DEVICE_NATIVE_ENDIAN,
2905};
2906
2907static void notdirty_mem_write(void *opaque, target_phys_addr_t ram_addr,
2908 uint64_t val, unsigned size)
bellard1ccde1c2004-02-06 19:46:14 +00002909{
bellard3a7d9292005-08-21 09:26:42 +00002910 int dirty_flags;
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002911 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002912 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2913#if !defined(CONFIG_USER_ONLY)
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002914 tb_invalidate_phys_page_fast(ram_addr, size);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002915 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
bellard3a7d9292005-08-21 09:26:42 +00002916#endif
2917 }
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002918 switch (size) {
2919 case 1:
2920 stb_p(qemu_get_ram_ptr(ram_addr), val);
2921 break;
2922 case 2:
2923 stw_p(qemu_get_ram_ptr(ram_addr), val);
2924 break;
2925 case 4:
2926 stl_p(qemu_get_ram_ptr(ram_addr), val);
2927 break;
2928 default:
2929 abort();
2930 }
bellardf23db162005-08-21 19:12:28 +00002931 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09002932 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
bellardf23db162005-08-21 19:12:28 +00002933 /* we remove the notdirty callback only if the code has been
2934 flushed */
2935 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002936 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002937}
2938
Avi Kivity0e0df1e2012-01-02 00:32:15 +02002939static const MemoryRegionOps notdirty_mem_ops = {
2940 .read = error_mem_read,
2941 .write = notdirty_mem_write,
2942 .endianness = DEVICE_NATIVE_ENDIAN,
bellard1ccde1c2004-02-06 19:46:14 +00002943};
2944
pbrook0f459d12008-06-09 00:20:13 +00002945/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002946static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002947{
Andreas Färber9349b4f2012-03-14 01:38:32 +01002948 CPUArchState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002949 target_ulong pc, cs_base;
2950 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002951 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002952 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002953 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002954
aliguori06d55cc2008-11-18 20:24:06 +00002955 if (env->watchpoint_hit) {
2956 /* We re-entered the check after replacing the TB. Now raise
2957 * the debug interrupt so that is will trigger after the
2958 * current instruction. */
2959 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2960 return;
2961 }
pbrook2e70f6e2008-06-29 01:03:05 +00002962 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00002963 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002964 if ((vaddr == (wp->vaddr & len_mask) ||
2965 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002966 wp->flags |= BP_WATCHPOINT_HIT;
2967 if (!env->watchpoint_hit) {
2968 env->watchpoint_hit = wp;
2969 tb = tb_find_pc(env->mem_io_pc);
2970 if (!tb) {
2971 cpu_abort(env, "check_watchpoint: could not find TB for "
2972 "pc=%p", (void *)env->mem_io_pc);
2973 }
Stefan Weil618ba8e2011-04-18 06:39:53 +00002974 cpu_restore_state(tb, env, env->mem_io_pc);
aliguori6e140f22008-11-18 20:37:55 +00002975 tb_phys_invalidate(tb, -1);
2976 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2977 env->exception_index = EXCP_DEBUG;
Max Filippov488d6572012-01-29 02:24:39 +04002978 cpu_loop_exit(env);
aliguori6e140f22008-11-18 20:37:55 +00002979 } else {
2980 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2981 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
Max Filippov488d6572012-01-29 02:24:39 +04002982 cpu_resume_from_signal(env, NULL);
aliguori6e140f22008-11-18 20:37:55 +00002983 }
aliguori06d55cc2008-11-18 20:24:06 +00002984 }
aliguori6e140f22008-11-18 20:37:55 +00002985 } else {
2986 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002987 }
2988 }
2989}
2990
pbrook6658ffb2007-03-16 23:58:11 +00002991/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2992 so these check for a hit then pass through to the normal out-of-line
2993 phys routines. */
Avi Kivity1ec9b902012-01-02 12:47:48 +02002994static uint64_t watch_mem_read(void *opaque, target_phys_addr_t addr,
2995 unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00002996{
Avi Kivity1ec9b902012-01-02 12:47:48 +02002997 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
2998 switch (size) {
2999 case 1: return ldub_phys(addr);
3000 case 2: return lduw_phys(addr);
3001 case 4: return ldl_phys(addr);
3002 default: abort();
3003 }
pbrook6658ffb2007-03-16 23:58:11 +00003004}
3005
Avi Kivity1ec9b902012-01-02 12:47:48 +02003006static void watch_mem_write(void *opaque, target_phys_addr_t addr,
3007 uint64_t val, unsigned size)
pbrook6658ffb2007-03-16 23:58:11 +00003008{
Avi Kivity1ec9b902012-01-02 12:47:48 +02003009 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
3010 switch (size) {
Max Filippov67364152012-01-29 00:01:40 +04003011 case 1:
3012 stb_phys(addr, val);
3013 break;
3014 case 2:
3015 stw_phys(addr, val);
3016 break;
3017 case 4:
3018 stl_phys(addr, val);
3019 break;
Avi Kivity1ec9b902012-01-02 12:47:48 +02003020 default: abort();
3021 }
pbrook6658ffb2007-03-16 23:58:11 +00003022}
3023
Avi Kivity1ec9b902012-01-02 12:47:48 +02003024static const MemoryRegionOps watch_mem_ops = {
3025 .read = watch_mem_read,
3026 .write = watch_mem_write,
3027 .endianness = DEVICE_NATIVE_ENDIAN,
pbrook6658ffb2007-03-16 23:58:11 +00003028};
pbrook6658ffb2007-03-16 23:58:11 +00003029
Avi Kivity70c68e42012-01-02 12:32:48 +02003030static uint64_t subpage_read(void *opaque, target_phys_addr_t addr,
3031 unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003032{
Avi Kivity70c68e42012-01-02 12:32:48 +02003033 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003034 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003035 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003036#if defined(DEBUG_SUBPAGE)
3037 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3038 mmio, len, addr, idx);
3039#endif
blueswir1db7b5422007-05-26 17:36:03 +00003040
Avi Kivity5312bd82012-02-12 18:32:55 +02003041 section = &phys_sections[mmio->sub_section[idx]];
3042 addr += mmio->base;
3043 addr -= section->offset_within_address_space;
3044 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003045 return io_mem_read(section->mr, addr, len);
blueswir1db7b5422007-05-26 17:36:03 +00003046}
3047
Avi Kivity70c68e42012-01-02 12:32:48 +02003048static void subpage_write(void *opaque, target_phys_addr_t addr,
3049 uint64_t value, unsigned len)
blueswir1db7b5422007-05-26 17:36:03 +00003050{
Avi Kivity70c68e42012-01-02 12:32:48 +02003051 subpage_t *mmio = opaque;
Richard Hendersonf6405242010-04-22 16:47:31 -07003052 unsigned int idx = SUBPAGE_IDX(addr);
Avi Kivity5312bd82012-02-12 18:32:55 +02003053 MemoryRegionSection *section;
blueswir1db7b5422007-05-26 17:36:03 +00003054#if defined(DEBUG_SUBPAGE)
Avi Kivity70c68e42012-01-02 12:32:48 +02003055 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
3056 " idx %d value %"PRIx64"\n",
Richard Hendersonf6405242010-04-22 16:47:31 -07003057 __func__, mmio, len, addr, idx, value);
blueswir1db7b5422007-05-26 17:36:03 +00003058#endif
Richard Hendersonf6405242010-04-22 16:47:31 -07003059
Avi Kivity5312bd82012-02-12 18:32:55 +02003060 section = &phys_sections[mmio->sub_section[idx]];
3061 addr += mmio->base;
3062 addr -= section->offset_within_address_space;
3063 addr += section->offset_within_region;
Avi Kivity37ec01d2012-03-08 18:08:35 +02003064 io_mem_write(section->mr, addr, value, len);
blueswir1db7b5422007-05-26 17:36:03 +00003065}
3066
Avi Kivity70c68e42012-01-02 12:32:48 +02003067static const MemoryRegionOps subpage_ops = {
3068 .read = subpage_read,
3069 .write = subpage_write,
3070 .endianness = DEVICE_NATIVE_ENDIAN,
blueswir1db7b5422007-05-26 17:36:03 +00003071};
3072
Avi Kivityde712f92012-01-02 12:41:07 +02003073static uint64_t subpage_ram_read(void *opaque, target_phys_addr_t addr,
3074 unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003075{
3076 ram_addr_t raddr = addr;
3077 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003078 switch (size) {
3079 case 1: return ldub_p(ptr);
3080 case 2: return lduw_p(ptr);
3081 case 4: return ldl_p(ptr);
3082 default: abort();
3083 }
Andreas Färber56384e82011-11-30 16:26:21 +01003084}
3085
Avi Kivityde712f92012-01-02 12:41:07 +02003086static void subpage_ram_write(void *opaque, target_phys_addr_t addr,
3087 uint64_t value, unsigned size)
Andreas Färber56384e82011-11-30 16:26:21 +01003088{
3089 ram_addr_t raddr = addr;
3090 void *ptr = qemu_get_ram_ptr(raddr);
Avi Kivityde712f92012-01-02 12:41:07 +02003091 switch (size) {
3092 case 1: return stb_p(ptr, value);
3093 case 2: return stw_p(ptr, value);
3094 case 4: return stl_p(ptr, value);
3095 default: abort();
3096 }
Andreas Färber56384e82011-11-30 16:26:21 +01003097}
3098
Avi Kivityde712f92012-01-02 12:41:07 +02003099static const MemoryRegionOps subpage_ram_ops = {
3100 .read = subpage_ram_read,
3101 .write = subpage_ram_write,
3102 .endianness = DEVICE_NATIVE_ENDIAN,
Andreas Färber56384e82011-11-30 16:26:21 +01003103};
3104
Anthony Liguoric227f092009-10-01 16:12:16 -05003105static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
Avi Kivity5312bd82012-02-12 18:32:55 +02003106 uint16_t section)
blueswir1db7b5422007-05-26 17:36:03 +00003107{
3108 int idx, eidx;
3109
3110 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3111 return -1;
3112 idx = SUBPAGE_IDX(start);
3113 eidx = SUBPAGE_IDX(end);
3114#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003115 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003116 mmio, start, end, idx, eidx, memory);
3117#endif
Avi Kivity5312bd82012-02-12 18:32:55 +02003118 if (memory_region_is_ram(phys_sections[section].mr)) {
3119 MemoryRegionSection new_section = phys_sections[section];
3120 new_section.mr = &io_mem_subpage_ram;
3121 section = phys_section_add(&new_section);
Andreas Färber56384e82011-11-30 16:26:21 +01003122 }
blueswir1db7b5422007-05-26 17:36:03 +00003123 for (; idx <= eidx; idx++) {
Avi Kivity5312bd82012-02-12 18:32:55 +02003124 mmio->sub_section[idx] = section;
blueswir1db7b5422007-05-26 17:36:03 +00003125 }
3126
3127 return 0;
3128}
3129
Avi Kivity0f0cb162012-02-13 17:14:32 +02003130static subpage_t *subpage_init(target_phys_addr_t base)
blueswir1db7b5422007-05-26 17:36:03 +00003131{
Anthony Liguoric227f092009-10-01 16:12:16 -05003132 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003133
Anthony Liguori7267c092011-08-20 22:09:37 -05003134 mmio = g_malloc0(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003135
3136 mmio->base = base;
Avi Kivity70c68e42012-01-02 12:32:48 +02003137 memory_region_init_io(&mmio->iomem, &subpage_ops, mmio,
3138 "subpage", TARGET_PAGE_SIZE);
Avi Kivityb3b00c72012-01-02 13:20:11 +02003139 mmio->iomem.subpage = true;
blueswir1db7b5422007-05-26 17:36:03 +00003140#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003141 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3142 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003143#endif
Avi Kivity0f0cb162012-02-13 17:14:32 +02003144 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, phys_section_unassigned);
blueswir1db7b5422007-05-26 17:36:03 +00003145
3146 return mmio;
3147}
3148
Avi Kivity5312bd82012-02-12 18:32:55 +02003149static uint16_t dummy_section(MemoryRegion *mr)
3150{
3151 MemoryRegionSection section = {
3152 .mr = mr,
3153 .offset_within_address_space = 0,
3154 .offset_within_region = 0,
3155 .size = UINT64_MAX,
3156 };
3157
3158 return phys_section_add(&section);
3159}
3160
Avi Kivity37ec01d2012-03-08 18:08:35 +02003161MemoryRegion *iotlb_to_region(target_phys_addr_t index)
Avi Kivityaa102232012-03-08 17:06:55 +02003162{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003163 return phys_sections[index & ~TARGET_PAGE_MASK].mr;
Avi Kivityaa102232012-03-08 17:06:55 +02003164}
3165
Avi Kivitye9179ce2009-06-14 11:38:52 +03003166static void io_mem_init(void)
3167{
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003168 memory_region_init_io(&io_mem_ram, &error_mem_ops, NULL, "ram", UINT64_MAX);
Avi Kivity0e0df1e2012-01-02 00:32:15 +02003169 memory_region_init_io(&io_mem_rom, &rom_mem_ops, NULL, "rom", UINT64_MAX);
3170 memory_region_init_io(&io_mem_unassigned, &unassigned_mem_ops, NULL,
3171 "unassigned", UINT64_MAX);
3172 memory_region_init_io(&io_mem_notdirty, &notdirty_mem_ops, NULL,
3173 "notdirty", UINT64_MAX);
Avi Kivityde712f92012-01-02 12:41:07 +02003174 memory_region_init_io(&io_mem_subpage_ram, &subpage_ram_ops, NULL,
3175 "subpage-ram", UINT64_MAX);
Avi Kivity1ec9b902012-01-02 12:47:48 +02003176 memory_region_init_io(&io_mem_watch, &watch_mem_ops, NULL,
3177 "watch", UINT64_MAX);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003178}
3179
Avi Kivity50c1e142012-02-08 21:36:02 +02003180static void core_begin(MemoryListener *listener)
3181{
Avi Kivity54688b12012-02-09 17:34:32 +02003182 destroy_all_mappings();
Avi Kivity5312bd82012-02-12 18:32:55 +02003183 phys_sections_clear();
Avi Kivityc19e8802012-02-13 20:25:31 +02003184 phys_map.ptr = PHYS_MAP_NODE_NIL;
Avi Kivity5312bd82012-02-12 18:32:55 +02003185 phys_section_unassigned = dummy_section(&io_mem_unassigned);
Avi Kivityaa102232012-03-08 17:06:55 +02003186 phys_section_notdirty = dummy_section(&io_mem_notdirty);
3187 phys_section_rom = dummy_section(&io_mem_rom);
3188 phys_section_watch = dummy_section(&io_mem_watch);
Avi Kivity50c1e142012-02-08 21:36:02 +02003189}
3190
3191static void core_commit(MemoryListener *listener)
3192{
Andreas Färber9349b4f2012-03-14 01:38:32 +01003193 CPUArchState *env;
Avi Kivity117712c2012-02-12 21:23:17 +02003194
3195 /* since each CPU stores ram addresses in its TLB cache, we must
3196 reset the modified entries */
3197 /* XXX: slow ! */
3198 for(env = first_cpu; env != NULL; env = env->next_cpu) {
3199 tlb_flush(env, 1);
3200 }
Avi Kivity50c1e142012-02-08 21:36:02 +02003201}
3202
Avi Kivity93632742012-02-08 16:54:16 +02003203static void core_region_add(MemoryListener *listener,
3204 MemoryRegionSection *section)
3205{
Avi Kivity4855d412012-02-08 21:16:05 +02003206 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity93632742012-02-08 16:54:16 +02003207}
3208
3209static void core_region_del(MemoryListener *listener,
3210 MemoryRegionSection *section)
3211{
Avi Kivity93632742012-02-08 16:54:16 +02003212}
3213
Avi Kivity50c1e142012-02-08 21:36:02 +02003214static void core_region_nop(MemoryListener *listener,
3215 MemoryRegionSection *section)
3216{
Avi Kivity54688b12012-02-09 17:34:32 +02003217 cpu_register_physical_memory_log(section, section->readonly);
Avi Kivity50c1e142012-02-08 21:36:02 +02003218}
3219
Avi Kivity93632742012-02-08 16:54:16 +02003220static void core_log_start(MemoryListener *listener,
3221 MemoryRegionSection *section)
3222{
3223}
3224
3225static void core_log_stop(MemoryListener *listener,
3226 MemoryRegionSection *section)
3227{
3228}
3229
3230static void core_log_sync(MemoryListener *listener,
3231 MemoryRegionSection *section)
3232{
3233}
3234
3235static void core_log_global_start(MemoryListener *listener)
3236{
3237 cpu_physical_memory_set_dirty_tracking(1);
3238}
3239
3240static void core_log_global_stop(MemoryListener *listener)
3241{
3242 cpu_physical_memory_set_dirty_tracking(0);
3243}
3244
3245static void core_eventfd_add(MemoryListener *listener,
3246 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003247 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity93632742012-02-08 16:54:16 +02003248{
3249}
3250
3251static void core_eventfd_del(MemoryListener *listener,
3252 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003253 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity93632742012-02-08 16:54:16 +02003254{
3255}
3256
Avi Kivity50c1e142012-02-08 21:36:02 +02003257static void io_begin(MemoryListener *listener)
3258{
3259}
3260
3261static void io_commit(MemoryListener *listener)
3262{
3263}
3264
Avi Kivity4855d412012-02-08 21:16:05 +02003265static void io_region_add(MemoryListener *listener,
3266 MemoryRegionSection *section)
3267{
Avi Kivitya2d33522012-03-05 17:40:12 +02003268 MemoryRegionIORange *mrio = g_new(MemoryRegionIORange, 1);
3269
3270 mrio->mr = section->mr;
3271 mrio->offset = section->offset_within_region;
3272 iorange_init(&mrio->iorange, &memory_region_iorange_ops,
Avi Kivity4855d412012-02-08 21:16:05 +02003273 section->offset_within_address_space, section->size);
Avi Kivitya2d33522012-03-05 17:40:12 +02003274 ioport_register(&mrio->iorange);
Avi Kivity4855d412012-02-08 21:16:05 +02003275}
3276
3277static void io_region_del(MemoryListener *listener,
3278 MemoryRegionSection *section)
3279{
3280 isa_unassign_ioport(section->offset_within_address_space, section->size);
3281}
3282
Avi Kivity50c1e142012-02-08 21:36:02 +02003283static void io_region_nop(MemoryListener *listener,
3284 MemoryRegionSection *section)
3285{
3286}
3287
Avi Kivity4855d412012-02-08 21:16:05 +02003288static void io_log_start(MemoryListener *listener,
3289 MemoryRegionSection *section)
3290{
3291}
3292
3293static void io_log_stop(MemoryListener *listener,
3294 MemoryRegionSection *section)
3295{
3296}
3297
3298static void io_log_sync(MemoryListener *listener,
3299 MemoryRegionSection *section)
3300{
3301}
3302
3303static void io_log_global_start(MemoryListener *listener)
3304{
3305}
3306
3307static void io_log_global_stop(MemoryListener *listener)
3308{
3309}
3310
3311static void io_eventfd_add(MemoryListener *listener,
3312 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003313 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity4855d412012-02-08 21:16:05 +02003314{
3315}
3316
3317static void io_eventfd_del(MemoryListener *listener,
3318 MemoryRegionSection *section,
Paolo Bonzini753d5e12012-07-05 17:16:27 +02003319 bool match_data, uint64_t data, EventNotifier *e)
Avi Kivity4855d412012-02-08 21:16:05 +02003320{
3321}
3322
Avi Kivity93632742012-02-08 16:54:16 +02003323static MemoryListener core_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003324 .begin = core_begin,
3325 .commit = core_commit,
Avi Kivity93632742012-02-08 16:54:16 +02003326 .region_add = core_region_add,
3327 .region_del = core_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003328 .region_nop = core_region_nop,
Avi Kivity93632742012-02-08 16:54:16 +02003329 .log_start = core_log_start,
3330 .log_stop = core_log_stop,
3331 .log_sync = core_log_sync,
3332 .log_global_start = core_log_global_start,
3333 .log_global_stop = core_log_global_stop,
3334 .eventfd_add = core_eventfd_add,
3335 .eventfd_del = core_eventfd_del,
3336 .priority = 0,
3337};
3338
Avi Kivity4855d412012-02-08 21:16:05 +02003339static MemoryListener io_memory_listener = {
Avi Kivity50c1e142012-02-08 21:36:02 +02003340 .begin = io_begin,
3341 .commit = io_commit,
Avi Kivity4855d412012-02-08 21:16:05 +02003342 .region_add = io_region_add,
3343 .region_del = io_region_del,
Avi Kivity50c1e142012-02-08 21:36:02 +02003344 .region_nop = io_region_nop,
Avi Kivity4855d412012-02-08 21:16:05 +02003345 .log_start = io_log_start,
3346 .log_stop = io_log_stop,
3347 .log_sync = io_log_sync,
3348 .log_global_start = io_log_global_start,
3349 .log_global_stop = io_log_global_stop,
3350 .eventfd_add = io_eventfd_add,
3351 .eventfd_del = io_eventfd_del,
3352 .priority = 0,
3353};
3354
Avi Kivity62152b82011-07-26 14:26:14 +03003355static void memory_map_init(void)
3356{
Anthony Liguori7267c092011-08-20 22:09:37 -05003357 system_memory = g_malloc(sizeof(*system_memory));
Avi Kivity8417ceb2011-08-03 11:56:14 +03003358 memory_region_init(system_memory, "system", INT64_MAX);
Avi Kivity62152b82011-07-26 14:26:14 +03003359 set_system_memory_map(system_memory);
Avi Kivity309cb472011-08-08 16:09:03 +03003360
Anthony Liguori7267c092011-08-20 22:09:37 -05003361 system_io = g_malloc(sizeof(*system_io));
Avi Kivity309cb472011-08-08 16:09:03 +03003362 memory_region_init(system_io, "io", 65536);
3363 set_system_io_map(system_io);
Avi Kivity93632742012-02-08 16:54:16 +02003364
Avi Kivity4855d412012-02-08 21:16:05 +02003365 memory_listener_register(&core_memory_listener, system_memory);
3366 memory_listener_register(&io_memory_listener, system_io);
Avi Kivity62152b82011-07-26 14:26:14 +03003367}
3368
3369MemoryRegion *get_system_memory(void)
3370{
3371 return system_memory;
3372}
3373
Avi Kivity309cb472011-08-08 16:09:03 +03003374MemoryRegion *get_system_io(void)
3375{
3376 return system_io;
3377}
3378
pbrooke2eef172008-06-08 01:09:01 +00003379#endif /* !defined(CONFIG_USER_ONLY) */
3380
bellard13eb76e2004-01-24 15:23:36 +00003381/* physical memory access (slow version, mainly for debug) */
3382#if defined(CONFIG_USER_ONLY)
Andreas Färber9349b4f2012-03-14 01:38:32 +01003383int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
Paul Brooka68fe892010-03-01 00:08:59 +00003384 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003385{
3386 int l, flags;
3387 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003388 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003389
3390 while (len > 0) {
3391 page = addr & TARGET_PAGE_MASK;
3392 l = (page + TARGET_PAGE_SIZE) - addr;
3393 if (l > len)
3394 l = len;
3395 flags = page_get_flags(page);
3396 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003397 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003398 if (is_write) {
3399 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003400 return -1;
bellard579a97f2007-11-11 14:26:47 +00003401 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003402 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003403 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003404 memcpy(p, buf, l);
3405 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003406 } else {
3407 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003408 return -1;
bellard579a97f2007-11-11 14:26:47 +00003409 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003410 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003411 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003412 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003413 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003414 }
3415 len -= l;
3416 buf += l;
3417 addr += l;
3418 }
Paul Brooka68fe892010-03-01 00:08:59 +00003419 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003420}
bellard8df1cd02005-01-28 22:37:22 +00003421
bellard13eb76e2004-01-24 15:23:36 +00003422#else
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003423
3424static void invalidate_and_set_dirty(target_phys_addr_t addr,
3425 target_phys_addr_t length)
3426{
3427 if (!cpu_physical_memory_is_dirty(addr)) {
3428 /* invalidate code */
3429 tb_invalidate_phys_page_range(addr, addr + length, 0);
3430 /* set dirty bit */
3431 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
3432 }
Anthony PERARDe2269392012-10-03 13:49:22 +00003433 xen_modified_memory(addr, length);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003434}
3435
Anthony Liguoric227f092009-10-01 16:12:16 -05003436void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003437 int len, int is_write)
3438{
Avi Kivity37ec01d2012-03-08 18:08:35 +02003439 int l;
bellard13eb76e2004-01-24 15:23:36 +00003440 uint8_t *ptr;
3441 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003442 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003443 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003444
bellard13eb76e2004-01-24 15:23:36 +00003445 while (len > 0) {
3446 page = addr & TARGET_PAGE_MASK;
3447 l = (page + TARGET_PAGE_SIZE) - addr;
3448 if (l > len)
3449 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003450 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003451
bellard13eb76e2004-01-24 15:23:36 +00003452 if (is_write) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003453 if (!memory_region_is_ram(section->mr)) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003454 target_phys_addr_t addr1;
Blue Swirlcc5bea62012-04-14 14:56:48 +00003455 addr1 = memory_region_section_addr(section, addr);
bellard6a00d602005-11-21 23:25:50 +00003456 /* XXX: could force cpu_single_env to NULL to avoid
3457 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003458 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003459 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003460 val = ldl_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003461 io_mem_write(section->mr, addr1, val, 4);
bellard13eb76e2004-01-24 15:23:36 +00003462 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003463 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003464 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003465 val = lduw_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003466 io_mem_write(section->mr, addr1, val, 2);
bellard13eb76e2004-01-24 15:23:36 +00003467 l = 2;
3468 } else {
bellard1c213d12005-09-03 10:49:04 +00003469 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003470 val = ldub_p(buf);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003471 io_mem_write(section->mr, addr1, val, 1);
bellard13eb76e2004-01-24 15:23:36 +00003472 l = 1;
3473 }
Avi Kivityf3705d52012-03-08 16:16:34 +02003474 } else if (!section->readonly) {
Anthony PERARD8ca56922011-07-15 04:32:53 +00003475 ram_addr_t addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003476 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003477 + memory_region_section_addr(section, addr);
bellard13eb76e2004-01-24 15:23:36 +00003478 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003479 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003480 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003481 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003482 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003483 }
3484 } else {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003485 if (!(memory_region_is_ram(section->mr) ||
3486 memory_region_is_romd(section->mr))) {
Avi Kivityf1f6e3b2011-11-20 17:52:22 +02003487 target_phys_addr_t addr1;
bellard13eb76e2004-01-24 15:23:36 +00003488 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003489 addr1 = memory_region_section_addr(section, addr);
aurel326c2934d2009-02-18 21:37:17 +00003490 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003491 /* 32 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003492 val = io_mem_read(section->mr, addr1, 4);
bellardc27004e2005-01-03 23:35:10 +00003493 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003494 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003495 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003496 /* 16 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003497 val = io_mem_read(section->mr, addr1, 2);
bellardc27004e2005-01-03 23:35:10 +00003498 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003499 l = 2;
3500 } else {
bellard1c213d12005-09-03 10:49:04 +00003501 /* 8 bit read access */
Avi Kivity37ec01d2012-03-08 18:08:35 +02003502 val = io_mem_read(section->mr, addr1, 1);
bellardc27004e2005-01-03 23:35:10 +00003503 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003504 l = 1;
3505 }
3506 } else {
3507 /* RAM case */
Anthony PERARD0a1b3572012-03-19 15:54:34 +00003508 ptr = qemu_get_ram_ptr(section->mr->ram_addr
Blue Swirlcc5bea62012-04-14 14:56:48 +00003509 + memory_region_section_addr(section,
3510 addr));
Avi Kivityf3705d52012-03-08 16:16:34 +02003511 memcpy(buf, ptr, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003512 qemu_put_ram_ptr(ptr);
bellard13eb76e2004-01-24 15:23:36 +00003513 }
3514 }
3515 len -= l;
3516 buf += l;
3517 addr += l;
3518 }
3519}
bellard8df1cd02005-01-28 22:37:22 +00003520
bellardd0ecd2a2006-04-23 17:14:48 +00003521/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003522void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003523 const uint8_t *buf, int len)
3524{
3525 int l;
3526 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003527 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003528 MemoryRegionSection *section;
ths3b46e622007-09-17 08:09:54 +00003529
bellardd0ecd2a2006-04-23 17:14:48 +00003530 while (len > 0) {
3531 page = addr & TARGET_PAGE_MASK;
3532 l = (page + TARGET_PAGE_SIZE) - addr;
3533 if (l > len)
3534 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003535 section = phys_page_find(page >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003536
Blue Swirlcc5bea62012-04-14 14:56:48 +00003537 if (!(memory_region_is_ram(section->mr) ||
3538 memory_region_is_romd(section->mr))) {
bellardd0ecd2a2006-04-23 17:14:48 +00003539 /* do nothing */
3540 } else {
3541 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003542 addr1 = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003543 + memory_region_section_addr(section, addr);
bellardd0ecd2a2006-04-23 17:14:48 +00003544 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003545 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003546 memcpy(ptr, buf, l);
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003547 invalidate_and_set_dirty(addr1, l);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003548 qemu_put_ram_ptr(ptr);
bellardd0ecd2a2006-04-23 17:14:48 +00003549 }
3550 len -= l;
3551 buf += l;
3552 addr += l;
3553 }
3554}
3555
aliguori6d16c2f2009-01-22 16:59:11 +00003556typedef struct {
3557 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003558 target_phys_addr_t addr;
3559 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003560} BounceBuffer;
3561
3562static BounceBuffer bounce;
3563
aliguoriba223c22009-01-22 16:59:16 +00003564typedef struct MapClient {
3565 void *opaque;
3566 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003567 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003568} MapClient;
3569
Blue Swirl72cf2d42009-09-12 07:36:22 +00003570static QLIST_HEAD(map_client_list, MapClient) map_client_list
3571 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003572
3573void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3574{
Anthony Liguori7267c092011-08-20 22:09:37 -05003575 MapClient *client = g_malloc(sizeof(*client));
aliguoriba223c22009-01-22 16:59:16 +00003576
3577 client->opaque = opaque;
3578 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003579 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003580 return client;
3581}
3582
3583void cpu_unregister_map_client(void *_client)
3584{
3585 MapClient *client = (MapClient *)_client;
3586
Blue Swirl72cf2d42009-09-12 07:36:22 +00003587 QLIST_REMOVE(client, link);
Anthony Liguori7267c092011-08-20 22:09:37 -05003588 g_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003589}
3590
3591static void cpu_notify_map_clients(void)
3592{
3593 MapClient *client;
3594
Blue Swirl72cf2d42009-09-12 07:36:22 +00003595 while (!QLIST_EMPTY(&map_client_list)) {
3596 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003597 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003598 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003599 }
3600}
3601
aliguori6d16c2f2009-01-22 16:59:11 +00003602/* Map a physical memory region into a host virtual address.
3603 * May map a subset of the requested range, given by and returned in *plen.
3604 * May return NULL if resources needed to perform the mapping are exhausted.
3605 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003606 * Use cpu_register_map_client() to know when retrying the map operation is
3607 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003608 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003609void *cpu_physical_memory_map(target_phys_addr_t addr,
3610 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003611 int is_write)
3612{
Anthony Liguoric227f092009-10-01 16:12:16 -05003613 target_phys_addr_t len = *plen;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003614 target_phys_addr_t todo = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003615 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003616 target_phys_addr_t page;
Avi Kivityf3705d52012-03-08 16:16:34 +02003617 MemoryRegionSection *section;
Anthony PERARDf15fbc42011-07-20 08:17:42 +00003618 ram_addr_t raddr = RAM_ADDR_MAX;
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003619 ram_addr_t rlen;
3620 void *ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003621
3622 while (len > 0) {
3623 page = addr & TARGET_PAGE_MASK;
3624 l = (page + TARGET_PAGE_SIZE) - addr;
3625 if (l > len)
3626 l = len;
Avi Kivity06ef3522012-02-13 16:11:22 +02003627 section = phys_page_find(page >> TARGET_PAGE_BITS);
aliguori6d16c2f2009-01-22 16:59:11 +00003628
Avi Kivityf3705d52012-03-08 16:16:34 +02003629 if (!(memory_region_is_ram(section->mr) && !section->readonly)) {
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003630 if (todo || bounce.buffer) {
aliguori6d16c2f2009-01-22 16:59:11 +00003631 break;
3632 }
3633 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3634 bounce.addr = addr;
3635 bounce.len = l;
3636 if (!is_write) {
Stefan Weil54f7b4a2011-04-10 18:23:39 +02003637 cpu_physical_memory_read(addr, bounce.buffer, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003638 }
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003639
3640 *plen = l;
3641 return bounce.buffer;
aliguori6d16c2f2009-01-22 16:59:11 +00003642 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003643 if (!todo) {
Avi Kivityf3705d52012-03-08 16:16:34 +02003644 raddr = memory_region_get_ram_addr(section->mr)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003645 + memory_region_section_addr(section, addr);
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003646 }
aliguori6d16c2f2009-01-22 16:59:11 +00003647
3648 len -= l;
3649 addr += l;
Stefano Stabellini38bee5d2011-05-19 18:35:45 +01003650 todo += l;
aliguori6d16c2f2009-01-22 16:59:11 +00003651 }
Stefano Stabellini8ab934f2011-06-27 18:26:06 +01003652 rlen = todo;
3653 ret = qemu_ram_ptr_length(raddr, &rlen);
3654 *plen = rlen;
3655 return ret;
aliguori6d16c2f2009-01-22 16:59:11 +00003656}
3657
3658/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3659 * Will also mark the memory as dirty if is_write == 1. access_len gives
3660 * the amount of memory that was actually read or written by the caller.
3661 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003662void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3663 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003664{
3665 if (buffer != bounce.buffer) {
3666 if (is_write) {
Marcelo Tosattie8902612010-10-11 15:31:19 -03003667 ram_addr_t addr1 = qemu_ram_addr_from_host_nofail(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003668 while (access_len) {
3669 unsigned l;
3670 l = TARGET_PAGE_SIZE;
3671 if (l > access_len)
3672 l = access_len;
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003673 invalidate_and_set_dirty(addr1, l);
aliguori6d16c2f2009-01-22 16:59:11 +00003674 addr1 += l;
3675 access_len -= l;
3676 }
3677 }
Jan Kiszka868bb332011-06-21 22:59:09 +02003678 if (xen_enabled()) {
Jan Kiszkae41d7c62011-06-21 22:59:08 +02003679 xen_invalidate_map_cache_entry(buffer);
Anthony PERARD050a0dd2010-09-16 13:57:49 +01003680 }
aliguori6d16c2f2009-01-22 16:59:11 +00003681 return;
3682 }
3683 if (is_write) {
3684 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3685 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003686 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003687 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003688 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003689}
bellardd0ecd2a2006-04-23 17:14:48 +00003690
bellard8df1cd02005-01-28 22:37:22 +00003691/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003692static inline uint32_t ldl_phys_internal(target_phys_addr_t addr,
3693 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003694{
bellard8df1cd02005-01-28 22:37:22 +00003695 uint8_t *ptr;
3696 uint32_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003697 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003698
Avi Kivity06ef3522012-02-13 16:11:22 +02003699 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003700
Blue Swirlcc5bea62012-04-14 14:56:48 +00003701 if (!(memory_region_is_ram(section->mr) ||
3702 memory_region_is_romd(section->mr))) {
bellard8df1cd02005-01-28 22:37:22 +00003703 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003704 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003705 val = io_mem_read(section->mr, addr, 4);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003706#if defined(TARGET_WORDS_BIGENDIAN)
3707 if (endian == DEVICE_LITTLE_ENDIAN) {
3708 val = bswap32(val);
3709 }
3710#else
3711 if (endian == DEVICE_BIG_ENDIAN) {
3712 val = bswap32(val);
3713 }
3714#endif
bellard8df1cd02005-01-28 22:37:22 +00003715 } else {
3716 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003717 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003718 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003719 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003720 switch (endian) {
3721 case DEVICE_LITTLE_ENDIAN:
3722 val = ldl_le_p(ptr);
3723 break;
3724 case DEVICE_BIG_ENDIAN:
3725 val = ldl_be_p(ptr);
3726 break;
3727 default:
3728 val = ldl_p(ptr);
3729 break;
3730 }
bellard8df1cd02005-01-28 22:37:22 +00003731 }
3732 return val;
3733}
3734
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003735uint32_t ldl_phys(target_phys_addr_t addr)
3736{
3737 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3738}
3739
3740uint32_t ldl_le_phys(target_phys_addr_t addr)
3741{
3742 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3743}
3744
3745uint32_t ldl_be_phys(target_phys_addr_t addr)
3746{
3747 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
3748}
3749
bellard84b7b8e2005-11-28 21:19:04 +00003750/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003751static inline uint64_t ldq_phys_internal(target_phys_addr_t addr,
3752 enum device_endian endian)
bellard84b7b8e2005-11-28 21:19:04 +00003753{
bellard84b7b8e2005-11-28 21:19:04 +00003754 uint8_t *ptr;
3755 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003756 MemoryRegionSection *section;
bellard84b7b8e2005-11-28 21:19:04 +00003757
Avi Kivity06ef3522012-02-13 16:11:22 +02003758 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003759
Blue Swirlcc5bea62012-04-14 14:56:48 +00003760 if (!(memory_region_is_ram(section->mr) ||
3761 memory_region_is_romd(section->mr))) {
bellard84b7b8e2005-11-28 21:19:04 +00003762 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003763 addr = memory_region_section_addr(section, addr);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003764
3765 /* XXX This is broken when device endian != cpu endian.
3766 Fix and add "endian" variable check */
bellard84b7b8e2005-11-28 21:19:04 +00003767#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003768 val = io_mem_read(section->mr, addr, 4) << 32;
3769 val |= io_mem_read(section->mr, addr + 4, 4);
bellard84b7b8e2005-11-28 21:19:04 +00003770#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003771 val = io_mem_read(section->mr, addr, 4);
3772 val |= io_mem_read(section->mr, addr + 4, 4) << 32;
bellard84b7b8e2005-11-28 21:19:04 +00003773#endif
3774 } else {
3775 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003776 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003777 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003778 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003779 switch (endian) {
3780 case DEVICE_LITTLE_ENDIAN:
3781 val = ldq_le_p(ptr);
3782 break;
3783 case DEVICE_BIG_ENDIAN:
3784 val = ldq_be_p(ptr);
3785 break;
3786 default:
3787 val = ldq_p(ptr);
3788 break;
3789 }
bellard84b7b8e2005-11-28 21:19:04 +00003790 }
3791 return val;
3792}
3793
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003794uint64_t ldq_phys(target_phys_addr_t addr)
3795{
3796 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3797}
3798
3799uint64_t ldq_le_phys(target_phys_addr_t addr)
3800{
3801 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3802}
3803
3804uint64_t ldq_be_phys(target_phys_addr_t addr)
3805{
3806 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
3807}
3808
bellardaab33092005-10-30 20:48:42 +00003809/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003810uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003811{
3812 uint8_t val;
3813 cpu_physical_memory_read(addr, &val, 1);
3814 return val;
3815}
3816
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003817/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003818static inline uint32_t lduw_phys_internal(target_phys_addr_t addr,
3819 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00003820{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003821 uint8_t *ptr;
3822 uint64_t val;
Avi Kivityf3705d52012-03-08 16:16:34 +02003823 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003824
Avi Kivity06ef3522012-02-13 16:11:22 +02003825 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003826
Blue Swirlcc5bea62012-04-14 14:56:48 +00003827 if (!(memory_region_is_ram(section->mr) ||
3828 memory_region_is_romd(section->mr))) {
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003829 /* I/O case */
Blue Swirlcc5bea62012-04-14 14:56:48 +00003830 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003831 val = io_mem_read(section->mr, addr, 2);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003832#if defined(TARGET_WORDS_BIGENDIAN)
3833 if (endian == DEVICE_LITTLE_ENDIAN) {
3834 val = bswap16(val);
3835 }
3836#else
3837 if (endian == DEVICE_BIG_ENDIAN) {
3838 val = bswap16(val);
3839 }
3840#endif
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003841 } else {
3842 /* RAM case */
Avi Kivityf3705d52012-03-08 16:16:34 +02003843 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003844 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003845 + memory_region_section_addr(section, addr));
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003846 switch (endian) {
3847 case DEVICE_LITTLE_ENDIAN:
3848 val = lduw_le_p(ptr);
3849 break;
3850 case DEVICE_BIG_ENDIAN:
3851 val = lduw_be_p(ptr);
3852 break;
3853 default:
3854 val = lduw_p(ptr);
3855 break;
3856 }
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03003857 }
3858 return val;
bellardaab33092005-10-30 20:48:42 +00003859}
3860
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003861uint32_t lduw_phys(target_phys_addr_t addr)
3862{
3863 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
3864}
3865
3866uint32_t lduw_le_phys(target_phys_addr_t addr)
3867{
3868 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
3869}
3870
3871uint32_t lduw_be_phys(target_phys_addr_t addr)
3872{
3873 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
3874}
3875
bellard8df1cd02005-01-28 22:37:22 +00003876/* warning: addr must be aligned. The ram page is not masked as dirty
3877 and the code inside is not invalidated. It is useful if the dirty
3878 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003879void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003880{
bellard8df1cd02005-01-28 22:37:22 +00003881 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003882 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003883
Avi Kivity06ef3522012-02-13 16:11:22 +02003884 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003885
Avi Kivityf3705d52012-03-08 16:16:34 +02003886 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003887 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003888 if (memory_region_is_ram(section->mr)) {
3889 section = &phys_sections[phys_section_rom];
3890 }
3891 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003892 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003893 unsigned long addr1 = (memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003894 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003895 + memory_region_section_addr(section, addr);
pbrook5579c7f2009-04-11 14:47:08 +00003896 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003897 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003898
3899 if (unlikely(in_migration)) {
3900 if (!cpu_physical_memory_is_dirty(addr1)) {
3901 /* invalidate code */
3902 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3903 /* set dirty bit */
Yoshiaki Tamuraf7c11b52010-03-23 16:39:53 +09003904 cpu_physical_memory_set_dirty_flags(
3905 addr1, (0xff & ~CODE_DIRTY_FLAG));
aliguori74576192008-10-06 14:02:03 +00003906 }
3907 }
bellard8df1cd02005-01-28 22:37:22 +00003908 }
3909}
3910
Anthony Liguoric227f092009-10-01 16:12:16 -05003911void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003912{
j_mayerbc98a7e2007-04-04 07:55:12 +00003913 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003914 MemoryRegionSection *section;
j_mayerbc98a7e2007-04-04 07:55:12 +00003915
Avi Kivity06ef3522012-02-13 16:11:22 +02003916 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003917
Avi Kivityf3705d52012-03-08 16:16:34 +02003918 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003919 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003920 if (memory_region_is_ram(section->mr)) {
3921 section = &phys_sections[phys_section_rom];
3922 }
j_mayerbc98a7e2007-04-04 07:55:12 +00003923#ifdef TARGET_WORDS_BIGENDIAN
Avi Kivity37ec01d2012-03-08 18:08:35 +02003924 io_mem_write(section->mr, addr, val >> 32, 4);
3925 io_mem_write(section->mr, addr + 4, (uint32_t)val, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003926#else
Avi Kivity37ec01d2012-03-08 18:08:35 +02003927 io_mem_write(section->mr, addr, (uint32_t)val, 4);
3928 io_mem_write(section->mr, addr + 4, val >> 32, 4);
j_mayerbc98a7e2007-04-04 07:55:12 +00003929#endif
3930 } else {
Avi Kivityf3705d52012-03-08 16:16:34 +02003931 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(section->mr)
Avi Kivity06ef3522012-02-13 16:11:22 +02003932 & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003933 + memory_region_section_addr(section, addr));
j_mayerbc98a7e2007-04-04 07:55:12 +00003934 stq_p(ptr, val);
3935 }
3936}
3937
bellard8df1cd02005-01-28 22:37:22 +00003938/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003939static inline void stl_phys_internal(target_phys_addr_t addr, uint32_t val,
3940 enum device_endian endian)
bellard8df1cd02005-01-28 22:37:22 +00003941{
bellard8df1cd02005-01-28 22:37:22 +00003942 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02003943 MemoryRegionSection *section;
bellard8df1cd02005-01-28 22:37:22 +00003944
Avi Kivity06ef3522012-02-13 16:11:22 +02003945 section = phys_page_find(addr >> TARGET_PAGE_BITS);
ths3b46e622007-09-17 08:09:54 +00003946
Avi Kivityf3705d52012-03-08 16:16:34 +02003947 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00003948 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02003949 if (memory_region_is_ram(section->mr)) {
3950 section = &phys_sections[phys_section_rom];
3951 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003952#if defined(TARGET_WORDS_BIGENDIAN)
3953 if (endian == DEVICE_LITTLE_ENDIAN) {
3954 val = bswap32(val);
3955 }
3956#else
3957 if (endian == DEVICE_BIG_ENDIAN) {
3958 val = bswap32(val);
3959 }
3960#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02003961 io_mem_write(section->mr, addr, val, 4);
bellard8df1cd02005-01-28 22:37:22 +00003962 } else {
3963 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02003964 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00003965 + memory_region_section_addr(section, addr);
bellard8df1cd02005-01-28 22:37:22 +00003966 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003967 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003968 switch (endian) {
3969 case DEVICE_LITTLE_ENDIAN:
3970 stl_le_p(ptr, val);
3971 break;
3972 case DEVICE_BIG_ENDIAN:
3973 stl_be_p(ptr, val);
3974 break;
3975 default:
3976 stl_p(ptr, val);
3977 break;
3978 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00003979 invalidate_and_set_dirty(addr1, 4);
bellard8df1cd02005-01-28 22:37:22 +00003980 }
3981}
3982
Alexander Graf1e78bcc2011-07-06 09:09:23 +02003983void stl_phys(target_phys_addr_t addr, uint32_t val)
3984{
3985 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
3986}
3987
3988void stl_le_phys(target_phys_addr_t addr, uint32_t val)
3989{
3990 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
3991}
3992
3993void stl_be_phys(target_phys_addr_t addr, uint32_t val)
3994{
3995 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
3996}
3997
bellardaab33092005-10-30 20:48:42 +00003998/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003999void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00004000{
4001 uint8_t v = val;
4002 cpu_physical_memory_write(addr, &v, 1);
4003}
4004
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004005/* warning: addr must be aligned */
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004006static inline void stw_phys_internal(target_phys_addr_t addr, uint32_t val,
4007 enum device_endian endian)
bellardaab33092005-10-30 20:48:42 +00004008{
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004009 uint8_t *ptr;
Avi Kivityf3705d52012-03-08 16:16:34 +02004010 MemoryRegionSection *section;
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004011
Avi Kivity06ef3522012-02-13 16:11:22 +02004012 section = phys_page_find(addr >> TARGET_PAGE_BITS);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004013
Avi Kivityf3705d52012-03-08 16:16:34 +02004014 if (!memory_region_is_ram(section->mr) || section->readonly) {
Blue Swirlcc5bea62012-04-14 14:56:48 +00004015 addr = memory_region_section_addr(section, addr);
Avi Kivity37ec01d2012-03-08 18:08:35 +02004016 if (memory_region_is_ram(section->mr)) {
4017 section = &phys_sections[phys_section_rom];
4018 }
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004019#if defined(TARGET_WORDS_BIGENDIAN)
4020 if (endian == DEVICE_LITTLE_ENDIAN) {
4021 val = bswap16(val);
4022 }
4023#else
4024 if (endian == DEVICE_BIG_ENDIAN) {
4025 val = bswap16(val);
4026 }
4027#endif
Avi Kivity37ec01d2012-03-08 18:08:35 +02004028 io_mem_write(section->mr, addr, val, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004029 } else {
4030 unsigned long addr1;
Avi Kivityf3705d52012-03-08 16:16:34 +02004031 addr1 = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
Blue Swirlcc5bea62012-04-14 14:56:48 +00004032 + memory_region_section_addr(section, addr);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004033 /* RAM case */
4034 ptr = qemu_get_ram_ptr(addr1);
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004035 switch (endian) {
4036 case DEVICE_LITTLE_ENDIAN:
4037 stw_le_p(ptr, val);
4038 break;
4039 case DEVICE_BIG_ENDIAN:
4040 stw_be_p(ptr, val);
4041 break;
4042 default:
4043 stw_p(ptr, val);
4044 break;
4045 }
Anthony PERARD51d7a9e2012-10-03 13:49:05 +00004046 invalidate_and_set_dirty(addr1, 2);
Michael S. Tsirkin733f0b02010-04-06 14:18:19 +03004047 }
bellardaab33092005-10-30 20:48:42 +00004048}
4049
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004050void stw_phys(target_phys_addr_t addr, uint32_t val)
4051{
4052 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
4053}
4054
4055void stw_le_phys(target_phys_addr_t addr, uint32_t val)
4056{
4057 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
4058}
4059
4060void stw_be_phys(target_phys_addr_t addr, uint32_t val)
4061{
4062 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
4063}
4064
bellardaab33092005-10-30 20:48:42 +00004065/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05004066void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00004067{
4068 val = tswap64(val);
Stefan Weil71d2b722011-03-26 21:06:56 +01004069 cpu_physical_memory_write(addr, &val, 8);
bellardaab33092005-10-30 20:48:42 +00004070}
4071
Alexander Graf1e78bcc2011-07-06 09:09:23 +02004072void stq_le_phys(target_phys_addr_t addr, uint64_t val)
4073{
4074 val = cpu_to_le64(val);
4075 cpu_physical_memory_write(addr, &val, 8);
4076}
4077
4078void stq_be_phys(target_phys_addr_t addr, uint64_t val)
4079{
4080 val = cpu_to_be64(val);
4081 cpu_physical_memory_write(addr, &val, 8);
4082}
4083
aliguori5e2972f2009-03-28 17:51:36 +00004084/* virtual memory access for debug (includes writing to ROM) */
Andreas Färber9349b4f2012-03-14 01:38:32 +01004085int cpu_memory_rw_debug(CPUArchState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00004086 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00004087{
4088 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05004089 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00004090 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00004091
4092 while (len > 0) {
4093 page = addr & TARGET_PAGE_MASK;
4094 phys_addr = cpu_get_phys_page_debug(env, page);
4095 /* if no physical page mapped, return an error */
4096 if (phys_addr == -1)
4097 return -1;
4098 l = (page + TARGET_PAGE_SIZE) - addr;
4099 if (l > len)
4100 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00004101 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00004102 if (is_write)
4103 cpu_physical_memory_write_rom(phys_addr, buf, l);
4104 else
aliguori5e2972f2009-03-28 17:51:36 +00004105 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00004106 len -= l;
4107 buf += l;
4108 addr += l;
4109 }
4110 return 0;
4111}
Paul Brooka68fe892010-03-01 00:08:59 +00004112#endif
bellard13eb76e2004-01-24 15:23:36 +00004113
pbrook2e70f6e2008-06-29 01:03:05 +00004114/* in deterministic execution mode, instructions doing device I/Os
4115 must be at the end of the TB */
Blue Swirl20503962012-04-09 14:20:20 +00004116void cpu_io_recompile(CPUArchState *env, uintptr_t retaddr)
pbrook2e70f6e2008-06-29 01:03:05 +00004117{
4118 TranslationBlock *tb;
4119 uint32_t n, cflags;
4120 target_ulong pc, cs_base;
4121 uint64_t flags;
4122
Blue Swirl20503962012-04-09 14:20:20 +00004123 tb = tb_find_pc(retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004124 if (!tb) {
4125 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
Blue Swirl20503962012-04-09 14:20:20 +00004126 (void *)retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004127 }
4128 n = env->icount_decr.u16.low + tb->icount;
Blue Swirl20503962012-04-09 14:20:20 +00004129 cpu_restore_state(tb, env, retaddr);
pbrook2e70f6e2008-06-29 01:03:05 +00004130 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00004131 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00004132 n = n - env->icount_decr.u16.low;
4133 /* Generate a new TB ending on the I/O insn. */
4134 n++;
4135 /* On MIPS and SH, delay slot instructions can only be restarted if
4136 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00004137 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00004138 branch. */
4139#if defined(TARGET_MIPS)
4140 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
4141 env->active_tc.PC -= 4;
4142 env->icount_decr.u16.low++;
4143 env->hflags &= ~MIPS_HFLAG_BMASK;
4144 }
4145#elif defined(TARGET_SH4)
4146 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
4147 && n > 1) {
4148 env->pc -= 2;
4149 env->icount_decr.u16.low++;
4150 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
4151 }
4152#endif
4153 /* This should never happen. */
4154 if (n > CF_COUNT_MASK)
4155 cpu_abort(env, "TB too big during recompile");
4156
4157 cflags = n | CF_LAST_IO;
4158 pc = tb->pc;
4159 cs_base = tb->cs_base;
4160 flags = tb->flags;
4161 tb_phys_invalidate(tb, -1);
4162 /* FIXME: In theory this could raise an exception. In practice
4163 we have already translated the block once so it's probably ok. */
4164 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004165 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004166 the first in the TB) then we end up generating a whole new TB and
4167 repeating the fault, which is horribly inefficient.
4168 Better would be to execute just this insn uncached, or generate a
4169 second new TB. */
4170 cpu_resume_from_signal(env, NULL);
4171}
4172
Paul Brookb3755a92010-03-12 16:54:58 +00004173#if !defined(CONFIG_USER_ONLY)
4174
Stefan Weil055403b2010-10-22 23:03:32 +02004175void dump_exec_info(FILE *f, fprintf_function cpu_fprintf)
bellarde3db7222005-01-26 22:00:47 +00004176{
4177 int i, target_code_size, max_target_code_size;
4178 int direct_jmp_count, direct_jmp2_count, cross_page;
4179 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004180
bellarde3db7222005-01-26 22:00:47 +00004181 target_code_size = 0;
4182 max_target_code_size = 0;
4183 cross_page = 0;
4184 direct_jmp_count = 0;
4185 direct_jmp2_count = 0;
4186 for(i = 0; i < nb_tbs; i++) {
4187 tb = &tbs[i];
4188 target_code_size += tb->size;
4189 if (tb->size > max_target_code_size)
4190 max_target_code_size = tb->size;
4191 if (tb->page_addr[1] != -1)
4192 cross_page++;
4193 if (tb->tb_next_offset[0] != 0xffff) {
4194 direct_jmp_count++;
4195 if (tb->tb_next_offset[1] != 0xffff) {
4196 direct_jmp2_count++;
4197 }
4198 }
4199 }
4200 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004201 cpu_fprintf(f, "Translation buffer state:\n");
Richard Hendersonf1bc0bc2012-10-16 17:30:10 +10004202 cpu_fprintf(f, "gen code size %td/%zd\n",
bellard26a5f132008-05-28 12:30:31 +00004203 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4204 cpu_fprintf(f, "TB count %d/%d\n",
4205 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004206 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004207 nb_tbs ? target_code_size / nb_tbs : 0,
4208 max_target_code_size);
Stefan Weil055403b2010-10-22 23:03:32 +02004209 cpu_fprintf(f, "TB avg host size %td bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004210 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4211 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004212 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4213 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004214 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4215 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004216 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004217 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4218 direct_jmp2_count,
4219 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004220 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004221 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4222 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4223 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004224 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004225}
4226
Benjamin Herrenschmidt82afa582012-01-10 01:35:11 +00004227/*
4228 * A helper function for the _utterly broken_ virtio device model to find out if
4229 * it's running on a big endian machine. Don't do this at home kids!
4230 */
4231bool virtio_is_big_endian(void);
4232bool virtio_is_big_endian(void)
4233{
4234#if defined(TARGET_WORDS_BIGENDIAN)
4235 return true;
4236#else
4237 return false;
4238#endif
4239}
4240
bellard61382a52003-10-27 21:22:23 +00004241#endif
Wen Congyang76f35532012-05-07 12:04:18 +08004242
4243#ifndef CONFIG_USER_ONLY
4244bool cpu_physical_memory_is_io(target_phys_addr_t phys_addr)
4245{
4246 MemoryRegionSection *section;
4247
4248 section = phys_page_find(phys_addr >> TARGET_PAGE_BITS);
4249
4250 return !(memory_region_is_ram(section->mr) ||
4251 memory_region_is_romd(section->mr));
4252}
4253#endif