blob: bc47114d6d82cb744963f0a39f97ba3a0d322cc0 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
陳韋任e965fc32012-02-06 14:02:55 +08002 * emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
Anthony Liguoric7f0f3b2012-03-28 15:42:02 +020024#include "qtest.h"
bellard7d132992003-03-06 23:23:54 +000025
bellard36bdbe52003-11-19 22:12:02 +000026int tb_invalidated_flag;
27
Juan Quintelaf0667e62009-07-27 16:13:05 +020028//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000029
Andreas Färber9349b4f2012-03-14 01:38:32 +010030bool qemu_cpu_has_work(CPUArchState *env)
aliguori6a4955a2009-04-24 18:03:20 +000031{
32 return cpu_has_work(env);
33}
34
Andreas Färber9349b4f2012-03-14 01:38:32 +010035void cpu_loop_exit(CPUArchState *env)
bellarde4533c72003-06-15 19:51:39 +000036{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000037 env->current_tb = NULL;
38 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000039}
thsbfed01f2007-06-03 17:44:37 +000040
bellardfbf9eeb2004-04-25 21:21:33 +000041/* exit the current TB from a signal handler. The host registers are
42 restored in a state compatible with the CPU emulator
43 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000044#if defined(CONFIG_SOFTMMU)
Andreas Färber9349b4f2012-03-14 01:38:32 +010045void cpu_resume_from_signal(CPUArchState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000046{
Blue Swirl9eff14f2011-05-21 08:42:35 +000047 /* XXX: restore cpu registers saved in host registers */
48
49 env->exception_index = -1;
50 longjmp(env->jmp_env, 1);
51}
Blue Swirl9eff14f2011-05-21 08:42:35 +000052#endif
bellardfbf9eeb2004-04-25 21:21:33 +000053
pbrook2e70f6e2008-06-29 01:03:05 +000054/* Execute the code without caching the generated code. An interpreter
55 could be used if available. */
Andreas Färber9349b4f2012-03-14 01:38:32 +010056static void cpu_exec_nocache(CPUArchState *env, int max_cycles,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000057 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000058{
Stefan Weil69784ea2012-03-16 23:50:54 +010059 tcg_target_ulong next_tb;
pbrook2e70f6e2008-06-29 01:03:05 +000060 TranslationBlock *tb;
61
62 /* Should never happen.
63 We only end up here when an existing TB is too long. */
64 if (max_cycles > CF_COUNT_MASK)
65 max_cycles = CF_COUNT_MASK;
66
67 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
68 max_cycles);
69 env->current_tb = tb;
70 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000071 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010072 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000073
74 if ((next_tb & 3) == 2) {
75 /* Restore PC. This may happen if async event occurs before
76 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000077 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000078 }
79 tb_phys_invalidate(tb, -1);
80 tb_free(tb);
81}
82
Andreas Färber9349b4f2012-03-14 01:38:32 +010083static TranslationBlock *tb_find_slow(CPUArchState *env,
Blue Swirlcea5f9a2011-05-15 16:03:25 +000084 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000085 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000086 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000087{
88 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000089 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000090 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000091 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000092
bellard8a40a182005-11-20 10:35:40 +000093 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000094
bellard8a40a182005-11-20 10:35:40 +000095 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000096 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000097 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000098 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000110 tb_page_addr_t phys_page2;
111
ths5fafdf22007-09-16 21:08:06 +0000112 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000113 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000114 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000115 if (tb->page_addr[1] == phys_page2)
116 goto found;
117 } else {
118 goto found;
119 }
120 }
121 ptb1 = &tb->phys_hash_next;
122 }
123 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000124 /* if no translated code available, then translate it now */
125 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000126
bellard8a40a182005-11-20 10:35:40 +0000127 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300128 /* Move the last found TB to the head of the list */
129 if (likely(*ptb1)) {
130 *ptb1 = tb->phys_hash_next;
131 tb->phys_hash_next = tb_phys_hash[h];
132 tb_phys_hash[h] = tb;
133 }
bellard8a40a182005-11-20 10:35:40 +0000134 /* we add the TB in the virtual pc hash table */
135 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000136 return tb;
137}
138
Andreas Färber9349b4f2012-03-14 01:38:32 +0100139static inline TranslationBlock *tb_find_fast(CPUArchState *env)
bellard8a40a182005-11-20 10:35:40 +0000140{
141 TranslationBlock *tb;
142 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000143 int flags;
bellard8a40a182005-11-20 10:35:40 +0000144
145 /* we record a subset of the CPU state. It will
146 always be the same before a given translated block
147 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000148 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000149 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000150 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
151 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000152 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000153 }
154 return tb;
155}
156
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100157static CPUDebugExcpHandler *debug_excp_handler;
158
159CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
160{
161 CPUDebugExcpHandler *old_handler = debug_excp_handler;
162
163 debug_excp_handler = handler;
164 return old_handler;
165}
166
Andreas Färber9349b4f2012-03-14 01:38:32 +0100167static void cpu_handle_debug_exception(CPUArchState *env)
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100168{
169 CPUWatchpoint *wp;
170
171 if (!env->watchpoint_hit) {
172 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
173 wp->flags &= ~BP_WATCHPOINT_HIT;
174 }
175 }
176 if (debug_excp_handler) {
177 debug_excp_handler(env);
178 }
179}
180
bellard7d132992003-03-06 23:23:54 +0000181/* main execution loop */
182
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300183volatile sig_atomic_t exit_request;
184
Andreas Färber9349b4f2012-03-14 01:38:32 +0100185int cpu_exec(CPUArchState *env)
bellard7d132992003-03-06 23:23:54 +0000186{
Andreas Färberc356a1b2012-05-04 19:39:23 +0200187#ifdef TARGET_PPC
188 CPUState *cpu = ENV_GET_CPU(env);
189#endif
bellard8a40a182005-11-20 10:35:40 +0000190 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000191 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000192 uint8_t *tc_ptr;
Stefan Weil69784ea2012-03-16 23:50:54 +0100193 tcg_target_ulong next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000194
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000195 if (env->halted) {
196 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 return EXCP_HALTED;
198 }
199
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000200 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100201 }
bellard5a1e3cf2005-11-23 21:02:53 +0000202
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000203 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000204
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200205 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300206 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300207 }
208
thsecb644f2007-06-03 18:45:53 +0000209#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100210 /* put eflags in CPU temporary format */
211 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
212 DF = 1 - (2 * ((env->eflags >> 10) & 1));
213 CC_OP = CC_OP_EFLAGS;
214 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000215#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000216#elif defined(TARGET_M68K)
217 env->cc_op = CC_OP_FLAGS;
218 env->cc_dest = env->sr & 0xf;
219 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000220#elif defined(TARGET_ALPHA)
221#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800222#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000223#elif defined(TARGET_PPC)
Elie Richa4e85f822011-07-22 05:58:39 +0000224 env->reserve_addr = -1;
Michael Walle81ea0e12011-02-17 23:45:02 +0100225#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200226#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000227#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800228#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000229#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000230#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100231#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400232#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000233 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000234#else
235#error unsupported target CPU
236#endif
bellard3fb2ded2003-06-24 13:22:59 +0000237 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000238
bellard7d132992003-03-06 23:23:54 +0000239 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000240 for(;;) {
241 if (setjmp(env->jmp_env) == 0) {
242 /* if an exception is pending, we execute it here */
243 if (env->exception_index >= 0) {
244 if (env->exception_index >= EXCP_INTERRUPT) {
245 /* exit request from the cpu execution loop */
246 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100247 if (ret == EXCP_DEBUG) {
248 cpu_handle_debug_exception(env);
249 }
bellard3fb2ded2003-06-24 13:22:59 +0000250 break;
aurel3272d239e2009-01-14 19:40:27 +0000251 } else {
252#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000253 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000254 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000255 loop */
bellard83479e72003-06-25 16:12:37 +0000256#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000257 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000258#endif
bellard3fb2ded2003-06-24 13:22:59 +0000259 ret = env->exception_index;
260 break;
aurel3272d239e2009-01-14 19:40:27 +0000261#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000262 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100263 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000264#endif
bellard3fb2ded2003-06-24 13:22:59 +0000265 }
ths5fafdf22007-09-16 21:08:06 +0000266 }
bellard9df217a2005-02-10 22:05:51 +0000267
blueswir1b5fc09a2008-05-04 06:38:18 +0000268 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000269 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000270 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000271 if (unlikely(interrupt_request)) {
272 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
273 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700274 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000275 }
pbrook6658ffb2007-03-16 23:58:11 +0000276 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
277 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
278 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000279 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000280 }
balroga90b7312007-05-01 01:28:01 +0000281#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200282 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800283 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000284 if (interrupt_request & CPU_INTERRUPT_HALT) {
285 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
286 env->halted = 1;
287 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000288 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000289 }
290#endif
bellard68a79312003-06-30 13:12:32 +0000291#if defined(TARGET_I386)
Jan Kiszka5d62c432012-07-09 16:42:32 +0200292#if !defined(CONFIG_USER_ONLY)
293 if (interrupt_request & CPU_INTERRUPT_POLL) {
294 env->interrupt_request &= ~CPU_INTERRUPT_POLL;
295 apic_poll_irq(env->apic_state);
296 }
297#endif
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300298 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000299 cpu_svm_check_intercept_param(env, SVM_EXIT_INIT,
300 0);
Andreas Färber232fc232012-05-05 01:14:41 +0200301 do_cpu_init(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300302 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000303 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300304 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
Andreas Färber232fc232012-05-05 01:14:41 +0200305 do_cpu_sipi(x86_env_get_cpu(env));
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300306 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000307 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
308 !(env->hflags & HF_SMM_MASK)) {
Blue Swirl77b2bc22012-04-28 19:35:10 +0000309 cpu_svm_check_intercept_param(env, SVM_EXIT_SMI,
310 0);
bellarddb620f42008-06-04 17:02:19 +0000311 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000312 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000313 next_tb = 0;
314 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
315 !(env->hflags2 & HF2_NMI_MASK)) {
316 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
317 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000318 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000319 next_tb = 0;
陳韋任e965fc32012-02-06 14:02:55 +0800320 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
Huang Ying79c4f6b2009-06-23 10:05:14 +0800321 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000322 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800323 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000324 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
325 (((env->hflags2 & HF2_VINTR_MASK) &&
326 (env->hflags2 & HF2_HIF_MASK)) ||
327 (!(env->hflags2 & HF2_VINTR_MASK) &&
328 (env->eflags & IF_MASK &&
329 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
330 int intno;
Blue Swirl77b2bc22012-04-28 19:35:10 +0000331 cpu_svm_check_intercept_param(env, SVM_EXIT_INTR,
332 0);
bellarddb620f42008-06-04 17:02:19 +0000333 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
334 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000335 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000336 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000337 /* ensure that no TB jump will be modified as
338 the program flow was changed */
339 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000340#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000341 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
342 (env->eflags & IF_MASK) &&
343 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
344 int intno;
345 /* FIXME: this should respect TPR */
Blue Swirl77b2bc22012-04-28 19:35:10 +0000346 cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR,
347 0);
bellarddb620f42008-06-04 17:02:19 +0000348 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000349 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000350 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000351 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000352 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000353#endif
bellarddb620f42008-06-04 17:02:19 +0000354 }
bellard68a79312003-06-30 13:12:32 +0000355 }
bellardce097762004-01-04 23:53:18 +0000356#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000357 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Andreas Färberc356a1b2012-05-04 19:39:23 +0200358 cpu_reset(cpu);
bellard9fddaa02004-05-21 12:59:32 +0000359 }
j_mayer47103572007-03-30 09:38:04 +0000360 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000361 ppc_hw_interrupt(env);
362 if (env->pending_interrupts == 0)
363 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000364 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000365 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100366#elif defined(TARGET_LM32)
367 if ((interrupt_request & CPU_INTERRUPT_HARD)
368 && (env->ie & IE_IE)) {
369 env->exception_index = EXCP_IRQ;
370 do_interrupt(env);
371 next_tb = 0;
372 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200373#elif defined(TARGET_MICROBLAZE)
374 if ((interrupt_request & CPU_INTERRUPT_HARD)
375 && (env->sregs[SR_MSR] & MSR_IE)
376 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
377 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
378 env->exception_index = EXCP_IRQ;
379 do_interrupt(env);
380 next_tb = 0;
381 }
bellard6af0bf92005-07-02 14:58:51 +0000382#elif defined(TARGET_MIPS)
383 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100384 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000385 /* Raise it */
386 env->exception_index = EXCP_EXT_INTERRUPT;
387 env->error_code = 0;
388 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000389 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000390 }
bellarde95c8d52004-09-30 22:22:08 +0000391#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300392 if (interrupt_request & CPU_INTERRUPT_HARD) {
393 if (cpu_interrupts_enabled(env) &&
394 env->interrupt_index > 0) {
395 int pil = env->interrupt_index & 0xf;
396 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000397
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300398 if (((type == TT_EXTINT) &&
399 cpu_pil_allowed(env, pil)) ||
400 type != TT_EXTINT) {
401 env->exception_index = env->interrupt_index;
402 do_interrupt(env);
403 next_tb = 0;
404 }
405 }
陳韋任e965fc32012-02-06 14:02:55 +0800406 }
bellardb5ff1b32005-11-26 10:38:39 +0000407#elif defined(TARGET_ARM)
408 if (interrupt_request & CPU_INTERRUPT_FIQ
409 && !(env->uncached_cpsr & CPSR_F)) {
410 env->exception_index = EXCP_FIQ;
411 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000412 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000413 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000414 /* ARMv7-M interrupt return works by loading a magic value
415 into the PC. On real hardware the load causes the
416 return to occur. The qemu implementation performs the
417 jump normally, then does the exception return when the
418 CPU tries to execute code at the magic address.
419 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200420 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000421 We avoid this by disabling interrupts when
422 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000423 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000424 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
425 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000426 env->exception_index = EXCP_IRQ;
427 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000428 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000429 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800430#elif defined(TARGET_UNICORE32)
431 if (interrupt_request & CPU_INTERRUPT_HARD
432 && !(env->uncached_asr & ASR_I)) {
433 do_interrupt(env);
434 next_tb = 0;
435 }
bellardfdf9b3e2006-04-27 21:07:38 +0000436#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000437 if (interrupt_request & CPU_INTERRUPT_HARD) {
438 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000439 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000440 }
j_mayereddf68a2007-04-05 07:22:49 +0000441#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700442 {
443 int idx = -1;
444 /* ??? This hard-codes the OSF/1 interrupt levels. */
陳韋任e965fc32012-02-06 14:02:55 +0800445 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
Richard Henderson6a80e082011-04-18 15:09:09 -0700446 case 0 ... 3:
447 if (interrupt_request & CPU_INTERRUPT_HARD) {
448 idx = EXCP_DEV_INTERRUPT;
449 }
450 /* FALLTHRU */
451 case 4:
452 if (interrupt_request & CPU_INTERRUPT_TIMER) {
453 idx = EXCP_CLK_INTERRUPT;
454 }
455 /* FALLTHRU */
456 case 5:
457 if (interrupt_request & CPU_INTERRUPT_SMP) {
458 idx = EXCP_SMP_INTERRUPT;
459 }
460 /* FALLTHRU */
461 case 6:
462 if (interrupt_request & CPU_INTERRUPT_MCHK) {
463 idx = EXCP_MCHK;
464 }
465 }
466 if (idx >= 0) {
467 env->exception_index = idx;
468 env->error_code = 0;
469 do_interrupt(env);
470 next_tb = 0;
471 }
j_mayereddf68a2007-04-05 07:22:49 +0000472 }
thsf1ccf902007-10-08 13:16:14 +0000473#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000474 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100475 && (env->pregs[PR_CCS] & I_FLAG)
476 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000477 env->exception_index = EXCP_IRQ;
478 do_interrupt(env);
479 next_tb = 0;
480 }
Lars Persson82193142012-06-14 16:23:55 +0200481 if (interrupt_request & CPU_INTERRUPT_NMI) {
482 unsigned int m_flag_archval;
483 if (env->pregs[PR_VR] < 32) {
484 m_flag_archval = M_FLAG_V10;
485 } else {
486 m_flag_archval = M_FLAG_V32;
487 }
488 if ((env->pregs[PR_CCS] & m_flag_archval)) {
489 env->exception_index = EXCP_NMI;
490 do_interrupt(env);
491 next_tb = 0;
492 }
thsf1ccf902007-10-08 13:16:14 +0000493 }
pbrook06338792007-05-23 19:58:11 +0000494#elif defined(TARGET_M68K)
495 if (interrupt_request & CPU_INTERRUPT_HARD
496 && ((env->sr & SR_I) >> SR_I_SHIFT)
497 < env->pending_level) {
498 /* Real hardware gets the interrupt vector via an
499 IACK cycle at this point. Current emulated
500 hardware doesn't rely on this, so we
501 provide/save the vector when the interrupt is
502 first signalled. */
503 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000504 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000506 }
Alexander Graf3110e292011-04-15 17:32:48 +0200507#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
508 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
509 (env->psw.mask & PSW_MASK_EXT)) {
510 do_interrupt(env);
511 next_tb = 0;
512 }
Max Filippov40643d72011-09-06 03:55:41 +0400513#elif defined(TARGET_XTENSA)
514 if (interrupt_request & CPU_INTERRUPT_HARD) {
515 env->exception_index = EXC_IRQ;
516 do_interrupt(env);
517 next_tb = 0;
518 }
bellard68a79312003-06-30 13:12:32 +0000519#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200520 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000521 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000522 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000523 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
524 /* ensure that no TB jump will be modified as
525 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000527 }
aurel32be214e62009-03-06 21:48:00 +0000528 }
529 if (unlikely(env->exit_request)) {
530 env->exit_request = 0;
531 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000532 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000533 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700534#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000535 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000536 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000537#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000538 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
539 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000540 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000541 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000542#elif defined(TARGET_M68K)
543 cpu_m68k_flush_flags(env, env->cc_op);
544 env->cc_op = CC_OP_FLAGS;
545 env->sr = (env->sr & 0xffe0)
546 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000547 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000548#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700549 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000550#endif
bellard3fb2ded2003-06-24 13:22:59 +0000551 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700552#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000553 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000554 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000555 /* Note: we do it here to avoid a gcc bug on Mac OS X when
556 doing it in tb_find_slow */
557 if (tb_invalidated_flag) {
558 /* as some TB could have been invalidated because
559 of memory exceptions while generating the code, we
560 must recompute the hash index here */
561 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000562 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000563 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200564#ifdef CONFIG_DEBUG_EXEC
Stefan Weil3ba19252012-04-12 15:44:24 +0200565 qemu_log_mask(CPU_LOG_EXEC, "Trace %p [" TARGET_FMT_lx "] %s\n",
566 tb->tc_ptr, tb->pc,
aliguori93fcfe32009-01-15 22:34:14 +0000567 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000568#endif
bellard8a40a182005-11-20 10:35:40 +0000569 /* see if we can patch the calling TB. When the TB
570 spans two pages, we cannot safely do a direct
571 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100572 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000573 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000574 }
pbrookd5975362008-06-07 20:50:51 +0000575 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000576
577 /* cpu_interrupt might be called while translating the
578 TB, but before it is linked into a potentially
579 infinite loop and becomes env->current_tb. Avoid
580 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200581 env->current_tb = tb;
582 barrier();
583 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000584 tc_ptr = tb->tc_ptr;
陳韋任e965fc32012-02-06 14:02:55 +0800585 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000586 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000587 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000588 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000589 int insns_left;
Stefan Weil69784ea2012-03-16 23:50:54 +0100590 tb = (TranslationBlock *)(next_tb & ~3);
pbrook2e70f6e2008-06-29 01:03:05 +0000591 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000592 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000593 insns_left = env->icount_decr.u32;
594 if (env->icount_extra && insns_left >= 0) {
595 /* Refill decrementer and continue execution. */
596 env->icount_extra += insns_left;
597 if (env->icount_extra > 0xffff) {
598 insns_left = 0xffff;
599 } else {
600 insns_left = env->icount_extra;
601 }
602 env->icount_extra -= insns_left;
603 env->icount_decr.u16.low = insns_left;
604 } else {
605 if (insns_left > 0) {
606 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000607 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000608 }
609 env->exception_index = EXCP_INTERRUPT;
610 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000611 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000612 }
613 }
614 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200615 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000616 /* reset soft MMU for next block (it can currently
617 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000618 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200619 } else {
620 /* Reload env after longjmp - the compiler may have smashed all
621 * local variables as longjmp is marked 'noreturn'. */
622 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000623 }
bellard3fb2ded2003-06-24 13:22:59 +0000624 } /* for(;;) */
625
bellard7d132992003-03-06 23:23:54 +0000626
bellarde4533c72003-06-15 19:51:39 +0000627#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000628 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000629 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
630 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000631#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000632 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800633#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000634#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000635#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100636#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000637#elif defined(TARGET_M68K)
638 cpu_m68k_flush_flags(env, env->cc_op);
639 env->cc_op = CC_OP_FLAGS;
640 env->sr = (env->sr & 0xffe0)
641 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200642#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000643#elif defined(TARGET_MIPS)
Jia Liue67db062012-07-20 15:50:39 +0800644#elif defined(TARGET_OPENRISC)
bellardfdf9b3e2006-04-27 21:07:38 +0000645#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000646#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000647#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100648#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400649#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000650 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000651#else
652#error unsupported target CPU
653#endif
pbrook1057eaa2007-02-04 13:37:44 +0000654
bellard6a00d602005-11-21 23:25:50 +0000655 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000656 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000657 return ret;
658}