blob: a999edf89148940de5f5bf148fc281b071231c3f [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000041#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020044#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010045#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
46#include <sys/param.h>
47#if __FreeBSD_version >= 700104
48#define HAVE_KINFO_GETVMMAP
49#define sigqueue sigqueue_freebsd /* avoid redefinition */
50#include <sys/time.h>
51#include <sys/proc.h>
52#include <machine/profile.h>
53#define _KERNEL
54#include <sys/user.h>
55#undef _KERNEL
56#undef sigqueue
57#include <libutil.h>
58#endif
59#endif
pbrook53a59602006-03-25 19:31:22 +000060#endif
bellard54936002003-05-13 00:25:15 +000061
bellardfd6ce8f2003-05-14 19:00:11 +000062//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000063//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000064//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000065//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000066
67/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000068//#define DEBUG_TB_CHECK
69//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000082int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
blueswir1141ac462008-07-26 15:05:57 +000088#if defined(__arm__) || defined(__sparc_v9__)
89/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020095#elif defined(_WIN32)
96/* Maximum alignment for Win32 is 16. */
97#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000113uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000115
116typedef struct RAMBlock {
117 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500118 ram_addr_t offset;
119 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000120 struct RAMBlock *next;
121} RAMBlock;
122
123static RAMBlock *ram_blocks;
124/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100125 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000126 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500127ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000128#endif
bellard9fa3e852004-01-04 18:06:42 +0000129
bellard6a00d602005-11-21 23:25:50 +0000130CPUState *first_cpu;
131/* current CPU in the current thread. It is only valid inside
132 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000133CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000134/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000135 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000136 2 = Adaptive rate instruction counting. */
137int use_icount = 0;
138/* Current instruction counter. While executing translated code this may
139 include some instructions that have not yet been executed. */
140int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000141
bellard54936002003-05-13 00:25:15 +0000142typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000143 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000144 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000145 /* in order to optimize self modifying code, we count the number
146 of lookups we do to a given page to use a bitmap */
147 unsigned int code_write_count;
148 uint8_t *code_bitmap;
149#if defined(CONFIG_USER_ONLY)
150 unsigned long flags;
151#endif
bellard54936002003-05-13 00:25:15 +0000152} PageDesc;
153
Paul Brook41c1b1c2010-03-12 16:54:58 +0000154/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155 while in user mode we want it to be based on virtual addresses. */
156#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000157#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
158# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
159#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800160# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000161#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000162#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800163# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000164#endif
bellard54936002003-05-13 00:25:15 +0000165
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166/* Size of the L2 (and L3, etc) page tables. */
167#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000168#define L2_SIZE (1 << L2_BITS)
169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* The bits remaining after N lower levels of page tables. */
171#define P_L1_BITS_REM \
172 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
173#define V_L1_BITS_REM \
174 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
175
176/* Size of the L1 page table. Avoid silly small sizes. */
177#if P_L1_BITS_REM < 4
178#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
179#else
180#define P_L1_BITS P_L1_BITS_REM
181#endif
182
183#if V_L1_BITS_REM < 4
184#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
185#else
186#define V_L1_BITS V_L1_BITS_REM
187#endif
188
189#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
190#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
191
192#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
193#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
194
bellard83fb7ad2004-07-05 21:25:26 +0000195unsigned long qemu_real_host_page_size;
196unsigned long qemu_host_page_bits;
197unsigned long qemu_host_page_size;
198unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000199
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800200/* This is a multi-level map on the virtual address space.
201 The bottom level has pointers to PageDesc. */
202static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000203
pbrooke2eef172008-06-08 01:09:01 +0000204#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000205typedef struct PhysPageDesc {
206 /* offset in host memory of the page + io_index in the low bits */
207 ram_addr_t phys_offset;
208 ram_addr_t region_offset;
209} PhysPageDesc;
210
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800211/* This is a multi-level map on the physical address space.
212 The bottom level has pointers to PhysPageDesc. */
213static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000214
pbrooke2eef172008-06-08 01:09:01 +0000215static void io_mem_init(void);
216
bellard33417e72003-08-10 21:47:01 +0000217/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000218CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
219CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000220void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000221static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000222static int io_mem_watch;
223#endif
bellard33417e72003-08-10 21:47:01 +0000224
bellard34865132003-10-05 14:28:56 +0000225/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200226#ifdef WIN32
227static const char *logfilename = "qemu.log";
228#else
blueswir1d9b630f2008-10-05 09:57:08 +0000229static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200230#endif
bellard34865132003-10-05 14:28:56 +0000231FILE *logfile;
232int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000233static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000234
bellarde3db7222005-01-26 22:00:47 +0000235/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000236#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000237static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000238#endif
bellarde3db7222005-01-26 22:00:47 +0000239static int tb_flush_count;
240static int tb_phys_invalidate_count;
241
bellard7cb69ca2008-05-10 10:55:51 +0000242#ifdef _WIN32
243static void map_exec(void *addr, long size)
244{
245 DWORD old_protect;
246 VirtualProtect(addr, size,
247 PAGE_EXECUTE_READWRITE, &old_protect);
248
249}
250#else
251static void map_exec(void *addr, long size)
252{
bellard43694152008-05-29 09:35:57 +0000253 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000254
bellard43694152008-05-29 09:35:57 +0000255 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000256 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000257 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000258
259 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000260 end += page_size - 1;
261 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000262
263 mprotect((void *)start, end - start,
264 PROT_READ | PROT_WRITE | PROT_EXEC);
265}
266#endif
267
bellardb346ff42003-06-15 20:05:50 +0000268static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000269{
bellard83fb7ad2004-07-05 21:25:26 +0000270 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000271 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000272#ifdef _WIN32
273 {
274 SYSTEM_INFO system_info;
275
276 GetSystemInfo(&system_info);
277 qemu_real_host_page_size = system_info.dwPageSize;
278 }
279#else
280 qemu_real_host_page_size = getpagesize();
281#endif
bellard83fb7ad2004-07-05 21:25:26 +0000282 if (qemu_host_page_size == 0)
283 qemu_host_page_size = qemu_real_host_page_size;
284 if (qemu_host_page_size < TARGET_PAGE_SIZE)
285 qemu_host_page_size = TARGET_PAGE_SIZE;
286 qemu_host_page_bits = 0;
287 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
288 qemu_host_page_bits++;
289 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000290
291#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
292 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100293#ifdef HAVE_KINFO_GETVMMAP
294 struct kinfo_vmentry *freep;
295 int i, cnt;
296
297 freep = kinfo_getvmmap(getpid(), &cnt);
298 if (freep) {
299 mmap_lock();
300 for (i = 0; i < cnt; i++) {
301 unsigned long startaddr, endaddr;
302
303 startaddr = freep[i].kve_start;
304 endaddr = freep[i].kve_end;
305 if (h2g_valid(startaddr)) {
306 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
307
308 if (h2g_valid(endaddr)) {
309 endaddr = h2g(endaddr);
310 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
311 } else {
312#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
313 endaddr = ~0ul;
314 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
315#endif
316 }
317 }
318 }
319 free(freep);
320 mmap_unlock();
321 }
322#else
balrog50a95692007-12-12 01:16:23 +0000323 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000324
pbrook07765902008-05-31 16:33:53 +0000325 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800326
Juergen Lockf01576f2010-03-25 22:32:16 +0100327#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
328 f = fopen("/compat/linux/proc/self/maps", "r");
329#else
balrog50a95692007-12-12 01:16:23 +0000330 f = fopen("/proc/self/maps", "r");
Juergen Lockf01576f2010-03-25 22:32:16 +0100331#endif
balrog50a95692007-12-12 01:16:23 +0000332 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800333 mmap_lock();
334
balrog50a95692007-12-12 01:16:23 +0000335 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800336 unsigned long startaddr, endaddr;
337 int n;
338
339 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
340
341 if (n == 2 && h2g_valid(startaddr)) {
342 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
343
344 if (h2g_valid(endaddr)) {
345 endaddr = h2g(endaddr);
346 } else {
347 endaddr = ~0ul;
348 }
349 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000350 }
351 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800352
balrog50a95692007-12-12 01:16:23 +0000353 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800354 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000355 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100356#endif
balrog50a95692007-12-12 01:16:23 +0000357 }
358#endif
bellard54936002003-05-13 00:25:15 +0000359}
360
Paul Brook41c1b1c2010-03-12 16:54:58 +0000361static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000362{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000363 PageDesc *pd;
364 void **lp;
365 int i;
366
pbrook17e23772008-06-09 13:47:45 +0000367#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800368 /* We can't use qemu_malloc because it may recurse into a locked mutex.
369 Neither can we record the new pages we reserve while allocating a
370 given page because that may recurse into an unallocated page table
371 entry. Stuff the allocations we do make into a queue and process
372 them after having completed one entire page table allocation. */
373
374 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
375 int reserve_idx = 0;
376
377# define ALLOC(P, SIZE) \
378 do { \
379 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
380 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
381 if (h2g_valid(P)) { \
382 reserve[reserve_idx] = h2g(P); \
383 reserve[reserve_idx + 1] = SIZE; \
384 reserve_idx += 2; \
385 } \
386 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000387#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800388# define ALLOC(P, SIZE) \
389 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000390#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800392 /* Level 1. Always allocated. */
393 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
394
395 /* Level 2..N-1. */
396 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
397 void **p = *lp;
398
399 if (p == NULL) {
400 if (!alloc) {
401 return NULL;
402 }
403 ALLOC(p, sizeof(void *) * L2_SIZE);
404 *lp = p;
405 }
406
407 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000408 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800409
410 pd = *lp;
411 if (pd == NULL) {
412 if (!alloc) {
413 return NULL;
414 }
415 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
416 *lp = pd;
417 }
418
419#undef ALLOC
420#if defined(CONFIG_USER_ONLY)
421 for (i = 0; i < reserve_idx; i += 2) {
422 unsigned long addr = reserve[i];
423 unsigned long len = reserve[i + 1];
424
425 page_set_flags(addr & TARGET_PAGE_MASK,
426 TARGET_PAGE_ALIGN(addr + len),
427 PAGE_RESERVED);
428 }
429#endif
430
431 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000432}
433
Paul Brook41c1b1c2010-03-12 16:54:58 +0000434static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000435{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800436 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000437}
438
Paul Brook6d9a1302010-02-28 23:55:53 +0000439#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500440static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000441{
pbrooke3f4e2a2006-04-08 20:02:06 +0000442 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800443 void **lp;
444 int i;
bellard92e873b2004-05-21 14:52:29 +0000445
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800446 /* Level 1. Always allocated. */
447 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000448
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800449 /* Level 2..N-1. */
450 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
451 void **p = *lp;
452 if (p == NULL) {
453 if (!alloc) {
454 return NULL;
455 }
456 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
457 }
458 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000459 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800460
pbrooke3f4e2a2006-04-08 20:02:06 +0000461 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800462 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000463 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800464
465 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000466 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800467 }
468
469 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
470
pbrook67c4d232009-02-23 13:16:07 +0000471 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800472 pd[i].phys_offset = IO_MEM_UNASSIGNED;
473 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000474 }
bellard92e873b2004-05-21 14:52:29 +0000475 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800476
477 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000478}
479
Anthony Liguoric227f092009-10-01 16:12:16 -0500480static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000481{
bellard108c49b2005-07-24 12:55:09 +0000482 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000483}
484
Anthony Liguoric227f092009-10-01 16:12:16 -0500485static void tlb_protect_code(ram_addr_t ram_addr);
486static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000487 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000488#define mmap_lock() do { } while(0)
489#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000490#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000491
bellard43694152008-05-29 09:35:57 +0000492#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
493
494#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100495/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000496 user mode. It will change when a dedicated libc will be used */
497#define USE_STATIC_CODE_GEN_BUFFER
498#endif
499
500#ifdef USE_STATIC_CODE_GEN_BUFFER
501static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
502#endif
503
blueswir18fcd3692008-08-17 20:26:25 +0000504static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000505{
bellard43694152008-05-29 09:35:57 +0000506#ifdef USE_STATIC_CODE_GEN_BUFFER
507 code_gen_buffer = static_code_gen_buffer;
508 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
509 map_exec(code_gen_buffer, code_gen_buffer_size);
510#else
bellard26a5f132008-05-28 12:30:31 +0000511 code_gen_buffer_size = tb_size;
512 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000513#if defined(CONFIG_USER_ONLY)
514 /* in user mode, phys_ram_size is not meaningful */
515 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
516#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100517 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000518 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000519#endif
bellard26a5f132008-05-28 12:30:31 +0000520 }
521 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
522 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
523 /* The code gen buffer location may have constraints depending on
524 the host cpu and OS */
525#if defined(__linux__)
526 {
527 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000528 void *start = NULL;
529
bellard26a5f132008-05-28 12:30:31 +0000530 flags = MAP_PRIVATE | MAP_ANONYMOUS;
531#if defined(__x86_64__)
532 flags |= MAP_32BIT;
533 /* Cannot map more than that */
534 if (code_gen_buffer_size > (800 * 1024 * 1024))
535 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000536#elif defined(__sparc_v9__)
537 // Map the buffer below 2G, so we can use direct calls and branches
538 flags |= MAP_FIXED;
539 start = (void *) 0x60000000UL;
540 if (code_gen_buffer_size > (512 * 1024 * 1024))
541 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000542#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000543 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000544 flags |= MAP_FIXED;
545 start = (void *) 0x01000000UL;
546 if (code_gen_buffer_size > 16 * 1024 * 1024)
547 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000548#endif
blueswir1141ac462008-07-26 15:05:57 +0000549 code_gen_buffer = mmap(start, code_gen_buffer_size,
550 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000551 flags, -1, 0);
552 if (code_gen_buffer == MAP_FAILED) {
553 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
554 exit(1);
555 }
556 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100557#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000558 {
559 int flags;
560 void *addr = NULL;
561 flags = MAP_PRIVATE | MAP_ANONYMOUS;
562#if defined(__x86_64__)
563 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
564 * 0x40000000 is free */
565 flags |= MAP_FIXED;
566 addr = (void *)0x40000000;
567 /* Cannot map more than that */
568 if (code_gen_buffer_size > (800 * 1024 * 1024))
569 code_gen_buffer_size = (800 * 1024 * 1024);
570#endif
571 code_gen_buffer = mmap(addr, code_gen_buffer_size,
572 PROT_WRITE | PROT_READ | PROT_EXEC,
573 flags, -1, 0);
574 if (code_gen_buffer == MAP_FAILED) {
575 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
576 exit(1);
577 }
578 }
bellard26a5f132008-05-28 12:30:31 +0000579#else
580 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000581 map_exec(code_gen_buffer, code_gen_buffer_size);
582#endif
bellard43694152008-05-29 09:35:57 +0000583#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000584 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
585 code_gen_buffer_max_size = code_gen_buffer_size -
586 code_gen_max_block_size();
587 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
588 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
589}
590
591/* Must be called before using the QEMU cpus. 'tb_size' is the size
592 (in bytes) allocated to the translation buffer. Zero means default
593 size. */
594void cpu_exec_init_all(unsigned long tb_size)
595{
bellard26a5f132008-05-28 12:30:31 +0000596 cpu_gen_init();
597 code_gen_alloc(tb_size);
598 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000599 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000600#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000601 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000602#endif
bellard26a5f132008-05-28 12:30:31 +0000603}
604
pbrook9656f322008-07-01 20:01:19 +0000605#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
606
Juan Quintelae59fb372009-09-29 22:48:21 +0200607static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200608{
609 CPUState *env = opaque;
610
aurel323098dba2009-03-07 21:28:24 +0000611 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
612 version_id is increased. */
613 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000614 tlb_flush(env, 1);
615
616 return 0;
617}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200618
619static const VMStateDescription vmstate_cpu_common = {
620 .name = "cpu_common",
621 .version_id = 1,
622 .minimum_version_id = 1,
623 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200624 .post_load = cpu_common_post_load,
625 .fields = (VMStateField []) {
626 VMSTATE_UINT32(halted, CPUState),
627 VMSTATE_UINT32(interrupt_request, CPUState),
628 VMSTATE_END_OF_LIST()
629 }
630};
pbrook9656f322008-07-01 20:01:19 +0000631#endif
632
Glauber Costa950f1472009-06-09 12:15:18 -0400633CPUState *qemu_get_cpu(int cpu)
634{
635 CPUState *env = first_cpu;
636
637 while (env) {
638 if (env->cpu_index == cpu)
639 break;
640 env = env->next_cpu;
641 }
642
643 return env;
644}
645
bellard6a00d602005-11-21 23:25:50 +0000646void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000647{
bellard6a00d602005-11-21 23:25:50 +0000648 CPUState **penv;
649 int cpu_index;
650
pbrookc2764712009-03-07 15:24:59 +0000651#if defined(CONFIG_USER_ONLY)
652 cpu_list_lock();
653#endif
bellard6a00d602005-11-21 23:25:50 +0000654 env->next_cpu = NULL;
655 penv = &first_cpu;
656 cpu_index = 0;
657 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700658 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000659 cpu_index++;
660 }
661 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000662 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000663 QTAILQ_INIT(&env->breakpoints);
664 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000665 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000666#if defined(CONFIG_USER_ONLY)
667 cpu_list_unlock();
668#endif
pbrookb3c77242008-06-30 16:31:04 +0000669#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200670 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000671 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
672 cpu_save, cpu_load, env);
673#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000674}
675
bellard9fa3e852004-01-04 18:06:42 +0000676static inline void invalidate_page_bitmap(PageDesc *p)
677{
678 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000679 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000680 p->code_bitmap = NULL;
681 }
682 p->code_write_count = 0;
683}
684
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800685/* Set to NULL all the 'first_tb' fields in all PageDescs. */
686
687static void page_flush_tb_1 (int level, void **lp)
688{
689 int i;
690
691 if (*lp == NULL) {
692 return;
693 }
694 if (level == 0) {
695 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000696 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800697 pd[i].first_tb = NULL;
698 invalidate_page_bitmap(pd + i);
699 }
700 } else {
701 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000702 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800703 page_flush_tb_1 (level - 1, pp + i);
704 }
705 }
706}
707
bellardfd6ce8f2003-05-14 19:00:11 +0000708static void page_flush_tb(void)
709{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800710 int i;
711 for (i = 0; i < V_L1_SIZE; i++) {
712 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000713 }
714}
715
716/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000717/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000718void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000719{
bellard6a00d602005-11-21 23:25:50 +0000720 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000721#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000722 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
723 (unsigned long)(code_gen_ptr - code_gen_buffer),
724 nb_tbs, nb_tbs > 0 ?
725 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000726#endif
bellard26a5f132008-05-28 12:30:31 +0000727 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000728 cpu_abort(env1, "Internal error: code buffer overflow\n");
729
bellardfd6ce8f2003-05-14 19:00:11 +0000730 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000731
bellard6a00d602005-11-21 23:25:50 +0000732 for(env = first_cpu; env != NULL; env = env->next_cpu) {
733 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
734 }
bellard9fa3e852004-01-04 18:06:42 +0000735
bellard8a8a6082004-10-03 13:36:49 +0000736 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000737 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000738
bellardfd6ce8f2003-05-14 19:00:11 +0000739 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000740 /* XXX: flush processor icache at this point if cache flush is
741 expensive */
bellarde3db7222005-01-26 22:00:47 +0000742 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000743}
744
745#ifdef DEBUG_TB_CHECK
746
j_mayerbc98a7e2007-04-04 07:55:12 +0000747static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000748{
749 TranslationBlock *tb;
750 int i;
751 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000752 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
753 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000754 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
755 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000756 printf("ERROR invalidate: address=" TARGET_FMT_lx
757 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000758 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000759 }
760 }
761 }
762}
763
764/* verify that all the pages have correct rights for code */
765static void tb_page_check(void)
766{
767 TranslationBlock *tb;
768 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000769
pbrook99773bd2006-04-16 15:14:59 +0000770 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
771 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000772 flags1 = page_get_flags(tb->pc);
773 flags2 = page_get_flags(tb->pc + tb->size - 1);
774 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
775 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000776 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000777 }
778 }
779 }
780}
781
782#endif
783
784/* invalidate one TB */
785static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
786 int next_offset)
787{
788 TranslationBlock *tb1;
789 for(;;) {
790 tb1 = *ptb;
791 if (tb1 == tb) {
792 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
793 break;
794 }
795 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
796 }
797}
798
bellard9fa3e852004-01-04 18:06:42 +0000799static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
800{
801 TranslationBlock *tb1;
802 unsigned int n1;
803
804 for(;;) {
805 tb1 = *ptb;
806 n1 = (long)tb1 & 3;
807 tb1 = (TranslationBlock *)((long)tb1 & ~3);
808 if (tb1 == tb) {
809 *ptb = tb1->page_next[n1];
810 break;
811 }
812 ptb = &tb1->page_next[n1];
813 }
814}
815
bellardd4e81642003-05-25 16:46:15 +0000816static inline void tb_jmp_remove(TranslationBlock *tb, int n)
817{
818 TranslationBlock *tb1, **ptb;
819 unsigned int n1;
820
821 ptb = &tb->jmp_next[n];
822 tb1 = *ptb;
823 if (tb1) {
824 /* find tb(n) in circular list */
825 for(;;) {
826 tb1 = *ptb;
827 n1 = (long)tb1 & 3;
828 tb1 = (TranslationBlock *)((long)tb1 & ~3);
829 if (n1 == n && tb1 == tb)
830 break;
831 if (n1 == 2) {
832 ptb = &tb1->jmp_first;
833 } else {
834 ptb = &tb1->jmp_next[n1];
835 }
836 }
837 /* now we can suppress tb(n) from the list */
838 *ptb = tb->jmp_next[n];
839
840 tb->jmp_next[n] = NULL;
841 }
842}
843
844/* reset the jump entry 'n' of a TB so that it is not chained to
845 another TB */
846static inline void tb_reset_jump(TranslationBlock *tb, int n)
847{
848 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
849}
850
Paul Brook41c1b1c2010-03-12 16:54:58 +0000851void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000852{
bellard6a00d602005-11-21 23:25:50 +0000853 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000854 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000855 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000856 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000857 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000858
bellard9fa3e852004-01-04 18:06:42 +0000859 /* remove the TB from the hash list */
860 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
861 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000862 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000863 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000864
bellard9fa3e852004-01-04 18:06:42 +0000865 /* remove the TB from the page list */
866 if (tb->page_addr[0] != page_addr) {
867 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
868 tb_page_remove(&p->first_tb, tb);
869 invalidate_page_bitmap(p);
870 }
871 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
872 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
873 tb_page_remove(&p->first_tb, tb);
874 invalidate_page_bitmap(p);
875 }
876
bellard8a40a182005-11-20 10:35:40 +0000877 tb_invalidated_flag = 1;
878
879 /* remove the TB from the hash list */
880 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000881 for(env = first_cpu; env != NULL; env = env->next_cpu) {
882 if (env->tb_jmp_cache[h] == tb)
883 env->tb_jmp_cache[h] = NULL;
884 }
bellard8a40a182005-11-20 10:35:40 +0000885
886 /* suppress this TB from the two jump lists */
887 tb_jmp_remove(tb, 0);
888 tb_jmp_remove(tb, 1);
889
890 /* suppress any remaining jumps to this TB */
891 tb1 = tb->jmp_first;
892 for(;;) {
893 n1 = (long)tb1 & 3;
894 if (n1 == 2)
895 break;
896 tb1 = (TranslationBlock *)((long)tb1 & ~3);
897 tb2 = tb1->jmp_next[n1];
898 tb_reset_jump(tb1, n1);
899 tb1->jmp_next[n1] = NULL;
900 tb1 = tb2;
901 }
902 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
903
bellarde3db7222005-01-26 22:00:47 +0000904 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000905}
906
907static inline void set_bits(uint8_t *tab, int start, int len)
908{
909 int end, mask, end1;
910
911 end = start + len;
912 tab += start >> 3;
913 mask = 0xff << (start & 7);
914 if ((start & ~7) == (end & ~7)) {
915 if (start < end) {
916 mask &= ~(0xff << (end & 7));
917 *tab |= mask;
918 }
919 } else {
920 *tab++ |= mask;
921 start = (start + 8) & ~7;
922 end1 = end & ~7;
923 while (start < end1) {
924 *tab++ = 0xff;
925 start += 8;
926 }
927 if (start < end) {
928 mask = ~(0xff << (end & 7));
929 *tab |= mask;
930 }
931 }
932}
933
934static void build_page_bitmap(PageDesc *p)
935{
936 int n, tb_start, tb_end;
937 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000938
pbrookb2a70812008-06-09 13:57:23 +0000939 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000940
941 tb = p->first_tb;
942 while (tb != NULL) {
943 n = (long)tb & 3;
944 tb = (TranslationBlock *)((long)tb & ~3);
945 /* NOTE: this is subtle as a TB may span two physical pages */
946 if (n == 0) {
947 /* NOTE: tb_end may be after the end of the page, but
948 it is not a problem */
949 tb_start = tb->pc & ~TARGET_PAGE_MASK;
950 tb_end = tb_start + tb->size;
951 if (tb_end > TARGET_PAGE_SIZE)
952 tb_end = TARGET_PAGE_SIZE;
953 } else {
954 tb_start = 0;
955 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
956 }
957 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
958 tb = tb->page_next[n];
959 }
960}
961
pbrook2e70f6e2008-06-29 01:03:05 +0000962TranslationBlock *tb_gen_code(CPUState *env,
963 target_ulong pc, target_ulong cs_base,
964 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000965{
966 TranslationBlock *tb;
967 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000968 tb_page_addr_t phys_pc, phys_page2;
969 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000970 int code_gen_size;
971
Paul Brook41c1b1c2010-03-12 16:54:58 +0000972 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000973 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000974 if (!tb) {
975 /* flush must be done */
976 tb_flush(env);
977 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000978 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000979 /* Don't forget to invalidate previous TB info. */
980 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000981 }
982 tc_ptr = code_gen_ptr;
983 tb->tc_ptr = tc_ptr;
984 tb->cs_base = cs_base;
985 tb->flags = flags;
986 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000987 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000988 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000989
bellardd720b932004-04-25 17:57:43 +0000990 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000991 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000992 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000993 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000994 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000995 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000996 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000997 return tb;
bellardd720b932004-04-25 17:57:43 +0000998}
ths3b46e622007-09-17 08:09:54 +0000999
bellard9fa3e852004-01-04 18:06:42 +00001000/* invalidate all TBs which intersect with the target physical page
1001 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +00001002 the same physical page. 'is_cpu_write_access' should be true if called
1003 from a real cpu write access: the virtual CPU will exit the current
1004 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001005void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001006 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001007{
aliguori6b917542008-11-18 19:46:41 +00001008 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +00001009 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001010 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001011 PageDesc *p;
1012 int n;
1013#ifdef TARGET_HAS_PRECISE_SMC
1014 int current_tb_not_found = is_cpu_write_access;
1015 TranslationBlock *current_tb = NULL;
1016 int current_tb_modified = 0;
1017 target_ulong current_pc = 0;
1018 target_ulong current_cs_base = 0;
1019 int current_flags = 0;
1020#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001021
1022 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001023 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001024 return;
ths5fafdf22007-09-16 21:08:06 +00001025 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001026 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1027 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001028 /* build code bitmap */
1029 build_page_bitmap(p);
1030 }
1031
1032 /* we remove all the TBs in the range [start, end[ */
1033 /* XXX: see if in some cases it could be faster to invalidate all the code */
1034 tb = p->first_tb;
1035 while (tb != NULL) {
1036 n = (long)tb & 3;
1037 tb = (TranslationBlock *)((long)tb & ~3);
1038 tb_next = tb->page_next[n];
1039 /* NOTE: this is subtle as a TB may span two physical pages */
1040 if (n == 0) {
1041 /* NOTE: tb_end may be after the end of the page, but
1042 it is not a problem */
1043 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1044 tb_end = tb_start + tb->size;
1045 } else {
1046 tb_start = tb->page_addr[1];
1047 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1048 }
1049 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001050#ifdef TARGET_HAS_PRECISE_SMC
1051 if (current_tb_not_found) {
1052 current_tb_not_found = 0;
1053 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001054 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001055 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001056 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001057 }
1058 }
1059 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001060 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001061 /* If we are modifying the current TB, we must stop
1062 its execution. We could be more precise by checking
1063 that the modification is after the current PC, but it
1064 would require a specialized function to partially
1065 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001066
bellardd720b932004-04-25 17:57:43 +00001067 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001068 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001069 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001070 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1071 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001072 }
1073#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001074 /* we need to do that to handle the case where a signal
1075 occurs while doing tb_phys_invalidate() */
1076 saved_tb = NULL;
1077 if (env) {
1078 saved_tb = env->current_tb;
1079 env->current_tb = NULL;
1080 }
bellard9fa3e852004-01-04 18:06:42 +00001081 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001082 if (env) {
1083 env->current_tb = saved_tb;
1084 if (env->interrupt_request && env->current_tb)
1085 cpu_interrupt(env, env->interrupt_request);
1086 }
bellard9fa3e852004-01-04 18:06:42 +00001087 }
1088 tb = tb_next;
1089 }
1090#if !defined(CONFIG_USER_ONLY)
1091 /* if no code remaining, no need to continue to use slow writes */
1092 if (!p->first_tb) {
1093 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001094 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001095 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001096 }
1097 }
1098#endif
1099#ifdef TARGET_HAS_PRECISE_SMC
1100 if (current_tb_modified) {
1101 /* we generate a block containing just the instruction
1102 modifying the memory. It will ensure that it cannot modify
1103 itself */
bellardea1c1802004-06-14 18:56:36 +00001104 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001105 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001106 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001107 }
1108#endif
1109}
1110
1111/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001112static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001113{
1114 PageDesc *p;
1115 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001116#if 0
bellarda4193c82004-06-03 14:01:43 +00001117 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001118 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1119 cpu_single_env->mem_io_vaddr, len,
1120 cpu_single_env->eip,
1121 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001122 }
1123#endif
bellard9fa3e852004-01-04 18:06:42 +00001124 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001125 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001126 return;
1127 if (p->code_bitmap) {
1128 offset = start & ~TARGET_PAGE_MASK;
1129 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1130 if (b & ((1 << len) - 1))
1131 goto do_invalidate;
1132 } else {
1133 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001134 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001135 }
1136}
1137
bellard9fa3e852004-01-04 18:06:42 +00001138#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001139static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001140 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001141{
aliguori6b917542008-11-18 19:46:41 +00001142 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001143 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001144 int n;
bellardd720b932004-04-25 17:57:43 +00001145#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001146 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001147 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001148 int current_tb_modified = 0;
1149 target_ulong current_pc = 0;
1150 target_ulong current_cs_base = 0;
1151 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001152#endif
bellard9fa3e852004-01-04 18:06:42 +00001153
1154 addr &= TARGET_PAGE_MASK;
1155 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001156 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001157 return;
1158 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001159#ifdef TARGET_HAS_PRECISE_SMC
1160 if (tb && pc != 0) {
1161 current_tb = tb_find_pc(pc);
1162 }
1163#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001164 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001165 n = (long)tb & 3;
1166 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001167#ifdef TARGET_HAS_PRECISE_SMC
1168 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001169 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001170 /* If we are modifying the current TB, we must stop
1171 its execution. We could be more precise by checking
1172 that the modification is after the current PC, but it
1173 would require a specialized function to partially
1174 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001175
bellardd720b932004-04-25 17:57:43 +00001176 current_tb_modified = 1;
1177 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001178 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1179 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001180 }
1181#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001182 tb_phys_invalidate(tb, addr);
1183 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001184 }
1185 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001186#ifdef TARGET_HAS_PRECISE_SMC
1187 if (current_tb_modified) {
1188 /* we generate a block containing just the instruction
1189 modifying the memory. It will ensure that it cannot modify
1190 itself */
bellardea1c1802004-06-14 18:56:36 +00001191 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001192 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001193 cpu_resume_from_signal(env, puc);
1194 }
1195#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001196}
bellard9fa3e852004-01-04 18:06:42 +00001197#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001198
1199/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001200static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001201 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001202{
1203 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001204 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001205
bellard9fa3e852004-01-04 18:06:42 +00001206 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001207 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001208 tb->page_next[n] = p->first_tb;
1209 last_first_tb = p->first_tb;
1210 p->first_tb = (TranslationBlock *)((long)tb | n);
1211 invalidate_page_bitmap(p);
1212
bellard107db442004-06-22 18:48:46 +00001213#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001214
bellard9fa3e852004-01-04 18:06:42 +00001215#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001216 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001217 target_ulong addr;
1218 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001219 int prot;
1220
bellardfd6ce8f2003-05-14 19:00:11 +00001221 /* force the host page as non writable (writes will have a
1222 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001223 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001224 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001225 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1226 addr += TARGET_PAGE_SIZE) {
1227
1228 p2 = page_find (addr >> TARGET_PAGE_BITS);
1229 if (!p2)
1230 continue;
1231 prot |= p2->flags;
1232 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001233 }
ths5fafdf22007-09-16 21:08:06 +00001234 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001235 (prot & PAGE_BITS) & ~PAGE_WRITE);
1236#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001237 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001238 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001239#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001240 }
bellard9fa3e852004-01-04 18:06:42 +00001241#else
1242 /* if some code is already present, then the pages are already
1243 protected. So we handle the case where only the first TB is
1244 allocated in a physical page */
1245 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001246 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001247 }
1248#endif
bellardd720b932004-04-25 17:57:43 +00001249
1250#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001251}
1252
1253/* Allocate a new translation block. Flush the translation buffer if
1254 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001255TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001256{
1257 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001258
bellard26a5f132008-05-28 12:30:31 +00001259 if (nb_tbs >= code_gen_max_blocks ||
1260 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001261 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001262 tb = &tbs[nb_tbs++];
1263 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001264 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001265 return tb;
1266}
1267
pbrook2e70f6e2008-06-29 01:03:05 +00001268void tb_free(TranslationBlock *tb)
1269{
thsbf20dc02008-06-30 17:22:19 +00001270 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001271 Ignore the hard cases and just back up if this TB happens to
1272 be the last one generated. */
1273 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1274 code_gen_ptr = tb->tc_ptr;
1275 nb_tbs--;
1276 }
1277}
1278
bellard9fa3e852004-01-04 18:06:42 +00001279/* add a new TB and link it to the physical page tables. phys_page2 is
1280 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001281void tb_link_page(TranslationBlock *tb,
1282 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001283{
bellard9fa3e852004-01-04 18:06:42 +00001284 unsigned int h;
1285 TranslationBlock **ptb;
1286
pbrookc8a706f2008-06-02 16:16:42 +00001287 /* Grab the mmap lock to stop another thread invalidating this TB
1288 before we are done. */
1289 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001290 /* add in the physical hash table */
1291 h = tb_phys_hash_func(phys_pc);
1292 ptb = &tb_phys_hash[h];
1293 tb->phys_hash_next = *ptb;
1294 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001295
1296 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001297 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1298 if (phys_page2 != -1)
1299 tb_alloc_page(tb, 1, phys_page2);
1300 else
1301 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001302
bellardd4e81642003-05-25 16:46:15 +00001303 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1304 tb->jmp_next[0] = NULL;
1305 tb->jmp_next[1] = NULL;
1306
1307 /* init original jump addresses */
1308 if (tb->tb_next_offset[0] != 0xffff)
1309 tb_reset_jump(tb, 0);
1310 if (tb->tb_next_offset[1] != 0xffff)
1311 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001312
1313#ifdef DEBUG_TB_CHECK
1314 tb_page_check();
1315#endif
pbrookc8a706f2008-06-02 16:16:42 +00001316 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001317}
1318
bellarda513fe12003-05-27 23:29:48 +00001319/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1320 tb[1].tc_ptr. Return NULL if not found */
1321TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1322{
1323 int m_min, m_max, m;
1324 unsigned long v;
1325 TranslationBlock *tb;
1326
1327 if (nb_tbs <= 0)
1328 return NULL;
1329 if (tc_ptr < (unsigned long)code_gen_buffer ||
1330 tc_ptr >= (unsigned long)code_gen_ptr)
1331 return NULL;
1332 /* binary search (cf Knuth) */
1333 m_min = 0;
1334 m_max = nb_tbs - 1;
1335 while (m_min <= m_max) {
1336 m = (m_min + m_max) >> 1;
1337 tb = &tbs[m];
1338 v = (unsigned long)tb->tc_ptr;
1339 if (v == tc_ptr)
1340 return tb;
1341 else if (tc_ptr < v) {
1342 m_max = m - 1;
1343 } else {
1344 m_min = m + 1;
1345 }
ths5fafdf22007-09-16 21:08:06 +00001346 }
bellarda513fe12003-05-27 23:29:48 +00001347 return &tbs[m_max];
1348}
bellard75012672003-06-21 13:11:07 +00001349
bellardea041c02003-06-25 16:16:50 +00001350static void tb_reset_jump_recursive(TranslationBlock *tb);
1351
1352static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1353{
1354 TranslationBlock *tb1, *tb_next, **ptb;
1355 unsigned int n1;
1356
1357 tb1 = tb->jmp_next[n];
1358 if (tb1 != NULL) {
1359 /* find head of list */
1360 for(;;) {
1361 n1 = (long)tb1 & 3;
1362 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1363 if (n1 == 2)
1364 break;
1365 tb1 = tb1->jmp_next[n1];
1366 }
1367 /* we are now sure now that tb jumps to tb1 */
1368 tb_next = tb1;
1369
1370 /* remove tb from the jmp_first list */
1371 ptb = &tb_next->jmp_first;
1372 for(;;) {
1373 tb1 = *ptb;
1374 n1 = (long)tb1 & 3;
1375 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1376 if (n1 == n && tb1 == tb)
1377 break;
1378 ptb = &tb1->jmp_next[n1];
1379 }
1380 *ptb = tb->jmp_next[n];
1381 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001382
bellardea041c02003-06-25 16:16:50 +00001383 /* suppress the jump to next tb in generated code */
1384 tb_reset_jump(tb, n);
1385
bellard01243112004-01-04 15:48:17 +00001386 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001387 tb_reset_jump_recursive(tb_next);
1388 }
1389}
1390
1391static void tb_reset_jump_recursive(TranslationBlock *tb)
1392{
1393 tb_reset_jump_recursive2(tb, 0);
1394 tb_reset_jump_recursive2(tb, 1);
1395}
1396
bellard1fddef42005-04-17 19:16:13 +00001397#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001398#if defined(CONFIG_USER_ONLY)
1399static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1400{
1401 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1402}
1403#else
bellardd720b932004-04-25 17:57:43 +00001404static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1405{
Anthony Liguoric227f092009-10-01 16:12:16 -05001406 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001407 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001408 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001409 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001410
pbrookc2f07f82006-04-08 17:14:56 +00001411 addr = cpu_get_phys_page_debug(env, pc);
1412 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1413 if (!p) {
1414 pd = IO_MEM_UNASSIGNED;
1415 } else {
1416 pd = p->phys_offset;
1417 }
1418 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001419 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001420}
bellardc27004e2005-01-03 23:35:10 +00001421#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001422#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001423
Paul Brookc527ee82010-03-01 03:31:14 +00001424#if defined(CONFIG_USER_ONLY)
1425void cpu_watchpoint_remove_all(CPUState *env, int mask)
1426
1427{
1428}
1429
1430int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1431 int flags, CPUWatchpoint **watchpoint)
1432{
1433 return -ENOSYS;
1434}
1435#else
pbrook6658ffb2007-03-16 23:58:11 +00001436/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001437int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1438 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001439{
aliguorib4051332008-11-18 20:14:20 +00001440 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001441 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001442
aliguorib4051332008-11-18 20:14:20 +00001443 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1444 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1445 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1446 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1447 return -EINVAL;
1448 }
aliguoria1d1bb32008-11-18 20:07:32 +00001449 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001450
aliguoria1d1bb32008-11-18 20:07:32 +00001451 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001452 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001453 wp->flags = flags;
1454
aliguori2dc9f412008-11-18 20:56:59 +00001455 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001456 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001457 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001458 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001459 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001460
pbrook6658ffb2007-03-16 23:58:11 +00001461 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001462
1463 if (watchpoint)
1464 *watchpoint = wp;
1465 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001466}
1467
aliguoria1d1bb32008-11-18 20:07:32 +00001468/* Remove a specific watchpoint. */
1469int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1470 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001471{
aliguorib4051332008-11-18 20:14:20 +00001472 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001473 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001474
Blue Swirl72cf2d42009-09-12 07:36:22 +00001475 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001476 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001477 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001478 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001479 return 0;
1480 }
1481 }
aliguoria1d1bb32008-11-18 20:07:32 +00001482 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001483}
1484
aliguoria1d1bb32008-11-18 20:07:32 +00001485/* Remove a specific watchpoint by reference. */
1486void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1487{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001488 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001489
aliguoria1d1bb32008-11-18 20:07:32 +00001490 tlb_flush_page(env, watchpoint->vaddr);
1491
1492 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001493}
1494
aliguoria1d1bb32008-11-18 20:07:32 +00001495/* Remove all matching watchpoints. */
1496void cpu_watchpoint_remove_all(CPUState *env, int mask)
1497{
aliguoric0ce9982008-11-25 22:13:57 +00001498 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001499
Blue Swirl72cf2d42009-09-12 07:36:22 +00001500 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001501 if (wp->flags & mask)
1502 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001503 }
aliguoria1d1bb32008-11-18 20:07:32 +00001504}
Paul Brookc527ee82010-03-01 03:31:14 +00001505#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001506
1507/* Add a breakpoint. */
1508int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1509 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001510{
bellard1fddef42005-04-17 19:16:13 +00001511#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001512 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001513
aliguoria1d1bb32008-11-18 20:07:32 +00001514 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001515
1516 bp->pc = pc;
1517 bp->flags = flags;
1518
aliguori2dc9f412008-11-18 20:56:59 +00001519 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001520 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001521 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001522 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001523 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001524
1525 breakpoint_invalidate(env, pc);
1526
1527 if (breakpoint)
1528 *breakpoint = bp;
1529 return 0;
1530#else
1531 return -ENOSYS;
1532#endif
1533}
1534
1535/* Remove a specific breakpoint. */
1536int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1537{
1538#if defined(TARGET_HAS_ICE)
1539 CPUBreakpoint *bp;
1540
Blue Swirl72cf2d42009-09-12 07:36:22 +00001541 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001542 if (bp->pc == pc && bp->flags == flags) {
1543 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001544 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001545 }
bellard4c3a88a2003-07-26 12:06:08 +00001546 }
aliguoria1d1bb32008-11-18 20:07:32 +00001547 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001548#else
aliguoria1d1bb32008-11-18 20:07:32 +00001549 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001550#endif
1551}
1552
aliguoria1d1bb32008-11-18 20:07:32 +00001553/* Remove a specific breakpoint by reference. */
1554void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001555{
bellard1fddef42005-04-17 19:16:13 +00001556#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001557 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001558
aliguoria1d1bb32008-11-18 20:07:32 +00001559 breakpoint_invalidate(env, breakpoint->pc);
1560
1561 qemu_free(breakpoint);
1562#endif
1563}
1564
1565/* Remove all matching breakpoints. */
1566void cpu_breakpoint_remove_all(CPUState *env, int mask)
1567{
1568#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001569 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001570
Blue Swirl72cf2d42009-09-12 07:36:22 +00001571 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001572 if (bp->flags & mask)
1573 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001574 }
bellard4c3a88a2003-07-26 12:06:08 +00001575#endif
1576}
1577
bellardc33a3462003-07-29 20:50:33 +00001578/* enable or disable single step mode. EXCP_DEBUG is returned by the
1579 CPU loop after each instruction */
1580void cpu_single_step(CPUState *env, int enabled)
1581{
bellard1fddef42005-04-17 19:16:13 +00001582#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001583 if (env->singlestep_enabled != enabled) {
1584 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001585 if (kvm_enabled())
1586 kvm_update_guest_debug(env, 0);
1587 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001588 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001589 /* XXX: only flush what is necessary */
1590 tb_flush(env);
1591 }
bellardc33a3462003-07-29 20:50:33 +00001592 }
1593#endif
1594}
1595
bellard34865132003-10-05 14:28:56 +00001596/* enable or disable low levels log */
1597void cpu_set_log(int log_flags)
1598{
1599 loglevel = log_flags;
1600 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001601 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001602 if (!logfile) {
1603 perror(logfilename);
1604 _exit(1);
1605 }
bellard9fa3e852004-01-04 18:06:42 +00001606#if !defined(CONFIG_SOFTMMU)
1607 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1608 {
blueswir1b55266b2008-09-20 08:07:15 +00001609 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001610 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1611 }
Filip Navarabf65f532009-07-27 10:02:04 -05001612#elif !defined(_WIN32)
1613 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001614 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001615#endif
pbrooke735b912007-06-30 13:53:24 +00001616 log_append = 1;
1617 }
1618 if (!loglevel && logfile) {
1619 fclose(logfile);
1620 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001621 }
1622}
1623
1624void cpu_set_log_filename(const char *filename)
1625{
1626 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001627 if (logfile) {
1628 fclose(logfile);
1629 logfile = NULL;
1630 }
1631 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001632}
bellardc33a3462003-07-29 20:50:33 +00001633
aurel323098dba2009-03-07 21:28:24 +00001634static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001635{
pbrookd5975362008-06-07 20:50:51 +00001636 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1637 problem and hope the cpu will stop of its own accord. For userspace
1638 emulation this often isn't actually as bad as it sounds. Often
1639 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001640 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001641 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001642
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001643 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001644 tb = env->current_tb;
1645 /* if the cpu is currently executing code, we must unlink it and
1646 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001647 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001648 env->current_tb = NULL;
1649 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001650 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001651 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001652}
1653
1654/* mask must never be zero, except for A20 change call */
1655void cpu_interrupt(CPUState *env, int mask)
1656{
1657 int old_mask;
1658
1659 old_mask = env->interrupt_request;
1660 env->interrupt_request |= mask;
1661
aliguori8edac962009-04-24 18:03:45 +00001662#ifndef CONFIG_USER_ONLY
1663 /*
1664 * If called from iothread context, wake the target cpu in
1665 * case its halted.
1666 */
1667 if (!qemu_cpu_self(env)) {
1668 qemu_cpu_kick(env);
1669 return;
1670 }
1671#endif
1672
pbrook2e70f6e2008-06-29 01:03:05 +00001673 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001674 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001675#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001676 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001677 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001678 cpu_abort(env, "Raised interrupt while not in I/O function");
1679 }
1680#endif
1681 } else {
aurel323098dba2009-03-07 21:28:24 +00001682 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001683 }
1684}
1685
bellardb54ad042004-05-20 13:42:52 +00001686void cpu_reset_interrupt(CPUState *env, int mask)
1687{
1688 env->interrupt_request &= ~mask;
1689}
1690
aurel323098dba2009-03-07 21:28:24 +00001691void cpu_exit(CPUState *env)
1692{
1693 env->exit_request = 1;
1694 cpu_unlink_tb(env);
1695}
1696
blueswir1c7cd6a32008-10-02 18:27:46 +00001697const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001698 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001699 "show generated host assembly code for each compiled TB" },
1700 { CPU_LOG_TB_IN_ASM, "in_asm",
1701 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001702 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001703 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001704 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001705 "show micro ops "
1706#ifdef TARGET_I386
1707 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001708#endif
blueswir1e01a1152008-03-14 17:37:11 +00001709 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001710 { CPU_LOG_INT, "int",
1711 "show interrupts/exceptions in short format" },
1712 { CPU_LOG_EXEC, "exec",
1713 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001714 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001715 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001716#ifdef TARGET_I386
1717 { CPU_LOG_PCALL, "pcall",
1718 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001719 { CPU_LOG_RESET, "cpu_reset",
1720 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001721#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001722#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001723 { CPU_LOG_IOPORT, "ioport",
1724 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001725#endif
bellardf193c792004-03-21 17:06:25 +00001726 { 0, NULL, NULL },
1727};
1728
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001729#ifndef CONFIG_USER_ONLY
1730static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1731 = QLIST_HEAD_INITIALIZER(memory_client_list);
1732
1733static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1734 ram_addr_t size,
1735 ram_addr_t phys_offset)
1736{
1737 CPUPhysMemoryClient *client;
1738 QLIST_FOREACH(client, &memory_client_list, list) {
1739 client->set_memory(client, start_addr, size, phys_offset);
1740 }
1741}
1742
1743static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1744 target_phys_addr_t end)
1745{
1746 CPUPhysMemoryClient *client;
1747 QLIST_FOREACH(client, &memory_client_list, list) {
1748 int r = client->sync_dirty_bitmap(client, start, end);
1749 if (r < 0)
1750 return r;
1751 }
1752 return 0;
1753}
1754
1755static int cpu_notify_migration_log(int enable)
1756{
1757 CPUPhysMemoryClient *client;
1758 QLIST_FOREACH(client, &memory_client_list, list) {
1759 int r = client->migration_log(client, enable);
1760 if (r < 0)
1761 return r;
1762 }
1763 return 0;
1764}
1765
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001766static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1767 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001768{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001769 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001770
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001771 if (*lp == NULL) {
1772 return;
1773 }
1774 if (level == 0) {
1775 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001776 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001777 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1778 client->set_memory(client, pd[i].region_offset,
1779 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001780 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001781 }
1782 } else {
1783 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001784 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001785 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001786 }
1787 }
1788}
1789
1790static void phys_page_for_each(CPUPhysMemoryClient *client)
1791{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001792 int i;
1793 for (i = 0; i < P_L1_SIZE; ++i) {
1794 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1795 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001796 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001797}
1798
1799void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1800{
1801 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1802 phys_page_for_each(client);
1803}
1804
1805void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1806{
1807 QLIST_REMOVE(client, list);
1808}
1809#endif
1810
bellardf193c792004-03-21 17:06:25 +00001811static int cmp1(const char *s1, int n, const char *s2)
1812{
1813 if (strlen(s2) != n)
1814 return 0;
1815 return memcmp(s1, s2, n) == 0;
1816}
ths3b46e622007-09-17 08:09:54 +00001817
bellardf193c792004-03-21 17:06:25 +00001818/* takes a comma separated list of log masks. Return 0 if error. */
1819int cpu_str_to_log_mask(const char *str)
1820{
blueswir1c7cd6a32008-10-02 18:27:46 +00001821 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001822 int mask;
1823 const char *p, *p1;
1824
1825 p = str;
1826 mask = 0;
1827 for(;;) {
1828 p1 = strchr(p, ',');
1829 if (!p1)
1830 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001831 if(cmp1(p,p1-p,"all")) {
1832 for(item = cpu_log_items; item->mask != 0; item++) {
1833 mask |= item->mask;
1834 }
1835 } else {
bellardf193c792004-03-21 17:06:25 +00001836 for(item = cpu_log_items; item->mask != 0; item++) {
1837 if (cmp1(p, p1 - p, item->name))
1838 goto found;
1839 }
1840 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001841 }
bellardf193c792004-03-21 17:06:25 +00001842 found:
1843 mask |= item->mask;
1844 if (*p1 != ',')
1845 break;
1846 p = p1 + 1;
1847 }
1848 return mask;
1849}
bellardea041c02003-06-25 16:16:50 +00001850
bellard75012672003-06-21 13:11:07 +00001851void cpu_abort(CPUState *env, const char *fmt, ...)
1852{
1853 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001854 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001855
1856 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001857 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001858 fprintf(stderr, "qemu: fatal: ");
1859 vfprintf(stderr, fmt, ap);
1860 fprintf(stderr, "\n");
1861#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001862 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1863#else
1864 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001865#endif
aliguori93fcfe32009-01-15 22:34:14 +00001866 if (qemu_log_enabled()) {
1867 qemu_log("qemu: fatal: ");
1868 qemu_log_vprintf(fmt, ap2);
1869 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001870#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001871 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001872#else
aliguori93fcfe32009-01-15 22:34:14 +00001873 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001874#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001875 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001876 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001877 }
pbrook493ae1f2007-11-23 16:53:59 +00001878 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001879 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001880#if defined(CONFIG_USER_ONLY)
1881 {
1882 struct sigaction act;
1883 sigfillset(&act.sa_mask);
1884 act.sa_handler = SIG_DFL;
1885 sigaction(SIGABRT, &act, NULL);
1886 }
1887#endif
bellard75012672003-06-21 13:11:07 +00001888 abort();
1889}
1890
thsc5be9f02007-02-28 20:20:53 +00001891CPUState *cpu_copy(CPUState *env)
1892{
ths01ba9812007-12-09 02:22:57 +00001893 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001894 CPUState *next_cpu = new_env->next_cpu;
1895 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001896#if defined(TARGET_HAS_ICE)
1897 CPUBreakpoint *bp;
1898 CPUWatchpoint *wp;
1899#endif
1900
thsc5be9f02007-02-28 20:20:53 +00001901 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001902
1903 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001904 new_env->next_cpu = next_cpu;
1905 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001906
1907 /* Clone all break/watchpoints.
1908 Note: Once we support ptrace with hw-debug register access, make sure
1909 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001910 QTAILQ_INIT(&env->breakpoints);
1911 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001912#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001913 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001914 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1915 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001916 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001917 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1918 wp->flags, NULL);
1919 }
1920#endif
1921
thsc5be9f02007-02-28 20:20:53 +00001922 return new_env;
1923}
1924
bellard01243112004-01-04 15:48:17 +00001925#if !defined(CONFIG_USER_ONLY)
1926
edgar_igl5c751e92008-05-06 08:44:21 +00001927static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1928{
1929 unsigned int i;
1930
1931 /* Discard jump cache entries for any tb which might potentially
1932 overlap the flushed page. */
1933 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1934 memset (&env->tb_jmp_cache[i], 0,
1935 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1936
1937 i = tb_jmp_cache_hash_page(addr);
1938 memset (&env->tb_jmp_cache[i], 0,
1939 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1940}
1941
Igor Kovalenko08738982009-07-12 02:15:40 +04001942static CPUTLBEntry s_cputlb_empty_entry = {
1943 .addr_read = -1,
1944 .addr_write = -1,
1945 .addr_code = -1,
1946 .addend = -1,
1947};
1948
bellardee8b7022004-02-03 23:35:10 +00001949/* NOTE: if flush_global is true, also flush global entries (not
1950 implemented yet) */
1951void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001952{
bellard33417e72003-08-10 21:47:01 +00001953 int i;
bellard01243112004-01-04 15:48:17 +00001954
bellard9fa3e852004-01-04 18:06:42 +00001955#if defined(DEBUG_TLB)
1956 printf("tlb_flush:\n");
1957#endif
bellard01243112004-01-04 15:48:17 +00001958 /* must reset current TB so that interrupts cannot modify the
1959 links while we are modifying them */
1960 env->current_tb = NULL;
1961
bellard33417e72003-08-10 21:47:01 +00001962 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001963 int mmu_idx;
1964 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001965 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001966 }
bellard33417e72003-08-10 21:47:01 +00001967 }
bellard9fa3e852004-01-04 18:06:42 +00001968
bellard8a40a182005-11-20 10:35:40 +00001969 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001970
Paul Brookd4c430a2010-03-17 02:14:28 +00001971 env->tlb_flush_addr = -1;
1972 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001973 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001974}
1975
bellard274da6b2004-05-20 21:56:27 +00001976static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001977{
ths5fafdf22007-09-16 21:08:06 +00001978 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001979 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001980 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001981 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001982 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001983 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001984 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001985 }
bellard61382a52003-10-27 21:22:23 +00001986}
1987
bellard2e126692004-04-25 21:28:44 +00001988void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001989{
bellard8a40a182005-11-20 10:35:40 +00001990 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001991 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001992
bellard9fa3e852004-01-04 18:06:42 +00001993#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001994 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001995#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001996 /* Check if we need to flush due to large pages. */
1997 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1998#if defined(DEBUG_TLB)
1999 printf("tlb_flush_page: forced full flush ("
2000 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
2001 env->tlb_flush_addr, env->tlb_flush_mask);
2002#endif
2003 tlb_flush(env, 1);
2004 return;
2005 }
bellard01243112004-01-04 15:48:17 +00002006 /* must reset current TB so that interrupts cannot modify the
2007 links while we are modifying them */
2008 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00002009
bellard61382a52003-10-27 21:22:23 +00002010 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00002011 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002012 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2013 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00002014
edgar_igl5c751e92008-05-06 08:44:21 +00002015 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00002016}
2017
bellard9fa3e852004-01-04 18:06:42 +00002018/* update the TLBs so that writes to code in the virtual page 'addr'
2019 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05002020static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00002021{
ths5fafdf22007-09-16 21:08:06 +00002022 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00002023 ram_addr + TARGET_PAGE_SIZE,
2024 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00002025}
2026
bellard9fa3e852004-01-04 18:06:42 +00002027/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002028 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05002029static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002030 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002031{
bellard3a7d9292005-08-21 09:26:42 +00002032 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00002033}
2034
ths5fafdf22007-09-16 21:08:06 +00002035static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002036 unsigned long start, unsigned long length)
2037{
2038 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002039 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2040 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002041 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002042 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002043 }
2044 }
2045}
2046
pbrook5579c7f2009-04-11 14:47:08 +00002047/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002048void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002049 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002050{
2051 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002052 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00002053 int i, mask, len;
2054 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00002055
2056 start &= TARGET_PAGE_MASK;
2057 end = TARGET_PAGE_ALIGN(end);
2058
2059 length = end - start;
2060 if (length == 0)
2061 return;
bellard0a962c02005-02-10 22:00:27 +00002062 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00002063 mask = ~dirty_flags;
2064 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
2065 for(i = 0; i < len; i++)
2066 p[i] &= mask;
2067
bellard1ccde1c2004-02-06 19:46:14 +00002068 /* we modify the TLB cache so that the dirty bit will be set again
2069 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002070 start1 = (unsigned long)qemu_get_ram_ptr(start);
2071 /* Chek that we don't span multiple blocks - this breaks the
2072 address comparisons below. */
2073 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2074 != (end - 1) - start) {
2075 abort();
2076 }
2077
bellard6a00d602005-11-21 23:25:50 +00002078 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002079 int mmu_idx;
2080 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2081 for(i = 0; i < CPU_TLB_SIZE; i++)
2082 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2083 start1, length);
2084 }
bellard6a00d602005-11-21 23:25:50 +00002085 }
bellard1ccde1c2004-02-06 19:46:14 +00002086}
2087
aliguori74576192008-10-06 14:02:03 +00002088int cpu_physical_memory_set_dirty_tracking(int enable)
2089{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002090 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002091 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002092 ret = cpu_notify_migration_log(!!enable);
2093 return ret;
aliguori74576192008-10-06 14:02:03 +00002094}
2095
2096int cpu_physical_memory_get_dirty_tracking(void)
2097{
2098 return in_migration;
2099}
2100
Anthony Liguoric227f092009-10-01 16:12:16 -05002101int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2102 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002103{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002104 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002105
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002106 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002107 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002108}
2109
bellard3a7d9292005-08-21 09:26:42 +00002110static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2111{
Anthony Liguoric227f092009-10-01 16:12:16 -05002112 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002113 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002114
bellard84b7b8e2005-11-28 21:19:04 +00002115 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002116 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2117 + tlb_entry->addend);
2118 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002119 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002120 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002121 }
2122 }
2123}
2124
2125/* update the TLB according to the current state of the dirty bits */
2126void cpu_tlb_update_dirty(CPUState *env)
2127{
2128 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002129 int mmu_idx;
2130 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2131 for(i = 0; i < CPU_TLB_SIZE; i++)
2132 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2133 }
bellard3a7d9292005-08-21 09:26:42 +00002134}
2135
pbrook0f459d12008-06-09 00:20:13 +00002136static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002137{
pbrook0f459d12008-06-09 00:20:13 +00002138 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2139 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002140}
2141
pbrook0f459d12008-06-09 00:20:13 +00002142/* update the TLB corresponding to virtual page vaddr
2143 so that it is no longer dirty */
2144static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002145{
bellard1ccde1c2004-02-06 19:46:14 +00002146 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002147 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002148
pbrook0f459d12008-06-09 00:20:13 +00002149 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002150 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002151 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2152 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002153}
2154
Paul Brookd4c430a2010-03-17 02:14:28 +00002155/* Our TLB does not support large pages, so remember the area covered by
2156 large pages and trigger a full TLB flush if these are invalidated. */
2157static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2158 target_ulong size)
2159{
2160 target_ulong mask = ~(size - 1);
2161
2162 if (env->tlb_flush_addr == (target_ulong)-1) {
2163 env->tlb_flush_addr = vaddr & mask;
2164 env->tlb_flush_mask = mask;
2165 return;
2166 }
2167 /* Extend the existing region to include the new page.
2168 This is a compromise between unnecessary flushes and the cost
2169 of maintaining a full variable size TLB. */
2170 mask &= env->tlb_flush_mask;
2171 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2172 mask <<= 1;
2173 }
2174 env->tlb_flush_addr &= mask;
2175 env->tlb_flush_mask = mask;
2176}
2177
2178/* Add a new TLB entry. At most one entry for a given virtual address
2179 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2180 supplied size is only used by tlb_flush_page. */
2181void tlb_set_page(CPUState *env, target_ulong vaddr,
2182 target_phys_addr_t paddr, int prot,
2183 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002184{
bellard92e873b2004-05-21 14:52:29 +00002185 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002186 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002187 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002188 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002189 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002190 target_phys_addr_t addend;
bellard84b7b8e2005-11-28 21:19:04 +00002191 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002192 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002193 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002194
Paul Brookd4c430a2010-03-17 02:14:28 +00002195 assert(size >= TARGET_PAGE_SIZE);
2196 if (size != TARGET_PAGE_SIZE) {
2197 tlb_add_large_page(env, vaddr, size);
2198 }
bellard92e873b2004-05-21 14:52:29 +00002199 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002200 if (!p) {
2201 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002202 } else {
2203 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002204 }
2205#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002206 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2207 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002208#endif
2209
pbrook0f459d12008-06-09 00:20:13 +00002210 address = vaddr;
2211 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2212 /* IO memory case (romd handled later) */
2213 address |= TLB_MMIO;
2214 }
pbrook5579c7f2009-04-11 14:47:08 +00002215 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002216 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2217 /* Normal RAM. */
2218 iotlb = pd & TARGET_PAGE_MASK;
2219 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2220 iotlb |= IO_MEM_NOTDIRTY;
2221 else
2222 iotlb |= IO_MEM_ROM;
2223 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002224 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002225 It would be nice to pass an offset from the base address
2226 of that region. This would avoid having to special case RAM,
2227 and avoid full address decoding in every device.
2228 We can't use the high bits of pd for this because
2229 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002230 iotlb = (pd & ~TARGET_PAGE_MASK);
2231 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002232 iotlb += p->region_offset;
2233 } else {
2234 iotlb += paddr;
2235 }
pbrook0f459d12008-06-09 00:20:13 +00002236 }
pbrook6658ffb2007-03-16 23:58:11 +00002237
pbrook0f459d12008-06-09 00:20:13 +00002238 code_address = address;
2239 /* Make accesses to pages with watchpoints go via the
2240 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002241 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002242 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002243 iotlb = io_mem_watch + paddr;
2244 /* TODO: The memory case can be optimized by not trapping
2245 reads of pages with a write breakpoint. */
2246 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002247 }
pbrook0f459d12008-06-09 00:20:13 +00002248 }
balrogd79acba2007-06-26 20:01:13 +00002249
pbrook0f459d12008-06-09 00:20:13 +00002250 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2251 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2252 te = &env->tlb_table[mmu_idx][index];
2253 te->addend = addend - vaddr;
2254 if (prot & PAGE_READ) {
2255 te->addr_read = address;
2256 } else {
2257 te->addr_read = -1;
2258 }
edgar_igl5c751e92008-05-06 08:44:21 +00002259
pbrook0f459d12008-06-09 00:20:13 +00002260 if (prot & PAGE_EXEC) {
2261 te->addr_code = code_address;
2262 } else {
2263 te->addr_code = -1;
2264 }
2265 if (prot & PAGE_WRITE) {
2266 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2267 (pd & IO_MEM_ROMD)) {
2268 /* Write access calls the I/O callback. */
2269 te->addr_write = address | TLB_MMIO;
2270 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2271 !cpu_physical_memory_is_dirty(pd)) {
2272 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002273 } else {
pbrook0f459d12008-06-09 00:20:13 +00002274 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002275 }
pbrook0f459d12008-06-09 00:20:13 +00002276 } else {
2277 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002278 }
bellard9fa3e852004-01-04 18:06:42 +00002279}
2280
bellard01243112004-01-04 15:48:17 +00002281#else
2282
bellardee8b7022004-02-03 23:35:10 +00002283void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002284{
2285}
2286
bellard2e126692004-04-25 21:28:44 +00002287void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002288{
2289}
2290
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002291/*
2292 * Walks guest process memory "regions" one by one
2293 * and calls callback function 'fn' for each region.
2294 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002295
2296struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002297{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002298 walk_memory_regions_fn fn;
2299 void *priv;
2300 unsigned long start;
2301 int prot;
2302};
bellard9fa3e852004-01-04 18:06:42 +00002303
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002304static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002305 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002306{
2307 if (data->start != -1ul) {
2308 int rc = data->fn(data->priv, data->start, end, data->prot);
2309 if (rc != 0) {
2310 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002311 }
bellard33417e72003-08-10 21:47:01 +00002312 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002313
2314 data->start = (new_prot ? end : -1ul);
2315 data->prot = new_prot;
2316
2317 return 0;
2318}
2319
2320static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002321 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002322{
Paul Brookb480d9b2010-03-12 23:23:29 +00002323 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002324 int i, rc;
2325
2326 if (*lp == NULL) {
2327 return walk_memory_regions_end(data, base, 0);
2328 }
2329
2330 if (level == 0) {
2331 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002332 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002333 int prot = pd[i].flags;
2334
2335 pa = base | (i << TARGET_PAGE_BITS);
2336 if (prot != data->prot) {
2337 rc = walk_memory_regions_end(data, pa, prot);
2338 if (rc != 0) {
2339 return rc;
2340 }
2341 }
2342 }
2343 } else {
2344 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002345 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002346 pa = base | ((abi_ulong)i <<
2347 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002348 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2349 if (rc != 0) {
2350 return rc;
2351 }
2352 }
2353 }
2354
2355 return 0;
2356}
2357
2358int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2359{
2360 struct walk_memory_regions_data data;
2361 unsigned long i;
2362
2363 data.fn = fn;
2364 data.priv = priv;
2365 data.start = -1ul;
2366 data.prot = 0;
2367
2368 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002369 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002370 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2371 if (rc != 0) {
2372 return rc;
2373 }
2374 }
2375
2376 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002377}
2378
Paul Brookb480d9b2010-03-12 23:23:29 +00002379static int dump_region(void *priv, abi_ulong start,
2380 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002381{
2382 FILE *f = (FILE *)priv;
2383
Paul Brookb480d9b2010-03-12 23:23:29 +00002384 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2385 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002386 start, end, end - start,
2387 ((prot & PAGE_READ) ? 'r' : '-'),
2388 ((prot & PAGE_WRITE) ? 'w' : '-'),
2389 ((prot & PAGE_EXEC) ? 'x' : '-'));
2390
2391 return (0);
2392}
2393
2394/* dump memory mappings */
2395void page_dump(FILE *f)
2396{
2397 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2398 "start", "end", "size", "prot");
2399 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002400}
2401
pbrook53a59602006-03-25 19:31:22 +00002402int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002403{
bellard9fa3e852004-01-04 18:06:42 +00002404 PageDesc *p;
2405
2406 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002407 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002408 return 0;
2409 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002410}
2411
Richard Henderson376a7902010-03-10 15:57:04 -08002412/* Modify the flags of a page and invalidate the code if necessary.
2413 The flag PAGE_WRITE_ORG is positioned automatically depending
2414 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002415void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002416{
Richard Henderson376a7902010-03-10 15:57:04 -08002417 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002418
Richard Henderson376a7902010-03-10 15:57:04 -08002419 /* This function should never be called with addresses outside the
2420 guest address space. If this assert fires, it probably indicates
2421 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002422#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2423 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002424#endif
2425 assert(start < end);
2426
bellard9fa3e852004-01-04 18:06:42 +00002427 start = start & TARGET_PAGE_MASK;
2428 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002429
2430 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002431 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002432 }
2433
2434 for (addr = start, len = end - start;
2435 len != 0;
2436 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2437 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2438
2439 /* If the write protection bit is set, then we invalidate
2440 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002441 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002442 (flags & PAGE_WRITE) &&
2443 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002444 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002445 }
2446 p->flags = flags;
2447 }
bellard9fa3e852004-01-04 18:06:42 +00002448}
2449
ths3d97b402007-11-02 19:02:07 +00002450int page_check_range(target_ulong start, target_ulong len, int flags)
2451{
2452 PageDesc *p;
2453 target_ulong end;
2454 target_ulong addr;
2455
Richard Henderson376a7902010-03-10 15:57:04 -08002456 /* This function should never be called with addresses outside the
2457 guest address space. If this assert fires, it probably indicates
2458 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002459#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2460 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002461#endif
2462
2463 if (start + len - 1 < start) {
2464 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002465 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002466 }
balrog55f280c2008-10-28 10:24:11 +00002467
ths3d97b402007-11-02 19:02:07 +00002468 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2469 start = start & TARGET_PAGE_MASK;
2470
Richard Henderson376a7902010-03-10 15:57:04 -08002471 for (addr = start, len = end - start;
2472 len != 0;
2473 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002474 p = page_find(addr >> TARGET_PAGE_BITS);
2475 if( !p )
2476 return -1;
2477 if( !(p->flags & PAGE_VALID) )
2478 return -1;
2479
bellarddae32702007-11-14 10:51:00 +00002480 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002481 return -1;
bellarddae32702007-11-14 10:51:00 +00002482 if (flags & PAGE_WRITE) {
2483 if (!(p->flags & PAGE_WRITE_ORG))
2484 return -1;
2485 /* unprotect the page if it was put read-only because it
2486 contains translated code */
2487 if (!(p->flags & PAGE_WRITE)) {
2488 if (!page_unprotect(addr, 0, NULL))
2489 return -1;
2490 }
2491 return 0;
2492 }
ths3d97b402007-11-02 19:02:07 +00002493 }
2494 return 0;
2495}
2496
bellard9fa3e852004-01-04 18:06:42 +00002497/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002498 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002499int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002500{
2501 unsigned int page_index, prot, pindex;
2502 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002503 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002504
pbrookc8a706f2008-06-02 16:16:42 +00002505 /* Technically this isn't safe inside a signal handler. However we
2506 know this only ever happens in a synchronous SEGV handler, so in
2507 practice it seems to be ok. */
2508 mmap_lock();
2509
bellard83fb7ad2004-07-05 21:25:26 +00002510 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002511 page_index = host_start >> TARGET_PAGE_BITS;
2512 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002513 if (!p1) {
2514 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002515 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002516 }
bellard83fb7ad2004-07-05 21:25:26 +00002517 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002518 p = p1;
2519 prot = 0;
2520 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2521 prot |= p->flags;
2522 p++;
2523 }
2524 /* if the page was really writable, then we change its
2525 protection back to writable */
2526 if (prot & PAGE_WRITE_ORG) {
2527 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2528 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002529 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002530 (prot & PAGE_BITS) | PAGE_WRITE);
2531 p1[pindex].flags |= PAGE_WRITE;
2532 /* and since the content will be modified, we must invalidate
2533 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002534 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002535#ifdef DEBUG_TB_CHECK
2536 tb_invalidate_check(address);
2537#endif
pbrookc8a706f2008-06-02 16:16:42 +00002538 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002539 return 1;
2540 }
2541 }
pbrookc8a706f2008-06-02 16:16:42 +00002542 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002543 return 0;
2544}
2545
bellard6a00d602005-11-21 23:25:50 +00002546static inline void tlb_set_dirty(CPUState *env,
2547 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002548{
2549}
bellard9fa3e852004-01-04 18:06:42 +00002550#endif /* defined(CONFIG_USER_ONLY) */
2551
pbrooke2eef172008-06-08 01:09:01 +00002552#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002553
Paul Brookc04b2b72010-03-01 03:31:14 +00002554#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2555typedef struct subpage_t {
2556 target_phys_addr_t base;
2557 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2558 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2559 void *opaque[TARGET_PAGE_SIZE][2][4];
2560 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2561} subpage_t;
2562
Anthony Liguoric227f092009-10-01 16:12:16 -05002563static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2564 ram_addr_t memory, ram_addr_t region_offset);
2565static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2566 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002567#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2568 need_subpage) \
2569 do { \
2570 if (addr > start_addr) \
2571 start_addr2 = 0; \
2572 else { \
2573 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2574 if (start_addr2 > 0) \
2575 need_subpage = 1; \
2576 } \
2577 \
blueswir149e9fba2007-05-30 17:25:06 +00002578 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002579 end_addr2 = TARGET_PAGE_SIZE - 1; \
2580 else { \
2581 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2582 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2583 need_subpage = 1; \
2584 } \
2585 } while (0)
2586
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002587/* register physical memory.
2588 For RAM, 'size' must be a multiple of the target page size.
2589 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002590 io memory page. The address used when calling the IO function is
2591 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002592 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002593 before calculating this offset. This should not be a problem unless
2594 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002595void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2596 ram_addr_t size,
2597 ram_addr_t phys_offset,
2598 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002599{
Anthony Liguoric227f092009-10-01 16:12:16 -05002600 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002601 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002602 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002603 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002604 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002605
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002606 cpu_notify_set_memory(start_addr, size, phys_offset);
2607
pbrook67c4d232009-02-23 13:16:07 +00002608 if (phys_offset == IO_MEM_UNASSIGNED) {
2609 region_offset = start_addr;
2610 }
pbrook8da3ff12008-12-01 18:59:50 +00002611 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002612 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002613 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002614 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002615 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2616 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002617 ram_addr_t orig_memory = p->phys_offset;
2618 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002619 int need_subpage = 0;
2620
2621 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2622 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002623 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002624 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2625 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002626 &p->phys_offset, orig_memory,
2627 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002628 } else {
2629 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2630 >> IO_MEM_SHIFT];
2631 }
pbrook8da3ff12008-12-01 18:59:50 +00002632 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2633 region_offset);
2634 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002635 } else {
2636 p->phys_offset = phys_offset;
2637 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2638 (phys_offset & IO_MEM_ROMD))
2639 phys_offset += TARGET_PAGE_SIZE;
2640 }
2641 } else {
2642 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2643 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002644 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002645 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002646 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002647 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002648 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002649 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002650 int need_subpage = 0;
2651
2652 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2653 end_addr2, need_subpage);
2654
blueswir14254fab2008-01-01 16:57:19 +00002655 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002656 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002657 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002658 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002659 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002660 phys_offset, region_offset);
2661 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002662 }
2663 }
2664 }
pbrook8da3ff12008-12-01 18:59:50 +00002665 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002666 }
ths3b46e622007-09-17 08:09:54 +00002667
bellard9d420372006-06-25 22:25:22 +00002668 /* since each CPU stores ram addresses in its TLB cache, we must
2669 reset the modified entries */
2670 /* XXX: slow ! */
2671 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2672 tlb_flush(env, 1);
2673 }
bellard33417e72003-08-10 21:47:01 +00002674}
2675
bellardba863452006-09-24 18:41:10 +00002676/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002677ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002678{
2679 PhysPageDesc *p;
2680
2681 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2682 if (!p)
2683 return IO_MEM_UNASSIGNED;
2684 return p->phys_offset;
2685}
2686
Anthony Liguoric227f092009-10-01 16:12:16 -05002687void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002688{
2689 if (kvm_enabled())
2690 kvm_coalesce_mmio_region(addr, size);
2691}
2692
Anthony Liguoric227f092009-10-01 16:12:16 -05002693void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002694{
2695 if (kvm_enabled())
2696 kvm_uncoalesce_mmio_region(addr, size);
2697}
2698
Sheng Yang62a27442010-01-26 19:21:16 +08002699void qemu_flush_coalesced_mmio_buffer(void)
2700{
2701 if (kvm_enabled())
2702 kvm_flush_coalesced_mmio_buffer();
2703}
2704
Marcelo Tosattic9027602010-03-01 20:25:08 -03002705#if defined(__linux__) && !defined(TARGET_S390X)
2706
2707#include <sys/vfs.h>
2708
2709#define HUGETLBFS_MAGIC 0x958458f6
2710
2711static long gethugepagesize(const char *path)
2712{
2713 struct statfs fs;
2714 int ret;
2715
2716 do {
2717 ret = statfs(path, &fs);
2718 } while (ret != 0 && errno == EINTR);
2719
2720 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002721 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002722 return 0;
2723 }
2724
2725 if (fs.f_type != HUGETLBFS_MAGIC)
2726 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2727
2728 return fs.f_bsize;
2729}
2730
2731static void *file_ram_alloc(ram_addr_t memory, const char *path)
2732{
2733 char *filename;
2734 void *area;
2735 int fd;
2736#ifdef MAP_POPULATE
2737 int flags;
2738#endif
2739 unsigned long hpagesize;
2740
2741 hpagesize = gethugepagesize(path);
2742 if (!hpagesize) {
2743 return NULL;
2744 }
2745
2746 if (memory < hpagesize) {
2747 return NULL;
2748 }
2749
2750 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2751 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2752 return NULL;
2753 }
2754
2755 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2756 return NULL;
2757 }
2758
2759 fd = mkstemp(filename);
2760 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002761 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002762 free(filename);
2763 return NULL;
2764 }
2765 unlink(filename);
2766 free(filename);
2767
2768 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2769
2770 /*
2771 * ftruncate is not supported by hugetlbfs in older
2772 * hosts, so don't bother bailing out on errors.
2773 * If anything goes wrong with it under other filesystems,
2774 * mmap will fail.
2775 */
2776 if (ftruncate(fd, memory))
2777 perror("ftruncate");
2778
2779#ifdef MAP_POPULATE
2780 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2781 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2782 * to sidestep this quirk.
2783 */
2784 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2785 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2786#else
2787 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2788#endif
2789 if (area == MAP_FAILED) {
2790 perror("file_ram_alloc: can't mmap RAM pages");
2791 close(fd);
2792 return (NULL);
2793 }
2794 return area;
2795}
2796#endif
2797
Anthony Liguoric227f092009-10-01 16:12:16 -05002798ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002799{
2800 RAMBlock *new_block;
2801
pbrook94a6b542009-04-11 17:15:54 +00002802 size = TARGET_PAGE_ALIGN(size);
2803 new_block = qemu_malloc(sizeof(*new_block));
2804
Marcelo Tosattic9027602010-03-01 20:25:08 -03002805 if (mem_path) {
2806#if defined (__linux__) && !defined(TARGET_S390X)
2807 new_block->host = file_ram_alloc(size, mem_path);
2808 if (!new_block->host)
2809 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002810#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002811 fprintf(stderr, "-mem-path option unsupported\n");
2812 exit(1);
2813#endif
2814 } else {
2815#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2816 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2817 new_block->host = mmap((void*)0x1000000, size,
2818 PROT_EXEC|PROT_READ|PROT_WRITE,
2819 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2820#else
2821 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002822#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002823#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002824 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002825#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002826 }
pbrook94a6b542009-04-11 17:15:54 +00002827 new_block->offset = last_ram_offset;
2828 new_block->length = size;
2829
2830 new_block->next = ram_blocks;
2831 ram_blocks = new_block;
2832
2833 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2834 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2835 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2836 0xff, size >> TARGET_PAGE_BITS);
2837
2838 last_ram_offset += size;
2839
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002840 if (kvm_enabled())
2841 kvm_setup_guest_memory(new_block->host, size);
2842
pbrook94a6b542009-04-11 17:15:54 +00002843 return new_block->offset;
2844}
bellarde9a1ab12007-02-08 23:08:38 +00002845
Anthony Liguoric227f092009-10-01 16:12:16 -05002846void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002847{
pbrook94a6b542009-04-11 17:15:54 +00002848 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002849}
2850
pbrookdc828ca2009-04-09 22:21:07 +00002851/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002852 With the exception of the softmmu code in this file, this should
2853 only be used for local memory (e.g. video ram) that the device owns,
2854 and knows it isn't going to access beyond the end of the block.
2855
2856 It should not be used for general purpose DMA.
2857 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2858 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002859void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002860{
pbrook94a6b542009-04-11 17:15:54 +00002861 RAMBlock *prev;
2862 RAMBlock **prevp;
2863 RAMBlock *block;
2864
pbrook94a6b542009-04-11 17:15:54 +00002865 prev = NULL;
2866 prevp = &ram_blocks;
2867 block = ram_blocks;
2868 while (block && (block->offset > addr
2869 || block->offset + block->length <= addr)) {
2870 if (prev)
2871 prevp = &prev->next;
2872 prev = block;
2873 block = block->next;
2874 }
2875 if (!block) {
2876 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2877 abort();
2878 }
2879 /* Move this entry to to start of the list. */
2880 if (prev) {
2881 prev->next = block->next;
2882 block->next = *prevp;
2883 *prevp = block;
2884 }
2885 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002886}
2887
pbrook5579c7f2009-04-11 14:47:08 +00002888/* Some of the softmmu routines need to translate from a host pointer
2889 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002890ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002891{
pbrook94a6b542009-04-11 17:15:54 +00002892 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002893 RAMBlock *block;
2894 uint8_t *host = ptr;
2895
pbrook94a6b542009-04-11 17:15:54 +00002896 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002897 block = ram_blocks;
2898 while (block && (block->host > host
2899 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002900 prev = block;
2901 block = block->next;
2902 }
2903 if (!block) {
2904 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2905 abort();
2906 }
2907 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002908}
2909
Anthony Liguoric227f092009-10-01 16:12:16 -05002910static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002911{
pbrook67d3b952006-12-18 05:03:52 +00002912#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002913 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002914#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002915#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002916 do_unassigned_access(addr, 0, 0, 0, 1);
2917#endif
2918 return 0;
2919}
2920
Anthony Liguoric227f092009-10-01 16:12:16 -05002921static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002922{
2923#ifdef DEBUG_UNASSIGNED
2924 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2925#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002926#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002927 do_unassigned_access(addr, 0, 0, 0, 2);
2928#endif
2929 return 0;
2930}
2931
Anthony Liguoric227f092009-10-01 16:12:16 -05002932static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002933{
2934#ifdef DEBUG_UNASSIGNED
2935 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2936#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002937#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002938 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002939#endif
bellard33417e72003-08-10 21:47:01 +00002940 return 0;
2941}
2942
Anthony Liguoric227f092009-10-01 16:12:16 -05002943static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002944{
pbrook67d3b952006-12-18 05:03:52 +00002945#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002946 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002947#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002948#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002949 do_unassigned_access(addr, 1, 0, 0, 1);
2950#endif
2951}
2952
Anthony Liguoric227f092009-10-01 16:12:16 -05002953static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002954{
2955#ifdef DEBUG_UNASSIGNED
2956 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2957#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002958#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002959 do_unassigned_access(addr, 1, 0, 0, 2);
2960#endif
2961}
2962
Anthony Liguoric227f092009-10-01 16:12:16 -05002963static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002964{
2965#ifdef DEBUG_UNASSIGNED
2966 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2967#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002968#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002969 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002970#endif
bellard33417e72003-08-10 21:47:01 +00002971}
2972
Blue Swirld60efc62009-08-25 18:29:31 +00002973static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002974 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002975 unassigned_mem_readw,
2976 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002977};
2978
Blue Swirld60efc62009-08-25 18:29:31 +00002979static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002980 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002981 unassigned_mem_writew,
2982 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002983};
2984
Anthony Liguoric227f092009-10-01 16:12:16 -05002985static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002986 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002987{
bellard3a7d9292005-08-21 09:26:42 +00002988 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002989 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2990 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2991#if !defined(CONFIG_USER_ONLY)
2992 tb_invalidate_phys_page_fast(ram_addr, 1);
2993 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2994#endif
2995 }
pbrook5579c7f2009-04-11 14:47:08 +00002996 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002997 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2998 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2999 /* we remove the notdirty callback only if the code has been
3000 flushed */
3001 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003002 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003003}
3004
Anthony Liguoric227f092009-10-01 16:12:16 -05003005static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003006 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003007{
bellard3a7d9292005-08-21 09:26:42 +00003008 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00003009 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3010 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3011#if !defined(CONFIG_USER_ONLY)
3012 tb_invalidate_phys_page_fast(ram_addr, 2);
3013 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3014#endif
3015 }
pbrook5579c7f2009-04-11 14:47:08 +00003016 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003017 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
3018 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
3019 /* we remove the notdirty callback only if the code has been
3020 flushed */
3021 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003022 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003023}
3024
Anthony Liguoric227f092009-10-01 16:12:16 -05003025static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003026 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003027{
bellard3a7d9292005-08-21 09:26:42 +00003028 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00003029 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3030 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3031#if !defined(CONFIG_USER_ONLY)
3032 tb_invalidate_phys_page_fast(ram_addr, 4);
3033 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3034#endif
3035 }
pbrook5579c7f2009-04-11 14:47:08 +00003036 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003037 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
3038 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
3039 /* we remove the notdirty callback only if the code has been
3040 flushed */
3041 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003042 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003043}
3044
Blue Swirld60efc62009-08-25 18:29:31 +00003045static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003046 NULL, /* never used */
3047 NULL, /* never used */
3048 NULL, /* never used */
3049};
3050
Blue Swirld60efc62009-08-25 18:29:31 +00003051static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003052 notdirty_mem_writeb,
3053 notdirty_mem_writew,
3054 notdirty_mem_writel,
3055};
3056
pbrook0f459d12008-06-09 00:20:13 +00003057/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003058static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003059{
3060 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003061 target_ulong pc, cs_base;
3062 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003063 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003064 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003065 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003066
aliguori06d55cc2008-11-18 20:24:06 +00003067 if (env->watchpoint_hit) {
3068 /* We re-entered the check after replacing the TB. Now raise
3069 * the debug interrupt so that is will trigger after the
3070 * current instruction. */
3071 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3072 return;
3073 }
pbrook2e70f6e2008-06-29 01:03:05 +00003074 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003075 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003076 if ((vaddr == (wp->vaddr & len_mask) ||
3077 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003078 wp->flags |= BP_WATCHPOINT_HIT;
3079 if (!env->watchpoint_hit) {
3080 env->watchpoint_hit = wp;
3081 tb = tb_find_pc(env->mem_io_pc);
3082 if (!tb) {
3083 cpu_abort(env, "check_watchpoint: could not find TB for "
3084 "pc=%p", (void *)env->mem_io_pc);
3085 }
3086 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3087 tb_phys_invalidate(tb, -1);
3088 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3089 env->exception_index = EXCP_DEBUG;
3090 } else {
3091 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3092 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3093 }
3094 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003095 }
aliguori6e140f22008-11-18 20:37:55 +00003096 } else {
3097 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003098 }
3099 }
3100}
3101
pbrook6658ffb2007-03-16 23:58:11 +00003102/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3103 so these check for a hit then pass through to the normal out-of-line
3104 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003105static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003106{
aliguorib4051332008-11-18 20:14:20 +00003107 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003108 return ldub_phys(addr);
3109}
3110
Anthony Liguoric227f092009-10-01 16:12:16 -05003111static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003112{
aliguorib4051332008-11-18 20:14:20 +00003113 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003114 return lduw_phys(addr);
3115}
3116
Anthony Liguoric227f092009-10-01 16:12:16 -05003117static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003118{
aliguorib4051332008-11-18 20:14:20 +00003119 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003120 return ldl_phys(addr);
3121}
3122
Anthony Liguoric227f092009-10-01 16:12:16 -05003123static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003124 uint32_t val)
3125{
aliguorib4051332008-11-18 20:14:20 +00003126 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003127 stb_phys(addr, val);
3128}
3129
Anthony Liguoric227f092009-10-01 16:12:16 -05003130static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003131 uint32_t val)
3132{
aliguorib4051332008-11-18 20:14:20 +00003133 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003134 stw_phys(addr, val);
3135}
3136
Anthony Liguoric227f092009-10-01 16:12:16 -05003137static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003138 uint32_t val)
3139{
aliguorib4051332008-11-18 20:14:20 +00003140 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003141 stl_phys(addr, val);
3142}
3143
Blue Swirld60efc62009-08-25 18:29:31 +00003144static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003145 watch_mem_readb,
3146 watch_mem_readw,
3147 watch_mem_readl,
3148};
3149
Blue Swirld60efc62009-08-25 18:29:31 +00003150static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003151 watch_mem_writeb,
3152 watch_mem_writew,
3153 watch_mem_writel,
3154};
pbrook6658ffb2007-03-16 23:58:11 +00003155
Anthony Liguoric227f092009-10-01 16:12:16 -05003156static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003157 unsigned int len)
3158{
blueswir1db7b5422007-05-26 17:36:03 +00003159 uint32_t ret;
3160 unsigned int idx;
3161
pbrook8da3ff12008-12-01 18:59:50 +00003162 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003163#if defined(DEBUG_SUBPAGE)
3164 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3165 mmio, len, addr, idx);
3166#endif
pbrook8da3ff12008-12-01 18:59:50 +00003167 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3168 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003169
3170 return ret;
3171}
3172
Anthony Liguoric227f092009-10-01 16:12:16 -05003173static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003174 uint32_t value, unsigned int len)
3175{
blueswir1db7b5422007-05-26 17:36:03 +00003176 unsigned int idx;
3177
pbrook8da3ff12008-12-01 18:59:50 +00003178 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003179#if defined(DEBUG_SUBPAGE)
3180 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3181 mmio, len, addr, idx, value);
3182#endif
pbrook8da3ff12008-12-01 18:59:50 +00003183 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3184 addr + mmio->region_offset[idx][1][len],
3185 value);
blueswir1db7b5422007-05-26 17:36:03 +00003186}
3187
Anthony Liguoric227f092009-10-01 16:12:16 -05003188static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003189{
3190#if defined(DEBUG_SUBPAGE)
3191 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3192#endif
3193
3194 return subpage_readlen(opaque, addr, 0);
3195}
3196
Anthony Liguoric227f092009-10-01 16:12:16 -05003197static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003198 uint32_t value)
3199{
3200#if defined(DEBUG_SUBPAGE)
3201 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3202#endif
3203 subpage_writelen(opaque, addr, value, 0);
3204}
3205
Anthony Liguoric227f092009-10-01 16:12:16 -05003206static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003207{
3208#if defined(DEBUG_SUBPAGE)
3209 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3210#endif
3211
3212 return subpage_readlen(opaque, addr, 1);
3213}
3214
Anthony Liguoric227f092009-10-01 16:12:16 -05003215static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003216 uint32_t value)
3217{
3218#if defined(DEBUG_SUBPAGE)
3219 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3220#endif
3221 subpage_writelen(opaque, addr, value, 1);
3222}
3223
Anthony Liguoric227f092009-10-01 16:12:16 -05003224static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003225{
3226#if defined(DEBUG_SUBPAGE)
3227 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3228#endif
3229
3230 return subpage_readlen(opaque, addr, 2);
3231}
3232
3233static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003234 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003235{
3236#if defined(DEBUG_SUBPAGE)
3237 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3238#endif
3239 subpage_writelen(opaque, addr, value, 2);
3240}
3241
Blue Swirld60efc62009-08-25 18:29:31 +00003242static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003243 &subpage_readb,
3244 &subpage_readw,
3245 &subpage_readl,
3246};
3247
Blue Swirld60efc62009-08-25 18:29:31 +00003248static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003249 &subpage_writeb,
3250 &subpage_writew,
3251 &subpage_writel,
3252};
3253
Anthony Liguoric227f092009-10-01 16:12:16 -05003254static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3255 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003256{
3257 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003258 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003259
3260 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3261 return -1;
3262 idx = SUBPAGE_IDX(start);
3263 eidx = SUBPAGE_IDX(end);
3264#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003265 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003266 mmio, start, end, idx, eidx, memory);
3267#endif
3268 memory >>= IO_MEM_SHIFT;
3269 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003270 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003271 if (io_mem_read[memory][i]) {
3272 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3273 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003274 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003275 }
3276 if (io_mem_write[memory][i]) {
3277 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3278 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003279 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003280 }
blueswir14254fab2008-01-01 16:57:19 +00003281 }
blueswir1db7b5422007-05-26 17:36:03 +00003282 }
3283
3284 return 0;
3285}
3286
Anthony Liguoric227f092009-10-01 16:12:16 -05003287static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3288 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003289{
Anthony Liguoric227f092009-10-01 16:12:16 -05003290 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003291 int subpage_memory;
3292
Anthony Liguoric227f092009-10-01 16:12:16 -05003293 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003294
3295 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003296 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003297#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003298 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3299 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003300#endif
aliguori1eec6142009-02-05 22:06:18 +00003301 *phys = subpage_memory | IO_MEM_SUBPAGE;
3302 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003303 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003304
3305 return mmio;
3306}
3307
aliguori88715652009-02-11 15:20:58 +00003308static int get_free_io_mem_idx(void)
3309{
3310 int i;
3311
3312 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3313 if (!io_mem_used[i]) {
3314 io_mem_used[i] = 1;
3315 return i;
3316 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003317 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003318 return -1;
3319}
3320
bellard33417e72003-08-10 21:47:01 +00003321/* mem_read and mem_write are arrays of functions containing the
3322 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003323 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003324 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003325 modified. If it is zero, a new io zone is allocated. The return
3326 value can be used with cpu_register_physical_memory(). (-1) is
3327 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003328static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003329 CPUReadMemoryFunc * const *mem_read,
3330 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003331 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003332{
blueswir14254fab2008-01-01 16:57:19 +00003333 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003334
3335 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003336 io_index = get_free_io_mem_idx();
3337 if (io_index == -1)
3338 return io_index;
bellard33417e72003-08-10 21:47:01 +00003339 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003340 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003341 if (io_index >= IO_MEM_NB_ENTRIES)
3342 return -1;
3343 }
bellardb5ff1b32005-11-26 10:38:39 +00003344
bellard33417e72003-08-10 21:47:01 +00003345 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003346 if (!mem_read[i] || !mem_write[i])
3347 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003348 io_mem_read[io_index][i] = mem_read[i];
3349 io_mem_write[io_index][i] = mem_write[i];
3350 }
bellarda4193c82004-06-03 14:01:43 +00003351 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003352 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003353}
bellard61382a52003-10-27 21:22:23 +00003354
Blue Swirld60efc62009-08-25 18:29:31 +00003355int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3356 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003357 void *opaque)
3358{
3359 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3360}
3361
aliguori88715652009-02-11 15:20:58 +00003362void cpu_unregister_io_memory(int io_table_address)
3363{
3364 int i;
3365 int io_index = io_table_address >> IO_MEM_SHIFT;
3366
3367 for (i=0;i < 3; i++) {
3368 io_mem_read[io_index][i] = unassigned_mem_read[i];
3369 io_mem_write[io_index][i] = unassigned_mem_write[i];
3370 }
3371 io_mem_opaque[io_index] = NULL;
3372 io_mem_used[io_index] = 0;
3373}
3374
Avi Kivitye9179ce2009-06-14 11:38:52 +03003375static void io_mem_init(void)
3376{
3377 int i;
3378
3379 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3380 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3381 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3382 for (i=0; i<5; i++)
3383 io_mem_used[i] = 1;
3384
3385 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3386 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003387}
3388
pbrooke2eef172008-06-08 01:09:01 +00003389#endif /* !defined(CONFIG_USER_ONLY) */
3390
bellard13eb76e2004-01-24 15:23:36 +00003391/* physical memory access (slow version, mainly for debug) */
3392#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003393int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3394 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003395{
3396 int l, flags;
3397 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003398 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003399
3400 while (len > 0) {
3401 page = addr & TARGET_PAGE_MASK;
3402 l = (page + TARGET_PAGE_SIZE) - addr;
3403 if (l > len)
3404 l = len;
3405 flags = page_get_flags(page);
3406 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003407 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003408 if (is_write) {
3409 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003410 return -1;
bellard579a97f2007-11-11 14:26:47 +00003411 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003412 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003413 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003414 memcpy(p, buf, l);
3415 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003416 } else {
3417 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003418 return -1;
bellard579a97f2007-11-11 14:26:47 +00003419 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003420 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003421 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003422 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003423 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003424 }
3425 len -= l;
3426 buf += l;
3427 addr += l;
3428 }
Paul Brooka68fe892010-03-01 00:08:59 +00003429 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003430}
bellard8df1cd02005-01-28 22:37:22 +00003431
bellard13eb76e2004-01-24 15:23:36 +00003432#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003433void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003434 int len, int is_write)
3435{
3436 int l, io_index;
3437 uint8_t *ptr;
3438 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003439 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003440 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003441 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003442
bellard13eb76e2004-01-24 15:23:36 +00003443 while (len > 0) {
3444 page = addr & TARGET_PAGE_MASK;
3445 l = (page + TARGET_PAGE_SIZE) - addr;
3446 if (l > len)
3447 l = len;
bellard92e873b2004-05-21 14:52:29 +00003448 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003449 if (!p) {
3450 pd = IO_MEM_UNASSIGNED;
3451 } else {
3452 pd = p->phys_offset;
3453 }
ths3b46e622007-09-17 08:09:54 +00003454
bellard13eb76e2004-01-24 15:23:36 +00003455 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003456 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003457 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003458 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003459 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003460 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003461 /* XXX: could force cpu_single_env to NULL to avoid
3462 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003463 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003464 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003465 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003466 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003467 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003468 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003469 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003470 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003471 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003472 l = 2;
3473 } else {
bellard1c213d12005-09-03 10:49:04 +00003474 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003475 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003476 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003477 l = 1;
3478 }
3479 } else {
bellardb448f2f2004-02-25 23:24:04 +00003480 unsigned long addr1;
3481 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003482 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003483 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003484 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003485 if (!cpu_physical_memory_is_dirty(addr1)) {
3486 /* invalidate code */
3487 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3488 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003489 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003490 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003491 }
bellard13eb76e2004-01-24 15:23:36 +00003492 }
3493 } else {
ths5fafdf22007-09-16 21:08:06 +00003494 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003495 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003496 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003497 /* I/O case */
3498 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003499 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003500 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3501 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003502 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003503 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003504 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003505 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003506 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003507 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003508 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003509 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003510 l = 2;
3511 } else {
bellard1c213d12005-09-03 10:49:04 +00003512 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003513 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003514 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003515 l = 1;
3516 }
3517 } else {
3518 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003519 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003520 (addr & ~TARGET_PAGE_MASK);
3521 memcpy(buf, ptr, l);
3522 }
3523 }
3524 len -= l;
3525 buf += l;
3526 addr += l;
3527 }
3528}
bellard8df1cd02005-01-28 22:37:22 +00003529
bellardd0ecd2a2006-04-23 17:14:48 +00003530/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003531void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003532 const uint8_t *buf, int len)
3533{
3534 int l;
3535 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003536 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003537 unsigned long pd;
3538 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003539
bellardd0ecd2a2006-04-23 17:14:48 +00003540 while (len > 0) {
3541 page = addr & TARGET_PAGE_MASK;
3542 l = (page + TARGET_PAGE_SIZE) - addr;
3543 if (l > len)
3544 l = len;
3545 p = phys_page_find(page >> TARGET_PAGE_BITS);
3546 if (!p) {
3547 pd = IO_MEM_UNASSIGNED;
3548 } else {
3549 pd = p->phys_offset;
3550 }
ths3b46e622007-09-17 08:09:54 +00003551
bellardd0ecd2a2006-04-23 17:14:48 +00003552 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003553 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3554 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003555 /* do nothing */
3556 } else {
3557 unsigned long addr1;
3558 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3559 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003560 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003561 memcpy(ptr, buf, l);
3562 }
3563 len -= l;
3564 buf += l;
3565 addr += l;
3566 }
3567}
3568
aliguori6d16c2f2009-01-22 16:59:11 +00003569typedef struct {
3570 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003571 target_phys_addr_t addr;
3572 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003573} BounceBuffer;
3574
3575static BounceBuffer bounce;
3576
aliguoriba223c22009-01-22 16:59:16 +00003577typedef struct MapClient {
3578 void *opaque;
3579 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003580 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003581} MapClient;
3582
Blue Swirl72cf2d42009-09-12 07:36:22 +00003583static QLIST_HEAD(map_client_list, MapClient) map_client_list
3584 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003585
3586void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3587{
3588 MapClient *client = qemu_malloc(sizeof(*client));
3589
3590 client->opaque = opaque;
3591 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003592 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003593 return client;
3594}
3595
3596void cpu_unregister_map_client(void *_client)
3597{
3598 MapClient *client = (MapClient *)_client;
3599
Blue Swirl72cf2d42009-09-12 07:36:22 +00003600 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003601 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003602}
3603
3604static void cpu_notify_map_clients(void)
3605{
3606 MapClient *client;
3607
Blue Swirl72cf2d42009-09-12 07:36:22 +00003608 while (!QLIST_EMPTY(&map_client_list)) {
3609 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003610 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003611 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003612 }
3613}
3614
aliguori6d16c2f2009-01-22 16:59:11 +00003615/* Map a physical memory region into a host virtual address.
3616 * May map a subset of the requested range, given by and returned in *plen.
3617 * May return NULL if resources needed to perform the mapping are exhausted.
3618 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003619 * Use cpu_register_map_client() to know when retrying the map operation is
3620 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003621 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003622void *cpu_physical_memory_map(target_phys_addr_t addr,
3623 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003624 int is_write)
3625{
Anthony Liguoric227f092009-10-01 16:12:16 -05003626 target_phys_addr_t len = *plen;
3627 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003628 int l;
3629 uint8_t *ret = NULL;
3630 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003631 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003632 unsigned long pd;
3633 PhysPageDesc *p;
3634 unsigned long addr1;
3635
3636 while (len > 0) {
3637 page = addr & TARGET_PAGE_MASK;
3638 l = (page + TARGET_PAGE_SIZE) - addr;
3639 if (l > len)
3640 l = len;
3641 p = phys_page_find(page >> TARGET_PAGE_BITS);
3642 if (!p) {
3643 pd = IO_MEM_UNASSIGNED;
3644 } else {
3645 pd = p->phys_offset;
3646 }
3647
3648 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3649 if (done || bounce.buffer) {
3650 break;
3651 }
3652 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3653 bounce.addr = addr;
3654 bounce.len = l;
3655 if (!is_write) {
3656 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3657 }
3658 ptr = bounce.buffer;
3659 } else {
3660 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003661 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003662 }
3663 if (!done) {
3664 ret = ptr;
3665 } else if (ret + done != ptr) {
3666 break;
3667 }
3668
3669 len -= l;
3670 addr += l;
3671 done += l;
3672 }
3673 *plen = done;
3674 return ret;
3675}
3676
3677/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3678 * Will also mark the memory as dirty if is_write == 1. access_len gives
3679 * the amount of memory that was actually read or written by the caller.
3680 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003681void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3682 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003683{
3684 if (buffer != bounce.buffer) {
3685 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003686 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003687 while (access_len) {
3688 unsigned l;
3689 l = TARGET_PAGE_SIZE;
3690 if (l > access_len)
3691 l = access_len;
3692 if (!cpu_physical_memory_is_dirty(addr1)) {
3693 /* invalidate code */
3694 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3695 /* set dirty bit */
3696 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3697 (0xff & ~CODE_DIRTY_FLAG);
3698 }
3699 addr1 += l;
3700 access_len -= l;
3701 }
3702 }
3703 return;
3704 }
3705 if (is_write) {
3706 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3707 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003708 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003709 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003710 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003711}
bellardd0ecd2a2006-04-23 17:14:48 +00003712
bellard8df1cd02005-01-28 22:37:22 +00003713/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003714uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003715{
3716 int io_index;
3717 uint8_t *ptr;
3718 uint32_t val;
3719 unsigned long pd;
3720 PhysPageDesc *p;
3721
3722 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3723 if (!p) {
3724 pd = IO_MEM_UNASSIGNED;
3725 } else {
3726 pd = p->phys_offset;
3727 }
ths3b46e622007-09-17 08:09:54 +00003728
ths5fafdf22007-09-16 21:08:06 +00003729 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003730 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003731 /* I/O case */
3732 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003733 if (p)
3734 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003735 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3736 } else {
3737 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003738 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003739 (addr & ~TARGET_PAGE_MASK);
3740 val = ldl_p(ptr);
3741 }
3742 return val;
3743}
3744
bellard84b7b8e2005-11-28 21:19:04 +00003745/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003746uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003747{
3748 int io_index;
3749 uint8_t *ptr;
3750 uint64_t val;
3751 unsigned long pd;
3752 PhysPageDesc *p;
3753
3754 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3755 if (!p) {
3756 pd = IO_MEM_UNASSIGNED;
3757 } else {
3758 pd = p->phys_offset;
3759 }
ths3b46e622007-09-17 08:09:54 +00003760
bellard2a4188a2006-06-25 21:54:59 +00003761 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3762 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003763 /* I/O case */
3764 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003765 if (p)
3766 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003767#ifdef TARGET_WORDS_BIGENDIAN
3768 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3769 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3770#else
3771 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3772 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3773#endif
3774 } else {
3775 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003776 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003777 (addr & ~TARGET_PAGE_MASK);
3778 val = ldq_p(ptr);
3779 }
3780 return val;
3781}
3782
bellardaab33092005-10-30 20:48:42 +00003783/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003784uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003785{
3786 uint8_t val;
3787 cpu_physical_memory_read(addr, &val, 1);
3788 return val;
3789}
3790
3791/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003792uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003793{
3794 uint16_t val;
3795 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3796 return tswap16(val);
3797}
3798
bellard8df1cd02005-01-28 22:37:22 +00003799/* warning: addr must be aligned. The ram page is not masked as dirty
3800 and the code inside is not invalidated. It is useful if the dirty
3801 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003802void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003803{
3804 int io_index;
3805 uint8_t *ptr;
3806 unsigned long pd;
3807 PhysPageDesc *p;
3808
3809 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3810 if (!p) {
3811 pd = IO_MEM_UNASSIGNED;
3812 } else {
3813 pd = p->phys_offset;
3814 }
ths3b46e622007-09-17 08:09:54 +00003815
bellard3a7d9292005-08-21 09:26:42 +00003816 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003817 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003818 if (p)
3819 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003820 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3821 } else {
aliguori74576192008-10-06 14:02:03 +00003822 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003823 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003824 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003825
3826 if (unlikely(in_migration)) {
3827 if (!cpu_physical_memory_is_dirty(addr1)) {
3828 /* invalidate code */
3829 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3830 /* set dirty bit */
3831 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3832 (0xff & ~CODE_DIRTY_FLAG);
3833 }
3834 }
bellard8df1cd02005-01-28 22:37:22 +00003835 }
3836}
3837
Anthony Liguoric227f092009-10-01 16:12:16 -05003838void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003839{
3840 int io_index;
3841 uint8_t *ptr;
3842 unsigned long pd;
3843 PhysPageDesc *p;
3844
3845 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3846 if (!p) {
3847 pd = IO_MEM_UNASSIGNED;
3848 } else {
3849 pd = p->phys_offset;
3850 }
ths3b46e622007-09-17 08:09:54 +00003851
j_mayerbc98a7e2007-04-04 07:55:12 +00003852 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3853 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003854 if (p)
3855 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003856#ifdef TARGET_WORDS_BIGENDIAN
3857 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3858 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3859#else
3860 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3861 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3862#endif
3863 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003864 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003865 (addr & ~TARGET_PAGE_MASK);
3866 stq_p(ptr, val);
3867 }
3868}
3869
bellard8df1cd02005-01-28 22:37:22 +00003870/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003871void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003872{
3873 int io_index;
3874 uint8_t *ptr;
3875 unsigned long pd;
3876 PhysPageDesc *p;
3877
3878 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3879 if (!p) {
3880 pd = IO_MEM_UNASSIGNED;
3881 } else {
3882 pd = p->phys_offset;
3883 }
ths3b46e622007-09-17 08:09:54 +00003884
bellard3a7d9292005-08-21 09:26:42 +00003885 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003886 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003887 if (p)
3888 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003889 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3890 } else {
3891 unsigned long addr1;
3892 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3893 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003894 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003895 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003896 if (!cpu_physical_memory_is_dirty(addr1)) {
3897 /* invalidate code */
3898 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3899 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003900 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3901 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003902 }
bellard8df1cd02005-01-28 22:37:22 +00003903 }
3904}
3905
bellardaab33092005-10-30 20:48:42 +00003906/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003907void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003908{
3909 uint8_t v = val;
3910 cpu_physical_memory_write(addr, &v, 1);
3911}
3912
3913/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003914void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003915{
3916 uint16_t v = tswap16(val);
3917 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3918}
3919
3920/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003921void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003922{
3923 val = tswap64(val);
3924 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3925}
3926
aliguori5e2972f2009-03-28 17:51:36 +00003927/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003928int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003929 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003930{
3931 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003932 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003933 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003934
3935 while (len > 0) {
3936 page = addr & TARGET_PAGE_MASK;
3937 phys_addr = cpu_get_phys_page_debug(env, page);
3938 /* if no physical page mapped, return an error */
3939 if (phys_addr == -1)
3940 return -1;
3941 l = (page + TARGET_PAGE_SIZE) - addr;
3942 if (l > len)
3943 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003944 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003945 if (is_write)
3946 cpu_physical_memory_write_rom(phys_addr, buf, l);
3947 else
aliguori5e2972f2009-03-28 17:51:36 +00003948 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003949 len -= l;
3950 buf += l;
3951 addr += l;
3952 }
3953 return 0;
3954}
Paul Brooka68fe892010-03-01 00:08:59 +00003955#endif
bellard13eb76e2004-01-24 15:23:36 +00003956
pbrook2e70f6e2008-06-29 01:03:05 +00003957/* in deterministic execution mode, instructions doing device I/Os
3958 must be at the end of the TB */
3959void cpu_io_recompile(CPUState *env, void *retaddr)
3960{
3961 TranslationBlock *tb;
3962 uint32_t n, cflags;
3963 target_ulong pc, cs_base;
3964 uint64_t flags;
3965
3966 tb = tb_find_pc((unsigned long)retaddr);
3967 if (!tb) {
3968 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3969 retaddr);
3970 }
3971 n = env->icount_decr.u16.low + tb->icount;
3972 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3973 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003974 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003975 n = n - env->icount_decr.u16.low;
3976 /* Generate a new TB ending on the I/O insn. */
3977 n++;
3978 /* On MIPS and SH, delay slot instructions can only be restarted if
3979 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003980 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003981 branch. */
3982#if defined(TARGET_MIPS)
3983 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3984 env->active_tc.PC -= 4;
3985 env->icount_decr.u16.low++;
3986 env->hflags &= ~MIPS_HFLAG_BMASK;
3987 }
3988#elif defined(TARGET_SH4)
3989 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3990 && n > 1) {
3991 env->pc -= 2;
3992 env->icount_decr.u16.low++;
3993 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3994 }
3995#endif
3996 /* This should never happen. */
3997 if (n > CF_COUNT_MASK)
3998 cpu_abort(env, "TB too big during recompile");
3999
4000 cflags = n | CF_LAST_IO;
4001 pc = tb->pc;
4002 cs_base = tb->cs_base;
4003 flags = tb->flags;
4004 tb_phys_invalidate(tb, -1);
4005 /* FIXME: In theory this could raise an exception. In practice
4006 we have already translated the block once so it's probably ok. */
4007 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004008 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004009 the first in the TB) then we end up generating a whole new TB and
4010 repeating the fault, which is horribly inefficient.
4011 Better would be to execute just this insn uncached, or generate a
4012 second new TB. */
4013 cpu_resume_from_signal(env, NULL);
4014}
4015
Paul Brookb3755a92010-03-12 16:54:58 +00004016#if !defined(CONFIG_USER_ONLY)
4017
bellarde3db7222005-01-26 22:00:47 +00004018void dump_exec_info(FILE *f,
4019 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
4020{
4021 int i, target_code_size, max_target_code_size;
4022 int direct_jmp_count, direct_jmp2_count, cross_page;
4023 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004024
bellarde3db7222005-01-26 22:00:47 +00004025 target_code_size = 0;
4026 max_target_code_size = 0;
4027 cross_page = 0;
4028 direct_jmp_count = 0;
4029 direct_jmp2_count = 0;
4030 for(i = 0; i < nb_tbs; i++) {
4031 tb = &tbs[i];
4032 target_code_size += tb->size;
4033 if (tb->size > max_target_code_size)
4034 max_target_code_size = tb->size;
4035 if (tb->page_addr[1] != -1)
4036 cross_page++;
4037 if (tb->tb_next_offset[0] != 0xffff) {
4038 direct_jmp_count++;
4039 if (tb->tb_next_offset[1] != 0xffff) {
4040 direct_jmp2_count++;
4041 }
4042 }
4043 }
4044 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004045 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00004046 cpu_fprintf(f, "gen code size %ld/%ld\n",
4047 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4048 cpu_fprintf(f, "TB count %d/%d\n",
4049 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004050 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004051 nb_tbs ? target_code_size / nb_tbs : 0,
4052 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004053 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004054 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4055 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004056 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4057 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004058 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4059 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004060 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004061 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4062 direct_jmp2_count,
4063 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004064 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004065 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4066 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4067 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004068 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004069}
4070
bellard61382a52003-10-27 21:22:23 +00004071#define MMUSUFFIX _cmmu
4072#define GETPC() NULL
4073#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004074#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004075
4076#define SHIFT 0
4077#include "softmmu_template.h"
4078
4079#define SHIFT 1
4080#include "softmmu_template.h"
4081
4082#define SHIFT 2
4083#include "softmmu_template.h"
4084
4085#define SHIFT 3
4086#include "softmmu_template.h"
4087
4088#undef env
4089
4090#endif