blob: 13b8daa912821003fc56b03df4a3e1e046f784ce [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000020#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000023#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000024
bellardfbf9eeb2004-04-25 21:21:33 +000025#if !defined(CONFIG_SOFTMMU)
26#undef EAX
27#undef ECX
28#undef EDX
29#undef EBX
30#undef ESP
31#undef EBP
32#undef ESI
33#undef EDI
34#undef EIP
35#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000036#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000037#include <sys/ucontext.h>
38#endif
blueswir184778502008-10-26 20:33:16 +000039#endif
bellardfbf9eeb2004-04-25 21:21:33 +000040
Juan Quinteladfe5fff2009-07-27 16:12:40 +020041#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +000042// Work around ugly bugs in glibc that mangle global register contents
43#undef env
44#define env cpu_single_env
45#endif
46
bellard36bdbe52003-11-19 22:12:02 +000047int tb_invalidated_flag;
48
Juan Quintelaf0667e62009-07-27 16:13:05 +020049//#define CONFIG_DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
aliguori6a4955a2009-04-24 18:03:20 +000052int qemu_cpu_has_work(CPUState *env)
53{
54 return cpu_has_work(env);
55}
56
bellarde4533c72003-06-15 19:51:39 +000057void cpu_loop_exit(void)
58{
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010059 env->current_tb = NULL;
bellarde4533c72003-06-15 19:51:39 +000060 longjmp(env->jmp_env, 1);
61}
thsbfed01f2007-06-03 17:44:37 +000062
bellardfbf9eeb2004-04-25 21:21:33 +000063/* exit the current TB from a signal handler. The host registers are
64 restored in a state compatible with the CPU emulator
65 */
ths5fafdf22007-09-16 21:08:06 +000066void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000067{
68#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000069#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000070 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000071#elif defined(__OpenBSD__)
72 struct sigcontext *uc = puc;
73#endif
bellardfbf9eeb2004-04-25 21:21:33 +000074#endif
75
76 env = env1;
77
78 /* XXX: restore cpu registers saved in host registers */
79
80#if !defined(CONFIG_SOFTMMU)
81 if (puc) {
82 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000083#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000084 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000085#elif defined(__OpenBSD__)
86 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
87#endif
bellardfbf9eeb2004-04-25 21:21:33 +000088 }
89#endif
pbrook9a3ea652008-12-19 12:49:13 +000090 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000091 longjmp(env->jmp_env, 1);
92}
93
pbrook2e70f6e2008-06-29 01:03:05 +000094/* Execute the code without caching the generated code. An interpreter
95 could be used if available. */
96static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
97{
98 unsigned long next_tb;
99 TranslationBlock *tb;
100
101 /* Should never happen.
102 We only end up here when an existing TB is too long. */
103 if (max_cycles > CF_COUNT_MASK)
104 max_cycles = CF_COUNT_MASK;
105
106 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
107 max_cycles);
108 env->current_tb = tb;
109 /* execute the generated code */
110 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +0100111 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000112
113 if ((next_tb & 3) == 2) {
114 /* Restore PC. This may happen if async event occurs before
115 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000116 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000117 }
118 tb_phys_invalidate(tb, -1);
119 tb_free(tb);
120}
121
bellard8a40a182005-11-20 10:35:40 +0000122static TranslationBlock *tb_find_slow(target_ulong pc,
123 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000124 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000125{
126 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000127 unsigned int h;
128 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
Blue Swirl72cf2d42009-09-12 07:36:22 +0000202 QTAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
thsecb644f2007-06-03 18:45:53 +0000230#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000231 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000232 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
233 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000234 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000235 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000236#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000237#elif defined(TARGET_M68K)
238 env->cc_op = CC_OP_FLAGS;
239 env->cc_dest = env->sr & 0xf;
240 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000241#elif defined(TARGET_ALPHA)
242#elif defined(TARGET_ARM)
243#elif defined(TARGET_PPC)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200244#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100248#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000249 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000250#else
251#error unsupported target CPU
252#endif
bellard3fb2ded2003-06-24 13:22:59 +0000253 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000254
bellard7d132992003-03-06 23:23:54 +0000255 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000256 for(;;) {
257 if (setjmp(env->jmp_env) == 0) {
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200258#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000259#undef env
260 env = cpu_single_env;
261#define env cpu_single_env
262#endif
bellard3fb2ded2003-06-24 13:22:59 +0000263 /* if an exception is pending, we execute it here */
264 if (env->exception_index >= 0) {
265 if (env->exception_index >= EXCP_INTERRUPT) {
266 /* exit request from the cpu execution loop */
267 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000268 if (ret == EXCP_DEBUG)
269 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000270 break;
aurel3272d239e2009-01-14 19:40:27 +0000271 } else {
272#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000273 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000274 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000275 loop */
bellard83479e72003-06-25 16:12:37 +0000276#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000277 do_interrupt_user(env->exception_index,
278 env->exception_is_int,
279 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000280 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000281 /* successfully delivered */
282 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000283#endif
bellard3fb2ded2003-06-24 13:22:59 +0000284 ret = env->exception_index;
285 break;
aurel3272d239e2009-01-14 19:40:27 +0000286#else
bellard83479e72003-06-25 16:12:37 +0000287#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000288 /* simulate a real cpu exception. On i386, it can
289 trigger new exceptions, but we do not handle
290 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000291 do_interrupt(env->exception_index,
292 env->exception_is_int,
293 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000294 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000295 /* successfully delivered */
296 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000297#elif defined(TARGET_PPC)
298 do_interrupt(env);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200299#elif defined(TARGET_MICROBLAZE)
300 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000301#elif defined(TARGET_MIPS)
302 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000303#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000304 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000305#elif defined(TARGET_ARM)
306 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000307#elif defined(TARGET_SH4)
308 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000309#elif defined(TARGET_ALPHA)
310 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000311#elif defined(TARGET_CRIS)
312 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000313#elif defined(TARGET_M68K)
314 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000315#endif
aurel3272d239e2009-01-14 19:40:27 +0000316#endif
bellard3fb2ded2003-06-24 13:22:59 +0000317 }
318 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000319 }
bellard9df217a2005-02-10 22:05:51 +0000320
aliguori7ba1e612008-11-05 16:04:33 +0000321 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000322 kvm_cpu_exec(env);
323 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000324 }
325
blueswir1b5fc09a2008-05-04 06:38:18 +0000326 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000327 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000328 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000329 if (unlikely(interrupt_request)) {
330 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
331 /* Mask out external interrupts for this step. */
332 interrupt_request &= ~(CPU_INTERRUPT_HARD |
333 CPU_INTERRUPT_FIQ |
334 CPU_INTERRUPT_SMI |
335 CPU_INTERRUPT_NMI);
336 }
pbrook6658ffb2007-03-16 23:58:11 +0000337 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
338 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
339 env->exception_index = EXCP_DEBUG;
340 cpu_loop_exit();
341 }
balroga90b7312007-05-01 01:28:01 +0000342#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200343 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
344 defined(TARGET_MICROBLAZE)
balroga90b7312007-05-01 01:28:01 +0000345 if (interrupt_request & CPU_INTERRUPT_HALT) {
346 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
347 env->halted = 1;
348 env->exception_index = EXCP_HLT;
349 cpu_loop_exit();
350 }
351#endif
bellard68a79312003-06-30 13:12:32 +0000352#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300353 if (interrupt_request & CPU_INTERRUPT_INIT) {
354 svm_check_intercept(SVM_EXIT_INIT);
355 do_cpu_init(env);
356 env->exception_index = EXCP_HALTED;
357 cpu_loop_exit();
358 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
359 do_cpu_sipi(env);
360 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000361 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
362 !(env->hflags & HF_SMM_MASK)) {
363 svm_check_intercept(SVM_EXIT_SMI);
364 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
365 do_smm_enter();
366 next_tb = 0;
367 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
368 !(env->hflags2 & HF2_NMI_MASK)) {
369 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
370 env->hflags2 |= HF2_NMI_MASK;
371 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
372 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800373 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
374 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
375 do_interrupt(EXCP12_MCHK, 0, 0, 0, 0);
376 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000377 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
378 (((env->hflags2 & HF2_VINTR_MASK) &&
379 (env->hflags2 & HF2_HIF_MASK)) ||
380 (!(env->hflags2 & HF2_VINTR_MASK) &&
381 (env->eflags & IF_MASK &&
382 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
383 int intno;
384 svm_check_intercept(SVM_EXIT_INTR);
385 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
386 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000387 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200388#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir19ddff3d2009-04-04 07:41:20 +0000389#undef env
390 env = cpu_single_env;
391#define env cpu_single_env
392#endif
bellarddb620f42008-06-04 17:02:19 +0000393 do_interrupt(intno, 0, 0, 0, 1);
394 /* ensure that no TB jump will be modified as
395 the program flow was changed */
396 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000397#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000398 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
399 (env->eflags & IF_MASK) &&
400 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
401 int intno;
402 /* FIXME: this should respect TPR */
403 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000404 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000405 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000406 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000407 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000408 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000409#endif
bellarddb620f42008-06-04 17:02:19 +0000410 }
bellard68a79312003-06-30 13:12:32 +0000411 }
bellardce097762004-01-04 23:53:18 +0000412#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000413#if 0
414 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000415 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000416 }
417#endif
j_mayer47103572007-03-30 09:38:04 +0000418 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000419 ppc_hw_interrupt(env);
420 if (env->pending_interrupts == 0)
421 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000422 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000423 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200424#elif defined(TARGET_MICROBLAZE)
425 if ((interrupt_request & CPU_INTERRUPT_HARD)
426 && (env->sregs[SR_MSR] & MSR_IE)
427 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
428 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
429 env->exception_index = EXCP_IRQ;
430 do_interrupt(env);
431 next_tb = 0;
432 }
bellard6af0bf92005-07-02 14:58:51 +0000433#elif defined(TARGET_MIPS)
434 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000435 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000436 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000437 !(env->CP0_Status & (1 << CP0St_EXL)) &&
438 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000439 !(env->hflags & MIPS_HFLAG_DM)) {
440 /* Raise it */
441 env->exception_index = EXCP_EXT_INTERRUPT;
442 env->error_code = 0;
443 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000444 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000445 }
bellarde95c8d52004-09-30 22:22:08 +0000446#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300447 if (interrupt_request & CPU_INTERRUPT_HARD) {
448 if (cpu_interrupts_enabled(env) &&
449 env->interrupt_index > 0) {
450 int pil = env->interrupt_index & 0xf;
451 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000452
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300453 if (((type == TT_EXTINT) &&
454 cpu_pil_allowed(env, pil)) ||
455 type != TT_EXTINT) {
456 env->exception_index = env->interrupt_index;
457 do_interrupt(env);
458 next_tb = 0;
459 }
460 }
bellarde95c8d52004-09-30 22:22:08 +0000461 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
462 //do_interrupt(0, 0, 0, 0, 0);
463 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000464 }
bellardb5ff1b32005-11-26 10:38:39 +0000465#elif defined(TARGET_ARM)
466 if (interrupt_request & CPU_INTERRUPT_FIQ
467 && !(env->uncached_cpsr & CPSR_F)) {
468 env->exception_index = EXCP_FIQ;
469 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000470 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000471 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000472 /* ARMv7-M interrupt return works by loading a magic value
473 into the PC. On real hardware the load causes the
474 return to occur. The qemu implementation performs the
475 jump normally, then does the exception return when the
476 CPU tries to execute code at the magic address.
477 This will cause the magic PC value to be pushed to
478 the stack if an interrupt occured at the wrong time.
479 We avoid this by disabling interrupts when
480 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000481 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000482 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
483 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000484 env->exception_index = EXCP_IRQ;
485 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000486 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000487 }
bellardfdf9b3e2006-04-27 21:07:38 +0000488#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000489 if (interrupt_request & CPU_INTERRUPT_HARD) {
490 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000491 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000492 }
j_mayereddf68a2007-04-05 07:22:49 +0000493#elif defined(TARGET_ALPHA)
494 if (interrupt_request & CPU_INTERRUPT_HARD) {
495 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000496 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000497 }
thsf1ccf902007-10-08 13:16:14 +0000498#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000499 if (interrupt_request & CPU_INTERRUPT_HARD
500 && (env->pregs[PR_CCS] & I_FLAG)) {
501 env->exception_index = EXCP_IRQ;
502 do_interrupt(env);
503 next_tb = 0;
504 }
505 if (interrupt_request & CPU_INTERRUPT_NMI
506 && (env->pregs[PR_CCS] & M_FLAG)) {
507 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000508 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000509 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000510 }
pbrook06338792007-05-23 19:58:11 +0000511#elif defined(TARGET_M68K)
512 if (interrupt_request & CPU_INTERRUPT_HARD
513 && ((env->sr & SR_I) >> SR_I_SHIFT)
514 < env->pending_level) {
515 /* Real hardware gets the interrupt vector via an
516 IACK cycle at this point. Current emulated
517 hardware doesn't rely on this, so we
518 provide/save the vector when the interrupt is
519 first signalled. */
520 env->exception_index = env->pending_vector;
521 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000522 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000523 }
bellard68a79312003-06-30 13:12:32 +0000524#endif
bellard9d050952006-05-22 22:03:52 +0000525 /* Don't use the cached interupt_request value,
526 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000527 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000528 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
529 /* ensure that no TB jump will be modified as
530 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000531 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000532 }
aurel32be214e62009-03-06 21:48:00 +0000533 }
534 if (unlikely(env->exit_request)) {
535 env->exit_request = 0;
536 env->exception_index = EXCP_INTERRUPT;
537 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000538 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200539#ifdef CONFIG_DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000540 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000541 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000542#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000543 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000544 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000545 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000546#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000547 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000548#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000549 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000550#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000551 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000552#elif defined(TARGET_M68K)
553 cpu_m68k_flush_flags(env, env->cc_op);
554 env->cc_op = CC_OP_FLAGS;
555 env->sr = (env->sr & 0xffe0)
556 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000557 log_cpu_state(env, 0);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200558#elif defined(TARGET_MICROBLAZE)
559 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000560#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000561 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000562#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000563 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000564#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000565 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000566#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000567 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000568#else
ths5fafdf22007-09-16 21:08:06 +0000569#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000570#endif
bellard3fb2ded2003-06-24 13:22:59 +0000571 }
bellard7d132992003-03-06 23:23:54 +0000572#endif
pbrookd5975362008-06-07 20:50:51 +0000573 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000574 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000575 /* Note: we do it here to avoid a gcc bug on Mac OS X when
576 doing it in tb_find_slow */
577 if (tb_invalidated_flag) {
578 /* as some TB could have been invalidated because
579 of memory exceptions while generating the code, we
580 must recompute the hash index here */
581 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000582 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000583 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200584#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000585 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
586 (long)tb->tc_ptr, tb->pc,
587 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000588#endif
bellard8a40a182005-11-20 10:35:40 +0000589 /* see if we can patch the calling TB. When the TB
590 spans two pages, we cannot safely do a direct
591 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100592 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000593 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000594 }
pbrookd5975362008-06-07 20:50:51 +0000595 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000596
597 /* cpu_interrupt might be called while translating the
598 TB, but before it is linked into a potentially
599 infinite loop and becomes env->current_tb. Avoid
600 starting execution if there is a pending interrupt. */
Paolo Bonzini6113d6d2010-01-15 09:42:09 +0100601 if (!unlikely (env->exit_request)) {
602 env->current_tb = tb;
pbrook2e70f6e2008-06-29 01:03:05 +0000603 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000604 /* execute the generated code */
Juan Quinteladfe5fff2009-07-27 16:12:40 +0200605#if defined(__sparc__) && !defined(CONFIG_SOLARIS)
blueswir1572a9d42008-05-17 07:38:10 +0000606#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000607 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000608#define env cpu_single_env
609#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000610 next_tb = tcg_qemu_tb_exec(tc_ptr);
611 env->current_tb = NULL;
612 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000613 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000614 int insns_left;
615 tb = (TranslationBlock *)(long)(next_tb & ~3);
616 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000617 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000618 insns_left = env->icount_decr.u32;
619 if (env->icount_extra && insns_left >= 0) {
620 /* Refill decrementer and continue execution. */
621 env->icount_extra += insns_left;
622 if (env->icount_extra > 0xffff) {
623 insns_left = 0xffff;
624 } else {
625 insns_left = env->icount_extra;
626 }
627 env->icount_extra -= insns_left;
628 env->icount_decr.u16.low = insns_left;
629 } else {
630 if (insns_left > 0) {
631 /* Execute remaining instructions. */
632 cpu_exec_nocache(insns_left, tb);
633 }
634 env->exception_index = EXCP_INTERRUPT;
635 next_tb = 0;
636 cpu_loop_exit();
637 }
638 }
639 }
bellard4cbf74b2003-08-10 21:48:43 +0000640 /* reset soft MMU for next block (it can currently
641 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000642 } /* for(;;) */
bellard7d132992003-03-06 23:23:54 +0000643 }
bellard3fb2ded2003-06-24 13:22:59 +0000644 } /* for(;;) */
645
bellard7d132992003-03-06 23:23:54 +0000646
bellarde4533c72003-06-15 19:51:39 +0000647#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000648 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000649 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000650#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000651 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000652#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000653#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000654#elif defined(TARGET_M68K)
655 cpu_m68k_flush_flags(env, env->cc_op);
656 env->cc_op = CC_OP_FLAGS;
657 env->sr = (env->sr & 0xffe0)
658 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200659#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000660#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000661#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000662#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000663#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100664#elif defined(TARGET_S390X)
bellardfdf9b3e2006-04-27 21:07:38 +0000665 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000666#else
667#error unsupported target CPU
668#endif
pbrook1057eaa2007-02-04 13:37:44 +0000669
670 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000671#include "hostregs_helper.h"
672
bellard6a00d602005-11-21 23:25:50 +0000673 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000674 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000675 return ret;
676}
bellard6dbad632003-03-16 18:05:05 +0000677
bellardfbf9eeb2004-04-25 21:21:33 +0000678/* must only be called from the generated code as an exception can be
679 generated */
680void tb_invalidate_page_range(target_ulong start, target_ulong end)
681{
bellarddc5d0b32004-06-22 18:43:30 +0000682 /* XXX: cannot enable it yet because it yields to MMU exception
683 where NIP != read address on PowerPC */
684#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000685 target_ulong phys_addr;
686 phys_addr = get_phys_addr_code(env, start);
687 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000688#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000689}
690
bellard1a18c712003-10-30 01:07:51 +0000691#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000692
bellard6dbad632003-03-16 18:05:05 +0000693void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
694{
695 CPUX86State *saved_env;
696
697 saved_env = env;
698 env = s;
bellarda412ac52003-07-26 18:01:40 +0000699 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000700 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000701 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000702 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000703 } else {
bellard5d975592008-05-12 22:05:33 +0000704 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000705 }
bellard6dbad632003-03-16 18:05:05 +0000706 env = saved_env;
707}
bellard9de5e442003-03-23 16:49:39 +0000708
bellard6f12a2a2007-11-11 22:16:56 +0000709void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000710{
711 CPUX86State *saved_env;
712
713 saved_env = env;
714 env = s;
ths3b46e622007-09-17 08:09:54 +0000715
bellard6f12a2a2007-11-11 22:16:56 +0000716 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000717
718 env = saved_env;
719}
720
bellard6f12a2a2007-11-11 22:16:56 +0000721void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000722{
723 CPUX86State *saved_env;
724
725 saved_env = env;
726 env = s;
ths3b46e622007-09-17 08:09:54 +0000727
bellard6f12a2a2007-11-11 22:16:56 +0000728 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000729
730 env = saved_env;
731}
732
bellarde4533c72003-06-15 19:51:39 +0000733#endif /* TARGET_I386 */
734
bellard67b915a2004-03-31 23:37:16 +0000735#if !defined(CONFIG_SOFTMMU)
736
bellard3fb2ded2003-06-24 13:22:59 +0000737#if defined(TARGET_I386)
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700738#define EXCEPTION_ACTION raise_exception_err(env->exception_index, env->error_code)
739#else
740#define EXCEPTION_ACTION cpu_loop_exit()
741#endif
bellard3fb2ded2003-06-24 13:22:59 +0000742
bellardb56dad12003-05-08 15:38:04 +0000743/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000744 the effective address of the memory exception. 'is_write' is 1 if a
745 write caused the exception and otherwise 0'. 'old_set' is the
746 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000747static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000748 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000749 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000750{
bellarda513fe12003-05-27 23:29:48 +0000751 TranslationBlock *tb;
752 int ret;
bellard68a79312003-06-30 13:12:32 +0000753
bellard83479e72003-06-25 16:12:37 +0000754 if (cpu_single_env)
755 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000756#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000757 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000758 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000759#endif
bellard25eb4482003-05-14 21:50:54 +0000760 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000761 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000762 return 1;
763 }
bellardfbf9eeb2004-04-25 21:21:33 +0000764
bellard3fb2ded2003-06-24 13:22:59 +0000765 /* see if it is an MMU fault */
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700766 ret = cpu_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000767 if (ret < 0)
768 return 0; /* not an MMU fault */
769 if (ret == 0)
770 return 1; /* the MMU fault was handled without causing real CPU fault */
771 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000772 tb = tb_find_pc(pc);
773 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000774 /* the PC is inside the translated code. It means that we have
775 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000776 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000777 }
bellard3fb2ded2003-06-24 13:22:59 +0000778
bellard68016c62005-02-07 23:12:27 +0000779 /* we restore the process signal mask as the sigreturn should
780 do it (XXX: use sigsetjmp) */
781 sigprocmask(SIG_SETMASK, old_set, NULL);
Nathan Froyd0b5c1ce2009-08-10 13:37:36 -0700782 EXCEPTION_ACTION;
783
aurel32968c74d2008-04-11 04:55:17 +0000784 /* never comes here */
785 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000786}
bellard9de5e442003-03-23 16:49:39 +0000787
bellard2b413142003-05-14 23:01:10 +0000788#if defined(__i386__)
789
bellardd8ecc0b2007-02-05 21:41:46 +0000790#if defined(__APPLE__)
791# include <sys/ucontext.h>
792
793# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
794# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
795# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +0000796# define MASK_sig(context) ((context)->uc_sigmask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200797#elif defined (__NetBSD__)
798# include <ucontext.h>
799
800# define EIP_sig(context) ((context)->uc_mcontext.__gregs[_REG_EIP])
801# define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
802# define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
803# define MASK_sig(context) ((context)->uc_sigmask)
804#elif defined (__FreeBSD__) || defined(__DragonFly__)
805# include <ucontext.h>
806
807# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_eip))
808# define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
809# define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
810# define MASK_sig(context) ((context)->uc_sigmask)
blueswir1d39bb242009-04-10 07:29:34 +0000811#elif defined(__OpenBSD__)
812# define EIP_sig(context) ((context)->sc_eip)
813# define TRAP_sig(context) ((context)->sc_trapno)
814# define ERROR_sig(context) ((context)->sc_err)
815# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +0000816#else
817# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
818# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
819# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +0000820# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +0000821#endif
822
ths5fafdf22007-09-16 21:08:06 +0000823int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000824 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000825{
ths5a7b5422007-01-31 12:16:51 +0000826 siginfo_t *info = pinfo;
Juergen Lock78cfb072009-10-17 00:34:26 +0200827#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
828 ucontext_t *uc = puc;
829#elif defined(__OpenBSD__)
blueswir1d39bb242009-04-10 07:29:34 +0000830 struct sigcontext *uc = puc;
831#else
bellard9de5e442003-03-23 16:49:39 +0000832 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +0000833#endif
bellard9de5e442003-03-23 16:49:39 +0000834 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +0000835 int trapno;
bellard97eb5b12004-02-25 23:19:55 +0000836
bellardd691f662003-03-24 21:58:34 +0000837#ifndef REG_EIP
838/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +0000839#define REG_EIP EIP
840#define REG_ERR ERR
841#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +0000842#endif
bellardd8ecc0b2007-02-05 21:41:46 +0000843 pc = EIP_sig(uc);
844 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +0000845 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
846 trapno == 0xe ?
847 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +0000848 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +0000849}
850
bellardbc51c5c2004-03-17 23:46:04 +0000851#elif defined(__x86_64__)
852
blueswir1b3efe5c2008-12-05 17:55:45 +0000853#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +0000854#define PC_sig(context) _UC_MACHINE_PC(context)
855#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
856#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
857#define MASK_sig(context) ((context)->uc_sigmask)
858#elif defined(__OpenBSD__)
859#define PC_sig(context) ((context)->sc_rip)
860#define TRAP_sig(context) ((context)->sc_trapno)
861#define ERROR_sig(context) ((context)->sc_err)
862#define MASK_sig(context) ((context)->sc_mask)
Juergen Lock78cfb072009-10-17 00:34:26 +0200863#elif defined (__FreeBSD__) || defined(__DragonFly__)
864#include <ucontext.h>
865
866#define PC_sig(context) (*((unsigned long*)&(context)->uc_mcontext.mc_rip))
867#define TRAP_sig(context) ((context)->uc_mcontext.mc_trapno)
868#define ERROR_sig(context) ((context)->uc_mcontext.mc_err)
869#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000870#else
blueswir1d397abb2009-04-10 13:00:29 +0000871#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
872#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
873#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
874#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +0000875#endif
876
ths5a7b5422007-01-31 12:16:51 +0000877int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +0000878 void *puc)
879{
ths5a7b5422007-01-31 12:16:51 +0000880 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +0000881 unsigned long pc;
Juergen Lock78cfb072009-10-17 00:34:26 +0200882#if defined(__NetBSD__) || defined (__FreeBSD__) || defined(__DragonFly__)
blueswir1b3efe5c2008-12-05 17:55:45 +0000883 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +0000884#elif defined(__OpenBSD__)
885 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +0000886#else
887 struct ucontext *uc = puc;
888#endif
bellardbc51c5c2004-03-17 23:46:04 +0000889
blueswir1d397abb2009-04-10 13:00:29 +0000890 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +0000891 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +0000892 TRAP_sig(uc) == 0xe ?
893 (ERROR_sig(uc) >> 1) & 1 : 0,
894 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +0000895}
896
malce58ffeb2009-01-14 18:39:49 +0000897#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +0000898
bellard83fb7ad2004-07-05 21:25:26 +0000899/***********************************************************************
900 * signal context platform-specific definitions
901 * From Wine
902 */
903#ifdef linux
904/* All Registers access - only for local access */
905# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
906/* Gpr Registers access */
907# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
908# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
909# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
910# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
911# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
912# define LR_sig(context) REG_sig(link, context) /* Link register */
913# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
914/* Float Registers access */
915# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
916# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
917/* Exception Registers access */
918# define DAR_sig(context) REG_sig(dar, context)
919# define DSISR_sig(context) REG_sig(dsisr, context)
920# define TRAP_sig(context) REG_sig(trap, context)
921#endif /* linux */
922
923#ifdef __APPLE__
924# include <sys/ucontext.h>
925typedef struct ucontext SIGCONTEXT;
926/* All Registers access - only for local access */
927# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
928# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
929# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
930# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
931/* Gpr Registers access */
932# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
933# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
934# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
935# define CTR_sig(context) REG_sig(ctr, context)
936# define XER_sig(context) REG_sig(xer, context) /* Link register */
937# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
938# define CR_sig(context) REG_sig(cr, context) /* Condition register */
939/* Float Registers access */
940# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
941# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
942/* Exception Registers access */
943# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
944# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
945# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
946#endif /* __APPLE__ */
947
ths5fafdf22007-09-16 21:08:06 +0000948int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +0000949 void *puc)
bellard2b413142003-05-14 23:01:10 +0000950{
ths5a7b5422007-01-31 12:16:51 +0000951 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +0000952 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +0000953 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +0000954 int is_write;
955
bellard83fb7ad2004-07-05 21:25:26 +0000956 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +0000957 is_write = 0;
958#if 0
959 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +0000960 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +0000961 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +0000962#else
bellard83fb7ad2004-07-05 21:25:26 +0000963 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +0000964 is_write = 1;
965#endif
ths5fafdf22007-09-16 21:08:06 +0000966 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000967 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +0000968}
bellard2b413142003-05-14 23:01:10 +0000969
bellard2f87c602003-06-02 20:38:09 +0000970#elif defined(__alpha__)
971
ths5fafdf22007-09-16 21:08:06 +0000972int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +0000973 void *puc)
974{
ths5a7b5422007-01-31 12:16:51 +0000975 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +0000976 struct ucontext *uc = puc;
977 uint32_t *pc = uc->uc_mcontext.sc_pc;
978 uint32_t insn = *pc;
979 int is_write = 0;
980
bellard8c6939c2003-06-09 15:28:00 +0000981 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +0000982 switch (insn >> 26) {
983 case 0x0d: // stw
984 case 0x0e: // stb
985 case 0x0f: // stq_u
986 case 0x24: // stf
987 case 0x25: // stg
988 case 0x26: // sts
989 case 0x27: // stt
990 case 0x2c: // stl
991 case 0x2d: // stq
992 case 0x2e: // stl_c
993 case 0x2f: // stq_c
994 is_write = 1;
995 }
996
ths5fafdf22007-09-16 21:08:06 +0000997 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +0000998 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +0000999}
bellard8c6939c2003-06-09 15:28:00 +00001000#elif defined(__sparc__)
1001
ths5fafdf22007-09-16 21:08:06 +00001002int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001003 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001004{
ths5a7b5422007-01-31 12:16:51 +00001005 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001006 int is_write;
1007 uint32_t insn;
Juan Quinteladfe5fff2009-07-27 16:12:40 +02001008#if !defined(__arch64__) || defined(CONFIG_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001009 uint32_t *regs = (uint32_t *)(info + 1);
1010 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001011 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001012 unsigned long pc = regs[1];
1013#else
blueswir184778502008-10-26 20:33:16 +00001014#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001015 struct sigcontext *sc = puc;
1016 unsigned long pc = sc->sigc_regs.tpc;
1017 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001018#elif defined(__OpenBSD__)
1019 struct sigcontext *uc = puc;
1020 unsigned long pc = uc->sc_pc;
1021 void *sigmask = (void *)(long)uc->sc_mask;
1022#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001023#endif
1024
bellard8c6939c2003-06-09 15:28:00 +00001025 /* XXX: need kernel patch to get write flag faster */
1026 is_write = 0;
1027 insn = *(uint32_t *)pc;
1028 if ((insn >> 30) == 3) {
1029 switch((insn >> 19) & 0x3f) {
1030 case 0x05: // stb
Blue Swirld877fa52009-04-25 19:07:16 +00001031 case 0x15: // stba
bellard8c6939c2003-06-09 15:28:00 +00001032 case 0x06: // sth
Blue Swirld877fa52009-04-25 19:07:16 +00001033 case 0x16: // stha
bellard8c6939c2003-06-09 15:28:00 +00001034 case 0x04: // st
Blue Swirld877fa52009-04-25 19:07:16 +00001035 case 0x14: // sta
bellard8c6939c2003-06-09 15:28:00 +00001036 case 0x07: // std
Blue Swirld877fa52009-04-25 19:07:16 +00001037 case 0x17: // stda
1038 case 0x0e: // stx
1039 case 0x1e: // stxa
bellard8c6939c2003-06-09 15:28:00 +00001040 case 0x24: // stf
Blue Swirld877fa52009-04-25 19:07:16 +00001041 case 0x34: // stfa
bellard8c6939c2003-06-09 15:28:00 +00001042 case 0x27: // stdf
Blue Swirld877fa52009-04-25 19:07:16 +00001043 case 0x37: // stdfa
1044 case 0x26: // stqf
1045 case 0x36: // stqfa
bellard8c6939c2003-06-09 15:28:00 +00001046 case 0x25: // stfsr
Blue Swirld877fa52009-04-25 19:07:16 +00001047 case 0x3c: // casa
1048 case 0x3e: // casxa
bellard8c6939c2003-06-09 15:28:00 +00001049 is_write = 1;
1050 break;
1051 }
1052 }
ths5fafdf22007-09-16 21:08:06 +00001053 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001054 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001055}
1056
1057#elif defined(__arm__)
1058
ths5fafdf22007-09-16 21:08:06 +00001059int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001060 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001061{
ths5a7b5422007-01-31 12:16:51 +00001062 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001063 struct ucontext *uc = puc;
1064 unsigned long pc;
1065 int is_write;
ths3b46e622007-09-17 08:09:54 +00001066
blueswir148bbf112008-07-08 18:35:02 +00001067#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001068 pc = uc->uc_mcontext.gregs[R15];
1069#else
balrog4eee57f2008-05-06 14:47:19 +00001070 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001071#endif
bellard8c6939c2003-06-09 15:28:00 +00001072 /* XXX: compute is_write */
1073 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001074 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001075 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001076 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001077}
1078
bellard38e584a2003-08-10 22:14:22 +00001079#elif defined(__mc68000)
1080
ths5fafdf22007-09-16 21:08:06 +00001081int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001082 void *puc)
1083{
ths5a7b5422007-01-31 12:16:51 +00001084 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001085 struct ucontext *uc = puc;
1086 unsigned long pc;
1087 int is_write;
ths3b46e622007-09-17 08:09:54 +00001088
bellard38e584a2003-08-10 22:14:22 +00001089 pc = uc->uc_mcontext.gregs[16];
1090 /* XXX: compute is_write */
1091 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001092 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001093 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001094 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001095}
1096
bellardb8076a72005-04-07 22:20:31 +00001097#elif defined(__ia64)
1098
1099#ifndef __ISR_VALID
1100 /* This ought to be in <bits/siginfo.h>... */
1101# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001102#endif
1103
ths5a7b5422007-01-31 12:16:51 +00001104int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001105{
ths5a7b5422007-01-31 12:16:51 +00001106 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001107 struct ucontext *uc = puc;
1108 unsigned long ip;
1109 int is_write = 0;
1110
1111 ip = uc->uc_mcontext.sc_ip;
1112 switch (host_signum) {
1113 case SIGILL:
1114 case SIGFPE:
1115 case SIGSEGV:
1116 case SIGBUS:
1117 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001118 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001119 /* ISR.W (write-access) is bit 33: */
1120 is_write = (info->si_isr >> 33) & 1;
1121 break;
1122
1123 default:
1124 break;
1125 }
1126 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1127 is_write,
1128 &uc->uc_sigmask, puc);
1129}
1130
bellard90cb9492005-07-24 15:11:38 +00001131#elif defined(__s390__)
1132
ths5fafdf22007-09-16 21:08:06 +00001133int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001134 void *puc)
1135{
ths5a7b5422007-01-31 12:16:51 +00001136 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001137 struct ucontext *uc = puc;
1138 unsigned long pc;
1139 int is_write;
ths3b46e622007-09-17 08:09:54 +00001140
bellard90cb9492005-07-24 15:11:38 +00001141 pc = uc->uc_mcontext.psw.addr;
1142 /* XXX: compute is_write */
1143 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001144 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001145 is_write, &uc->uc_sigmask, puc);
1146}
1147
1148#elif defined(__mips__)
1149
ths5fafdf22007-09-16 21:08:06 +00001150int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001151 void *puc)
1152{
ths9617efe2007-05-08 21:05:55 +00001153 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001154 struct ucontext *uc = puc;
1155 greg_t pc = uc->uc_mcontext.pc;
1156 int is_write;
ths3b46e622007-09-17 08:09:54 +00001157
thsc4b89d12007-05-05 19:23:11 +00001158 /* XXX: compute is_write */
1159 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001160 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001161 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001162}
1163
aurel32f54b3f92008-04-12 20:14:54 +00001164#elif defined(__hppa__)
1165
1166int cpu_signal_handler(int host_signum, void *pinfo,
1167 void *puc)
1168{
1169 struct siginfo *info = pinfo;
1170 struct ucontext *uc = puc;
1171 unsigned long pc;
1172 int is_write;
1173
1174 pc = uc->uc_mcontext.sc_iaoq[0];
1175 /* FIXME: compute is_write */
1176 is_write = 0;
1177 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1178 is_write,
1179 &uc->uc_sigmask, puc);
1180}
1181
bellard2b413142003-05-14 23:01:10 +00001182#else
1183
bellard3fb2ded2003-06-24 13:22:59 +00001184#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001185
1186#endif
bellard67b915a2004-03-31 23:37:16 +00001187
1188#endif /* !defined(CONFIG_SOFTMMU) */