blob: aef66f290ca86b0bd453a4cd99e71a56031dc3b1 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard7d132992003-03-06 23:23:54 +000018 */
bellarde4533c72003-06-15 19:51:39 +000019#include "config.h"
Blue Swirlcea5f9a2011-05-15 16:03:25 +000020#include "cpu.h"
bellard956034d2003-04-29 20:40:53 +000021#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000022#include "tcg.h"
Jan Kiszka1d93f0f2010-06-25 16:56:49 +020023#include "qemu-barrier.h"
bellard7d132992003-03-06 23:23:54 +000024
bellard36bdbe52003-11-19 22:12:02 +000025int tb_invalidated_flag;
26
Juan Quintelaf0667e62009-07-27 16:13:05 +020027//#define CONFIG_DEBUG_EXEC
bellard7d132992003-03-06 23:23:54 +000028
Blue Swirlf3e27032011-05-21 12:16:05 +000029bool qemu_cpu_has_work(CPUState *env)
aliguori6a4955a2009-04-24 18:03:20 +000030{
31 return cpu_has_work(env);
32}
33
Blue Swirlcea5f9a2011-05-15 16:03:25 +000034void cpu_loop_exit(CPUState *env)
bellarde4533c72003-06-15 19:51:39 +000035{
Blue Swirlcea5f9a2011-05-15 16:03:25 +000036 env->current_tb = NULL;
37 longjmp(env->jmp_env, 1);
bellarde4533c72003-06-15 19:51:39 +000038}
thsbfed01f2007-06-03 17:44:37 +000039
bellardfbf9eeb2004-04-25 21:21:33 +000040/* exit the current TB from a signal handler. The host registers are
41 restored in a state compatible with the CPU emulator
42 */
Blue Swirl9eff14f2011-05-21 08:42:35 +000043#if defined(CONFIG_SOFTMMU)
Blue Swirlcea5f9a2011-05-15 16:03:25 +000044void cpu_resume_from_signal(CPUState *env, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000045{
Blue Swirl9eff14f2011-05-21 08:42:35 +000046 /* XXX: restore cpu registers saved in host registers */
47
48 env->exception_index = -1;
49 longjmp(env->jmp_env, 1);
50}
Blue Swirl9eff14f2011-05-21 08:42:35 +000051#endif
bellardfbf9eeb2004-04-25 21:21:33 +000052
pbrook2e70f6e2008-06-29 01:03:05 +000053/* Execute the code without caching the generated code. An interpreter
54 could be used if available. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000055static void cpu_exec_nocache(CPUState *env, int max_cycles,
56 TranslationBlock *orig_tb)
pbrook2e70f6e2008-06-29 01:03:05 +000057{
58 unsigned long next_tb;
59 TranslationBlock *tb;
60
61 /* Should never happen.
62 We only end up here when an existing TB is too long. */
63 if (max_cycles > CF_COUNT_MASK)
64 max_cycles = CF_COUNT_MASK;
65
66 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
67 max_cycles);
68 env->current_tb = tb;
69 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +000070 next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr);
Paolo Bonzini1c3569f2010-01-15 09:42:07 +010071 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +000072
73 if ((next_tb & 3) == 2) {
74 /* Restore PC. This may happen if async event occurs before
75 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +000076 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +000077 }
78 tb_phys_invalidate(tb, -1);
79 tb_free(tb);
80}
81
Blue Swirlcea5f9a2011-05-15 16:03:25 +000082static TranslationBlock *tb_find_slow(CPUState *env,
83 target_ulong pc,
bellard8a40a182005-11-20 10:35:40 +000084 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000085 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000086{
87 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +000088 unsigned int h;
Blue Swirl337fc752011-09-04 11:06:22 +000089 tb_page_addr_t phys_pc, phys_page1;
Paul Brook41c1b1c2010-03-12 16:54:58 +000090 target_ulong virt_page2;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
Paul Brook41c1b1c2010-03-12 16:54:58 +000095 phys_pc = get_page_addr_code(env, pc);
bellard8a40a182005-11-20 10:35:40 +000096 phys_page1 = phys_pc & TARGET_PAGE_MASK;
bellard8a40a182005-11-20 10:35:40 +000097 h = tb_phys_hash_func(phys_pc);
98 ptb1 = &tb_phys_hash[h];
99 for(;;) {
100 tb = *ptb1;
101 if (!tb)
102 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000103 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000104 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000105 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000106 tb->flags == flags) {
107 /* check next page if needed */
108 if (tb->page_addr[1] != -1) {
Blue Swirl337fc752011-09-04 11:06:22 +0000109 tb_page_addr_t phys_page2;
110
ths5fafdf22007-09-16 21:08:06 +0000111 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000112 TARGET_PAGE_SIZE;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000113 phys_page2 = get_page_addr_code(env, virt_page2);
bellard8a40a182005-11-20 10:35:40 +0000114 if (tb->page_addr[1] == phys_page2)
115 goto found;
116 } else {
117 goto found;
118 }
119 }
120 ptb1 = &tb->phys_hash_next;
121 }
122 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000123 /* if no translated code available, then translate it now */
124 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000125
bellard8a40a182005-11-20 10:35:40 +0000126 found:
Kirill Batuzov2c90fe22010-12-02 16:12:46 +0300127 /* Move the last found TB to the head of the list */
128 if (likely(*ptb1)) {
129 *ptb1 = tb->phys_hash_next;
130 tb->phys_hash_next = tb_phys_hash[h];
131 tb_phys_hash[h] = tb;
132 }
bellard8a40a182005-11-20 10:35:40 +0000133 /* we add the TB in the virtual pc hash table */
134 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000135 return tb;
136}
137
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000138static inline TranslationBlock *tb_find_fast(CPUState *env)
bellard8a40a182005-11-20 10:35:40 +0000139{
140 TranslationBlock *tb;
141 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000142 int flags;
bellard8a40a182005-11-20 10:35:40 +0000143
144 /* we record a subset of the CPU state. It will
145 always be the same before a given translated block
146 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000147 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000148 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000149 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
150 tb->flags != flags)) {
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000151 tb = tb_find_slow(env, pc, cs_base, flags);
bellard8a40a182005-11-20 10:35:40 +0000152 }
153 return tb;
154}
155
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100156static CPUDebugExcpHandler *debug_excp_handler;
157
158CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
159{
160 CPUDebugExcpHandler *old_handler = debug_excp_handler;
161
162 debug_excp_handler = handler;
163 return old_handler;
164}
165
166static void cpu_handle_debug_exception(CPUState *env)
167{
168 CPUWatchpoint *wp;
169
170 if (!env->watchpoint_hit) {
171 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
172 wp->flags &= ~BP_WATCHPOINT_HIT;
173 }
174 }
175 if (debug_excp_handler) {
176 debug_excp_handler(env);
177 }
178}
179
bellard7d132992003-03-06 23:23:54 +0000180/* main execution loop */
181
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300182volatile sig_atomic_t exit_request;
183
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000184int cpu_exec(CPUState *env)
bellard7d132992003-03-06 23:23:54 +0000185{
bellard8a40a182005-11-20 10:35:40 +0000186 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000187 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000188 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000189 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000190
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000191 if (env->halted) {
192 if (!cpu_has_work(env)) {
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100193 return EXCP_HALTED;
194 }
195
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000196 env->halted = 0;
Paolo Bonzinieda48c32011-03-12 17:43:56 +0100197 }
bellard5a1e3cf2005-11-23 21:02:53 +0000198
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000199 cpu_single_env = env;
bellarde4533c72003-06-15 19:51:39 +0000200
Jan Kiszkac629a4b2010-06-25 16:56:52 +0200201 if (unlikely(exit_request)) {
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300202 env->exit_request = 1;
Marcelo Tosatti1a28cac2010-05-04 09:45:20 -0300203 }
204
thsecb644f2007-06-03 18:45:53 +0000205#if defined(TARGET_I386)
Jan Kiszka6792a572011-02-07 12:19:18 +0100206 /* put eflags in CPU temporary format */
207 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
208 DF = 1 - (2 * ((env->eflags >> 10) & 1));
209 CC_OP = CC_OP_EFLAGS;
210 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000211#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000212#elif defined(TARGET_M68K)
213 env->cc_op = CC_OP_FLAGS;
214 env->cc_dest = env->sr & 0xf;
215 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000216#elif defined(TARGET_ALPHA)
217#elif defined(TARGET_ARM)
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800218#elif defined(TARGET_UNICORE32)
thsecb644f2007-06-03 18:45:53 +0000219#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100220#elif defined(TARGET_LM32)
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200221#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000222#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000223#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000224#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100225#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400226#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000227 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000228#else
229#error unsupported target CPU
230#endif
bellard3fb2ded2003-06-24 13:22:59 +0000231 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000232
bellard7d132992003-03-06 23:23:54 +0000233 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000234 for(;;) {
235 if (setjmp(env->jmp_env) == 0) {
236 /* if an exception is pending, we execute it here */
237 if (env->exception_index >= 0) {
238 if (env->exception_index >= EXCP_INTERRUPT) {
239 /* exit request from the cpu execution loop */
240 ret = env->exception_index;
Jan Kiszka1009d2e2011-03-15 12:26:13 +0100241 if (ret == EXCP_DEBUG) {
242 cpu_handle_debug_exception(env);
243 }
bellard3fb2ded2003-06-24 13:22:59 +0000244 break;
aurel3272d239e2009-01-14 19:40:27 +0000245 } else {
246#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000247 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000248 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000249 loop */
bellard83479e72003-06-25 16:12:37 +0000250#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000251 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000252#endif
bellard3fb2ded2003-06-24 13:22:59 +0000253 ret = env->exception_index;
254 break;
aurel3272d239e2009-01-14 19:40:27 +0000255#else
Blue Swirle694d4e2011-05-16 19:38:48 +0000256 do_interrupt(env);
Paolo Bonzini301d2902010-01-15 09:41:01 +0100257 env->exception_index = -1;
aurel3272d239e2009-01-14 19:40:27 +0000258#endif
bellard3fb2ded2003-06-24 13:22:59 +0000259 }
ths5fafdf22007-09-16 21:08:06 +0000260 }
bellard9df217a2005-02-10 22:05:51 +0000261
blueswir1b5fc09a2008-05-04 06:38:18 +0000262 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000263 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000264 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000265 if (unlikely(interrupt_request)) {
266 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
267 /* Mask out external interrupts for this step. */
Richard Henderson3125f762011-05-04 13:34:25 -0700268 interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK;
malce1638bd2008-11-06 18:54:46 +0000269 }
pbrook6658ffb2007-03-16 23:58:11 +0000270 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
271 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
272 env->exception_index = EXCP_DEBUG;
Blue Swirl1162c042011-05-14 12:52:35 +0000273 cpu_loop_exit(env);
pbrook6658ffb2007-03-16 23:58:11 +0000274 }
balroga90b7312007-05-01 01:28:01 +0000275#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200276 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800277 defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32)
balroga90b7312007-05-01 01:28:01 +0000278 if (interrupt_request & CPU_INTERRUPT_HALT) {
279 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
280 env->halted = 1;
281 env->exception_index = EXCP_HLT;
Blue Swirl1162c042011-05-14 12:52:35 +0000282 cpu_loop_exit(env);
balroga90b7312007-05-01 01:28:01 +0000283 }
284#endif
bellard68a79312003-06-30 13:12:32 +0000285#if defined(TARGET_I386)
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300286 if (interrupt_request & CPU_INTERRUPT_INIT) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000287 svm_check_intercept(env, SVM_EXIT_INIT);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300288 do_cpu_init(env);
289 env->exception_index = EXCP_HALTED;
Blue Swirl1162c042011-05-14 12:52:35 +0000290 cpu_loop_exit(env);
Gleb Natapovb09ea7d2009-06-17 23:26:59 +0300291 } else if (interrupt_request & CPU_INTERRUPT_SIPI) {
292 do_cpu_sipi(env);
293 } else if (env->hflags2 & HF2_GIF_MASK) {
bellarddb620f42008-06-04 17:02:19 +0000294 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
295 !(env->hflags & HF_SMM_MASK)) {
Blue Swirle694d4e2011-05-16 19:38:48 +0000296 svm_check_intercept(env, SVM_EXIT_SMI);
bellarddb620f42008-06-04 17:02:19 +0000297 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
Blue Swirle694d4e2011-05-16 19:38:48 +0000298 do_smm_enter(env);
bellarddb620f42008-06-04 17:02:19 +0000299 next_tb = 0;
300 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
301 !(env->hflags2 & HF2_NMI_MASK)) {
302 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
303 env->hflags2 |= HF2_NMI_MASK;
Blue Swirle694d4e2011-05-16 19:38:48 +0000304 do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
bellarddb620f42008-06-04 17:02:19 +0000305 next_tb = 0;
Huang Ying79c4f6b2009-06-23 10:05:14 +0800306 } else if (interrupt_request & CPU_INTERRUPT_MCE) {
307 env->interrupt_request &= ~CPU_INTERRUPT_MCE;
Blue Swirle694d4e2011-05-16 19:38:48 +0000308 do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
Huang Ying79c4f6b2009-06-23 10:05:14 +0800309 next_tb = 0;
bellarddb620f42008-06-04 17:02:19 +0000310 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
311 (((env->hflags2 & HF2_VINTR_MASK) &&
312 (env->hflags2 & HF2_HIF_MASK)) ||
313 (!(env->hflags2 & HF2_VINTR_MASK) &&
314 (env->eflags & IF_MASK &&
315 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
316 int intno;
Blue Swirle694d4e2011-05-16 19:38:48 +0000317 svm_check_intercept(env, SVM_EXIT_INTR);
bellarddb620f42008-06-04 17:02:19 +0000318 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
319 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000320 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000321 do_interrupt_x86_hardirq(env, intno, 1);
bellarddb620f42008-06-04 17:02:19 +0000322 /* ensure that no TB jump will be modified as
323 the program flow was changed */
324 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000325#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000326 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
327 (env->eflags & IF_MASK) &&
328 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
329 int intno;
330 /* FIXME: this should respect TPR */
Blue Swirle694d4e2011-05-16 19:38:48 +0000331 svm_check_intercept(env, SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000332 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000333 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
Blue Swirle694d4e2011-05-16 19:38:48 +0000334 do_interrupt_x86_hardirq(env, intno, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000335 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000336 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000337#endif
bellarddb620f42008-06-04 17:02:19 +0000338 }
bellard68a79312003-06-30 13:12:32 +0000339 }
bellardce097762004-01-04 23:53:18 +0000340#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000341#if 0
342 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
Blue Swirld84bda42009-11-07 10:36:04 +0000343 cpu_reset(env);
bellard9fddaa02004-05-21 12:59:32 +0000344 }
345#endif
j_mayer47103572007-03-30 09:38:04 +0000346 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000347 ppc_hw_interrupt(env);
348 if (env->pending_interrupts == 0)
349 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000350 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000351 }
Michael Walle81ea0e12011-02-17 23:45:02 +0100352#elif defined(TARGET_LM32)
353 if ((interrupt_request & CPU_INTERRUPT_HARD)
354 && (env->ie & IE_IE)) {
355 env->exception_index = EXCP_IRQ;
356 do_interrupt(env);
357 next_tb = 0;
358 }
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200359#elif defined(TARGET_MICROBLAZE)
360 if ((interrupt_request & CPU_INTERRUPT_HARD)
361 && (env->sregs[SR_MSR] & MSR_IE)
362 && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP))
363 && !(env->iflags & (D_FLAG | IMM_FLAG))) {
364 env->exception_index = EXCP_IRQ;
365 do_interrupt(env);
366 next_tb = 0;
367 }
bellard6af0bf92005-07-02 14:58:51 +0000368#elif defined(TARGET_MIPS)
369 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
Aurelien Jarno4cdc1cd2010-12-25 22:56:32 +0100370 cpu_mips_hw_interrupts_pending(env)) {
bellard6af0bf92005-07-02 14:58:51 +0000371 /* Raise it */
372 env->exception_index = EXCP_EXT_INTERRUPT;
373 env->error_code = 0;
374 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000375 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000376 }
bellarde95c8d52004-09-30 22:22:08 +0000377#elif defined(TARGET_SPARC)
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300378 if (interrupt_request & CPU_INTERRUPT_HARD) {
379 if (cpu_interrupts_enabled(env) &&
380 env->interrupt_index > 0) {
381 int pil = env->interrupt_index & 0xf;
382 int type = env->interrupt_index & 0xf0;
bellard66321a12005-04-06 20:47:48 +0000383
Igor V. Kovalenkod532b262010-01-07 23:28:31 +0300384 if (((type == TT_EXTINT) &&
385 cpu_pil_allowed(env, pil)) ||
386 type != TT_EXTINT) {
387 env->exception_index = env->interrupt_index;
388 do_interrupt(env);
389 next_tb = 0;
390 }
391 }
balroga90b7312007-05-01 01:28:01 +0000392 }
bellardb5ff1b32005-11-26 10:38:39 +0000393#elif defined(TARGET_ARM)
394 if (interrupt_request & CPU_INTERRUPT_FIQ
395 && !(env->uncached_cpsr & CPSR_F)) {
396 env->exception_index = EXCP_FIQ;
397 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000398 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000399 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000400 /* ARMv7-M interrupt return works by loading a magic value
401 into the PC. On real hardware the load causes the
402 return to occur. The qemu implementation performs the
403 jump normally, then does the exception return when the
404 CPU tries to execute code at the magic address.
405 This will cause the magic PC value to be pushed to
Stefan Weila1c72732011-04-28 17:20:38 +0200406 the stack if an interrupt occurred at the wrong time.
pbrook9ee6e8b2007-11-11 00:04:49 +0000407 We avoid this by disabling interrupts when
408 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000409 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000410 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
411 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000412 env->exception_index = EXCP_IRQ;
413 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000414 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000415 }
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800416#elif defined(TARGET_UNICORE32)
417 if (interrupt_request & CPU_INTERRUPT_HARD
418 && !(env->uncached_asr & ASR_I)) {
419 do_interrupt(env);
420 next_tb = 0;
421 }
bellardfdf9b3e2006-04-27 21:07:38 +0000422#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000423 if (interrupt_request & CPU_INTERRUPT_HARD) {
424 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000425 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000426 }
j_mayereddf68a2007-04-05 07:22:49 +0000427#elif defined(TARGET_ALPHA)
Richard Henderson6a80e082011-04-18 15:09:09 -0700428 {
429 int idx = -1;
430 /* ??? This hard-codes the OSF/1 interrupt levels. */
431 switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) {
432 case 0 ... 3:
433 if (interrupt_request & CPU_INTERRUPT_HARD) {
434 idx = EXCP_DEV_INTERRUPT;
435 }
436 /* FALLTHRU */
437 case 4:
438 if (interrupt_request & CPU_INTERRUPT_TIMER) {
439 idx = EXCP_CLK_INTERRUPT;
440 }
441 /* FALLTHRU */
442 case 5:
443 if (interrupt_request & CPU_INTERRUPT_SMP) {
444 idx = EXCP_SMP_INTERRUPT;
445 }
446 /* FALLTHRU */
447 case 6:
448 if (interrupt_request & CPU_INTERRUPT_MCHK) {
449 idx = EXCP_MCHK;
450 }
451 }
452 if (idx >= 0) {
453 env->exception_index = idx;
454 env->error_code = 0;
455 do_interrupt(env);
456 next_tb = 0;
457 }
j_mayereddf68a2007-04-05 07:22:49 +0000458 }
thsf1ccf902007-10-08 13:16:14 +0000459#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000460 if (interrupt_request & CPU_INTERRUPT_HARD
Edgar E. Iglesiasfb9fb692010-02-15 11:17:33 +0100461 && (env->pregs[PR_CCS] & I_FLAG)
462 && !env->locked_irq) {
edgar_igl1b1a38b2008-06-09 23:18:06 +0000463 env->exception_index = EXCP_IRQ;
464 do_interrupt(env);
465 next_tb = 0;
466 }
467 if (interrupt_request & CPU_INTERRUPT_NMI
468 && (env->pregs[PR_CCS] & M_FLAG)) {
469 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000470 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000471 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000472 }
pbrook06338792007-05-23 19:58:11 +0000473#elif defined(TARGET_M68K)
474 if (interrupt_request & CPU_INTERRUPT_HARD
475 && ((env->sr & SR_I) >> SR_I_SHIFT)
476 < env->pending_level) {
477 /* Real hardware gets the interrupt vector via an
478 IACK cycle at this point. Current emulated
479 hardware doesn't rely on this, so we
480 provide/save the vector when the interrupt is
481 first signalled. */
482 env->exception_index = env->pending_vector;
Blue Swirl3c688822011-05-21 07:55:24 +0000483 do_interrupt_m68k_hardirq(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000484 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000485 }
Alexander Graf3110e292011-04-15 17:32:48 +0200486#elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
487 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
488 (env->psw.mask & PSW_MASK_EXT)) {
489 do_interrupt(env);
490 next_tb = 0;
491 }
Max Filippov40643d72011-09-06 03:55:41 +0400492#elif defined(TARGET_XTENSA)
493 if (interrupt_request & CPU_INTERRUPT_HARD) {
494 env->exception_index = EXC_IRQ;
495 do_interrupt(env);
496 next_tb = 0;
497 }
bellard68a79312003-06-30 13:12:32 +0000498#endif
Stefan Weilff2712b2011-04-28 17:20:35 +0200499 /* Don't use the cached interrupt_request value,
bellard9d050952006-05-22 22:03:52 +0000500 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000501 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000502 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
503 /* ensure that no TB jump will be modified as
504 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000506 }
aurel32be214e62009-03-06 21:48:00 +0000507 }
508 if (unlikely(env->exit_request)) {
509 env->exit_request = 0;
510 env->exception_index = EXCP_INTERRUPT;
Blue Swirl1162c042011-05-14 12:52:35 +0000511 cpu_loop_exit(env);
bellard3fb2ded2003-06-24 13:22:59 +0000512 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700513#if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
aliguori8fec2b82009-01-15 22:36:53 +0000514 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000515 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000516#if defined(TARGET_I386)
Blue Swirle694d4e2011-05-16 19:38:48 +0000517 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
518 | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000519 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000520 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
pbrooke6e59062006-10-22 00:18:54 +0000521#elif defined(TARGET_M68K)
522 cpu_m68k_flush_flags(env, env->cc_op);
523 env->cc_op = CC_OP_FLAGS;
524 env->sr = (env->sr & 0xffe0)
525 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000526 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000527#else
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700528 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000529#endif
bellard3fb2ded2003-06-24 13:22:59 +0000530 }
Richard Hendersona73b1fd2010-04-28 16:07:57 -0700531#endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
pbrookd5975362008-06-07 20:50:51 +0000532 spin_lock(&tb_lock);
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000533 tb = tb_find_fast(env);
pbrookd5975362008-06-07 20:50:51 +0000534 /* Note: we do it here to avoid a gcc bug on Mac OS X when
535 doing it in tb_find_slow */
536 if (tb_invalidated_flag) {
537 /* as some TB could have been invalidated because
538 of memory exceptions while generating the code, we
539 must recompute the hash index here */
540 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000541 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000542 }
Juan Quintelaf0667e62009-07-27 16:13:05 +0200543#ifdef CONFIG_DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000544 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
545 (long)tb->tc_ptr, tb->pc,
546 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000547#endif
bellard8a40a182005-11-20 10:35:40 +0000548 /* see if we can patch the calling TB. When the TB
549 spans two pages, we cannot safely do a direct
550 jump. */
Paolo Bonzini040f2fb2010-01-15 08:56:36 +0100551 if (next_tb != 0 && tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000552 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000553 }
pbrookd5975362008-06-07 20:50:51 +0000554 spin_unlock(&tb_lock);
malc55e8b852008-11-04 14:18:13 +0000555
556 /* cpu_interrupt might be called while translating the
557 TB, but before it is linked into a potentially
558 infinite loop and becomes env->current_tb. Avoid
559 starting execution if there is a pending interrupt. */
Jan Kiszkab0052d12010-06-25 16:56:50 +0200560 env->current_tb = tb;
561 barrier();
562 if (likely(!env->exit_request)) {
pbrook2e70f6e2008-06-29 01:03:05 +0000563 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000564 /* execute the generated code */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000565 next_tb = tcg_qemu_tb_exec(env, tc_ptr);
pbrook2e70f6e2008-06-29 01:03:05 +0000566 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000567 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000568 int insns_left;
569 tb = (TranslationBlock *)(long)(next_tb & ~3);
570 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000571 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000572 insns_left = env->icount_decr.u32;
573 if (env->icount_extra && insns_left >= 0) {
574 /* Refill decrementer and continue execution. */
575 env->icount_extra += insns_left;
576 if (env->icount_extra > 0xffff) {
577 insns_left = 0xffff;
578 } else {
579 insns_left = env->icount_extra;
580 }
581 env->icount_extra -= insns_left;
582 env->icount_decr.u16.low = insns_left;
583 } else {
584 if (insns_left > 0) {
585 /* Execute remaining instructions. */
Blue Swirlcea5f9a2011-05-15 16:03:25 +0000586 cpu_exec_nocache(env, insns_left, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000587 }
588 env->exception_index = EXCP_INTERRUPT;
589 next_tb = 0;
Blue Swirl1162c042011-05-14 12:52:35 +0000590 cpu_loop_exit(env);
pbrook2e70f6e2008-06-29 01:03:05 +0000591 }
592 }
593 }
Jan Kiszkab0052d12010-06-25 16:56:50 +0200594 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000595 /* reset soft MMU for next block (it can currently
596 only be set by a memory fault) */
ths50a518e2007-06-03 18:52:15 +0000597 } /* for(;;) */
Jan Kiszka0d101932011-07-02 09:50:51 +0200598 } else {
599 /* Reload env after longjmp - the compiler may have smashed all
600 * local variables as longjmp is marked 'noreturn'. */
601 env = cpu_single_env;
bellard7d132992003-03-06 23:23:54 +0000602 }
bellard3fb2ded2003-06-24 13:22:59 +0000603 } /* for(;;) */
604
bellard7d132992003-03-06 23:23:54 +0000605
bellarde4533c72003-06-15 19:51:39 +0000606#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000607 /* restore flags in standard format */
Blue Swirle694d4e2011-05-16 19:38:48 +0000608 env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP)
609 | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000610#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000611 /* XXX: Save/restore host fpu exception state?. */
Guan Xuetaod2fbca92011-04-12 16:27:03 +0800612#elif defined(TARGET_UNICORE32)
bellard93ac68b2003-09-30 20:57:29 +0000613#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000614#elif defined(TARGET_PPC)
Michael Walle81ea0e12011-02-17 23:45:02 +0100615#elif defined(TARGET_LM32)
pbrooke6e59062006-10-22 00:18:54 +0000616#elif defined(TARGET_M68K)
617 cpu_m68k_flush_flags(env, env->cc_op);
618 env->cc_op = CC_OP_FLAGS;
619 env->sr = (env->sr & 0xffe0)
620 | env->cc_dest | (env->cc_x << 4);
Edgar E. Iglesiasb779e292009-05-20 21:31:33 +0200621#elif defined(TARGET_MICROBLAZE)
bellard6af0bf92005-07-02 14:58:51 +0000622#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000623#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000624#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000625#elif defined(TARGET_CRIS)
Alexander Graf10ec5112009-12-05 12:44:21 +0100626#elif defined(TARGET_S390X)
Max Filippov23288262011-09-06 03:55:25 +0400627#elif defined(TARGET_XTENSA)
bellardfdf9b3e2006-04-27 21:07:38 +0000628 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000629#else
630#error unsupported target CPU
631#endif
pbrook1057eaa2007-02-04 13:37:44 +0000632
bellard6a00d602005-11-21 23:25:50 +0000633 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000634 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000635 return ret;
636}