blob: 04e74d215593fcfbe29be0ed97055ef3180c6634 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
Blue Swirl29e922b2010-03-29 19:24:00 +000041#include "qemu-timer.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
Riku Voipiofd052bf2010-01-25 14:30:49 +020044#include <signal.h>
Juergen Lockf01576f2010-03-25 22:32:16 +010045#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__)
46#include <sys/param.h>
47#if __FreeBSD_version >= 700104
48#define HAVE_KINFO_GETVMMAP
49#define sigqueue sigqueue_freebsd /* avoid redefinition */
50#include <sys/time.h>
51#include <sys/proc.h>
52#include <machine/profile.h>
53#define _KERNEL
54#include <sys/user.h>
55#undef _KERNEL
56#undef sigqueue
57#include <libutil.h>
58#endif
59#endif
pbrook53a59602006-03-25 19:31:22 +000060#endif
bellard54936002003-05-13 00:25:15 +000061
bellardfd6ce8f2003-05-14 19:00:11 +000062//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000063//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000064//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000065//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000066
67/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000068//#define DEBUG_TB_CHECK
69//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000070
ths1196be32007-03-17 15:17:58 +000071//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000072//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000073
pbrook99773bd2006-04-16 15:14:59 +000074#if !defined(CONFIG_USER_ONLY)
75/* TB consistency checks only implemented for usermode emulation. */
76#undef DEBUG_TB_CHECK
77#endif
78
bellard9fa3e852004-01-04 18:06:42 +000079#define SMC_BITMAP_USE_THRESHOLD 10
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000082int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
Anthony Liguoric227f092009-10-01 16:12:16 -050086spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
blueswir1141ac462008-07-26 15:05:57 +000088#if defined(__arm__) || defined(__sparc_v9__)
89/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020095#elif defined(_WIN32)
96/* Maximum alignment for Win32 is 16. */
97#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000113uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000115
116typedef struct RAMBlock {
117 uint8_t *host;
Anthony Liguoric227f092009-10-01 16:12:16 -0500118 ram_addr_t offset;
119 ram_addr_t length;
pbrook94a6b542009-04-11 17:15:54 +0000120 struct RAMBlock *next;
121} RAMBlock;
122
123static RAMBlock *ram_blocks;
124/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100125 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000126 of this variable will break. */
Anthony Liguoric227f092009-10-01 16:12:16 -0500127ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000128#endif
bellard9fa3e852004-01-04 18:06:42 +0000129
bellard6a00d602005-11-21 23:25:50 +0000130CPUState *first_cpu;
131/* current CPU in the current thread. It is only valid inside
132 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000133CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000134/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000135 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000136 2 = Adaptive rate instruction counting. */
137int use_icount = 0;
138/* Current instruction counter. While executing translated code this may
139 include some instructions that have not yet been executed. */
140int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000141
bellard54936002003-05-13 00:25:15 +0000142typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000143 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000144 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000145 /* in order to optimize self modifying code, we count the number
146 of lookups we do to a given page to use a bitmap */
147 unsigned int code_write_count;
148 uint8_t *code_bitmap;
149#if defined(CONFIG_USER_ONLY)
150 unsigned long flags;
151#endif
bellard54936002003-05-13 00:25:15 +0000152} PageDesc;
153
Paul Brook41c1b1c2010-03-12 16:54:58 +0000154/* In system mode we want L1_MAP to be based on ram offsets,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800155 while in user mode we want it to be based on virtual addresses. */
156#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000157#if HOST_LONG_BITS < TARGET_PHYS_ADDR_SPACE_BITS
158# define L1_MAP_ADDR_SPACE_BITS HOST_LONG_BITS
159#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800160# define L1_MAP_ADDR_SPACE_BITS TARGET_PHYS_ADDR_SPACE_BITS
Paul Brook41c1b1c2010-03-12 16:54:58 +0000161#endif
j_mayerbedb69e2007-04-05 20:08:21 +0000162#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800163# define L1_MAP_ADDR_SPACE_BITS TARGET_VIRT_ADDR_SPACE_BITS
j_mayerbedb69e2007-04-05 20:08:21 +0000164#endif
bellard54936002003-05-13 00:25:15 +0000165
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800166/* Size of the L2 (and L3, etc) page tables. */
167#define L2_BITS 10
bellard54936002003-05-13 00:25:15 +0000168#define L2_SIZE (1 << L2_BITS)
169
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800170/* The bits remaining after N lower levels of page tables. */
171#define P_L1_BITS_REM \
172 ((TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
173#define V_L1_BITS_REM \
174 ((L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS) % L2_BITS)
175
176/* Size of the L1 page table. Avoid silly small sizes. */
177#if P_L1_BITS_REM < 4
178#define P_L1_BITS (P_L1_BITS_REM + L2_BITS)
179#else
180#define P_L1_BITS P_L1_BITS_REM
181#endif
182
183#if V_L1_BITS_REM < 4
184#define V_L1_BITS (V_L1_BITS_REM + L2_BITS)
185#else
186#define V_L1_BITS V_L1_BITS_REM
187#endif
188
189#define P_L1_SIZE ((target_phys_addr_t)1 << P_L1_BITS)
190#define V_L1_SIZE ((target_ulong)1 << V_L1_BITS)
191
192#define P_L1_SHIFT (TARGET_PHYS_ADDR_SPACE_BITS - TARGET_PAGE_BITS - P_L1_BITS)
193#define V_L1_SHIFT (L1_MAP_ADDR_SPACE_BITS - TARGET_PAGE_BITS - V_L1_BITS)
194
bellard83fb7ad2004-07-05 21:25:26 +0000195unsigned long qemu_real_host_page_size;
196unsigned long qemu_host_page_bits;
197unsigned long qemu_host_page_size;
198unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000199
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800200/* This is a multi-level map on the virtual address space.
201 The bottom level has pointers to PageDesc. */
202static void *l1_map[V_L1_SIZE];
bellard54936002003-05-13 00:25:15 +0000203
pbrooke2eef172008-06-08 01:09:01 +0000204#if !defined(CONFIG_USER_ONLY)
Paul Brook41c1b1c2010-03-12 16:54:58 +0000205typedef struct PhysPageDesc {
206 /* offset in host memory of the page + io_index in the low bits */
207 ram_addr_t phys_offset;
208 ram_addr_t region_offset;
209} PhysPageDesc;
210
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800211/* This is a multi-level map on the physical address space.
212 The bottom level has pointers to PhysPageDesc. */
213static void *l1_phys_map[P_L1_SIZE];
Paul Brook6d9a1302010-02-28 23:55:53 +0000214
pbrooke2eef172008-06-08 01:09:01 +0000215static void io_mem_init(void);
216
bellard33417e72003-08-10 21:47:01 +0000217/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000218CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
219CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000220void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000221static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000222static int io_mem_watch;
223#endif
bellard33417e72003-08-10 21:47:01 +0000224
bellard34865132003-10-05 14:28:56 +0000225/* log support */
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200226#ifdef WIN32
227static const char *logfilename = "qemu.log";
228#else
blueswir1d9b630f2008-10-05 09:57:08 +0000229static const char *logfilename = "/tmp/qemu.log";
Juha Riihimäki1e8b27c2009-12-03 15:56:02 +0200230#endif
bellard34865132003-10-05 14:28:56 +0000231FILE *logfile;
232int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000233static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000234
bellarde3db7222005-01-26 22:00:47 +0000235/* statistics */
Paul Brookb3755a92010-03-12 16:54:58 +0000236#if !defined(CONFIG_USER_ONLY)
bellarde3db7222005-01-26 22:00:47 +0000237static int tlb_flush_count;
Paul Brookb3755a92010-03-12 16:54:58 +0000238#endif
bellarde3db7222005-01-26 22:00:47 +0000239static int tb_flush_count;
240static int tb_phys_invalidate_count;
241
bellard7cb69ca2008-05-10 10:55:51 +0000242#ifdef _WIN32
243static void map_exec(void *addr, long size)
244{
245 DWORD old_protect;
246 VirtualProtect(addr, size,
247 PAGE_EXECUTE_READWRITE, &old_protect);
248
249}
250#else
251static void map_exec(void *addr, long size)
252{
bellard43694152008-05-29 09:35:57 +0000253 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000254
bellard43694152008-05-29 09:35:57 +0000255 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000256 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000257 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000258
259 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000260 end += page_size - 1;
261 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000262
263 mprotect((void *)start, end - start,
264 PROT_READ | PROT_WRITE | PROT_EXEC);
265}
266#endif
267
bellardb346ff42003-06-15 20:05:50 +0000268static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000269{
bellard83fb7ad2004-07-05 21:25:26 +0000270 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000271 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000272#ifdef _WIN32
273 {
274 SYSTEM_INFO system_info;
275
276 GetSystemInfo(&system_info);
277 qemu_real_host_page_size = system_info.dwPageSize;
278 }
279#else
280 qemu_real_host_page_size = getpagesize();
281#endif
bellard83fb7ad2004-07-05 21:25:26 +0000282 if (qemu_host_page_size == 0)
283 qemu_host_page_size = qemu_real_host_page_size;
284 if (qemu_host_page_size < TARGET_PAGE_SIZE)
285 qemu_host_page_size = TARGET_PAGE_SIZE;
286 qemu_host_page_bits = 0;
287 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
288 qemu_host_page_bits++;
289 qemu_host_page_mask = ~(qemu_host_page_size - 1);
balrog50a95692007-12-12 01:16:23 +0000290
291#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
292 {
Juergen Lockf01576f2010-03-25 22:32:16 +0100293#ifdef HAVE_KINFO_GETVMMAP
294 struct kinfo_vmentry *freep;
295 int i, cnt;
296
297 freep = kinfo_getvmmap(getpid(), &cnt);
298 if (freep) {
299 mmap_lock();
300 for (i = 0; i < cnt; i++) {
301 unsigned long startaddr, endaddr;
302
303 startaddr = freep[i].kve_start;
304 endaddr = freep[i].kve_end;
305 if (h2g_valid(startaddr)) {
306 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
307
308 if (h2g_valid(endaddr)) {
309 endaddr = h2g(endaddr);
310 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
311 } else {
312#if TARGET_ABI_BITS <= L1_MAP_ADDR_SPACE_BITS
313 endaddr = ~0ul;
314 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
315#endif
316 }
317 }
318 }
319 free(freep);
320 mmap_unlock();
321 }
322#else
balrog50a95692007-12-12 01:16:23 +0000323 FILE *f;
balrog50a95692007-12-12 01:16:23 +0000324
pbrook07765902008-05-31 16:33:53 +0000325 last_brk = (unsigned long)sbrk(0);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800326
Juergen Lockf01576f2010-03-25 22:32:16 +0100327#if defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
328 f = fopen("/compat/linux/proc/self/maps", "r");
329#else
balrog50a95692007-12-12 01:16:23 +0000330 f = fopen("/proc/self/maps", "r");
Juergen Lockf01576f2010-03-25 22:32:16 +0100331#endif
balrog50a95692007-12-12 01:16:23 +0000332 if (f) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800333 mmap_lock();
334
balrog50a95692007-12-12 01:16:23 +0000335 do {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800336 unsigned long startaddr, endaddr;
337 int n;
338
339 n = fscanf (f, "%lx-%lx %*[^\n]\n", &startaddr, &endaddr);
340
341 if (n == 2 && h2g_valid(startaddr)) {
342 startaddr = h2g(startaddr) & TARGET_PAGE_MASK;
343
344 if (h2g_valid(endaddr)) {
345 endaddr = h2g(endaddr);
346 } else {
347 endaddr = ~0ul;
348 }
349 page_set_flags(startaddr, endaddr, PAGE_RESERVED);
balrog50a95692007-12-12 01:16:23 +0000350 }
351 } while (!feof(f));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800352
balrog50a95692007-12-12 01:16:23 +0000353 fclose(f);
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800354 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000355 }
Juergen Lockf01576f2010-03-25 22:32:16 +0100356#endif
balrog50a95692007-12-12 01:16:23 +0000357 }
358#endif
bellard54936002003-05-13 00:25:15 +0000359}
360
Paul Brook41c1b1c2010-03-12 16:54:58 +0000361static PageDesc *page_find_alloc(tb_page_addr_t index, int alloc)
bellard54936002003-05-13 00:25:15 +0000362{
Paul Brook41c1b1c2010-03-12 16:54:58 +0000363 PageDesc *pd;
364 void **lp;
365 int i;
366
pbrook17e23772008-06-09 13:47:45 +0000367#if defined(CONFIG_USER_ONLY)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800368 /* We can't use qemu_malloc because it may recurse into a locked mutex.
369 Neither can we record the new pages we reserve while allocating a
370 given page because that may recurse into an unallocated page table
371 entry. Stuff the allocations we do make into a queue and process
372 them after having completed one entire page table allocation. */
373
374 unsigned long reserve[2 * (V_L1_SHIFT / L2_BITS)];
375 int reserve_idx = 0;
376
377# define ALLOC(P, SIZE) \
378 do { \
379 P = mmap(NULL, SIZE, PROT_READ | PROT_WRITE, \
380 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0); \
381 if (h2g_valid(P)) { \
382 reserve[reserve_idx] = h2g(P); \
383 reserve[reserve_idx + 1] = SIZE; \
384 reserve_idx += 2; \
385 } \
386 } while (0)
pbrook17e23772008-06-09 13:47:45 +0000387#else
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800388# define ALLOC(P, SIZE) \
389 do { P = qemu_mallocz(SIZE); } while (0)
pbrook17e23772008-06-09 13:47:45 +0000390#endif
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800391
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800392 /* Level 1. Always allocated. */
393 lp = l1_map + ((index >> V_L1_SHIFT) & (V_L1_SIZE - 1));
394
395 /* Level 2..N-1. */
396 for (i = V_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
397 void **p = *lp;
398
399 if (p == NULL) {
400 if (!alloc) {
401 return NULL;
402 }
403 ALLOC(p, sizeof(void *) * L2_SIZE);
404 *lp = p;
405 }
406
407 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000408 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800409
410 pd = *lp;
411 if (pd == NULL) {
412 if (!alloc) {
413 return NULL;
414 }
415 ALLOC(pd, sizeof(PageDesc) * L2_SIZE);
416 *lp = pd;
417 }
418
419#undef ALLOC
420#if defined(CONFIG_USER_ONLY)
421 for (i = 0; i < reserve_idx; i += 2) {
422 unsigned long addr = reserve[i];
423 unsigned long len = reserve[i + 1];
424
425 page_set_flags(addr & TARGET_PAGE_MASK,
426 TARGET_PAGE_ALIGN(addr + len),
427 PAGE_RESERVED);
428 }
429#endif
430
431 return pd + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000432}
433
Paul Brook41c1b1c2010-03-12 16:54:58 +0000434static inline PageDesc *page_find(tb_page_addr_t index)
bellard54936002003-05-13 00:25:15 +0000435{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800436 return page_find_alloc(index, 0);
bellard54936002003-05-13 00:25:15 +0000437}
438
Paul Brook6d9a1302010-02-28 23:55:53 +0000439#if !defined(CONFIG_USER_ONLY)
Anthony Liguoric227f092009-10-01 16:12:16 -0500440static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000441{
pbrooke3f4e2a2006-04-08 20:02:06 +0000442 PhysPageDesc *pd;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800443 void **lp;
444 int i;
bellard92e873b2004-05-21 14:52:29 +0000445
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800446 /* Level 1. Always allocated. */
447 lp = l1_phys_map + ((index >> P_L1_SHIFT) & (P_L1_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000448
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800449 /* Level 2..N-1. */
450 for (i = P_L1_SHIFT / L2_BITS - 1; i > 0; i--) {
451 void **p = *lp;
452 if (p == NULL) {
453 if (!alloc) {
454 return NULL;
455 }
456 *lp = p = qemu_mallocz(sizeof(void *) * L2_SIZE);
457 }
458 lp = p + ((index >> (i * L2_BITS)) & (L2_SIZE - 1));
bellard108c49b2005-07-24 12:55:09 +0000459 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800460
pbrooke3f4e2a2006-04-08 20:02:06 +0000461 pd = *lp;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800462 if (pd == NULL) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000463 int i;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800464
465 if (!alloc) {
bellard108c49b2005-07-24 12:55:09 +0000466 return NULL;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800467 }
468
469 *lp = pd = qemu_malloc(sizeof(PhysPageDesc) * L2_SIZE);
470
pbrook67c4d232009-02-23 13:16:07 +0000471 for (i = 0; i < L2_SIZE; i++) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800472 pd[i].phys_offset = IO_MEM_UNASSIGNED;
473 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
pbrook67c4d232009-02-23 13:16:07 +0000474 }
bellard92e873b2004-05-21 14:52:29 +0000475 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800476
477 return pd + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000478}
479
Anthony Liguoric227f092009-10-01 16:12:16 -0500480static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000481{
bellard108c49b2005-07-24 12:55:09 +0000482 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000483}
484
Anthony Liguoric227f092009-10-01 16:12:16 -0500485static void tlb_protect_code(ram_addr_t ram_addr);
486static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000487 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000488#define mmap_lock() do { } while(0)
489#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000490#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000491
bellard43694152008-05-29 09:35:57 +0000492#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
493
494#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100495/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000496 user mode. It will change when a dedicated libc will be used */
497#define USE_STATIC_CODE_GEN_BUFFER
498#endif
499
500#ifdef USE_STATIC_CODE_GEN_BUFFER
Aurelien Jarnoebf50fb2010-03-29 02:12:51 +0200501static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE]
502 __attribute__((aligned (CODE_GEN_ALIGN)));
bellard43694152008-05-29 09:35:57 +0000503#endif
504
blueswir18fcd3692008-08-17 20:26:25 +0000505static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000506{
bellard43694152008-05-29 09:35:57 +0000507#ifdef USE_STATIC_CODE_GEN_BUFFER
508 code_gen_buffer = static_code_gen_buffer;
509 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
510 map_exec(code_gen_buffer, code_gen_buffer_size);
511#else
bellard26a5f132008-05-28 12:30:31 +0000512 code_gen_buffer_size = tb_size;
513 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000514#if defined(CONFIG_USER_ONLY)
515 /* in user mode, phys_ram_size is not meaningful */
516 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
517#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100518 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000519 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000520#endif
bellard26a5f132008-05-28 12:30:31 +0000521 }
522 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
523 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
524 /* The code gen buffer location may have constraints depending on
525 the host cpu and OS */
526#if defined(__linux__)
527 {
528 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000529 void *start = NULL;
530
bellard26a5f132008-05-28 12:30:31 +0000531 flags = MAP_PRIVATE | MAP_ANONYMOUS;
532#if defined(__x86_64__)
533 flags |= MAP_32BIT;
534 /* Cannot map more than that */
535 if (code_gen_buffer_size > (800 * 1024 * 1024))
536 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000537#elif defined(__sparc_v9__)
538 // Map the buffer below 2G, so we can use direct calls and branches
539 flags |= MAP_FIXED;
540 start = (void *) 0x60000000UL;
541 if (code_gen_buffer_size > (512 * 1024 * 1024))
542 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000543#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000544 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000545 flags |= MAP_FIXED;
546 start = (void *) 0x01000000UL;
547 if (code_gen_buffer_size > 16 * 1024 * 1024)
548 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000549#endif
blueswir1141ac462008-07-26 15:05:57 +0000550 code_gen_buffer = mmap(start, code_gen_buffer_size,
551 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000552 flags, -1, 0);
553 if (code_gen_buffer == MAP_FAILED) {
554 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
555 exit(1);
556 }
557 }
Aurelien Jarnoa167ba52009-11-29 18:00:41 +0100558#elif defined(__FreeBSD__) || defined(__FreeBSD_kernel__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000559 {
560 int flags;
561 void *addr = NULL;
562 flags = MAP_PRIVATE | MAP_ANONYMOUS;
563#if defined(__x86_64__)
564 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
565 * 0x40000000 is free */
566 flags |= MAP_FIXED;
567 addr = (void *)0x40000000;
568 /* Cannot map more than that */
569 if (code_gen_buffer_size > (800 * 1024 * 1024))
570 code_gen_buffer_size = (800 * 1024 * 1024);
571#endif
572 code_gen_buffer = mmap(addr, code_gen_buffer_size,
573 PROT_WRITE | PROT_READ | PROT_EXEC,
574 flags, -1, 0);
575 if (code_gen_buffer == MAP_FAILED) {
576 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
577 exit(1);
578 }
579 }
bellard26a5f132008-05-28 12:30:31 +0000580#else
581 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000582 map_exec(code_gen_buffer, code_gen_buffer_size);
583#endif
bellard43694152008-05-29 09:35:57 +0000584#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000585 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
586 code_gen_buffer_max_size = code_gen_buffer_size -
587 code_gen_max_block_size();
588 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
589 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
590}
591
592/* Must be called before using the QEMU cpus. 'tb_size' is the size
593 (in bytes) allocated to the translation buffer. Zero means default
594 size. */
595void cpu_exec_init_all(unsigned long tb_size)
596{
bellard26a5f132008-05-28 12:30:31 +0000597 cpu_gen_init();
598 code_gen_alloc(tb_size);
599 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000600 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000601#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000602 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000603#endif
bellard26a5f132008-05-28 12:30:31 +0000604}
605
pbrook9656f322008-07-01 20:01:19 +0000606#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
607
Juan Quintelae59fb372009-09-29 22:48:21 +0200608static int cpu_common_post_load(void *opaque, int version_id)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200609{
610 CPUState *env = opaque;
611
aurel323098dba2009-03-07 21:28:24 +0000612 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
613 version_id is increased. */
614 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000615 tlb_flush(env, 1);
616
617 return 0;
618}
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200619
620static const VMStateDescription vmstate_cpu_common = {
621 .name = "cpu_common",
622 .version_id = 1,
623 .minimum_version_id = 1,
624 .minimum_version_id_old = 1,
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200625 .post_load = cpu_common_post_load,
626 .fields = (VMStateField []) {
627 VMSTATE_UINT32(halted, CPUState),
628 VMSTATE_UINT32(interrupt_request, CPUState),
629 VMSTATE_END_OF_LIST()
630 }
631};
pbrook9656f322008-07-01 20:01:19 +0000632#endif
633
Glauber Costa950f1472009-06-09 12:15:18 -0400634CPUState *qemu_get_cpu(int cpu)
635{
636 CPUState *env = first_cpu;
637
638 while (env) {
639 if (env->cpu_index == cpu)
640 break;
641 env = env->next_cpu;
642 }
643
644 return env;
645}
646
bellard6a00d602005-11-21 23:25:50 +0000647void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000648{
bellard6a00d602005-11-21 23:25:50 +0000649 CPUState **penv;
650 int cpu_index;
651
pbrookc2764712009-03-07 15:24:59 +0000652#if defined(CONFIG_USER_ONLY)
653 cpu_list_lock();
654#endif
bellard6a00d602005-11-21 23:25:50 +0000655 env->next_cpu = NULL;
656 penv = &first_cpu;
657 cpu_index = 0;
658 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700659 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000660 cpu_index++;
661 }
662 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000663 env->numa_node = 0;
Blue Swirl72cf2d42009-09-12 07:36:22 +0000664 QTAILQ_INIT(&env->breakpoints);
665 QTAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000666 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000667#if defined(CONFIG_USER_ONLY)
668 cpu_list_unlock();
669#endif
pbrookb3c77242008-06-30 16:31:04 +0000670#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
Juan Quintelae7f4eff2009-09-10 03:04:33 +0200671 vmstate_register(cpu_index, &vmstate_cpu_common, env);
pbrookb3c77242008-06-30 16:31:04 +0000672 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
673 cpu_save, cpu_load, env);
674#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000675}
676
bellard9fa3e852004-01-04 18:06:42 +0000677static inline void invalidate_page_bitmap(PageDesc *p)
678{
679 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000680 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000681 p->code_bitmap = NULL;
682 }
683 p->code_write_count = 0;
684}
685
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800686/* Set to NULL all the 'first_tb' fields in all PageDescs. */
687
688static void page_flush_tb_1 (int level, void **lp)
689{
690 int i;
691
692 if (*lp == NULL) {
693 return;
694 }
695 if (level == 0) {
696 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000697 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800698 pd[i].first_tb = NULL;
699 invalidate_page_bitmap(pd + i);
700 }
701 } else {
702 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +0000703 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800704 page_flush_tb_1 (level - 1, pp + i);
705 }
706 }
707}
708
bellardfd6ce8f2003-05-14 19:00:11 +0000709static void page_flush_tb(void)
710{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -0800711 int i;
712 for (i = 0; i < V_L1_SIZE; i++) {
713 page_flush_tb_1(V_L1_SHIFT / L2_BITS - 1, l1_map + i);
bellardfd6ce8f2003-05-14 19:00:11 +0000714 }
715}
716
717/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000718/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000719void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000720{
bellard6a00d602005-11-21 23:25:50 +0000721 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000722#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000723 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
724 (unsigned long)(code_gen_ptr - code_gen_buffer),
725 nb_tbs, nb_tbs > 0 ?
726 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000727#endif
bellard26a5f132008-05-28 12:30:31 +0000728 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000729 cpu_abort(env1, "Internal error: code buffer overflow\n");
730
bellardfd6ce8f2003-05-14 19:00:11 +0000731 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000732
bellard6a00d602005-11-21 23:25:50 +0000733 for(env = first_cpu; env != NULL; env = env->next_cpu) {
734 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
735 }
bellard9fa3e852004-01-04 18:06:42 +0000736
bellard8a8a6082004-10-03 13:36:49 +0000737 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000738 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000739
bellardfd6ce8f2003-05-14 19:00:11 +0000740 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000741 /* XXX: flush processor icache at this point if cache flush is
742 expensive */
bellarde3db7222005-01-26 22:00:47 +0000743 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000744}
745
746#ifdef DEBUG_TB_CHECK
747
j_mayerbc98a7e2007-04-04 07:55:12 +0000748static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000749{
750 TranslationBlock *tb;
751 int i;
752 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000753 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
754 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000755 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
756 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000757 printf("ERROR invalidate: address=" TARGET_FMT_lx
758 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000759 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000760 }
761 }
762 }
763}
764
765/* verify that all the pages have correct rights for code */
766static void tb_page_check(void)
767{
768 TranslationBlock *tb;
769 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000770
pbrook99773bd2006-04-16 15:14:59 +0000771 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
772 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000773 flags1 = page_get_flags(tb->pc);
774 flags2 = page_get_flags(tb->pc + tb->size - 1);
775 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
776 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000777 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000778 }
779 }
780 }
781}
782
783#endif
784
785/* invalidate one TB */
786static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
787 int next_offset)
788{
789 TranslationBlock *tb1;
790 for(;;) {
791 tb1 = *ptb;
792 if (tb1 == tb) {
793 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
794 break;
795 }
796 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
797 }
798}
799
bellard9fa3e852004-01-04 18:06:42 +0000800static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
801{
802 TranslationBlock *tb1;
803 unsigned int n1;
804
805 for(;;) {
806 tb1 = *ptb;
807 n1 = (long)tb1 & 3;
808 tb1 = (TranslationBlock *)((long)tb1 & ~3);
809 if (tb1 == tb) {
810 *ptb = tb1->page_next[n1];
811 break;
812 }
813 ptb = &tb1->page_next[n1];
814 }
815}
816
bellardd4e81642003-05-25 16:46:15 +0000817static inline void tb_jmp_remove(TranslationBlock *tb, int n)
818{
819 TranslationBlock *tb1, **ptb;
820 unsigned int n1;
821
822 ptb = &tb->jmp_next[n];
823 tb1 = *ptb;
824 if (tb1) {
825 /* find tb(n) in circular list */
826 for(;;) {
827 tb1 = *ptb;
828 n1 = (long)tb1 & 3;
829 tb1 = (TranslationBlock *)((long)tb1 & ~3);
830 if (n1 == n && tb1 == tb)
831 break;
832 if (n1 == 2) {
833 ptb = &tb1->jmp_first;
834 } else {
835 ptb = &tb1->jmp_next[n1];
836 }
837 }
838 /* now we can suppress tb(n) from the list */
839 *ptb = tb->jmp_next[n];
840
841 tb->jmp_next[n] = NULL;
842 }
843}
844
845/* reset the jump entry 'n' of a TB so that it is not chained to
846 another TB */
847static inline void tb_reset_jump(TranslationBlock *tb, int n)
848{
849 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
850}
851
Paul Brook41c1b1c2010-03-12 16:54:58 +0000852void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000853{
bellard6a00d602005-11-21 23:25:50 +0000854 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000855 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000856 unsigned int h, n1;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000857 tb_page_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000858 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000859
bellard9fa3e852004-01-04 18:06:42 +0000860 /* remove the TB from the hash list */
861 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
862 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000863 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000864 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000865
bellard9fa3e852004-01-04 18:06:42 +0000866 /* remove the TB from the page list */
867 if (tb->page_addr[0] != page_addr) {
868 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
869 tb_page_remove(&p->first_tb, tb);
870 invalidate_page_bitmap(p);
871 }
872 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
873 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
874 tb_page_remove(&p->first_tb, tb);
875 invalidate_page_bitmap(p);
876 }
877
bellard8a40a182005-11-20 10:35:40 +0000878 tb_invalidated_flag = 1;
879
880 /* remove the TB from the hash list */
881 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000882 for(env = first_cpu; env != NULL; env = env->next_cpu) {
883 if (env->tb_jmp_cache[h] == tb)
884 env->tb_jmp_cache[h] = NULL;
885 }
bellard8a40a182005-11-20 10:35:40 +0000886
887 /* suppress this TB from the two jump lists */
888 tb_jmp_remove(tb, 0);
889 tb_jmp_remove(tb, 1);
890
891 /* suppress any remaining jumps to this TB */
892 tb1 = tb->jmp_first;
893 for(;;) {
894 n1 = (long)tb1 & 3;
895 if (n1 == 2)
896 break;
897 tb1 = (TranslationBlock *)((long)tb1 & ~3);
898 tb2 = tb1->jmp_next[n1];
899 tb_reset_jump(tb1, n1);
900 tb1->jmp_next[n1] = NULL;
901 tb1 = tb2;
902 }
903 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
904
bellarde3db7222005-01-26 22:00:47 +0000905 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000906}
907
908static inline void set_bits(uint8_t *tab, int start, int len)
909{
910 int end, mask, end1;
911
912 end = start + len;
913 tab += start >> 3;
914 mask = 0xff << (start & 7);
915 if ((start & ~7) == (end & ~7)) {
916 if (start < end) {
917 mask &= ~(0xff << (end & 7));
918 *tab |= mask;
919 }
920 } else {
921 *tab++ |= mask;
922 start = (start + 8) & ~7;
923 end1 = end & ~7;
924 while (start < end1) {
925 *tab++ = 0xff;
926 start += 8;
927 }
928 if (start < end) {
929 mask = ~(0xff << (end & 7));
930 *tab |= mask;
931 }
932 }
933}
934
935static void build_page_bitmap(PageDesc *p)
936{
937 int n, tb_start, tb_end;
938 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000939
pbrookb2a70812008-06-09 13:57:23 +0000940 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000941
942 tb = p->first_tb;
943 while (tb != NULL) {
944 n = (long)tb & 3;
945 tb = (TranslationBlock *)((long)tb & ~3);
946 /* NOTE: this is subtle as a TB may span two physical pages */
947 if (n == 0) {
948 /* NOTE: tb_end may be after the end of the page, but
949 it is not a problem */
950 tb_start = tb->pc & ~TARGET_PAGE_MASK;
951 tb_end = tb_start + tb->size;
952 if (tb_end > TARGET_PAGE_SIZE)
953 tb_end = TARGET_PAGE_SIZE;
954 } else {
955 tb_start = 0;
956 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
957 }
958 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
959 tb = tb->page_next[n];
960 }
961}
962
pbrook2e70f6e2008-06-29 01:03:05 +0000963TranslationBlock *tb_gen_code(CPUState *env,
964 target_ulong pc, target_ulong cs_base,
965 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000966{
967 TranslationBlock *tb;
968 uint8_t *tc_ptr;
Paul Brook41c1b1c2010-03-12 16:54:58 +0000969 tb_page_addr_t phys_pc, phys_page2;
970 target_ulong virt_page2;
bellardd720b932004-04-25 17:57:43 +0000971 int code_gen_size;
972
Paul Brook41c1b1c2010-03-12 16:54:58 +0000973 phys_pc = get_page_addr_code(env, pc);
bellardc27004e2005-01-03 23:35:10 +0000974 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000975 if (!tb) {
976 /* flush must be done */
977 tb_flush(env);
978 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000979 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000980 /* Don't forget to invalidate previous TB info. */
981 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000982 }
983 tc_ptr = code_gen_ptr;
984 tb->tc_ptr = tc_ptr;
985 tb->cs_base = cs_base;
986 tb->flags = flags;
987 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000988 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000989 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000990
bellardd720b932004-04-25 17:57:43 +0000991 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000992 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000993 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000994 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
Paul Brook41c1b1c2010-03-12 16:54:58 +0000995 phys_page2 = get_page_addr_code(env, virt_page2);
bellardd720b932004-04-25 17:57:43 +0000996 }
Paul Brook41c1b1c2010-03-12 16:54:58 +0000997 tb_link_page(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000998 return tb;
bellardd720b932004-04-25 17:57:43 +0000999}
ths3b46e622007-09-17 08:09:54 +00001000
bellard9fa3e852004-01-04 18:06:42 +00001001/* invalidate all TBs which intersect with the target physical page
1002 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +00001003 the same physical page. 'is_cpu_write_access' should be true if called
1004 from a real cpu write access: the virtual CPU will exit the current
1005 TB if code is modified inside this TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001006void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
bellardd720b932004-04-25 17:57:43 +00001007 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +00001008{
aliguori6b917542008-11-18 19:46:41 +00001009 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +00001010 CPUState *env = cpu_single_env;
Paul Brook41c1b1c2010-03-12 16:54:58 +00001011 tb_page_addr_t tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +00001012 PageDesc *p;
1013 int n;
1014#ifdef TARGET_HAS_PRECISE_SMC
1015 int current_tb_not_found = is_cpu_write_access;
1016 TranslationBlock *current_tb = NULL;
1017 int current_tb_modified = 0;
1018 target_ulong current_pc = 0;
1019 target_ulong current_cs_base = 0;
1020 int current_flags = 0;
1021#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001022
1023 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001024 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001025 return;
ths5fafdf22007-09-16 21:08:06 +00001026 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +00001027 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
1028 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +00001029 /* build code bitmap */
1030 build_page_bitmap(p);
1031 }
1032
1033 /* we remove all the TBs in the range [start, end[ */
1034 /* XXX: see if in some cases it could be faster to invalidate all the code */
1035 tb = p->first_tb;
1036 while (tb != NULL) {
1037 n = (long)tb & 3;
1038 tb = (TranslationBlock *)((long)tb & ~3);
1039 tb_next = tb->page_next[n];
1040 /* NOTE: this is subtle as a TB may span two physical pages */
1041 if (n == 0) {
1042 /* NOTE: tb_end may be after the end of the page, but
1043 it is not a problem */
1044 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
1045 tb_end = tb_start + tb->size;
1046 } else {
1047 tb_start = tb->page_addr[1];
1048 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
1049 }
1050 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +00001051#ifdef TARGET_HAS_PRECISE_SMC
1052 if (current_tb_not_found) {
1053 current_tb_not_found = 0;
1054 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001055 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +00001056 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +00001057 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +00001058 }
1059 }
1060 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001061 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001062 /* If we are modifying the current TB, we must stop
1063 its execution. We could be more precise by checking
1064 that the modification is after the current PC, but it
1065 would require a specialized function to partially
1066 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001067
bellardd720b932004-04-25 17:57:43 +00001068 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +00001069 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +00001070 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +00001071 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1072 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001073 }
1074#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +00001075 /* we need to do that to handle the case where a signal
1076 occurs while doing tb_phys_invalidate() */
1077 saved_tb = NULL;
1078 if (env) {
1079 saved_tb = env->current_tb;
1080 env->current_tb = NULL;
1081 }
bellard9fa3e852004-01-04 18:06:42 +00001082 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +00001083 if (env) {
1084 env->current_tb = saved_tb;
1085 if (env->interrupt_request && env->current_tb)
1086 cpu_interrupt(env, env->interrupt_request);
1087 }
bellard9fa3e852004-01-04 18:06:42 +00001088 }
1089 tb = tb_next;
1090 }
1091#if !defined(CONFIG_USER_ONLY)
1092 /* if no code remaining, no need to continue to use slow writes */
1093 if (!p->first_tb) {
1094 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +00001095 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +00001096 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +00001097 }
1098 }
1099#endif
1100#ifdef TARGET_HAS_PRECISE_SMC
1101 if (current_tb_modified) {
1102 /* we generate a block containing just the instruction
1103 modifying the memory. It will ensure that it cannot modify
1104 itself */
bellardea1c1802004-06-14 18:56:36 +00001105 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001106 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001107 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001108 }
1109#endif
1110}
1111
1112/* len must be <= 8 and start must be a multiple of len */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001113static inline void tb_invalidate_phys_page_fast(tb_page_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001114{
1115 PageDesc *p;
1116 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001117#if 0
bellarda4193c82004-06-03 14:01:43 +00001118 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001119 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1120 cpu_single_env->mem_io_vaddr, len,
1121 cpu_single_env->eip,
1122 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001123 }
1124#endif
bellard9fa3e852004-01-04 18:06:42 +00001125 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001126 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001127 return;
1128 if (p->code_bitmap) {
1129 offset = start & ~TARGET_PAGE_MASK;
1130 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1131 if (b & ((1 << len) - 1))
1132 goto do_invalidate;
1133 } else {
1134 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001135 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001136 }
1137}
1138
bellard9fa3e852004-01-04 18:06:42 +00001139#if !defined(CONFIG_SOFTMMU)
Paul Brook41c1b1c2010-03-12 16:54:58 +00001140static void tb_invalidate_phys_page(tb_page_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001141 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001142{
aliguori6b917542008-11-18 19:46:41 +00001143 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001144 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001145 int n;
bellardd720b932004-04-25 17:57:43 +00001146#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001147 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001148 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001149 int current_tb_modified = 0;
1150 target_ulong current_pc = 0;
1151 target_ulong current_cs_base = 0;
1152 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001153#endif
bellard9fa3e852004-01-04 18:06:42 +00001154
1155 addr &= TARGET_PAGE_MASK;
1156 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001157 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001158 return;
1159 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001160#ifdef TARGET_HAS_PRECISE_SMC
1161 if (tb && pc != 0) {
1162 current_tb = tb_find_pc(pc);
1163 }
1164#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001165 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001166 n = (long)tb & 3;
1167 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001168#ifdef TARGET_HAS_PRECISE_SMC
1169 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001170 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001171 /* If we are modifying the current TB, we must stop
1172 its execution. We could be more precise by checking
1173 that the modification is after the current PC, but it
1174 would require a specialized function to partially
1175 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001176
bellardd720b932004-04-25 17:57:43 +00001177 current_tb_modified = 1;
1178 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001179 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1180 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001181 }
1182#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001183 tb_phys_invalidate(tb, addr);
1184 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001185 }
1186 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001187#ifdef TARGET_HAS_PRECISE_SMC
1188 if (current_tb_modified) {
1189 /* we generate a block containing just the instruction
1190 modifying the memory. It will ensure that it cannot modify
1191 itself */
bellardea1c1802004-06-14 18:56:36 +00001192 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001193 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001194 cpu_resume_from_signal(env, puc);
1195 }
1196#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001197}
bellard9fa3e852004-01-04 18:06:42 +00001198#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001199
1200/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001201static inline void tb_alloc_page(TranslationBlock *tb,
Paul Brook41c1b1c2010-03-12 16:54:58 +00001202 unsigned int n, tb_page_addr_t page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001203{
1204 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001205 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001206
bellard9fa3e852004-01-04 18:06:42 +00001207 tb->page_addr[n] = page_addr;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001208 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS, 1);
bellard9fa3e852004-01-04 18:06:42 +00001209 tb->page_next[n] = p->first_tb;
1210 last_first_tb = p->first_tb;
1211 p->first_tb = (TranslationBlock *)((long)tb | n);
1212 invalidate_page_bitmap(p);
1213
bellard107db442004-06-22 18:48:46 +00001214#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001215
bellard9fa3e852004-01-04 18:06:42 +00001216#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001217 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001218 target_ulong addr;
1219 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001220 int prot;
1221
bellardfd6ce8f2003-05-14 19:00:11 +00001222 /* force the host page as non writable (writes will have a
1223 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001224 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001225 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001226 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1227 addr += TARGET_PAGE_SIZE) {
1228
1229 p2 = page_find (addr >> TARGET_PAGE_BITS);
1230 if (!p2)
1231 continue;
1232 prot |= p2->flags;
1233 p2->flags &= ~PAGE_WRITE;
pbrook53a59602006-03-25 19:31:22 +00001234 }
ths5fafdf22007-09-16 21:08:06 +00001235 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001236 (prot & PAGE_BITS) & ~PAGE_WRITE);
1237#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001238 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001239 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001240#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001241 }
bellard9fa3e852004-01-04 18:06:42 +00001242#else
1243 /* if some code is already present, then the pages are already
1244 protected. So we handle the case where only the first TB is
1245 allocated in a physical page */
1246 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001247 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001248 }
1249#endif
bellardd720b932004-04-25 17:57:43 +00001250
1251#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001252}
1253
1254/* Allocate a new translation block. Flush the translation buffer if
1255 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001256TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001257{
1258 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001259
bellard26a5f132008-05-28 12:30:31 +00001260 if (nb_tbs >= code_gen_max_blocks ||
1261 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001262 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001263 tb = &tbs[nb_tbs++];
1264 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001265 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001266 return tb;
1267}
1268
pbrook2e70f6e2008-06-29 01:03:05 +00001269void tb_free(TranslationBlock *tb)
1270{
thsbf20dc02008-06-30 17:22:19 +00001271 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001272 Ignore the hard cases and just back up if this TB happens to
1273 be the last one generated. */
1274 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1275 code_gen_ptr = tb->tc_ptr;
1276 nb_tbs--;
1277 }
1278}
1279
bellard9fa3e852004-01-04 18:06:42 +00001280/* add a new TB and link it to the physical page tables. phys_page2 is
1281 (-1) to indicate that only one page contains the TB. */
Paul Brook41c1b1c2010-03-12 16:54:58 +00001282void tb_link_page(TranslationBlock *tb,
1283 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001284{
bellard9fa3e852004-01-04 18:06:42 +00001285 unsigned int h;
1286 TranslationBlock **ptb;
1287
pbrookc8a706f2008-06-02 16:16:42 +00001288 /* Grab the mmap lock to stop another thread invalidating this TB
1289 before we are done. */
1290 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001291 /* add in the physical hash table */
1292 h = tb_phys_hash_func(phys_pc);
1293 ptb = &tb_phys_hash[h];
1294 tb->phys_hash_next = *ptb;
1295 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001296
1297 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001298 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1299 if (phys_page2 != -1)
1300 tb_alloc_page(tb, 1, phys_page2);
1301 else
1302 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001303
bellardd4e81642003-05-25 16:46:15 +00001304 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1305 tb->jmp_next[0] = NULL;
1306 tb->jmp_next[1] = NULL;
1307
1308 /* init original jump addresses */
1309 if (tb->tb_next_offset[0] != 0xffff)
1310 tb_reset_jump(tb, 0);
1311 if (tb->tb_next_offset[1] != 0xffff)
1312 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001313
1314#ifdef DEBUG_TB_CHECK
1315 tb_page_check();
1316#endif
pbrookc8a706f2008-06-02 16:16:42 +00001317 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001318}
1319
bellarda513fe12003-05-27 23:29:48 +00001320/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1321 tb[1].tc_ptr. Return NULL if not found */
1322TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1323{
1324 int m_min, m_max, m;
1325 unsigned long v;
1326 TranslationBlock *tb;
1327
1328 if (nb_tbs <= 0)
1329 return NULL;
1330 if (tc_ptr < (unsigned long)code_gen_buffer ||
1331 tc_ptr >= (unsigned long)code_gen_ptr)
1332 return NULL;
1333 /* binary search (cf Knuth) */
1334 m_min = 0;
1335 m_max = nb_tbs - 1;
1336 while (m_min <= m_max) {
1337 m = (m_min + m_max) >> 1;
1338 tb = &tbs[m];
1339 v = (unsigned long)tb->tc_ptr;
1340 if (v == tc_ptr)
1341 return tb;
1342 else if (tc_ptr < v) {
1343 m_max = m - 1;
1344 } else {
1345 m_min = m + 1;
1346 }
ths5fafdf22007-09-16 21:08:06 +00001347 }
bellarda513fe12003-05-27 23:29:48 +00001348 return &tbs[m_max];
1349}
bellard75012672003-06-21 13:11:07 +00001350
bellardea041c02003-06-25 16:16:50 +00001351static void tb_reset_jump_recursive(TranslationBlock *tb);
1352
1353static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1354{
1355 TranslationBlock *tb1, *tb_next, **ptb;
1356 unsigned int n1;
1357
1358 tb1 = tb->jmp_next[n];
1359 if (tb1 != NULL) {
1360 /* find head of list */
1361 for(;;) {
1362 n1 = (long)tb1 & 3;
1363 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1364 if (n1 == 2)
1365 break;
1366 tb1 = tb1->jmp_next[n1];
1367 }
1368 /* we are now sure now that tb jumps to tb1 */
1369 tb_next = tb1;
1370
1371 /* remove tb from the jmp_first list */
1372 ptb = &tb_next->jmp_first;
1373 for(;;) {
1374 tb1 = *ptb;
1375 n1 = (long)tb1 & 3;
1376 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1377 if (n1 == n && tb1 == tb)
1378 break;
1379 ptb = &tb1->jmp_next[n1];
1380 }
1381 *ptb = tb->jmp_next[n];
1382 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001383
bellardea041c02003-06-25 16:16:50 +00001384 /* suppress the jump to next tb in generated code */
1385 tb_reset_jump(tb, n);
1386
bellard01243112004-01-04 15:48:17 +00001387 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001388 tb_reset_jump_recursive(tb_next);
1389 }
1390}
1391
1392static void tb_reset_jump_recursive(TranslationBlock *tb)
1393{
1394 tb_reset_jump_recursive2(tb, 0);
1395 tb_reset_jump_recursive2(tb, 1);
1396}
1397
bellard1fddef42005-04-17 19:16:13 +00001398#if defined(TARGET_HAS_ICE)
Paul Brook94df27f2010-02-28 23:47:45 +00001399#if defined(CONFIG_USER_ONLY)
1400static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1401{
1402 tb_invalidate_phys_page_range(pc, pc + 1, 0);
1403}
1404#else
bellardd720b932004-04-25 17:57:43 +00001405static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1406{
Anthony Liguoric227f092009-10-01 16:12:16 -05001407 target_phys_addr_t addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00001408 target_ulong pd;
Anthony Liguoric227f092009-10-01 16:12:16 -05001409 ram_addr_t ram_addr;
pbrookc2f07f82006-04-08 17:14:56 +00001410 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001411
pbrookc2f07f82006-04-08 17:14:56 +00001412 addr = cpu_get_phys_page_debug(env, pc);
1413 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1414 if (!p) {
1415 pd = IO_MEM_UNASSIGNED;
1416 } else {
1417 pd = p->phys_offset;
1418 }
1419 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001420 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001421}
bellardc27004e2005-01-03 23:35:10 +00001422#endif
Paul Brook94df27f2010-02-28 23:47:45 +00001423#endif /* TARGET_HAS_ICE */
bellardd720b932004-04-25 17:57:43 +00001424
Paul Brookc527ee82010-03-01 03:31:14 +00001425#if defined(CONFIG_USER_ONLY)
1426void cpu_watchpoint_remove_all(CPUState *env, int mask)
1427
1428{
1429}
1430
1431int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1432 int flags, CPUWatchpoint **watchpoint)
1433{
1434 return -ENOSYS;
1435}
1436#else
pbrook6658ffb2007-03-16 23:58:11 +00001437/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001438int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1439 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001440{
aliguorib4051332008-11-18 20:14:20 +00001441 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001442 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001443
aliguorib4051332008-11-18 20:14:20 +00001444 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1445 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1446 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1447 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1448 return -EINVAL;
1449 }
aliguoria1d1bb32008-11-18 20:07:32 +00001450 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001451
aliguoria1d1bb32008-11-18 20:07:32 +00001452 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001453 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001454 wp->flags = flags;
1455
aliguori2dc9f412008-11-18 20:56:59 +00001456 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001457 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001458 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001459 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001460 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001461
pbrook6658ffb2007-03-16 23:58:11 +00001462 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001463
1464 if (watchpoint)
1465 *watchpoint = wp;
1466 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001467}
1468
aliguoria1d1bb32008-11-18 20:07:32 +00001469/* Remove a specific watchpoint. */
1470int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1471 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001472{
aliguorib4051332008-11-18 20:14:20 +00001473 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001474 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001475
Blue Swirl72cf2d42009-09-12 07:36:22 +00001476 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001477 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001478 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001479 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001480 return 0;
1481 }
1482 }
aliguoria1d1bb32008-11-18 20:07:32 +00001483 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001484}
1485
aliguoria1d1bb32008-11-18 20:07:32 +00001486/* Remove a specific watchpoint by reference. */
1487void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1488{
Blue Swirl72cf2d42009-09-12 07:36:22 +00001489 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001490
aliguoria1d1bb32008-11-18 20:07:32 +00001491 tlb_flush_page(env, watchpoint->vaddr);
1492
1493 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001494}
1495
aliguoria1d1bb32008-11-18 20:07:32 +00001496/* Remove all matching watchpoints. */
1497void cpu_watchpoint_remove_all(CPUState *env, int mask)
1498{
aliguoric0ce9982008-11-25 22:13:57 +00001499 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001500
Blue Swirl72cf2d42009-09-12 07:36:22 +00001501 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001502 if (wp->flags & mask)
1503 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001504 }
aliguoria1d1bb32008-11-18 20:07:32 +00001505}
Paul Brookc527ee82010-03-01 03:31:14 +00001506#endif
aliguoria1d1bb32008-11-18 20:07:32 +00001507
1508/* Add a breakpoint. */
1509int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1510 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001511{
bellard1fddef42005-04-17 19:16:13 +00001512#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001513 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001514
aliguoria1d1bb32008-11-18 20:07:32 +00001515 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001516
1517 bp->pc = pc;
1518 bp->flags = flags;
1519
aliguori2dc9f412008-11-18 20:56:59 +00001520 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001521 if (flags & BP_GDB)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001522 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
aliguoric0ce9982008-11-25 22:13:57 +00001523 else
Blue Swirl72cf2d42009-09-12 07:36:22 +00001524 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001525
1526 breakpoint_invalidate(env, pc);
1527
1528 if (breakpoint)
1529 *breakpoint = bp;
1530 return 0;
1531#else
1532 return -ENOSYS;
1533#endif
1534}
1535
1536/* Remove a specific breakpoint. */
1537int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1538{
1539#if defined(TARGET_HAS_ICE)
1540 CPUBreakpoint *bp;
1541
Blue Swirl72cf2d42009-09-12 07:36:22 +00001542 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001543 if (bp->pc == pc && bp->flags == flags) {
1544 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001545 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001546 }
bellard4c3a88a2003-07-26 12:06:08 +00001547 }
aliguoria1d1bb32008-11-18 20:07:32 +00001548 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001549#else
aliguoria1d1bb32008-11-18 20:07:32 +00001550 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001551#endif
1552}
1553
aliguoria1d1bb32008-11-18 20:07:32 +00001554/* Remove a specific breakpoint by reference. */
1555void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001556{
bellard1fddef42005-04-17 19:16:13 +00001557#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001558 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001559
aliguoria1d1bb32008-11-18 20:07:32 +00001560 breakpoint_invalidate(env, breakpoint->pc);
1561
1562 qemu_free(breakpoint);
1563#endif
1564}
1565
1566/* Remove all matching breakpoints. */
1567void cpu_breakpoint_remove_all(CPUState *env, int mask)
1568{
1569#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001570 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001571
Blue Swirl72cf2d42009-09-12 07:36:22 +00001572 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001573 if (bp->flags & mask)
1574 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001575 }
bellard4c3a88a2003-07-26 12:06:08 +00001576#endif
1577}
1578
bellardc33a3462003-07-29 20:50:33 +00001579/* enable or disable single step mode. EXCP_DEBUG is returned by the
1580 CPU loop after each instruction */
1581void cpu_single_step(CPUState *env, int enabled)
1582{
bellard1fddef42005-04-17 19:16:13 +00001583#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001584 if (env->singlestep_enabled != enabled) {
1585 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001586 if (kvm_enabled())
1587 kvm_update_guest_debug(env, 0);
1588 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001589 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001590 /* XXX: only flush what is necessary */
1591 tb_flush(env);
1592 }
bellardc33a3462003-07-29 20:50:33 +00001593 }
1594#endif
1595}
1596
bellard34865132003-10-05 14:28:56 +00001597/* enable or disable low levels log */
1598void cpu_set_log(int log_flags)
1599{
1600 loglevel = log_flags;
1601 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001602 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001603 if (!logfile) {
1604 perror(logfilename);
1605 _exit(1);
1606 }
bellard9fa3e852004-01-04 18:06:42 +00001607#if !defined(CONFIG_SOFTMMU)
1608 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1609 {
blueswir1b55266b2008-09-20 08:07:15 +00001610 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001611 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1612 }
Filip Navarabf65f532009-07-27 10:02:04 -05001613#elif !defined(_WIN32)
1614 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001615 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001616#endif
pbrooke735b912007-06-30 13:53:24 +00001617 log_append = 1;
1618 }
1619 if (!loglevel && logfile) {
1620 fclose(logfile);
1621 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001622 }
1623}
1624
1625void cpu_set_log_filename(const char *filename)
1626{
1627 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001628 if (logfile) {
1629 fclose(logfile);
1630 logfile = NULL;
1631 }
1632 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001633}
bellardc33a3462003-07-29 20:50:33 +00001634
aurel323098dba2009-03-07 21:28:24 +00001635static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001636{
pbrookd5975362008-06-07 20:50:51 +00001637 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1638 problem and hope the cpu will stop of its own accord. For userspace
1639 emulation this often isn't actually as bad as it sounds. Often
1640 signals are used primarily to interrupt blocking syscalls. */
aurel323098dba2009-03-07 21:28:24 +00001641 TranslationBlock *tb;
Anthony Liguoric227f092009-10-01 16:12:16 -05001642 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
aurel323098dba2009-03-07 21:28:24 +00001643
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001644 spin_lock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001645 tb = env->current_tb;
1646 /* if the cpu is currently executing code, we must unlink it and
1647 all the potentially executing TB */
Riku Voipiof76cfe52009-12-04 15:16:30 +02001648 if (tb) {
aurel323098dba2009-03-07 21:28:24 +00001649 env->current_tb = NULL;
1650 tb_reset_jump_recursive(tb);
aurel323098dba2009-03-07 21:28:24 +00001651 }
Riku Voipiocab1b4b2010-01-20 12:56:27 +02001652 spin_unlock(&interrupt_lock);
aurel323098dba2009-03-07 21:28:24 +00001653}
1654
1655/* mask must never be zero, except for A20 change call */
1656void cpu_interrupt(CPUState *env, int mask)
1657{
1658 int old_mask;
1659
1660 old_mask = env->interrupt_request;
1661 env->interrupt_request |= mask;
1662
aliguori8edac962009-04-24 18:03:45 +00001663#ifndef CONFIG_USER_ONLY
1664 /*
1665 * If called from iothread context, wake the target cpu in
1666 * case its halted.
1667 */
1668 if (!qemu_cpu_self(env)) {
1669 qemu_cpu_kick(env);
1670 return;
1671 }
1672#endif
1673
pbrook2e70f6e2008-06-29 01:03:05 +00001674 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001675 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001676#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001677 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001678 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001679 cpu_abort(env, "Raised interrupt while not in I/O function");
1680 }
1681#endif
1682 } else {
aurel323098dba2009-03-07 21:28:24 +00001683 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001684 }
1685}
1686
bellardb54ad042004-05-20 13:42:52 +00001687void cpu_reset_interrupt(CPUState *env, int mask)
1688{
1689 env->interrupt_request &= ~mask;
1690}
1691
aurel323098dba2009-03-07 21:28:24 +00001692void cpu_exit(CPUState *env)
1693{
1694 env->exit_request = 1;
1695 cpu_unlink_tb(env);
1696}
1697
blueswir1c7cd6a32008-10-02 18:27:46 +00001698const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001699 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001700 "show generated host assembly code for each compiled TB" },
1701 { CPU_LOG_TB_IN_ASM, "in_asm",
1702 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001703 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001704 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001705 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001706 "show micro ops "
1707#ifdef TARGET_I386
1708 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001709#endif
blueswir1e01a1152008-03-14 17:37:11 +00001710 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001711 { CPU_LOG_INT, "int",
1712 "show interrupts/exceptions in short format" },
1713 { CPU_LOG_EXEC, "exec",
1714 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001715 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001716 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001717#ifdef TARGET_I386
1718 { CPU_LOG_PCALL, "pcall",
1719 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001720 { CPU_LOG_RESET, "cpu_reset",
1721 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001722#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001723#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001724 { CPU_LOG_IOPORT, "ioport",
1725 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001726#endif
bellardf193c792004-03-21 17:06:25 +00001727 { 0, NULL, NULL },
1728};
1729
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001730#ifndef CONFIG_USER_ONLY
1731static QLIST_HEAD(memory_client_list, CPUPhysMemoryClient) memory_client_list
1732 = QLIST_HEAD_INITIALIZER(memory_client_list);
1733
1734static void cpu_notify_set_memory(target_phys_addr_t start_addr,
1735 ram_addr_t size,
1736 ram_addr_t phys_offset)
1737{
1738 CPUPhysMemoryClient *client;
1739 QLIST_FOREACH(client, &memory_client_list, list) {
1740 client->set_memory(client, start_addr, size, phys_offset);
1741 }
1742}
1743
1744static int cpu_notify_sync_dirty_bitmap(target_phys_addr_t start,
1745 target_phys_addr_t end)
1746{
1747 CPUPhysMemoryClient *client;
1748 QLIST_FOREACH(client, &memory_client_list, list) {
1749 int r = client->sync_dirty_bitmap(client, start, end);
1750 if (r < 0)
1751 return r;
1752 }
1753 return 0;
1754}
1755
1756static int cpu_notify_migration_log(int enable)
1757{
1758 CPUPhysMemoryClient *client;
1759 QLIST_FOREACH(client, &memory_client_list, list) {
1760 int r = client->migration_log(client, enable);
1761 if (r < 0)
1762 return r;
1763 }
1764 return 0;
1765}
1766
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001767static void phys_page_for_each_1(CPUPhysMemoryClient *client,
1768 int level, void **lp)
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001769{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001770 int i;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001771
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001772 if (*lp == NULL) {
1773 return;
1774 }
1775 if (level == 0) {
1776 PhysPageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001777 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001778 if (pd[i].phys_offset != IO_MEM_UNASSIGNED) {
1779 client->set_memory(client, pd[i].region_offset,
1780 TARGET_PAGE_SIZE, pd[i].phys_offset);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001781 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001782 }
1783 } else {
1784 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00001785 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001786 phys_page_for_each_1(client, level - 1, pp + i);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001787 }
1788 }
1789}
1790
1791static void phys_page_for_each(CPUPhysMemoryClient *client)
1792{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08001793 int i;
1794 for (i = 0; i < P_L1_SIZE; ++i) {
1795 phys_page_for_each_1(client, P_L1_SHIFT / L2_BITS - 1,
1796 l1_phys_map + 1);
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001797 }
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02001798}
1799
1800void cpu_register_phys_memory_client(CPUPhysMemoryClient *client)
1801{
1802 QLIST_INSERT_HEAD(&memory_client_list, client, list);
1803 phys_page_for_each(client);
1804}
1805
1806void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *client)
1807{
1808 QLIST_REMOVE(client, list);
1809}
1810#endif
1811
bellardf193c792004-03-21 17:06:25 +00001812static int cmp1(const char *s1, int n, const char *s2)
1813{
1814 if (strlen(s2) != n)
1815 return 0;
1816 return memcmp(s1, s2, n) == 0;
1817}
ths3b46e622007-09-17 08:09:54 +00001818
bellardf193c792004-03-21 17:06:25 +00001819/* takes a comma separated list of log masks. Return 0 if error. */
1820int cpu_str_to_log_mask(const char *str)
1821{
blueswir1c7cd6a32008-10-02 18:27:46 +00001822 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001823 int mask;
1824 const char *p, *p1;
1825
1826 p = str;
1827 mask = 0;
1828 for(;;) {
1829 p1 = strchr(p, ',');
1830 if (!p1)
1831 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001832 if(cmp1(p,p1-p,"all")) {
1833 for(item = cpu_log_items; item->mask != 0; item++) {
1834 mask |= item->mask;
1835 }
1836 } else {
bellardf193c792004-03-21 17:06:25 +00001837 for(item = cpu_log_items; item->mask != 0; item++) {
1838 if (cmp1(p, p1 - p, item->name))
1839 goto found;
1840 }
1841 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001842 }
bellardf193c792004-03-21 17:06:25 +00001843 found:
1844 mask |= item->mask;
1845 if (*p1 != ',')
1846 break;
1847 p = p1 + 1;
1848 }
1849 return mask;
1850}
bellardea041c02003-06-25 16:16:50 +00001851
bellard75012672003-06-21 13:11:07 +00001852void cpu_abort(CPUState *env, const char *fmt, ...)
1853{
1854 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001855 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001856
1857 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001858 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001859 fprintf(stderr, "qemu: fatal: ");
1860 vfprintf(stderr, fmt, ap);
1861 fprintf(stderr, "\n");
1862#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001863 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1864#else
1865 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001866#endif
aliguori93fcfe32009-01-15 22:34:14 +00001867 if (qemu_log_enabled()) {
1868 qemu_log("qemu: fatal: ");
1869 qemu_log_vprintf(fmt, ap2);
1870 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001871#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001872 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001873#else
aliguori93fcfe32009-01-15 22:34:14 +00001874 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001875#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001876 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001877 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001878 }
pbrook493ae1f2007-11-23 16:53:59 +00001879 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001880 va_end(ap);
Riku Voipiofd052bf2010-01-25 14:30:49 +02001881#if defined(CONFIG_USER_ONLY)
1882 {
1883 struct sigaction act;
1884 sigfillset(&act.sa_mask);
1885 act.sa_handler = SIG_DFL;
1886 sigaction(SIGABRT, &act, NULL);
1887 }
1888#endif
bellard75012672003-06-21 13:11:07 +00001889 abort();
1890}
1891
thsc5be9f02007-02-28 20:20:53 +00001892CPUState *cpu_copy(CPUState *env)
1893{
ths01ba9812007-12-09 02:22:57 +00001894 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001895 CPUState *next_cpu = new_env->next_cpu;
1896 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001897#if defined(TARGET_HAS_ICE)
1898 CPUBreakpoint *bp;
1899 CPUWatchpoint *wp;
1900#endif
1901
thsc5be9f02007-02-28 20:20:53 +00001902 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001903
1904 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001905 new_env->next_cpu = next_cpu;
1906 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001907
1908 /* Clone all break/watchpoints.
1909 Note: Once we support ptrace with hw-debug register access, make sure
1910 BP_CPU break/watchpoints are handled correctly on clone. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00001911 QTAILQ_INIT(&env->breakpoints);
1912 QTAILQ_INIT(&env->watchpoints);
aliguori5a38f082009-01-15 20:16:51 +00001913#if defined(TARGET_HAS_ICE)
Blue Swirl72cf2d42009-09-12 07:36:22 +00001914 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001915 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1916 }
Blue Swirl72cf2d42009-09-12 07:36:22 +00001917 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguori5a38f082009-01-15 20:16:51 +00001918 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1919 wp->flags, NULL);
1920 }
1921#endif
1922
thsc5be9f02007-02-28 20:20:53 +00001923 return new_env;
1924}
1925
bellard01243112004-01-04 15:48:17 +00001926#if !defined(CONFIG_USER_ONLY)
1927
edgar_igl5c751e92008-05-06 08:44:21 +00001928static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1929{
1930 unsigned int i;
1931
1932 /* Discard jump cache entries for any tb which might potentially
1933 overlap the flushed page. */
1934 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1935 memset (&env->tb_jmp_cache[i], 0,
1936 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1937
1938 i = tb_jmp_cache_hash_page(addr);
1939 memset (&env->tb_jmp_cache[i], 0,
1940 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1941}
1942
Igor Kovalenko08738982009-07-12 02:15:40 +04001943static CPUTLBEntry s_cputlb_empty_entry = {
1944 .addr_read = -1,
1945 .addr_write = -1,
1946 .addr_code = -1,
1947 .addend = -1,
1948};
1949
bellardee8b7022004-02-03 23:35:10 +00001950/* NOTE: if flush_global is true, also flush global entries (not
1951 implemented yet) */
1952void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001953{
bellard33417e72003-08-10 21:47:01 +00001954 int i;
bellard01243112004-01-04 15:48:17 +00001955
bellard9fa3e852004-01-04 18:06:42 +00001956#if defined(DEBUG_TLB)
1957 printf("tlb_flush:\n");
1958#endif
bellard01243112004-01-04 15:48:17 +00001959 /* must reset current TB so that interrupts cannot modify the
1960 links while we are modifying them */
1961 env->current_tb = NULL;
1962
bellard33417e72003-08-10 21:47:01 +00001963 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001964 int mmu_idx;
1965 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001966 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001967 }
bellard33417e72003-08-10 21:47:01 +00001968 }
bellard9fa3e852004-01-04 18:06:42 +00001969
bellard8a40a182005-11-20 10:35:40 +00001970 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001971
Paul Brookd4c430a2010-03-17 02:14:28 +00001972 env->tlb_flush_addr = -1;
1973 env->tlb_flush_mask = 0;
bellarde3db7222005-01-26 22:00:47 +00001974 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001975}
1976
bellard274da6b2004-05-20 21:56:27 +00001977static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001978{
ths5fafdf22007-09-16 21:08:06 +00001979 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001980 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001981 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001982 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001983 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001984 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001985 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001986 }
bellard61382a52003-10-27 21:22:23 +00001987}
1988
bellard2e126692004-04-25 21:28:44 +00001989void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001990{
bellard8a40a182005-11-20 10:35:40 +00001991 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001992 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001993
bellard9fa3e852004-01-04 18:06:42 +00001994#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001995 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001996#endif
Paul Brookd4c430a2010-03-17 02:14:28 +00001997 /* Check if we need to flush due to large pages. */
1998 if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) {
1999#if defined(DEBUG_TLB)
2000 printf("tlb_flush_page: forced full flush ("
2001 TARGET_FMT_lx "/" TARGET_FMT_lx ")\n",
2002 env->tlb_flush_addr, env->tlb_flush_mask);
2003#endif
2004 tlb_flush(env, 1);
2005 return;
2006 }
bellard01243112004-01-04 15:48:17 +00002007 /* must reset current TB so that interrupts cannot modify the
2008 links while we are modifying them */
2009 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00002010
bellard61382a52003-10-27 21:22:23 +00002011 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00002012 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002013 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2014 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00002015
edgar_igl5c751e92008-05-06 08:44:21 +00002016 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00002017}
2018
bellard9fa3e852004-01-04 18:06:42 +00002019/* update the TLBs so that writes to code in the virtual page 'addr'
2020 can be detected */
Anthony Liguoric227f092009-10-01 16:12:16 -05002021static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00002022{
ths5fafdf22007-09-16 21:08:06 +00002023 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00002024 ram_addr + TARGET_PAGE_SIZE,
2025 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00002026}
2027
bellard9fa3e852004-01-04 18:06:42 +00002028/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00002029 tested for self modifying code */
Anthony Liguoric227f092009-10-01 16:12:16 -05002030static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00002031 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00002032{
bellard3a7d9292005-08-21 09:26:42 +00002033 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00002034}
2035
ths5fafdf22007-09-16 21:08:06 +00002036static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00002037 unsigned long start, unsigned long length)
2038{
2039 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00002040 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
2041 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00002042 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00002043 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00002044 }
2045 }
2046}
2047
pbrook5579c7f2009-04-11 14:47:08 +00002048/* Note: start and end must be within the same ram block. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002049void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00002050 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00002051{
2052 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00002053 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00002054 int i, mask, len;
2055 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00002056
2057 start &= TARGET_PAGE_MASK;
2058 end = TARGET_PAGE_ALIGN(end);
2059
2060 length = end - start;
2061 if (length == 0)
2062 return;
bellard0a962c02005-02-10 22:00:27 +00002063 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00002064 mask = ~dirty_flags;
2065 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
2066 for(i = 0; i < len; i++)
2067 p[i] &= mask;
2068
bellard1ccde1c2004-02-06 19:46:14 +00002069 /* we modify the TLB cache so that the dirty bit will be set again
2070 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00002071 start1 = (unsigned long)qemu_get_ram_ptr(start);
2072 /* Chek that we don't span multiple blocks - this breaks the
2073 address comparisons below. */
2074 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
2075 != (end - 1) - start) {
2076 abort();
2077 }
2078
bellard6a00d602005-11-21 23:25:50 +00002079 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002080 int mmu_idx;
2081 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2082 for(i = 0; i < CPU_TLB_SIZE; i++)
2083 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
2084 start1, length);
2085 }
bellard6a00d602005-11-21 23:25:50 +00002086 }
bellard1ccde1c2004-02-06 19:46:14 +00002087}
2088
aliguori74576192008-10-06 14:02:03 +00002089int cpu_physical_memory_set_dirty_tracking(int enable)
2090{
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002091 int ret = 0;
aliguori74576192008-10-06 14:02:03 +00002092 in_migration = enable;
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002093 ret = cpu_notify_migration_log(!!enable);
2094 return ret;
aliguori74576192008-10-06 14:02:03 +00002095}
2096
2097int cpu_physical_memory_get_dirty_tracking(void)
2098{
2099 return in_migration;
2100}
2101
Anthony Liguoric227f092009-10-01 16:12:16 -05002102int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
2103 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00002104{
Michael S. Tsirkin7b8f3b72010-01-27 22:07:21 +02002105 int ret;
Jan Kiszka151f7742009-05-01 20:52:47 +02002106
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002107 ret = cpu_notify_sync_dirty_bitmap(start_addr, end_addr);
Jan Kiszka151f7742009-05-01 20:52:47 +02002108 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00002109}
2110
bellard3a7d9292005-08-21 09:26:42 +00002111static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
2112{
Anthony Liguoric227f092009-10-01 16:12:16 -05002113 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00002114 void *p;
bellard3a7d9292005-08-21 09:26:42 +00002115
bellard84b7b8e2005-11-28 21:19:04 +00002116 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00002117 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
2118 + tlb_entry->addend);
2119 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00002120 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00002121 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00002122 }
2123 }
2124}
2125
2126/* update the TLB according to the current state of the dirty bits */
2127void cpu_tlb_update_dirty(CPUState *env)
2128{
2129 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002130 int mmu_idx;
2131 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
2132 for(i = 0; i < CPU_TLB_SIZE; i++)
2133 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
2134 }
bellard3a7d9292005-08-21 09:26:42 +00002135}
2136
pbrook0f459d12008-06-09 00:20:13 +00002137static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002138{
pbrook0f459d12008-06-09 00:20:13 +00002139 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
2140 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00002141}
2142
pbrook0f459d12008-06-09 00:20:13 +00002143/* update the TLB corresponding to virtual page vaddr
2144 so that it is no longer dirty */
2145static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002146{
bellard1ccde1c2004-02-06 19:46:14 +00002147 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002148 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00002149
pbrook0f459d12008-06-09 00:20:13 +00002150 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00002151 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09002152 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
2153 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00002154}
2155
Paul Brookd4c430a2010-03-17 02:14:28 +00002156/* Our TLB does not support large pages, so remember the area covered by
2157 large pages and trigger a full TLB flush if these are invalidated. */
2158static void tlb_add_large_page(CPUState *env, target_ulong vaddr,
2159 target_ulong size)
2160{
2161 target_ulong mask = ~(size - 1);
2162
2163 if (env->tlb_flush_addr == (target_ulong)-1) {
2164 env->tlb_flush_addr = vaddr & mask;
2165 env->tlb_flush_mask = mask;
2166 return;
2167 }
2168 /* Extend the existing region to include the new page.
2169 This is a compromise between unnecessary flushes and the cost
2170 of maintaining a full variable size TLB. */
2171 mask &= env->tlb_flush_mask;
2172 while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) {
2173 mask <<= 1;
2174 }
2175 env->tlb_flush_addr &= mask;
2176 env->tlb_flush_mask = mask;
2177}
2178
2179/* Add a new TLB entry. At most one entry for a given virtual address
2180 is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the
2181 supplied size is only used by tlb_flush_page. */
2182void tlb_set_page(CPUState *env, target_ulong vaddr,
2183 target_phys_addr_t paddr, int prot,
2184 int mmu_idx, target_ulong size)
bellard9fa3e852004-01-04 18:06:42 +00002185{
bellard92e873b2004-05-21 14:52:29 +00002186 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002187 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002188 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002189 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002190 target_ulong code_address;
Anthony Liguoric227f092009-10-01 16:12:16 -05002191 target_phys_addr_t addend;
bellard84b7b8e2005-11-28 21:19:04 +00002192 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002193 CPUWatchpoint *wp;
Anthony Liguoric227f092009-10-01 16:12:16 -05002194 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002195
Paul Brookd4c430a2010-03-17 02:14:28 +00002196 assert(size >= TARGET_PAGE_SIZE);
2197 if (size != TARGET_PAGE_SIZE) {
2198 tlb_add_large_page(env, vaddr, size);
2199 }
bellard92e873b2004-05-21 14:52:29 +00002200 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002201 if (!p) {
2202 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002203 } else {
2204 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002205 }
2206#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002207 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2208 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002209#endif
2210
pbrook0f459d12008-06-09 00:20:13 +00002211 address = vaddr;
2212 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2213 /* IO memory case (romd handled later) */
2214 address |= TLB_MMIO;
2215 }
pbrook5579c7f2009-04-11 14:47:08 +00002216 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002217 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2218 /* Normal RAM. */
2219 iotlb = pd & TARGET_PAGE_MASK;
2220 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2221 iotlb |= IO_MEM_NOTDIRTY;
2222 else
2223 iotlb |= IO_MEM_ROM;
2224 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002225 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002226 It would be nice to pass an offset from the base address
2227 of that region. This would avoid having to special case RAM,
2228 and avoid full address decoding in every device.
2229 We can't use the high bits of pd for this because
2230 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002231 iotlb = (pd & ~TARGET_PAGE_MASK);
2232 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002233 iotlb += p->region_offset;
2234 } else {
2235 iotlb += paddr;
2236 }
pbrook0f459d12008-06-09 00:20:13 +00002237 }
pbrook6658ffb2007-03-16 23:58:11 +00002238
pbrook0f459d12008-06-09 00:20:13 +00002239 code_address = address;
2240 /* Make accesses to pages with watchpoints go via the
2241 watchpoint trap routines. */
Blue Swirl72cf2d42009-09-12 07:36:22 +00002242 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002243 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002244 iotlb = io_mem_watch + paddr;
2245 /* TODO: The memory case can be optimized by not trapping
2246 reads of pages with a write breakpoint. */
2247 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002248 }
pbrook0f459d12008-06-09 00:20:13 +00002249 }
balrogd79acba2007-06-26 20:01:13 +00002250
pbrook0f459d12008-06-09 00:20:13 +00002251 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2252 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2253 te = &env->tlb_table[mmu_idx][index];
2254 te->addend = addend - vaddr;
2255 if (prot & PAGE_READ) {
2256 te->addr_read = address;
2257 } else {
2258 te->addr_read = -1;
2259 }
edgar_igl5c751e92008-05-06 08:44:21 +00002260
pbrook0f459d12008-06-09 00:20:13 +00002261 if (prot & PAGE_EXEC) {
2262 te->addr_code = code_address;
2263 } else {
2264 te->addr_code = -1;
2265 }
2266 if (prot & PAGE_WRITE) {
2267 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2268 (pd & IO_MEM_ROMD)) {
2269 /* Write access calls the I/O callback. */
2270 te->addr_write = address | TLB_MMIO;
2271 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2272 !cpu_physical_memory_is_dirty(pd)) {
2273 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002274 } else {
pbrook0f459d12008-06-09 00:20:13 +00002275 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002276 }
pbrook0f459d12008-06-09 00:20:13 +00002277 } else {
2278 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002279 }
bellard9fa3e852004-01-04 18:06:42 +00002280}
2281
bellard01243112004-01-04 15:48:17 +00002282#else
2283
bellardee8b7022004-02-03 23:35:10 +00002284void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002285{
2286}
2287
bellard2e126692004-04-25 21:28:44 +00002288void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002289{
2290}
2291
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002292/*
2293 * Walks guest process memory "regions" one by one
2294 * and calls callback function 'fn' for each region.
2295 */
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002296
2297struct walk_memory_regions_data
bellard9fa3e852004-01-04 18:06:42 +00002298{
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002299 walk_memory_regions_fn fn;
2300 void *priv;
2301 unsigned long start;
2302 int prot;
2303};
bellard9fa3e852004-01-04 18:06:42 +00002304
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002305static int walk_memory_regions_end(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002306 abi_ulong end, int new_prot)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002307{
2308 if (data->start != -1ul) {
2309 int rc = data->fn(data->priv, data->start, end, data->prot);
2310 if (rc != 0) {
2311 return rc;
bellard9fa3e852004-01-04 18:06:42 +00002312 }
bellard33417e72003-08-10 21:47:01 +00002313 }
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002314
2315 data->start = (new_prot ? end : -1ul);
2316 data->prot = new_prot;
2317
2318 return 0;
2319}
2320
2321static int walk_memory_regions_1(struct walk_memory_regions_data *data,
Paul Brookb480d9b2010-03-12 23:23:29 +00002322 abi_ulong base, int level, void **lp)
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002323{
Paul Brookb480d9b2010-03-12 23:23:29 +00002324 abi_ulong pa;
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002325 int i, rc;
2326
2327 if (*lp == NULL) {
2328 return walk_memory_regions_end(data, base, 0);
2329 }
2330
2331 if (level == 0) {
2332 PageDesc *pd = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002333 for (i = 0; i < L2_SIZE; ++i) {
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002334 int prot = pd[i].flags;
2335
2336 pa = base | (i << TARGET_PAGE_BITS);
2337 if (prot != data->prot) {
2338 rc = walk_memory_regions_end(data, pa, prot);
2339 if (rc != 0) {
2340 return rc;
2341 }
2342 }
2343 }
2344 } else {
2345 void **pp = *lp;
Paul Brook7296aba2010-03-14 14:58:46 +00002346 for (i = 0; i < L2_SIZE; ++i) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002347 pa = base | ((abi_ulong)i <<
2348 (TARGET_PAGE_BITS + L2_BITS * level));
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002349 rc = walk_memory_regions_1(data, pa, level - 1, pp + i);
2350 if (rc != 0) {
2351 return rc;
2352 }
2353 }
2354 }
2355
2356 return 0;
2357}
2358
2359int walk_memory_regions(void *priv, walk_memory_regions_fn fn)
2360{
2361 struct walk_memory_regions_data data;
2362 unsigned long i;
2363
2364 data.fn = fn;
2365 data.priv = priv;
2366 data.start = -1ul;
2367 data.prot = 0;
2368
2369 for (i = 0; i < V_L1_SIZE; i++) {
Paul Brookb480d9b2010-03-12 23:23:29 +00002370 int rc = walk_memory_regions_1(&data, (abi_ulong)i << V_L1_SHIFT,
Richard Henderson5cd2c5b2010-03-10 15:53:37 -08002371 V_L1_SHIFT / L2_BITS - 1, l1_map + i);
2372 if (rc != 0) {
2373 return rc;
2374 }
2375 }
2376
2377 return walk_memory_regions_end(&data, 0, 0);
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002378}
2379
Paul Brookb480d9b2010-03-12 23:23:29 +00002380static int dump_region(void *priv, abi_ulong start,
2381 abi_ulong end, unsigned long prot)
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002382{
2383 FILE *f = (FILE *)priv;
2384
Paul Brookb480d9b2010-03-12 23:23:29 +00002385 (void) fprintf(f, TARGET_ABI_FMT_lx"-"TARGET_ABI_FMT_lx
2386 " "TARGET_ABI_FMT_lx" %c%c%c\n",
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002387 start, end, end - start,
2388 ((prot & PAGE_READ) ? 'r' : '-'),
2389 ((prot & PAGE_WRITE) ? 'w' : '-'),
2390 ((prot & PAGE_EXEC) ? 'x' : '-'));
2391
2392 return (0);
2393}
2394
2395/* dump memory mappings */
2396void page_dump(FILE *f)
2397{
2398 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2399 "start", "end", "size", "prot");
2400 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002401}
2402
pbrook53a59602006-03-25 19:31:22 +00002403int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002404{
bellard9fa3e852004-01-04 18:06:42 +00002405 PageDesc *p;
2406
2407 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002408 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002409 return 0;
2410 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002411}
2412
Richard Henderson376a7902010-03-10 15:57:04 -08002413/* Modify the flags of a page and invalidate the code if necessary.
2414 The flag PAGE_WRITE_ORG is positioned automatically depending
2415 on PAGE_WRITE. The mmap_lock should already be held. */
pbrook53a59602006-03-25 19:31:22 +00002416void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002417{
Richard Henderson376a7902010-03-10 15:57:04 -08002418 target_ulong addr, len;
bellard9fa3e852004-01-04 18:06:42 +00002419
Richard Henderson376a7902010-03-10 15:57:04 -08002420 /* This function should never be called with addresses outside the
2421 guest address space. If this assert fires, it probably indicates
2422 a missing call to h2g_valid. */
Paul Brookb480d9b2010-03-12 23:23:29 +00002423#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2424 assert(end < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002425#endif
2426 assert(start < end);
2427
bellard9fa3e852004-01-04 18:06:42 +00002428 start = start & TARGET_PAGE_MASK;
2429 end = TARGET_PAGE_ALIGN(end);
Richard Henderson376a7902010-03-10 15:57:04 -08002430
2431 if (flags & PAGE_WRITE) {
bellard9fa3e852004-01-04 18:06:42 +00002432 flags |= PAGE_WRITE_ORG;
Richard Henderson376a7902010-03-10 15:57:04 -08002433 }
2434
2435 for (addr = start, len = end - start;
2436 len != 0;
2437 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
2438 PageDesc *p = page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2439
2440 /* If the write protection bit is set, then we invalidate
2441 the code inside. */
ths5fafdf22007-09-16 21:08:06 +00002442 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002443 (flags & PAGE_WRITE) &&
2444 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002445 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002446 }
2447 p->flags = flags;
2448 }
bellard9fa3e852004-01-04 18:06:42 +00002449}
2450
ths3d97b402007-11-02 19:02:07 +00002451int page_check_range(target_ulong start, target_ulong len, int flags)
2452{
2453 PageDesc *p;
2454 target_ulong end;
2455 target_ulong addr;
2456
Richard Henderson376a7902010-03-10 15:57:04 -08002457 /* This function should never be called with addresses outside the
2458 guest address space. If this assert fires, it probably indicates
2459 a missing call to h2g_valid. */
Blue Swirl338e9e62010-03-13 09:48:08 +00002460#if TARGET_ABI_BITS > L1_MAP_ADDR_SPACE_BITS
2461 assert(start < ((abi_ulong)1 << L1_MAP_ADDR_SPACE_BITS));
Richard Henderson376a7902010-03-10 15:57:04 -08002462#endif
2463
2464 if (start + len - 1 < start) {
2465 /* We've wrapped around. */
balrog55f280c2008-10-28 10:24:11 +00002466 return -1;
Richard Henderson376a7902010-03-10 15:57:04 -08002467 }
balrog55f280c2008-10-28 10:24:11 +00002468
ths3d97b402007-11-02 19:02:07 +00002469 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2470 start = start & TARGET_PAGE_MASK;
2471
Richard Henderson376a7902010-03-10 15:57:04 -08002472 for (addr = start, len = end - start;
2473 len != 0;
2474 len -= TARGET_PAGE_SIZE, addr += TARGET_PAGE_SIZE) {
ths3d97b402007-11-02 19:02:07 +00002475 p = page_find(addr >> TARGET_PAGE_BITS);
2476 if( !p )
2477 return -1;
2478 if( !(p->flags & PAGE_VALID) )
2479 return -1;
2480
bellarddae32702007-11-14 10:51:00 +00002481 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002482 return -1;
bellarddae32702007-11-14 10:51:00 +00002483 if (flags & PAGE_WRITE) {
2484 if (!(p->flags & PAGE_WRITE_ORG))
2485 return -1;
2486 /* unprotect the page if it was put read-only because it
2487 contains translated code */
2488 if (!(p->flags & PAGE_WRITE)) {
2489 if (!page_unprotect(addr, 0, NULL))
2490 return -1;
2491 }
2492 return 0;
2493 }
ths3d97b402007-11-02 19:02:07 +00002494 }
2495 return 0;
2496}
2497
bellard9fa3e852004-01-04 18:06:42 +00002498/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002499 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002500int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002501{
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002502 unsigned int prot;
2503 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002504 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002505
pbrookc8a706f2008-06-02 16:16:42 +00002506 /* Technically this isn't safe inside a signal handler. However we
2507 know this only ever happens in a synchronous SEGV handler, so in
2508 practice it seems to be ok. */
2509 mmap_lock();
2510
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002511 p = page_find(address >> TARGET_PAGE_BITS);
2512 if (!p) {
pbrookc8a706f2008-06-02 16:16:42 +00002513 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002514 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002515 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002516
bellard9fa3e852004-01-04 18:06:42 +00002517 /* if the page was really writable, then we change its
2518 protection back to writable */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002519 if ((p->flags & PAGE_WRITE_ORG) && !(p->flags & PAGE_WRITE)) {
2520 host_start = address & qemu_host_page_mask;
2521 host_end = host_start + qemu_host_page_size;
2522
2523 prot = 0;
2524 for (addr = host_start ; addr < host_end ; addr += TARGET_PAGE_SIZE) {
2525 p = page_find(addr >> TARGET_PAGE_BITS);
2526 p->flags |= PAGE_WRITE;
2527 prot |= p->flags;
2528
bellard9fa3e852004-01-04 18:06:42 +00002529 /* and since the content will be modified, we must invalidate
2530 the corresponding translated code. */
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002531 tb_invalidate_phys_page(addr, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002532#ifdef DEBUG_TB_CHECK
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002533 tb_invalidate_check(addr);
bellard9fa3e852004-01-04 18:06:42 +00002534#endif
bellard9fa3e852004-01-04 18:06:42 +00002535 }
Aurelien Jarno45d679d2010-03-29 02:12:51 +02002536 mprotect((void *)g2h(host_start), qemu_host_page_size,
2537 prot & PAGE_BITS);
2538
2539 mmap_unlock();
2540 return 1;
bellard9fa3e852004-01-04 18:06:42 +00002541 }
pbrookc8a706f2008-06-02 16:16:42 +00002542 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002543 return 0;
2544}
2545
bellard6a00d602005-11-21 23:25:50 +00002546static inline void tlb_set_dirty(CPUState *env,
2547 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002548{
2549}
bellard9fa3e852004-01-04 18:06:42 +00002550#endif /* defined(CONFIG_USER_ONLY) */
2551
pbrooke2eef172008-06-08 01:09:01 +00002552#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002553
Paul Brookc04b2b72010-03-01 03:31:14 +00002554#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
2555typedef struct subpage_t {
2556 target_phys_addr_t base;
2557 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
2558 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
2559 void *opaque[TARGET_PAGE_SIZE][2][4];
2560 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
2561} subpage_t;
2562
Anthony Liguoric227f092009-10-01 16:12:16 -05002563static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
2564 ram_addr_t memory, ram_addr_t region_offset);
2565static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
2566 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002567#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2568 need_subpage) \
2569 do { \
2570 if (addr > start_addr) \
2571 start_addr2 = 0; \
2572 else { \
2573 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2574 if (start_addr2 > 0) \
2575 need_subpage = 1; \
2576 } \
2577 \
blueswir149e9fba2007-05-30 17:25:06 +00002578 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002579 end_addr2 = TARGET_PAGE_SIZE - 1; \
2580 else { \
2581 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2582 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2583 need_subpage = 1; \
2584 } \
2585 } while (0)
2586
Michael S. Tsirkin8f2498f2009-09-29 18:53:16 +02002587/* register physical memory.
2588 For RAM, 'size' must be a multiple of the target page size.
2589 If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002590 io memory page. The address used when calling the IO function is
2591 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002592 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002593 before calculating this offset. This should not be a problem unless
2594 the low bits of start_addr and region_offset differ. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002595void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2596 ram_addr_t size,
2597 ram_addr_t phys_offset,
2598 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002599{
Anthony Liguoric227f092009-10-01 16:12:16 -05002600 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002601 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002602 CPUState *env;
Anthony Liguoric227f092009-10-01 16:12:16 -05002603 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002604 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002605
Michael S. Tsirkinf6f3fbc2010-01-27 22:06:57 +02002606 cpu_notify_set_memory(start_addr, size, phys_offset);
2607
pbrook67c4d232009-02-23 13:16:07 +00002608 if (phys_offset == IO_MEM_UNASSIGNED) {
2609 region_offset = start_addr;
2610 }
pbrook8da3ff12008-12-01 18:59:50 +00002611 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002612 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
Anthony Liguoric227f092009-10-01 16:12:16 -05002613 end_addr = start_addr + (target_phys_addr_t)size;
blueswir149e9fba2007-05-30 17:25:06 +00002614 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002615 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2616 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
Anthony Liguoric227f092009-10-01 16:12:16 -05002617 ram_addr_t orig_memory = p->phys_offset;
2618 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002619 int need_subpage = 0;
2620
2621 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2622 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002623 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002624 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2625 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002626 &p->phys_offset, orig_memory,
2627 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002628 } else {
2629 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2630 >> IO_MEM_SHIFT];
2631 }
pbrook8da3ff12008-12-01 18:59:50 +00002632 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2633 region_offset);
2634 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002635 } else {
2636 p->phys_offset = phys_offset;
2637 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2638 (phys_offset & IO_MEM_ROMD))
2639 phys_offset += TARGET_PAGE_SIZE;
2640 }
2641 } else {
2642 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2643 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002644 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002645 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002646 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002647 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002648 } else {
Anthony Liguoric227f092009-10-01 16:12:16 -05002649 target_phys_addr_t start_addr2, end_addr2;
blueswir1db7b5422007-05-26 17:36:03 +00002650 int need_subpage = 0;
2651
2652 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2653 end_addr2, need_subpage);
2654
blueswir14254fab2008-01-01 16:57:19 +00002655 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002656 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002657 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002658 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002659 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002660 phys_offset, region_offset);
2661 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002662 }
2663 }
2664 }
pbrook8da3ff12008-12-01 18:59:50 +00002665 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002666 }
ths3b46e622007-09-17 08:09:54 +00002667
bellard9d420372006-06-25 22:25:22 +00002668 /* since each CPU stores ram addresses in its TLB cache, we must
2669 reset the modified entries */
2670 /* XXX: slow ! */
2671 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2672 tlb_flush(env, 1);
2673 }
bellard33417e72003-08-10 21:47:01 +00002674}
2675
bellardba863452006-09-24 18:41:10 +00002676/* XXX: temporary until new memory mapping API */
Anthony Liguoric227f092009-10-01 16:12:16 -05002677ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002678{
2679 PhysPageDesc *p;
2680
2681 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2682 if (!p)
2683 return IO_MEM_UNASSIGNED;
2684 return p->phys_offset;
2685}
2686
Anthony Liguoric227f092009-10-01 16:12:16 -05002687void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002688{
2689 if (kvm_enabled())
2690 kvm_coalesce_mmio_region(addr, size);
2691}
2692
Anthony Liguoric227f092009-10-01 16:12:16 -05002693void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
aliguorif65ed4c2008-12-09 20:09:57 +00002694{
2695 if (kvm_enabled())
2696 kvm_uncoalesce_mmio_region(addr, size);
2697}
2698
Sheng Yang62a27442010-01-26 19:21:16 +08002699void qemu_flush_coalesced_mmio_buffer(void)
2700{
2701 if (kvm_enabled())
2702 kvm_flush_coalesced_mmio_buffer();
2703}
2704
Marcelo Tosattic9027602010-03-01 20:25:08 -03002705#if defined(__linux__) && !defined(TARGET_S390X)
2706
2707#include <sys/vfs.h>
2708
2709#define HUGETLBFS_MAGIC 0x958458f6
2710
2711static long gethugepagesize(const char *path)
2712{
2713 struct statfs fs;
2714 int ret;
2715
2716 do {
2717 ret = statfs(path, &fs);
2718 } while (ret != 0 && errno == EINTR);
2719
2720 if (ret != 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002721 perror(path);
Marcelo Tosattic9027602010-03-01 20:25:08 -03002722 return 0;
2723 }
2724
2725 if (fs.f_type != HUGETLBFS_MAGIC)
2726 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
2727
2728 return fs.f_bsize;
2729}
2730
2731static void *file_ram_alloc(ram_addr_t memory, const char *path)
2732{
2733 char *filename;
2734 void *area;
2735 int fd;
2736#ifdef MAP_POPULATE
2737 int flags;
2738#endif
2739 unsigned long hpagesize;
2740
2741 hpagesize = gethugepagesize(path);
2742 if (!hpagesize) {
2743 return NULL;
2744 }
2745
2746 if (memory < hpagesize) {
2747 return NULL;
2748 }
2749
2750 if (kvm_enabled() && !kvm_has_sync_mmu()) {
2751 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
2752 return NULL;
2753 }
2754
2755 if (asprintf(&filename, "%s/qemu_back_mem.XXXXXX", path) == -1) {
2756 return NULL;
2757 }
2758
2759 fd = mkstemp(filename);
2760 if (fd < 0) {
Michael Tokarev6adc0542010-03-27 16:35:37 +03002761 perror("unable to create backing store for hugepages");
Marcelo Tosattic9027602010-03-01 20:25:08 -03002762 free(filename);
2763 return NULL;
2764 }
2765 unlink(filename);
2766 free(filename);
2767
2768 memory = (memory+hpagesize-1) & ~(hpagesize-1);
2769
2770 /*
2771 * ftruncate is not supported by hugetlbfs in older
2772 * hosts, so don't bother bailing out on errors.
2773 * If anything goes wrong with it under other filesystems,
2774 * mmap will fail.
2775 */
2776 if (ftruncate(fd, memory))
2777 perror("ftruncate");
2778
2779#ifdef MAP_POPULATE
2780 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
2781 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
2782 * to sidestep this quirk.
2783 */
2784 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
2785 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
2786#else
2787 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
2788#endif
2789 if (area == MAP_FAILED) {
2790 perror("file_ram_alloc: can't mmap RAM pages");
2791 close(fd);
2792 return (NULL);
2793 }
2794 return area;
2795}
2796#endif
2797
Anthony Liguoric227f092009-10-01 16:12:16 -05002798ram_addr_t qemu_ram_alloc(ram_addr_t size)
pbrook94a6b542009-04-11 17:15:54 +00002799{
2800 RAMBlock *new_block;
2801
pbrook94a6b542009-04-11 17:15:54 +00002802 size = TARGET_PAGE_ALIGN(size);
2803 new_block = qemu_malloc(sizeof(*new_block));
2804
Marcelo Tosattic9027602010-03-01 20:25:08 -03002805 if (mem_path) {
2806#if defined (__linux__) && !defined(TARGET_S390X)
2807 new_block->host = file_ram_alloc(size, mem_path);
2808 if (!new_block->host)
2809 exit(1);
Alexander Graf6b024942009-12-05 12:44:25 +01002810#else
Marcelo Tosattic9027602010-03-01 20:25:08 -03002811 fprintf(stderr, "-mem-path option unsupported\n");
2812 exit(1);
2813#endif
2814 } else {
2815#if defined(TARGET_S390X) && defined(CONFIG_KVM)
2816 /* XXX S390 KVM requires the topmost vma of the RAM to be < 256GB */
2817 new_block->host = mmap((void*)0x1000000, size,
2818 PROT_EXEC|PROT_READ|PROT_WRITE,
2819 MAP_SHARED | MAP_ANONYMOUS, -1, 0);
2820#else
2821 new_block->host = qemu_vmalloc(size);
Alexander Graf6b024942009-12-05 12:44:25 +01002822#endif
Izik Eidusccb167e2009-10-08 16:39:39 +02002823#ifdef MADV_MERGEABLE
Marcelo Tosattic9027602010-03-01 20:25:08 -03002824 madvise(new_block->host, size, MADV_MERGEABLE);
Izik Eidusccb167e2009-10-08 16:39:39 +02002825#endif
Marcelo Tosattic9027602010-03-01 20:25:08 -03002826 }
pbrook94a6b542009-04-11 17:15:54 +00002827 new_block->offset = last_ram_offset;
2828 new_block->length = size;
2829
2830 new_block->next = ram_blocks;
2831 ram_blocks = new_block;
2832
2833 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2834 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2835 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2836 0xff, size >> TARGET_PAGE_BITS);
2837
2838 last_ram_offset += size;
2839
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002840 if (kvm_enabled())
2841 kvm_setup_guest_memory(new_block->host, size);
2842
pbrook94a6b542009-04-11 17:15:54 +00002843 return new_block->offset;
2844}
bellarde9a1ab12007-02-08 23:08:38 +00002845
Anthony Liguoric227f092009-10-01 16:12:16 -05002846void qemu_ram_free(ram_addr_t addr)
bellarde9a1ab12007-02-08 23:08:38 +00002847{
pbrook94a6b542009-04-11 17:15:54 +00002848 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002849}
2850
pbrookdc828ca2009-04-09 22:21:07 +00002851/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002852 With the exception of the softmmu code in this file, this should
2853 only be used for local memory (e.g. video ram) that the device owns,
2854 and knows it isn't going to access beyond the end of the block.
2855
2856 It should not be used for general purpose DMA.
2857 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2858 */
Anthony Liguoric227f092009-10-01 16:12:16 -05002859void *qemu_get_ram_ptr(ram_addr_t addr)
pbrookdc828ca2009-04-09 22:21:07 +00002860{
pbrook94a6b542009-04-11 17:15:54 +00002861 RAMBlock *prev;
2862 RAMBlock **prevp;
2863 RAMBlock *block;
2864
pbrook94a6b542009-04-11 17:15:54 +00002865 prev = NULL;
2866 prevp = &ram_blocks;
2867 block = ram_blocks;
2868 while (block && (block->offset > addr
2869 || block->offset + block->length <= addr)) {
2870 if (prev)
2871 prevp = &prev->next;
2872 prev = block;
2873 block = block->next;
2874 }
2875 if (!block) {
2876 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2877 abort();
2878 }
2879 /* Move this entry to to start of the list. */
2880 if (prev) {
2881 prev->next = block->next;
2882 block->next = *prevp;
2883 *prevp = block;
2884 }
2885 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002886}
2887
pbrook5579c7f2009-04-11 14:47:08 +00002888/* Some of the softmmu routines need to translate from a host pointer
2889 (typically a TLB entry) back to a ram offset. */
Anthony Liguoric227f092009-10-01 16:12:16 -05002890ram_addr_t qemu_ram_addr_from_host(void *ptr)
pbrook5579c7f2009-04-11 14:47:08 +00002891{
pbrook94a6b542009-04-11 17:15:54 +00002892 RAMBlock *prev;
pbrook94a6b542009-04-11 17:15:54 +00002893 RAMBlock *block;
2894 uint8_t *host = ptr;
2895
pbrook94a6b542009-04-11 17:15:54 +00002896 prev = NULL;
pbrook94a6b542009-04-11 17:15:54 +00002897 block = ram_blocks;
2898 while (block && (block->host > host
2899 || block->host + block->length <= host)) {
pbrook94a6b542009-04-11 17:15:54 +00002900 prev = block;
2901 block = block->next;
2902 }
2903 if (!block) {
2904 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2905 abort();
2906 }
2907 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002908}
2909
Anthony Liguoric227f092009-10-01 16:12:16 -05002910static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002911{
pbrook67d3b952006-12-18 05:03:52 +00002912#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002913 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002914#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002915#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002916 do_unassigned_access(addr, 0, 0, 0, 1);
2917#endif
2918 return 0;
2919}
2920
Anthony Liguoric227f092009-10-01 16:12:16 -05002921static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002922{
2923#ifdef DEBUG_UNASSIGNED
2924 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2925#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002926#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002927 do_unassigned_access(addr, 0, 0, 0, 2);
2928#endif
2929 return 0;
2930}
2931
Anthony Liguoric227f092009-10-01 16:12:16 -05002932static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
blueswir1e18231a2008-10-06 18:46:28 +00002933{
2934#ifdef DEBUG_UNASSIGNED
2935 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2936#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002937#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002938 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002939#endif
bellard33417e72003-08-10 21:47:01 +00002940 return 0;
2941}
2942
Anthony Liguoric227f092009-10-01 16:12:16 -05002943static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002944{
pbrook67d3b952006-12-18 05:03:52 +00002945#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002946 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002947#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002948#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002949 do_unassigned_access(addr, 1, 0, 0, 1);
2950#endif
2951}
2952
Anthony Liguoric227f092009-10-01 16:12:16 -05002953static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002954{
2955#ifdef DEBUG_UNASSIGNED
2956 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2957#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002958#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002959 do_unassigned_access(addr, 1, 0, 0, 2);
2960#endif
2961}
2962
Anthony Liguoric227f092009-10-01 16:12:16 -05002963static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
blueswir1e18231a2008-10-06 18:46:28 +00002964{
2965#ifdef DEBUG_UNASSIGNED
2966 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2967#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002968#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002969 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002970#endif
bellard33417e72003-08-10 21:47:01 +00002971}
2972
Blue Swirld60efc62009-08-25 18:29:31 +00002973static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002974 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002975 unassigned_mem_readw,
2976 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002977};
2978
Blue Swirld60efc62009-08-25 18:29:31 +00002979static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002980 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002981 unassigned_mem_writew,
2982 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002983};
2984
Anthony Liguoric227f092009-10-01 16:12:16 -05002985static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00002986 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002987{
bellard3a7d9292005-08-21 09:26:42 +00002988 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002989 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2990 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2991#if !defined(CONFIG_USER_ONLY)
2992 tb_invalidate_phys_page_fast(ram_addr, 1);
2993 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2994#endif
2995 }
pbrook5579c7f2009-04-11 14:47:08 +00002996 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002997 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2998 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2999 /* we remove the notdirty callback only if the code has been
3000 flushed */
3001 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003002 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003003}
3004
Anthony Liguoric227f092009-10-01 16:12:16 -05003005static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003006 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003007{
bellard3a7d9292005-08-21 09:26:42 +00003008 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00003009 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3010 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3011#if !defined(CONFIG_USER_ONLY)
3012 tb_invalidate_phys_page_fast(ram_addr, 2);
3013 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3014#endif
3015 }
pbrook5579c7f2009-04-11 14:47:08 +00003016 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003017 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
3018 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
3019 /* we remove the notdirty callback only if the code has been
3020 flushed */
3021 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003022 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003023}
3024
Anthony Liguoric227f092009-10-01 16:12:16 -05003025static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
pbrook0f459d12008-06-09 00:20:13 +00003026 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00003027{
bellard3a7d9292005-08-21 09:26:42 +00003028 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00003029 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3030 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
3031#if !defined(CONFIG_USER_ONLY)
3032 tb_invalidate_phys_page_fast(ram_addr, 4);
3033 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
3034#endif
3035 }
pbrook5579c7f2009-04-11 14:47:08 +00003036 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00003037 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
3038 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
3039 /* we remove the notdirty callback only if the code has been
3040 flushed */
3041 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00003042 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00003043}
3044
Blue Swirld60efc62009-08-25 18:29:31 +00003045static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00003046 NULL, /* never used */
3047 NULL, /* never used */
3048 NULL, /* never used */
3049};
3050
Blue Swirld60efc62009-08-25 18:29:31 +00003051static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00003052 notdirty_mem_writeb,
3053 notdirty_mem_writew,
3054 notdirty_mem_writel,
3055};
3056
pbrook0f459d12008-06-09 00:20:13 +00003057/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00003058static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00003059{
3060 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00003061 target_ulong pc, cs_base;
3062 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00003063 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00003064 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00003065 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00003066
aliguori06d55cc2008-11-18 20:24:06 +00003067 if (env->watchpoint_hit) {
3068 /* We re-entered the check after replacing the TB. Now raise
3069 * the debug interrupt so that is will trigger after the
3070 * current instruction. */
3071 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
3072 return;
3073 }
pbrook2e70f6e2008-06-29 01:03:05 +00003074 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003075 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00003076 if ((vaddr == (wp->vaddr & len_mask) ||
3077 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00003078 wp->flags |= BP_WATCHPOINT_HIT;
3079 if (!env->watchpoint_hit) {
3080 env->watchpoint_hit = wp;
3081 tb = tb_find_pc(env->mem_io_pc);
3082 if (!tb) {
3083 cpu_abort(env, "check_watchpoint: could not find TB for "
3084 "pc=%p", (void *)env->mem_io_pc);
3085 }
3086 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
3087 tb_phys_invalidate(tb, -1);
3088 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
3089 env->exception_index = EXCP_DEBUG;
3090 } else {
3091 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
3092 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
3093 }
3094 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00003095 }
aliguori6e140f22008-11-18 20:37:55 +00003096 } else {
3097 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00003098 }
3099 }
3100}
3101
pbrook6658ffb2007-03-16 23:58:11 +00003102/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
3103 so these check for a hit then pass through to the normal out-of-line
3104 phys routines. */
Anthony Liguoric227f092009-10-01 16:12:16 -05003105static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003106{
aliguorib4051332008-11-18 20:14:20 +00003107 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003108 return ldub_phys(addr);
3109}
3110
Anthony Liguoric227f092009-10-01 16:12:16 -05003111static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003112{
aliguorib4051332008-11-18 20:14:20 +00003113 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003114 return lduw_phys(addr);
3115}
3116
Anthony Liguoric227f092009-10-01 16:12:16 -05003117static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
pbrook6658ffb2007-03-16 23:58:11 +00003118{
aliguorib4051332008-11-18 20:14:20 +00003119 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00003120 return ldl_phys(addr);
3121}
3122
Anthony Liguoric227f092009-10-01 16:12:16 -05003123static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003124 uint32_t val)
3125{
aliguorib4051332008-11-18 20:14:20 +00003126 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003127 stb_phys(addr, val);
3128}
3129
Anthony Liguoric227f092009-10-01 16:12:16 -05003130static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003131 uint32_t val)
3132{
aliguorib4051332008-11-18 20:14:20 +00003133 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003134 stw_phys(addr, val);
3135}
3136
Anthony Liguoric227f092009-10-01 16:12:16 -05003137static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
pbrook6658ffb2007-03-16 23:58:11 +00003138 uint32_t val)
3139{
aliguorib4051332008-11-18 20:14:20 +00003140 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00003141 stl_phys(addr, val);
3142}
3143
Blue Swirld60efc62009-08-25 18:29:31 +00003144static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003145 watch_mem_readb,
3146 watch_mem_readw,
3147 watch_mem_readl,
3148};
3149
Blue Swirld60efc62009-08-25 18:29:31 +00003150static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00003151 watch_mem_writeb,
3152 watch_mem_writew,
3153 watch_mem_writel,
3154};
pbrook6658ffb2007-03-16 23:58:11 +00003155
Anthony Liguoric227f092009-10-01 16:12:16 -05003156static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003157 unsigned int len)
3158{
blueswir1db7b5422007-05-26 17:36:03 +00003159 uint32_t ret;
3160 unsigned int idx;
3161
pbrook8da3ff12008-12-01 18:59:50 +00003162 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003163#if defined(DEBUG_SUBPAGE)
3164 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
3165 mmio, len, addr, idx);
3166#endif
pbrook8da3ff12008-12-01 18:59:50 +00003167 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
3168 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00003169
3170 return ret;
3171}
3172
Anthony Liguoric227f092009-10-01 16:12:16 -05003173static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003174 uint32_t value, unsigned int len)
3175{
blueswir1db7b5422007-05-26 17:36:03 +00003176 unsigned int idx;
3177
pbrook8da3ff12008-12-01 18:59:50 +00003178 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00003179#if defined(DEBUG_SUBPAGE)
3180 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
3181 mmio, len, addr, idx, value);
3182#endif
pbrook8da3ff12008-12-01 18:59:50 +00003183 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
3184 addr + mmio->region_offset[idx][1][len],
3185 value);
blueswir1db7b5422007-05-26 17:36:03 +00003186}
3187
Anthony Liguoric227f092009-10-01 16:12:16 -05003188static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003189{
3190#if defined(DEBUG_SUBPAGE)
3191 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3192#endif
3193
3194 return subpage_readlen(opaque, addr, 0);
3195}
3196
Anthony Liguoric227f092009-10-01 16:12:16 -05003197static void subpage_writeb (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003198 uint32_t value)
3199{
3200#if defined(DEBUG_SUBPAGE)
3201 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3202#endif
3203 subpage_writelen(opaque, addr, value, 0);
3204}
3205
Anthony Liguoric227f092009-10-01 16:12:16 -05003206static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003207{
3208#if defined(DEBUG_SUBPAGE)
3209 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3210#endif
3211
3212 return subpage_readlen(opaque, addr, 1);
3213}
3214
Anthony Liguoric227f092009-10-01 16:12:16 -05003215static void subpage_writew (void *opaque, target_phys_addr_t addr,
blueswir1db7b5422007-05-26 17:36:03 +00003216 uint32_t value)
3217{
3218#if defined(DEBUG_SUBPAGE)
3219 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3220#endif
3221 subpage_writelen(opaque, addr, value, 1);
3222}
3223
Anthony Liguoric227f092009-10-01 16:12:16 -05003224static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
blueswir1db7b5422007-05-26 17:36:03 +00003225{
3226#if defined(DEBUG_SUBPAGE)
3227 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
3228#endif
3229
3230 return subpage_readlen(opaque, addr, 2);
3231}
3232
3233static void subpage_writel (void *opaque,
Anthony Liguoric227f092009-10-01 16:12:16 -05003234 target_phys_addr_t addr, uint32_t value)
blueswir1db7b5422007-05-26 17:36:03 +00003235{
3236#if defined(DEBUG_SUBPAGE)
3237 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
3238#endif
3239 subpage_writelen(opaque, addr, value, 2);
3240}
3241
Blue Swirld60efc62009-08-25 18:29:31 +00003242static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003243 &subpage_readb,
3244 &subpage_readw,
3245 &subpage_readl,
3246};
3247
Blue Swirld60efc62009-08-25 18:29:31 +00003248static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00003249 &subpage_writeb,
3250 &subpage_writew,
3251 &subpage_writel,
3252};
3253
Anthony Liguoric227f092009-10-01 16:12:16 -05003254static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
3255 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003256{
3257 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00003258 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00003259
3260 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
3261 return -1;
3262 idx = SUBPAGE_IDX(start);
3263 eidx = SUBPAGE_IDX(end);
3264#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00003265 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00003266 mmio, start, end, idx, eidx, memory);
3267#endif
3268 memory >>= IO_MEM_SHIFT;
3269 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00003270 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00003271 if (io_mem_read[memory][i]) {
3272 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
3273 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003274 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003275 }
3276 if (io_mem_write[memory][i]) {
3277 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
3278 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00003279 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00003280 }
blueswir14254fab2008-01-01 16:57:19 +00003281 }
blueswir1db7b5422007-05-26 17:36:03 +00003282 }
3283
3284 return 0;
3285}
3286
Anthony Liguoric227f092009-10-01 16:12:16 -05003287static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
3288 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00003289{
Anthony Liguoric227f092009-10-01 16:12:16 -05003290 subpage_t *mmio;
blueswir1db7b5422007-05-26 17:36:03 +00003291 int subpage_memory;
3292
Anthony Liguoric227f092009-10-01 16:12:16 -05003293 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00003294
3295 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03003296 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00003297#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00003298 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
3299 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00003300#endif
aliguori1eec6142009-02-05 22:06:18 +00003301 *phys = subpage_memory | IO_MEM_SUBPAGE;
3302 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00003303 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00003304
3305 return mmio;
3306}
3307
aliguori88715652009-02-11 15:20:58 +00003308static int get_free_io_mem_idx(void)
3309{
3310 int i;
3311
3312 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
3313 if (!io_mem_used[i]) {
3314 io_mem_used[i] = 1;
3315 return i;
3316 }
Riku Voipioc6703b42009-12-03 15:56:05 +02003317 fprintf(stderr, "RAN out out io_mem_idx, max %d !\n", IO_MEM_NB_ENTRIES);
aliguori88715652009-02-11 15:20:58 +00003318 return -1;
3319}
3320
bellard33417e72003-08-10 21:47:01 +00003321/* mem_read and mem_write are arrays of functions containing the
3322 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01003323 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00003324 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003325 modified. If it is zero, a new io zone is allocated. The return
3326 value can be used with cpu_register_physical_memory(). (-1) is
3327 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03003328static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00003329 CPUReadMemoryFunc * const *mem_read,
3330 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003331 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003332{
blueswir14254fab2008-01-01 16:57:19 +00003333 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003334
3335 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003336 io_index = get_free_io_mem_idx();
3337 if (io_index == -1)
3338 return io_index;
bellard33417e72003-08-10 21:47:01 +00003339 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03003340 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003341 if (io_index >= IO_MEM_NB_ENTRIES)
3342 return -1;
3343 }
bellardb5ff1b32005-11-26 10:38:39 +00003344
bellard33417e72003-08-10 21:47:01 +00003345 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003346 if (!mem_read[i] || !mem_write[i])
3347 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003348 io_mem_read[io_index][i] = mem_read[i];
3349 io_mem_write[io_index][i] = mem_write[i];
3350 }
bellarda4193c82004-06-03 14:01:43 +00003351 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003352 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003353}
bellard61382a52003-10-27 21:22:23 +00003354
Blue Swirld60efc62009-08-25 18:29:31 +00003355int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
3356 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03003357 void *opaque)
3358{
3359 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3360}
3361
aliguori88715652009-02-11 15:20:58 +00003362void cpu_unregister_io_memory(int io_table_address)
3363{
3364 int i;
3365 int io_index = io_table_address >> IO_MEM_SHIFT;
3366
3367 for (i=0;i < 3; i++) {
3368 io_mem_read[io_index][i] = unassigned_mem_read[i];
3369 io_mem_write[io_index][i] = unassigned_mem_write[i];
3370 }
3371 io_mem_opaque[io_index] = NULL;
3372 io_mem_used[io_index] = 0;
3373}
3374
Avi Kivitye9179ce2009-06-14 11:38:52 +03003375static void io_mem_init(void)
3376{
3377 int i;
3378
3379 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3380 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3381 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3382 for (i=0; i<5; i++)
3383 io_mem_used[i] = 1;
3384
3385 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3386 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03003387}
3388
pbrooke2eef172008-06-08 01:09:01 +00003389#endif /* !defined(CONFIG_USER_ONLY) */
3390
bellard13eb76e2004-01-24 15:23:36 +00003391/* physical memory access (slow version, mainly for debug) */
3392#if defined(CONFIG_USER_ONLY)
Paul Brooka68fe892010-03-01 00:08:59 +00003393int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
3394 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003395{
3396 int l, flags;
3397 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003398 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003399
3400 while (len > 0) {
3401 page = addr & TARGET_PAGE_MASK;
3402 l = (page + TARGET_PAGE_SIZE) - addr;
3403 if (l > len)
3404 l = len;
3405 flags = page_get_flags(page);
3406 if (!(flags & PAGE_VALID))
Paul Brooka68fe892010-03-01 00:08:59 +00003407 return -1;
bellard13eb76e2004-01-24 15:23:36 +00003408 if (is_write) {
3409 if (!(flags & PAGE_WRITE))
Paul Brooka68fe892010-03-01 00:08:59 +00003410 return -1;
bellard579a97f2007-11-11 14:26:47 +00003411 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003412 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
Paul Brooka68fe892010-03-01 00:08:59 +00003413 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003414 memcpy(p, buf, l);
3415 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003416 } else {
3417 if (!(flags & PAGE_READ))
Paul Brooka68fe892010-03-01 00:08:59 +00003418 return -1;
bellard579a97f2007-11-11 14:26:47 +00003419 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003420 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
Paul Brooka68fe892010-03-01 00:08:59 +00003421 return -1;
aurel3272fb7da2008-04-27 23:53:45 +00003422 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003423 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003424 }
3425 len -= l;
3426 buf += l;
3427 addr += l;
3428 }
Paul Brooka68fe892010-03-01 00:08:59 +00003429 return 0;
bellard13eb76e2004-01-24 15:23:36 +00003430}
bellard8df1cd02005-01-28 22:37:22 +00003431
bellard13eb76e2004-01-24 15:23:36 +00003432#else
Anthony Liguoric227f092009-10-01 16:12:16 -05003433void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003434 int len, int is_write)
3435{
3436 int l, io_index;
3437 uint8_t *ptr;
3438 uint32_t val;
Anthony Liguoric227f092009-10-01 16:12:16 -05003439 target_phys_addr_t page;
bellard2e126692004-04-25 21:28:44 +00003440 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003441 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003442
bellard13eb76e2004-01-24 15:23:36 +00003443 while (len > 0) {
3444 page = addr & TARGET_PAGE_MASK;
3445 l = (page + TARGET_PAGE_SIZE) - addr;
3446 if (l > len)
3447 l = len;
bellard92e873b2004-05-21 14:52:29 +00003448 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003449 if (!p) {
3450 pd = IO_MEM_UNASSIGNED;
3451 } else {
3452 pd = p->phys_offset;
3453 }
ths3b46e622007-09-17 08:09:54 +00003454
bellard13eb76e2004-01-24 15:23:36 +00003455 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003456 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003457 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003458 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003459 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003460 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003461 /* XXX: could force cpu_single_env to NULL to avoid
3462 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003463 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003464 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003465 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003466 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003467 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003468 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003469 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003470 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003471 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003472 l = 2;
3473 } else {
bellard1c213d12005-09-03 10:49:04 +00003474 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003475 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003476 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003477 l = 1;
3478 }
3479 } else {
bellardb448f2f2004-02-25 23:24:04 +00003480 unsigned long addr1;
3481 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003482 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003483 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003484 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003485 if (!cpu_physical_memory_is_dirty(addr1)) {
3486 /* invalidate code */
3487 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3488 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003489 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003490 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003491 }
bellard13eb76e2004-01-24 15:23:36 +00003492 }
3493 } else {
ths5fafdf22007-09-16 21:08:06 +00003494 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003495 !(pd & IO_MEM_ROMD)) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003496 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003497 /* I/O case */
3498 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003499 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003500 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3501 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003502 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003503 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003504 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003505 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003506 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003507 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003508 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003509 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003510 l = 2;
3511 } else {
bellard1c213d12005-09-03 10:49:04 +00003512 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003513 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003514 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003515 l = 1;
3516 }
3517 } else {
3518 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003519 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003520 (addr & ~TARGET_PAGE_MASK);
3521 memcpy(buf, ptr, l);
3522 }
3523 }
3524 len -= l;
3525 buf += l;
3526 addr += l;
3527 }
3528}
bellard8df1cd02005-01-28 22:37:22 +00003529
bellardd0ecd2a2006-04-23 17:14:48 +00003530/* used for ROM loading : can write in RAM and ROM */
Anthony Liguoric227f092009-10-01 16:12:16 -05003531void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003532 const uint8_t *buf, int len)
3533{
3534 int l;
3535 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003536 target_phys_addr_t page;
bellardd0ecd2a2006-04-23 17:14:48 +00003537 unsigned long pd;
3538 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003539
bellardd0ecd2a2006-04-23 17:14:48 +00003540 while (len > 0) {
3541 page = addr & TARGET_PAGE_MASK;
3542 l = (page + TARGET_PAGE_SIZE) - addr;
3543 if (l > len)
3544 l = len;
3545 p = phys_page_find(page >> TARGET_PAGE_BITS);
3546 if (!p) {
3547 pd = IO_MEM_UNASSIGNED;
3548 } else {
3549 pd = p->phys_offset;
3550 }
ths3b46e622007-09-17 08:09:54 +00003551
bellardd0ecd2a2006-04-23 17:14:48 +00003552 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003553 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3554 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003555 /* do nothing */
3556 } else {
3557 unsigned long addr1;
3558 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3559 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003560 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003561 memcpy(ptr, buf, l);
3562 }
3563 len -= l;
3564 buf += l;
3565 addr += l;
3566 }
3567}
3568
aliguori6d16c2f2009-01-22 16:59:11 +00003569typedef struct {
3570 void *buffer;
Anthony Liguoric227f092009-10-01 16:12:16 -05003571 target_phys_addr_t addr;
3572 target_phys_addr_t len;
aliguori6d16c2f2009-01-22 16:59:11 +00003573} BounceBuffer;
3574
3575static BounceBuffer bounce;
3576
aliguoriba223c22009-01-22 16:59:16 +00003577typedef struct MapClient {
3578 void *opaque;
3579 void (*callback)(void *opaque);
Blue Swirl72cf2d42009-09-12 07:36:22 +00003580 QLIST_ENTRY(MapClient) link;
aliguoriba223c22009-01-22 16:59:16 +00003581} MapClient;
3582
Blue Swirl72cf2d42009-09-12 07:36:22 +00003583static QLIST_HEAD(map_client_list, MapClient) map_client_list
3584 = QLIST_HEAD_INITIALIZER(map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003585
3586void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3587{
3588 MapClient *client = qemu_malloc(sizeof(*client));
3589
3590 client->opaque = opaque;
3591 client->callback = callback;
Blue Swirl72cf2d42009-09-12 07:36:22 +00003592 QLIST_INSERT_HEAD(&map_client_list, client, link);
aliguoriba223c22009-01-22 16:59:16 +00003593 return client;
3594}
3595
3596void cpu_unregister_map_client(void *_client)
3597{
3598 MapClient *client = (MapClient *)_client;
3599
Blue Swirl72cf2d42009-09-12 07:36:22 +00003600 QLIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003601 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003602}
3603
3604static void cpu_notify_map_clients(void)
3605{
3606 MapClient *client;
3607
Blue Swirl72cf2d42009-09-12 07:36:22 +00003608 while (!QLIST_EMPTY(&map_client_list)) {
3609 client = QLIST_FIRST(&map_client_list);
aliguoriba223c22009-01-22 16:59:16 +00003610 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003611 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003612 }
3613}
3614
aliguori6d16c2f2009-01-22 16:59:11 +00003615/* Map a physical memory region into a host virtual address.
3616 * May map a subset of the requested range, given by and returned in *plen.
3617 * May return NULL if resources needed to perform the mapping are exhausted.
3618 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003619 * Use cpu_register_map_client() to know when retrying the map operation is
3620 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003621 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003622void *cpu_physical_memory_map(target_phys_addr_t addr,
3623 target_phys_addr_t *plen,
aliguori6d16c2f2009-01-22 16:59:11 +00003624 int is_write)
3625{
Anthony Liguoric227f092009-10-01 16:12:16 -05003626 target_phys_addr_t len = *plen;
3627 target_phys_addr_t done = 0;
aliguori6d16c2f2009-01-22 16:59:11 +00003628 int l;
3629 uint8_t *ret = NULL;
3630 uint8_t *ptr;
Anthony Liguoric227f092009-10-01 16:12:16 -05003631 target_phys_addr_t page;
aliguori6d16c2f2009-01-22 16:59:11 +00003632 unsigned long pd;
3633 PhysPageDesc *p;
3634 unsigned long addr1;
3635
3636 while (len > 0) {
3637 page = addr & TARGET_PAGE_MASK;
3638 l = (page + TARGET_PAGE_SIZE) - addr;
3639 if (l > len)
3640 l = len;
3641 p = phys_page_find(page >> TARGET_PAGE_BITS);
3642 if (!p) {
3643 pd = IO_MEM_UNASSIGNED;
3644 } else {
3645 pd = p->phys_offset;
3646 }
3647
3648 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3649 if (done || bounce.buffer) {
3650 break;
3651 }
3652 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3653 bounce.addr = addr;
3654 bounce.len = l;
3655 if (!is_write) {
3656 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3657 }
3658 ptr = bounce.buffer;
3659 } else {
3660 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003661 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003662 }
3663 if (!done) {
3664 ret = ptr;
3665 } else if (ret + done != ptr) {
3666 break;
3667 }
3668
3669 len -= l;
3670 addr += l;
3671 done += l;
3672 }
3673 *plen = done;
3674 return ret;
3675}
3676
3677/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3678 * Will also mark the memory as dirty if is_write == 1. access_len gives
3679 * the amount of memory that was actually read or written by the caller.
3680 */
Anthony Liguoric227f092009-10-01 16:12:16 -05003681void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3682 int is_write, target_phys_addr_t access_len)
aliguori6d16c2f2009-01-22 16:59:11 +00003683{
3684 if (buffer != bounce.buffer) {
3685 if (is_write) {
Anthony Liguoric227f092009-10-01 16:12:16 -05003686 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003687 while (access_len) {
3688 unsigned l;
3689 l = TARGET_PAGE_SIZE;
3690 if (l > access_len)
3691 l = access_len;
3692 if (!cpu_physical_memory_is_dirty(addr1)) {
3693 /* invalidate code */
3694 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3695 /* set dirty bit */
3696 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3697 (0xff & ~CODE_DIRTY_FLAG);
3698 }
3699 addr1 += l;
3700 access_len -= l;
3701 }
3702 }
3703 return;
3704 }
3705 if (is_write) {
3706 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3707 }
Herve Poussineauf8a83242010-01-24 21:23:56 +00003708 qemu_vfree(bounce.buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003709 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003710 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003711}
bellardd0ecd2a2006-04-23 17:14:48 +00003712
bellard8df1cd02005-01-28 22:37:22 +00003713/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003714uint32_t ldl_phys(target_phys_addr_t addr)
bellard8df1cd02005-01-28 22:37:22 +00003715{
3716 int io_index;
3717 uint8_t *ptr;
3718 uint32_t val;
3719 unsigned long pd;
3720 PhysPageDesc *p;
3721
3722 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3723 if (!p) {
3724 pd = IO_MEM_UNASSIGNED;
3725 } else {
3726 pd = p->phys_offset;
3727 }
ths3b46e622007-09-17 08:09:54 +00003728
ths5fafdf22007-09-16 21:08:06 +00003729 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003730 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003731 /* I/O case */
3732 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003733 if (p)
3734 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003735 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3736 } else {
3737 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003738 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003739 (addr & ~TARGET_PAGE_MASK);
3740 val = ldl_p(ptr);
3741 }
3742 return val;
3743}
3744
bellard84b7b8e2005-11-28 21:19:04 +00003745/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003746uint64_t ldq_phys(target_phys_addr_t addr)
bellard84b7b8e2005-11-28 21:19:04 +00003747{
3748 int io_index;
3749 uint8_t *ptr;
3750 uint64_t val;
3751 unsigned long pd;
3752 PhysPageDesc *p;
3753
3754 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3755 if (!p) {
3756 pd = IO_MEM_UNASSIGNED;
3757 } else {
3758 pd = p->phys_offset;
3759 }
ths3b46e622007-09-17 08:09:54 +00003760
bellard2a4188a2006-06-25 21:54:59 +00003761 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3762 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003763 /* I/O case */
3764 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003765 if (p)
3766 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003767#ifdef TARGET_WORDS_BIGENDIAN
3768 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3769 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3770#else
3771 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3772 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3773#endif
3774 } else {
3775 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003776 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003777 (addr & ~TARGET_PAGE_MASK);
3778 val = ldq_p(ptr);
3779 }
3780 return val;
3781}
3782
bellardaab33092005-10-30 20:48:42 +00003783/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003784uint32_t ldub_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003785{
3786 uint8_t val;
3787 cpu_physical_memory_read(addr, &val, 1);
3788 return val;
3789}
3790
3791/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003792uint32_t lduw_phys(target_phys_addr_t addr)
bellardaab33092005-10-30 20:48:42 +00003793{
3794 uint16_t val;
3795 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3796 return tswap16(val);
3797}
3798
bellard8df1cd02005-01-28 22:37:22 +00003799/* warning: addr must be aligned. The ram page is not masked as dirty
3800 and the code inside is not invalidated. It is useful if the dirty
3801 bits are used to track modified PTEs */
Anthony Liguoric227f092009-10-01 16:12:16 -05003802void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003803{
3804 int io_index;
3805 uint8_t *ptr;
3806 unsigned long pd;
3807 PhysPageDesc *p;
3808
3809 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3810 if (!p) {
3811 pd = IO_MEM_UNASSIGNED;
3812 } else {
3813 pd = p->phys_offset;
3814 }
ths3b46e622007-09-17 08:09:54 +00003815
bellard3a7d9292005-08-21 09:26:42 +00003816 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003817 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003818 if (p)
3819 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003820 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3821 } else {
aliguori74576192008-10-06 14:02:03 +00003822 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003823 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003824 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003825
3826 if (unlikely(in_migration)) {
3827 if (!cpu_physical_memory_is_dirty(addr1)) {
3828 /* invalidate code */
3829 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3830 /* set dirty bit */
3831 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3832 (0xff & ~CODE_DIRTY_FLAG);
3833 }
3834 }
bellard8df1cd02005-01-28 22:37:22 +00003835 }
3836}
3837
Anthony Liguoric227f092009-10-01 16:12:16 -05003838void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
j_mayerbc98a7e2007-04-04 07:55:12 +00003839{
3840 int io_index;
3841 uint8_t *ptr;
3842 unsigned long pd;
3843 PhysPageDesc *p;
3844
3845 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3846 if (!p) {
3847 pd = IO_MEM_UNASSIGNED;
3848 } else {
3849 pd = p->phys_offset;
3850 }
ths3b46e622007-09-17 08:09:54 +00003851
j_mayerbc98a7e2007-04-04 07:55:12 +00003852 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3853 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003854 if (p)
3855 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003856#ifdef TARGET_WORDS_BIGENDIAN
3857 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3858 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3859#else
3860 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3861 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3862#endif
3863 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003864 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003865 (addr & ~TARGET_PAGE_MASK);
3866 stq_p(ptr, val);
3867 }
3868}
3869
bellard8df1cd02005-01-28 22:37:22 +00003870/* warning: addr must be aligned */
Anthony Liguoric227f092009-10-01 16:12:16 -05003871void stl_phys(target_phys_addr_t addr, uint32_t val)
bellard8df1cd02005-01-28 22:37:22 +00003872{
3873 int io_index;
3874 uint8_t *ptr;
3875 unsigned long pd;
3876 PhysPageDesc *p;
3877
3878 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3879 if (!p) {
3880 pd = IO_MEM_UNASSIGNED;
3881 } else {
3882 pd = p->phys_offset;
3883 }
ths3b46e622007-09-17 08:09:54 +00003884
bellard3a7d9292005-08-21 09:26:42 +00003885 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003886 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003887 if (p)
3888 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003889 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3890 } else {
3891 unsigned long addr1;
3892 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3893 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003894 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003895 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003896 if (!cpu_physical_memory_is_dirty(addr1)) {
3897 /* invalidate code */
3898 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3899 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003900 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3901 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003902 }
bellard8df1cd02005-01-28 22:37:22 +00003903 }
3904}
3905
bellardaab33092005-10-30 20:48:42 +00003906/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003907void stb_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003908{
3909 uint8_t v = val;
3910 cpu_physical_memory_write(addr, &v, 1);
3911}
3912
3913/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003914void stw_phys(target_phys_addr_t addr, uint32_t val)
bellardaab33092005-10-30 20:48:42 +00003915{
3916 uint16_t v = tswap16(val);
3917 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3918}
3919
3920/* XXX: optimize */
Anthony Liguoric227f092009-10-01 16:12:16 -05003921void stq_phys(target_phys_addr_t addr, uint64_t val)
bellardaab33092005-10-30 20:48:42 +00003922{
3923 val = tswap64(val);
3924 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3925}
3926
aliguori5e2972f2009-03-28 17:51:36 +00003927/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003928int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003929 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003930{
3931 int l;
Anthony Liguoric227f092009-10-01 16:12:16 -05003932 target_phys_addr_t phys_addr;
j_mayer9b3c35e2007-04-07 11:21:28 +00003933 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003934
3935 while (len > 0) {
3936 page = addr & TARGET_PAGE_MASK;
3937 phys_addr = cpu_get_phys_page_debug(env, page);
3938 /* if no physical page mapped, return an error */
3939 if (phys_addr == -1)
3940 return -1;
3941 l = (page + TARGET_PAGE_SIZE) - addr;
3942 if (l > len)
3943 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003944 phys_addr += (addr & ~TARGET_PAGE_MASK);
aliguori5e2972f2009-03-28 17:51:36 +00003945 if (is_write)
3946 cpu_physical_memory_write_rom(phys_addr, buf, l);
3947 else
aliguori5e2972f2009-03-28 17:51:36 +00003948 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003949 len -= l;
3950 buf += l;
3951 addr += l;
3952 }
3953 return 0;
3954}
Paul Brooka68fe892010-03-01 00:08:59 +00003955#endif
bellard13eb76e2004-01-24 15:23:36 +00003956
pbrook2e70f6e2008-06-29 01:03:05 +00003957/* in deterministic execution mode, instructions doing device I/Os
3958 must be at the end of the TB */
3959void cpu_io_recompile(CPUState *env, void *retaddr)
3960{
3961 TranslationBlock *tb;
3962 uint32_t n, cflags;
3963 target_ulong pc, cs_base;
3964 uint64_t flags;
3965
3966 tb = tb_find_pc((unsigned long)retaddr);
3967 if (!tb) {
3968 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3969 retaddr);
3970 }
3971 n = env->icount_decr.u16.low + tb->icount;
3972 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3973 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003974 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003975 n = n - env->icount_decr.u16.low;
3976 /* Generate a new TB ending on the I/O insn. */
3977 n++;
3978 /* On MIPS and SH, delay slot instructions can only be restarted if
3979 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003980 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003981 branch. */
3982#if defined(TARGET_MIPS)
3983 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3984 env->active_tc.PC -= 4;
3985 env->icount_decr.u16.low++;
3986 env->hflags &= ~MIPS_HFLAG_BMASK;
3987 }
3988#elif defined(TARGET_SH4)
3989 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3990 && n > 1) {
3991 env->pc -= 2;
3992 env->icount_decr.u16.low++;
3993 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3994 }
3995#endif
3996 /* This should never happen. */
3997 if (n > CF_COUNT_MASK)
3998 cpu_abort(env, "TB too big during recompile");
3999
4000 cflags = n | CF_LAST_IO;
4001 pc = tb->pc;
4002 cs_base = tb->cs_base;
4003 flags = tb->flags;
4004 tb_phys_invalidate(tb, -1);
4005 /* FIXME: In theory this could raise an exception. In practice
4006 we have already translated the block once so it's probably ok. */
4007 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00004008 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00004009 the first in the TB) then we end up generating a whole new TB and
4010 repeating the fault, which is horribly inefficient.
4011 Better would be to execute just this insn uncached, or generate a
4012 second new TB. */
4013 cpu_resume_from_signal(env, NULL);
4014}
4015
Paul Brookb3755a92010-03-12 16:54:58 +00004016#if !defined(CONFIG_USER_ONLY)
4017
bellarde3db7222005-01-26 22:00:47 +00004018void dump_exec_info(FILE *f,
4019 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
4020{
4021 int i, target_code_size, max_target_code_size;
4022 int direct_jmp_count, direct_jmp2_count, cross_page;
4023 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00004024
bellarde3db7222005-01-26 22:00:47 +00004025 target_code_size = 0;
4026 max_target_code_size = 0;
4027 cross_page = 0;
4028 direct_jmp_count = 0;
4029 direct_jmp2_count = 0;
4030 for(i = 0; i < nb_tbs; i++) {
4031 tb = &tbs[i];
4032 target_code_size += tb->size;
4033 if (tb->size > max_target_code_size)
4034 max_target_code_size = tb->size;
4035 if (tb->page_addr[1] != -1)
4036 cross_page++;
4037 if (tb->tb_next_offset[0] != 0xffff) {
4038 direct_jmp_count++;
4039 if (tb->tb_next_offset[1] != 0xffff) {
4040 direct_jmp2_count++;
4041 }
4042 }
4043 }
4044 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00004045 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00004046 cpu_fprintf(f, "gen code size %ld/%ld\n",
4047 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
4048 cpu_fprintf(f, "TB count %d/%d\n",
4049 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00004050 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00004051 nb_tbs ? target_code_size / nb_tbs : 0,
4052 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00004053 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00004054 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
4055 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00004056 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
4057 cross_page,
bellarde3db7222005-01-26 22:00:47 +00004058 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
4059 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00004060 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00004061 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
4062 direct_jmp2_count,
4063 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00004064 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00004065 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
4066 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
4067 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00004068 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00004069}
4070
bellard61382a52003-10-27 21:22:23 +00004071#define MMUSUFFIX _cmmu
4072#define GETPC() NULL
4073#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00004074#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00004075
4076#define SHIFT 0
4077#include "softmmu_template.h"
4078
4079#define SHIFT 1
4080#include "softmmu_template.h"
4081
4082#define SHIFT 2
4083#include "softmmu_template.h"
4084
4085#define SHIFT 3
4086#include "softmmu_template.h"
4087
4088#undef env
4089
4090#endif