blob: 90f879bbf8d99be69f005176edec9609286d02e7 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000023#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000024#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000037#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000038#include <sys/ucontext.h>
39#endif
blueswir184778502008-10-26 20:33:16 +000040#endif
bellardfbf9eeb2004-04-25 21:21:33 +000041
blueswir1572a9d42008-05-17 07:38:10 +000042#if defined(__sparc__) && !defined(HOST_SOLARIS)
43// Work around ugly bugs in glibc that mangle global register contents
44#undef env
45#define env cpu_single_env
46#endif
47
bellard36bdbe52003-11-19 22:12:02 +000048int tb_invalidated_flag;
49
bellarddc990652003-03-19 00:00:28 +000050//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000051//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000052
aliguori6a4955a2009-04-24 18:03:20 +000053int qemu_cpu_has_work(CPUState *env)
54{
55 return cpu_has_work(env);
56}
57
bellarde4533c72003-06-15 19:51:39 +000058void cpu_loop_exit(void)
59{
thsbfed01f2007-06-03 17:44:37 +000060 /* NOTE: the register at this point must be saved by hand because
61 longjmp restore them */
62 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000063 longjmp(env->jmp_env, 1);
64}
thsbfed01f2007-06-03 17:44:37 +000065
bellardfbf9eeb2004-04-25 21:21:33 +000066/* exit the current TB from a signal handler. The host registers are
67 restored in a state compatible with the CPU emulator
68 */
ths5fafdf22007-09-16 21:08:06 +000069void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000070{
71#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000072#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000073 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000074#elif defined(__OpenBSD__)
75 struct sigcontext *uc = puc;
76#endif
bellardfbf9eeb2004-04-25 21:21:33 +000077#endif
78
79 env = env1;
80
81 /* XXX: restore cpu registers saved in host registers */
82
83#if !defined(CONFIG_SOFTMMU)
84 if (puc) {
85 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000086#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000087 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000088#elif defined(__OpenBSD__)
89 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
90#endif
bellardfbf9eeb2004-04-25 21:21:33 +000091 }
92#endif
pbrook9a3ea652008-12-19 12:49:13 +000093 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000094 longjmp(env->jmp_env, 1);
95}
96
pbrook2e70f6e2008-06-29 01:03:05 +000097/* Execute the code without caching the generated code. An interpreter
98 could be used if available. */
99static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
100{
101 unsigned long next_tb;
102 TranslationBlock *tb;
103
104 /* Should never happen.
105 We only end up here when an existing TB is too long. */
106 if (max_cycles > CF_COUNT_MASK)
107 max_cycles = CF_COUNT_MASK;
108
109 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
110 max_cycles);
111 env->current_tb = tb;
112 /* execute the generated code */
113 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
114
115 if ((next_tb & 3) == 2) {
116 /* Restore PC. This may happen if async event occurs before
117 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000118 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000119 }
120 tb_phys_invalidate(tb, -1);
121 tb_free(tb);
122}
123
bellard8a40a182005-11-20 10:35:40 +0000124static TranslationBlock *tb_find_slow(target_ulong pc,
125 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000126 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000127{
128 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000129 unsigned int h;
130 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000133
bellard8a40a182005-11-20 10:35:40 +0000134 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000135
bellard8a40a182005-11-20 10:35:40 +0000136 /* find translated block using physical mappings */
137 phys_pc = get_phys_addr_code(env, pc);
138 phys_page1 = phys_pc & TARGET_PAGE_MASK;
139 phys_page2 = -1;
140 h = tb_phys_hash_func(phys_pc);
141 ptb1 = &tb_phys_hash[h];
142 for(;;) {
143 tb = *ptb1;
144 if (!tb)
145 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000146 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000147 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000148 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000149 tb->flags == flags) {
150 /* check next page if needed */
151 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000152 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000153 TARGET_PAGE_SIZE;
154 phys_page2 = get_phys_addr_code(env, virt_page2);
155 if (tb->page_addr[1] == phys_page2)
156 goto found;
157 } else {
158 goto found;
159 }
160 }
161 ptb1 = &tb->phys_hash_next;
162 }
163 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000164 /* if no translated code available, then translate it now */
165 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000166
bellard8a40a182005-11-20 10:35:40 +0000167 found:
bellard8a40a182005-11-20 10:35:40 +0000168 /* we add the TB in the virtual pc hash table */
169 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000170 return tb;
171}
172
173static inline TranslationBlock *tb_find_fast(void)
174{
175 TranslationBlock *tb;
176 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000177 int flags;
bellard8a40a182005-11-20 10:35:40 +0000178
179 /* we record a subset of the CPU state. It will
180 always be the same before a given translated block
181 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000182 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000183 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000184 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
185 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000186 tb = tb_find_slow(pc, cs_base, flags);
187 }
188 return tb;
189}
190
aliguoridde23672008-11-18 20:50:36 +0000191static CPUDebugExcpHandler *debug_excp_handler;
192
193CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
194{
195 CPUDebugExcpHandler *old_handler = debug_excp_handler;
196
197 debug_excp_handler = handler;
198 return old_handler;
199}
200
aliguori6e140f22008-11-18 20:37:55 +0000201static void cpu_handle_debug_exception(CPUState *env)
202{
203 CPUWatchpoint *wp;
204
205 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000206 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000207 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000208
209 if (debug_excp_handler)
210 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000211}
212
bellard7d132992003-03-06 23:23:54 +0000213/* main execution loop */
214
bellarde4533c72003-06-15 19:51:39 +0000215int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000216{
pbrook1057eaa2007-02-04 13:37:44 +0000217#define DECLARE_HOST_REGS 1
218#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000219 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000220 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000221 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000222 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000223
thsbfed01f2007-06-03 17:44:37 +0000224 if (cpu_halted(env1) == EXCP_HALTED)
225 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000226
ths5fafdf22007-09-16 21:08:06 +0000227 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000228
bellard7d132992003-03-06 23:23:54 +0000229 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000230#define SAVE_HOST_REGS 1
231#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000232 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000233
bellard0d1a29f2004-10-12 22:01:28 +0000234 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000235#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000236 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000237 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
238 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000239 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000240 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000241#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000242#elif defined(TARGET_M68K)
243 env->cc_op = CC_OP_FLAGS;
244 env->cc_dest = env->sr & 0xf;
245 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000246#elif defined(TARGET_ALPHA)
247#elif defined(TARGET_ARM)
248#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000249#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000250#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000251#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000252 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000253#else
254#error unsupported target CPU
255#endif
bellard3fb2ded2003-06-24 13:22:59 +0000256 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000257
bellard7d132992003-03-06 23:23:54 +0000258 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000259 for(;;) {
260 if (setjmp(env->jmp_env) == 0) {
blueswir19ddff3d2009-04-04 07:41:20 +0000261#if defined(__sparc__) && !defined(HOST_SOLARIS)
262#undef env
263 env = cpu_single_env;
264#define env cpu_single_env
265#endif
bellardee8b7022004-02-03 23:35:10 +0000266 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000267 /* if an exception is pending, we execute it here */
268 if (env->exception_index >= 0) {
269 if (env->exception_index >= EXCP_INTERRUPT) {
270 /* exit request from the cpu execution loop */
271 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000272 if (ret == EXCP_DEBUG)
273 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000274 break;
aurel3272d239e2009-01-14 19:40:27 +0000275 } else {
276#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000277 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000278 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000279 loop */
bellard83479e72003-06-25 16:12:37 +0000280#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000281 do_interrupt_user(env->exception_index,
282 env->exception_is_int,
283 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000284 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000285 /* successfully delivered */
286 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000287#endif
bellard3fb2ded2003-06-24 13:22:59 +0000288 ret = env->exception_index;
289 break;
aurel3272d239e2009-01-14 19:40:27 +0000290#else
bellard83479e72003-06-25 16:12:37 +0000291#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000292 /* simulate a real cpu exception. On i386, it can
293 trigger new exceptions, but we do not handle
294 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000295 do_interrupt(env->exception_index,
296 env->exception_is_int,
297 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000298 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000299 /* successfully delivered */
300 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000301#elif defined(TARGET_PPC)
302 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000303#elif defined(TARGET_MIPS)
304 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000305#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000306 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000307#elif defined(TARGET_ARM)
308 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000309#elif defined(TARGET_SH4)
310 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000311#elif defined(TARGET_ALPHA)
312 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000313#elif defined(TARGET_CRIS)
314 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000315#elif defined(TARGET_M68K)
316 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000317#endif
aurel3272d239e2009-01-14 19:40:27 +0000318#endif
bellard3fb2ded2003-06-24 13:22:59 +0000319 }
320 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000321 }
blueswir1640f42e2009-04-19 10:18:01 +0000322#ifdef CONFIG_KQEMU
aurel32be214e62009-03-06 21:48:00 +0000323 if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) {
bellard9df217a2005-02-10 22:05:51 +0000324 int ret;
pbrooka7812ae2008-11-17 14:43:54 +0000325 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard9df217a2005-02-10 22:05:51 +0000326 ret = kqemu_cpu_exec(env);
327 /* put eflags in CPU temporary format */
328 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
329 DF = 1 - (2 * ((env->eflags >> 10) & 1));
330 CC_OP = CC_OP_EFLAGS;
331 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
332 if (ret == 1) {
333 /* exception */
334 longjmp(env->jmp_env, 1);
335 } else if (ret == 2) {
336 /* softmmu execution needed */
337 } else {
aurel32be214e62009-03-06 21:48:00 +0000338 if (env->interrupt_request != 0 || env->exit_request != 0) {
bellard9df217a2005-02-10 22:05:51 +0000339 /* hardware interrupt will be executed just after */
340 } else {
341 /* otherwise, we restart */
342 longjmp(env->jmp_env, 1);
343 }
344 }
bellard9de5e442003-03-23 16:49:39 +0000345 }
bellard9df217a2005-02-10 22:05:51 +0000346#endif
347
aliguori7ba1e612008-11-05 16:04:33 +0000348 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000349 kvm_cpu_exec(env);
350 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000351 }
352
blueswir1b5fc09a2008-05-04 06:38:18 +0000353 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000354 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000355 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000356 if (unlikely(interrupt_request)) {
357 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
358 /* Mask out external interrupts for this step. */
359 interrupt_request &= ~(CPU_INTERRUPT_HARD |
360 CPU_INTERRUPT_FIQ |
361 CPU_INTERRUPT_SMI |
362 CPU_INTERRUPT_NMI);
363 }
pbrook6658ffb2007-03-16 23:58:11 +0000364 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
365 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
366 env->exception_index = EXCP_DEBUG;
367 cpu_loop_exit();
368 }
balroga90b7312007-05-01 01:28:01 +0000369#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000370 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000371 if (interrupt_request & CPU_INTERRUPT_HALT) {
372 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
373 env->halted = 1;
374 env->exception_index = EXCP_HLT;
375 cpu_loop_exit();
376 }
377#endif
bellard68a79312003-06-30 13:12:32 +0000378#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000379 if (env->hflags2 & HF2_GIF_MASK) {
380 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
381 !(env->hflags & HF_SMM_MASK)) {
382 svm_check_intercept(SVM_EXIT_SMI);
383 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
384 do_smm_enter();
385 next_tb = 0;
386 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
387 !(env->hflags2 & HF2_NMI_MASK)) {
388 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
389 env->hflags2 |= HF2_NMI_MASK;
390 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
391 next_tb = 0;
392 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
393 (((env->hflags2 & HF2_VINTR_MASK) &&
394 (env->hflags2 & HF2_HIF_MASK)) ||
395 (!(env->hflags2 & HF2_VINTR_MASK) &&
396 (env->eflags & IF_MASK &&
397 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
398 int intno;
399 svm_check_intercept(SVM_EXIT_INTR);
400 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
401 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000402 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
blueswir19ddff3d2009-04-04 07:41:20 +0000403#if defined(__sparc__) && !defined(HOST_SOLARIS)
404#undef env
405 env = cpu_single_env;
406#define env cpu_single_env
407#endif
bellarddb620f42008-06-04 17:02:19 +0000408 do_interrupt(intno, 0, 0, 0, 1);
409 /* ensure that no TB jump will be modified as
410 the program flow was changed */
411 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000412#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000413 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
414 (env->eflags & IF_MASK) &&
415 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
416 int intno;
417 /* FIXME: this should respect TPR */
418 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000419 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000420 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000421 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000422 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000423 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000424#endif
bellarddb620f42008-06-04 17:02:19 +0000425 }
bellard68a79312003-06-30 13:12:32 +0000426 }
bellardce097762004-01-04 23:53:18 +0000427#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000428#if 0
429 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
430 cpu_ppc_reset(env);
431 }
432#endif
j_mayer47103572007-03-30 09:38:04 +0000433 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000434 ppc_hw_interrupt(env);
435 if (env->pending_interrupts == 0)
436 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000437 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000438 }
bellard6af0bf92005-07-02 14:58:51 +0000439#elif defined(TARGET_MIPS)
440 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000441 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000442 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000443 !(env->CP0_Status & (1 << CP0St_EXL)) &&
444 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000445 !(env->hflags & MIPS_HFLAG_DM)) {
446 /* Raise it */
447 env->exception_index = EXCP_EXT_INTERRUPT;
448 env->error_code = 0;
449 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000450 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000451 }
bellarde95c8d52004-09-30 22:22:08 +0000452#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000453 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
454 (env->psret != 0)) {
455 int pil = env->interrupt_index & 15;
456 int type = env->interrupt_index & 0xf0;
457
458 if (((type == TT_EXTINT) &&
459 (pil == 15 || pil > env->psrpil)) ||
460 type != TT_EXTINT) {
461 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000462 env->exception_index = env->interrupt_index;
463 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000464 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000465#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
466 cpu_check_irqs(env);
467#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000468 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000469 }
bellarde95c8d52004-09-30 22:22:08 +0000470 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
471 //do_interrupt(0, 0, 0, 0, 0);
472 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000473 }
bellardb5ff1b32005-11-26 10:38:39 +0000474#elif defined(TARGET_ARM)
475 if (interrupt_request & CPU_INTERRUPT_FIQ
476 && !(env->uncached_cpsr & CPSR_F)) {
477 env->exception_index = EXCP_FIQ;
478 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000479 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000480 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000481 /* ARMv7-M interrupt return works by loading a magic value
482 into the PC. On real hardware the load causes the
483 return to occur. The qemu implementation performs the
484 jump normally, then does the exception return when the
485 CPU tries to execute code at the magic address.
486 This will cause the magic PC value to be pushed to
487 the stack if an interrupt occured at the wrong time.
488 We avoid this by disabling interrupts when
489 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000490 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000491 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
492 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000493 env->exception_index = EXCP_IRQ;
494 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000495 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000496 }
bellardfdf9b3e2006-04-27 21:07:38 +0000497#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000498 if (interrupt_request & CPU_INTERRUPT_HARD) {
499 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000500 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000501 }
j_mayereddf68a2007-04-05 07:22:49 +0000502#elif defined(TARGET_ALPHA)
503 if (interrupt_request & CPU_INTERRUPT_HARD) {
504 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000506 }
thsf1ccf902007-10-08 13:16:14 +0000507#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000508 if (interrupt_request & CPU_INTERRUPT_HARD
509 && (env->pregs[PR_CCS] & I_FLAG)) {
510 env->exception_index = EXCP_IRQ;
511 do_interrupt(env);
512 next_tb = 0;
513 }
514 if (interrupt_request & CPU_INTERRUPT_NMI
515 && (env->pregs[PR_CCS] & M_FLAG)) {
516 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000517 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000518 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000519 }
pbrook06338792007-05-23 19:58:11 +0000520#elif defined(TARGET_M68K)
521 if (interrupt_request & CPU_INTERRUPT_HARD
522 && ((env->sr & SR_I) >> SR_I_SHIFT)
523 < env->pending_level) {
524 /* Real hardware gets the interrupt vector via an
525 IACK cycle at this point. Current emulated
526 hardware doesn't rely on this, so we
527 provide/save the vector when the interrupt is
528 first signalled. */
529 env->exception_index = env->pending_vector;
530 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000531 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000532 }
bellard68a79312003-06-30 13:12:32 +0000533#endif
bellard9d050952006-05-22 22:03:52 +0000534 /* Don't use the cached interupt_request value,
535 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000536 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000537 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
538 /* ensure that no TB jump will be modified as
539 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000540 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000541 }
aurel32be214e62009-03-06 21:48:00 +0000542 }
543 if (unlikely(env->exit_request)) {
544 env->exit_request = 0;
545 env->exception_index = EXCP_INTERRUPT;
546 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000547 }
548#ifdef DEBUG_EXEC
aliguori8fec2b82009-01-15 22:36:53 +0000549 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000550 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000551 regs_to_env();
552#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000553 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000554 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000555 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000556#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000557 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000558#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000559 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000560#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000561 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000562#elif defined(TARGET_M68K)
563 cpu_m68k_flush_flags(env, env->cc_op);
564 env->cc_op = CC_OP_FLAGS;
565 env->sr = (env->sr & 0xffe0)
566 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000567 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000568#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000569 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000570#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000571 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000572#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000573 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000574#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000575 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000576#else
ths5fafdf22007-09-16 21:08:06 +0000577#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000578#endif
bellard3fb2ded2003-06-24 13:22:59 +0000579 }
bellard7d132992003-03-06 23:23:54 +0000580#endif
pbrookd5975362008-06-07 20:50:51 +0000581 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000582 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000583 /* Note: we do it here to avoid a gcc bug on Mac OS X when
584 doing it in tb_find_slow */
585 if (tb_invalidated_flag) {
586 /* as some TB could have been invalidated because
587 of memory exceptions while generating the code, we
588 must recompute the hash index here */
589 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000590 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000591 }
bellard9d27abd2003-05-10 13:13:54 +0000592#ifdef DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000593 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
594 (long)tb->tc_ptr, tb->pc,
595 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000596#endif
bellard8a40a182005-11-20 10:35:40 +0000597 /* see if we can patch the calling TB. When the TB
598 spans two pages, we cannot safely do a direct
599 jump. */
bellardc27004e2005-01-03 23:35:10 +0000600 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000601 if (next_tb != 0 &&
blueswir1640f42e2009-04-19 10:18:01 +0000602#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000603 (env->kqemu_enabled != 2) &&
604#endif
bellardec6338b2007-11-08 14:25:03 +0000605 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000606 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000607 }
bellardc27004e2005-01-03 23:35:10 +0000608 }
pbrookd5975362008-06-07 20:50:51 +0000609 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000610 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000611
612 /* cpu_interrupt might be called while translating the
613 TB, but before it is linked into a potentially
614 infinite loop and becomes env->current_tb. Avoid
615 starting execution if there is a pending interrupt. */
aurel32be214e62009-03-06 21:48:00 +0000616 if (unlikely (env->exit_request))
malc55e8b852008-11-04 14:18:13 +0000617 env->current_tb = NULL;
618
pbrook2e70f6e2008-06-29 01:03:05 +0000619 while (env->current_tb) {
620 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000621 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000622#if defined(__sparc__) && !defined(HOST_SOLARIS)
623#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000624 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000625#define env cpu_single_env
626#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000627 next_tb = tcg_qemu_tb_exec(tc_ptr);
628 env->current_tb = NULL;
629 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000630 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000631 int insns_left;
632 tb = (TranslationBlock *)(long)(next_tb & ~3);
633 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000634 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000635 insns_left = env->icount_decr.u32;
636 if (env->icount_extra && insns_left >= 0) {
637 /* Refill decrementer and continue execution. */
638 env->icount_extra += insns_left;
639 if (env->icount_extra > 0xffff) {
640 insns_left = 0xffff;
641 } else {
642 insns_left = env->icount_extra;
643 }
644 env->icount_extra -= insns_left;
645 env->icount_decr.u16.low = insns_left;
646 } else {
647 if (insns_left > 0) {
648 /* Execute remaining instructions. */
649 cpu_exec_nocache(insns_left, tb);
650 }
651 env->exception_index = EXCP_INTERRUPT;
652 next_tb = 0;
653 cpu_loop_exit();
654 }
655 }
656 }
bellard4cbf74b2003-08-10 21:48:43 +0000657 /* reset soft MMU for next block (it can currently
658 only be set by a memory fault) */
blueswir1640f42e2009-04-19 10:18:01 +0000659#if defined(CONFIG_KQEMU)
bellardf32fc642006-02-08 22:43:39 +0000660#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
661 if (kqemu_is_ok(env) &&
662 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
663 cpu_loop_exit();
664 }
665#endif
ths50a518e2007-06-03 18:52:15 +0000666 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000667 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000668 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000669 }
bellard3fb2ded2003-06-24 13:22:59 +0000670 } /* for(;;) */
671
bellard7d132992003-03-06 23:23:54 +0000672
bellarde4533c72003-06-15 19:51:39 +0000673#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000674 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000675 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000676#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000677 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000678#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000679#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000680#elif defined(TARGET_M68K)
681 cpu_m68k_flush_flags(env, env->cc_op);
682 env->cc_op = CC_OP_FLAGS;
683 env->sr = (env->sr & 0xffe0)
684 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000685#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000686#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000687#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000688#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000689 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000690#else
691#error unsupported target CPU
692#endif
pbrook1057eaa2007-02-04 13:37:44 +0000693
694 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000695#include "hostregs_helper.h"
696
bellard6a00d602005-11-21 23:25:50 +0000697 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000698 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000699 return ret;
700}
bellard6dbad632003-03-16 18:05:05 +0000701
bellardfbf9eeb2004-04-25 21:21:33 +0000702/* must only be called from the generated code as an exception can be
703 generated */
704void tb_invalidate_page_range(target_ulong start, target_ulong end)
705{
bellarddc5d0b32004-06-22 18:43:30 +0000706 /* XXX: cannot enable it yet because it yields to MMU exception
707 where NIP != read address on PowerPC */
708#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000709 target_ulong phys_addr;
710 phys_addr = get_phys_addr_code(env, start);
711 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000712#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000713}
714
bellard1a18c712003-10-30 01:07:51 +0000715#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000716
bellard6dbad632003-03-16 18:05:05 +0000717void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
718{
719 CPUX86State *saved_env;
720
721 saved_env = env;
722 env = s;
bellarda412ac52003-07-26 18:01:40 +0000723 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000724 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000725 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000726 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000727 } else {
bellard5d975592008-05-12 22:05:33 +0000728 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000729 }
bellard6dbad632003-03-16 18:05:05 +0000730 env = saved_env;
731}
bellard9de5e442003-03-23 16:49:39 +0000732
bellard6f12a2a2007-11-11 22:16:56 +0000733void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000734{
735 CPUX86State *saved_env;
736
737 saved_env = env;
738 env = s;
ths3b46e622007-09-17 08:09:54 +0000739
bellard6f12a2a2007-11-11 22:16:56 +0000740 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000741
742 env = saved_env;
743}
744
bellard6f12a2a2007-11-11 22:16:56 +0000745void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000746{
747 CPUX86State *saved_env;
748
749 saved_env = env;
750 env = s;
ths3b46e622007-09-17 08:09:54 +0000751
bellard6f12a2a2007-11-11 22:16:56 +0000752 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000753
754 env = saved_env;
755}
756
bellarde4533c72003-06-15 19:51:39 +0000757#endif /* TARGET_I386 */
758
bellard67b915a2004-03-31 23:37:16 +0000759#if !defined(CONFIG_SOFTMMU)
760
bellard3fb2ded2003-06-24 13:22:59 +0000761#if defined(TARGET_I386)
762
bellardb56dad12003-05-08 15:38:04 +0000763/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000764 the effective address of the memory exception. 'is_write' is 1 if a
765 write caused the exception and otherwise 0'. 'old_set' is the
766 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000767static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000768 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000769 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000770{
bellarda513fe12003-05-27 23:29:48 +0000771 TranslationBlock *tb;
772 int ret;
bellard68a79312003-06-30 13:12:32 +0000773
bellard83479e72003-06-25 16:12:37 +0000774 if (cpu_single_env)
775 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000776#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000777 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000778 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000779#endif
bellard25eb4482003-05-14 21:50:54 +0000780 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000781 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000782 return 1;
783 }
bellardfbf9eeb2004-04-25 21:21:33 +0000784
bellard3fb2ded2003-06-24 13:22:59 +0000785 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000786 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000787 if (ret < 0)
788 return 0; /* not an MMU fault */
789 if (ret == 0)
790 return 1; /* the MMU fault was handled without causing real CPU fault */
791 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000792 tb = tb_find_pc(pc);
793 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000794 /* the PC is inside the translated code. It means that we have
795 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000796 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000797 }
bellard4cbf74b2003-08-10 21:48:43 +0000798 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000799#if 0
ths5fafdf22007-09-16 21:08:06 +0000800 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000801 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000802#endif
bellard4cbf74b2003-08-10 21:48:43 +0000803 /* we restore the process signal mask as the sigreturn should
804 do it (XXX: use sigsetjmp) */
805 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000806 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000807 } else {
808 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000809 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000810 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000811 }
bellard3fb2ded2003-06-24 13:22:59 +0000812 /* never comes here */
813 return 1;
814}
815
bellarde4533c72003-06-15 19:51:39 +0000816#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000817static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000818 int is_write, sigset_t *old_set,
819 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000820{
bellard68016c62005-02-07 23:12:27 +0000821 TranslationBlock *tb;
822 int ret;
823
824 if (cpu_single_env)
825 env = cpu_single_env; /* XXX: find a correct solution for multithread */
826#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000827 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000828 pc, address, is_write, *(unsigned long *)old_set);
829#endif
bellard9f0777e2005-02-02 20:42:01 +0000830 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000831 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000832 return 1;
833 }
bellard68016c62005-02-07 23:12:27 +0000834 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000835 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000836 if (ret < 0)
837 return 0; /* not an MMU fault */
838 if (ret == 0)
839 return 1; /* the MMU fault was handled without causing real CPU fault */
840 /* now we have a real cpu fault */
841 tb = tb_find_pc(pc);
842 if (tb) {
843 /* the PC is inside the translated code. It means that we have
844 a virtual CPU fault */
845 cpu_restore_state(tb, env, pc, puc);
846 }
847 /* we restore the process signal mask as the sigreturn should
848 do it (XXX: use sigsetjmp) */
849 sigprocmask(SIG_SETMASK, old_set, NULL);
850 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000851 /* never comes here */
852 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000853}
bellard93ac68b2003-09-30 20:57:29 +0000854#elif defined(TARGET_SPARC)
855static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000856 int is_write, sigset_t *old_set,
857 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000858{
bellard68016c62005-02-07 23:12:27 +0000859 TranslationBlock *tb;
860 int ret;
861
862 if (cpu_single_env)
863 env = cpu_single_env; /* XXX: find a correct solution for multithread */
864#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000865 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000866 pc, address, is_write, *(unsigned long *)old_set);
867#endif
bellardb453b702004-01-04 15:45:21 +0000868 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000869 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000870 return 1;
871 }
bellard68016c62005-02-07 23:12:27 +0000872 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000873 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000874 if (ret < 0)
875 return 0; /* not an MMU fault */
876 if (ret == 0)
877 return 1; /* the MMU fault was handled without causing real CPU fault */
878 /* now we have a real cpu fault */
879 tb = tb_find_pc(pc);
880 if (tb) {
881 /* the PC is inside the translated code. It means that we have
882 a virtual CPU fault */
883 cpu_restore_state(tb, env, pc, puc);
884 }
885 /* we restore the process signal mask as the sigreturn should
886 do it (XXX: use sigsetjmp) */
887 sigprocmask(SIG_SETMASK, old_set, NULL);
888 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000889 /* never comes here */
890 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000891}
bellard67867302003-11-23 17:05:30 +0000892#elif defined (TARGET_PPC)
893static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000894 int is_write, sigset_t *old_set,
895 void *puc)
bellard67867302003-11-23 17:05:30 +0000896{
897 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000898 int ret;
ths3b46e622007-09-17 08:09:54 +0000899
bellard67867302003-11-23 17:05:30 +0000900 if (cpu_single_env)
901 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000902#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000903 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000904 pc, address, is_write, *(unsigned long *)old_set);
905#endif
906 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000907 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000908 return 1;
909 }
910
bellardce097762004-01-04 23:53:18 +0000911 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000912 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000913 if (ret < 0)
914 return 0; /* not an MMU fault */
915 if (ret == 0)
916 return 1; /* the MMU fault was handled without causing real CPU fault */
917
bellard67867302003-11-23 17:05:30 +0000918 /* now we have a real cpu fault */
919 tb = tb_find_pc(pc);
920 if (tb) {
921 /* the PC is inside the translated code. It means that we have
922 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000923 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000924 }
bellardce097762004-01-04 23:53:18 +0000925 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000926#if 0
ths5fafdf22007-09-16 21:08:06 +0000927 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000928 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000929#endif
930 /* we restore the process signal mask as the sigreturn should
931 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000932 sigprocmask(SIG_SETMASK, old_set, NULL);
aurel32e06fcd72008-12-11 22:42:14 +0000933 cpu_loop_exit();
bellardce097762004-01-04 23:53:18 +0000934 } else {
935 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000936 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000937 }
bellard67867302003-11-23 17:05:30 +0000938 /* never comes here */
939 return 1;
940}
bellard6af0bf92005-07-02 14:58:51 +0000941
pbrooke6e59062006-10-22 00:18:54 +0000942#elif defined(TARGET_M68K)
943static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
944 int is_write, sigset_t *old_set,
945 void *puc)
946{
947 TranslationBlock *tb;
948 int ret;
949
950 if (cpu_single_env)
951 env = cpu_single_env; /* XXX: find a correct solution for multithread */
952#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000953 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000954 pc, address, is_write, *(unsigned long *)old_set);
955#endif
956 /* XXX: locking issue */
957 if (is_write && page_unprotect(address, pc, puc)) {
958 return 1;
959 }
960 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000961 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000962 if (ret < 0)
963 return 0; /* not an MMU fault */
964 if (ret == 0)
965 return 1; /* the MMU fault was handled without causing real CPU fault */
966 /* now we have a real cpu fault */
967 tb = tb_find_pc(pc);
968 if (tb) {
969 /* the PC is inside the translated code. It means that we have
970 a virtual CPU fault */
971 cpu_restore_state(tb, env, pc, puc);
972 }
973 /* we restore the process signal mask as the sigreturn should
974 do it (XXX: use sigsetjmp) */
975 sigprocmask(SIG_SETMASK, old_set, NULL);
976 cpu_loop_exit();
977 /* never comes here */
978 return 1;
979}
980
bellard6af0bf92005-07-02 14:58:51 +0000981#elif defined (TARGET_MIPS)
982static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
983 int is_write, sigset_t *old_set,
984 void *puc)
985{
986 TranslationBlock *tb;
987 int ret;
ths3b46e622007-09-17 08:09:54 +0000988
bellard6af0bf92005-07-02 14:58:51 +0000989 if (cpu_single_env)
990 env = cpu_single_env; /* XXX: find a correct solution for multithread */
991#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000992 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000993 pc, address, is_write, *(unsigned long *)old_set);
994#endif
995 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000996 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000997 return 1;
998 }
999
1000 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001001 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +00001002 if (ret < 0)
1003 return 0; /* not an MMU fault */
1004 if (ret == 0)
1005 return 1; /* the MMU fault was handled without causing real CPU fault */
1006
1007 /* now we have a real cpu fault */
1008 tb = tb_find_pc(pc);
1009 if (tb) {
1010 /* the PC is inside the translated code. It means that we have
1011 a virtual CPU fault */
1012 cpu_restore_state(tb, env, pc, puc);
1013 }
1014 if (ret == 1) {
1015#if 0
ths5fafdf22007-09-16 21:08:06 +00001016 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001017 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001018#endif
1019 /* we restore the process signal mask as the sigreturn should
1020 do it (XXX: use sigsetjmp) */
1021 sigprocmask(SIG_SETMASK, old_set, NULL);
thsf9480ff2008-12-20 19:42:14 +00001022 cpu_loop_exit();
bellard6af0bf92005-07-02 14:58:51 +00001023 } else {
1024 /* activate soft MMU for this block */
1025 cpu_resume_from_signal(env, puc);
1026 }
1027 /* never comes here */
1028 return 1;
1029}
1030
bellardfdf9b3e2006-04-27 21:07:38 +00001031#elif defined (TARGET_SH4)
1032static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1033 int is_write, sigset_t *old_set,
1034 void *puc)
1035{
1036 TranslationBlock *tb;
1037 int ret;
ths3b46e622007-09-17 08:09:54 +00001038
bellardfdf9b3e2006-04-27 21:07:38 +00001039 if (cpu_single_env)
1040 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1041#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001042 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001043 pc, address, is_write, *(unsigned long *)old_set);
1044#endif
1045 /* XXX: locking issue */
1046 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1047 return 1;
1048 }
1049
1050 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001051 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001052 if (ret < 0)
1053 return 0; /* not an MMU fault */
1054 if (ret == 0)
1055 return 1; /* the MMU fault was handled without causing real CPU fault */
1056
1057 /* now we have a real cpu fault */
1058 tb = tb_find_pc(pc);
1059 if (tb) {
1060 /* the PC is inside the translated code. It means that we have
1061 a virtual CPU fault */
1062 cpu_restore_state(tb, env, pc, puc);
1063 }
bellardfdf9b3e2006-04-27 21:07:38 +00001064#if 0
ths5fafdf22007-09-16 21:08:06 +00001065 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001066 env->nip, env->error_code, tb);
1067#endif
1068 /* we restore the process signal mask as the sigreturn should
1069 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001070 sigprocmask(SIG_SETMASK, old_set, NULL);
1071 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001072 /* never comes here */
1073 return 1;
1074}
j_mayereddf68a2007-04-05 07:22:49 +00001075
1076#elif defined (TARGET_ALPHA)
1077static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1078 int is_write, sigset_t *old_set,
1079 void *puc)
1080{
1081 TranslationBlock *tb;
1082 int ret;
ths3b46e622007-09-17 08:09:54 +00001083
j_mayereddf68a2007-04-05 07:22:49 +00001084 if (cpu_single_env)
1085 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1086#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001087 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001088 pc, address, is_write, *(unsigned long *)old_set);
1089#endif
1090 /* XXX: locking issue */
1091 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1092 return 1;
1093 }
1094
1095 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001096 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001097 if (ret < 0)
1098 return 0; /* not an MMU fault */
1099 if (ret == 0)
1100 return 1; /* the MMU fault was handled without causing real CPU fault */
1101
1102 /* now we have a real cpu fault */
1103 tb = tb_find_pc(pc);
1104 if (tb) {
1105 /* the PC is inside the translated code. It means that we have
1106 a virtual CPU fault */
1107 cpu_restore_state(tb, env, pc, puc);
1108 }
1109#if 0
ths5fafdf22007-09-16 21:08:06 +00001110 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001111 env->nip, env->error_code, tb);
1112#endif
1113 /* we restore the process signal mask as the sigreturn should
1114 do it (XXX: use sigsetjmp) */
1115 sigprocmask(SIG_SETMASK, old_set, NULL);
1116 cpu_loop_exit();
1117 /* never comes here */
1118 return 1;
1119}
thsf1ccf902007-10-08 13:16:14 +00001120#elif defined (TARGET_CRIS)
1121static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1122 int is_write, sigset_t *old_set,
1123 void *puc)
1124{
1125 TranslationBlock *tb;
1126 int ret;
1127
1128 if (cpu_single_env)
1129 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1130#if defined(DEBUG_SIGNAL)
1131 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1132 pc, address, is_write, *(unsigned long *)old_set);
1133#endif
1134 /* XXX: locking issue */
1135 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1136 return 1;
1137 }
1138
1139 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001140 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001141 if (ret < 0)
1142 return 0; /* not an MMU fault */
1143 if (ret == 0)
1144 return 1; /* the MMU fault was handled without causing real CPU fault */
1145
1146 /* now we have a real cpu fault */
1147 tb = tb_find_pc(pc);
1148 if (tb) {
1149 /* the PC is inside the translated code. It means that we have
1150 a virtual CPU fault */
1151 cpu_restore_state(tb, env, pc, puc);
1152 }
thsf1ccf902007-10-08 13:16:14 +00001153 /* we restore the process signal mask as the sigreturn should
1154 do it (XXX: use sigsetjmp) */
1155 sigprocmask(SIG_SETMASK, old_set, NULL);
1156 cpu_loop_exit();
1157 /* never comes here */
1158 return 1;
1159}
1160
bellarde4533c72003-06-15 19:51:39 +00001161#else
1162#error unsupported target CPU
1163#endif
bellard9de5e442003-03-23 16:49:39 +00001164
bellard2b413142003-05-14 23:01:10 +00001165#if defined(__i386__)
1166
bellardd8ecc0b2007-02-05 21:41:46 +00001167#if defined(__APPLE__)
1168# include <sys/ucontext.h>
1169
1170# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1171# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1172# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
blueswir1d39bb242009-04-10 07:29:34 +00001173# define MASK_sig(context) ((context)->uc_sigmask)
1174#elif defined(__OpenBSD__)
1175# define EIP_sig(context) ((context)->sc_eip)
1176# define TRAP_sig(context) ((context)->sc_trapno)
1177# define ERROR_sig(context) ((context)->sc_err)
1178# define MASK_sig(context) ((context)->sc_mask)
bellardd8ecc0b2007-02-05 21:41:46 +00001179#else
1180# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1181# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1182# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
blueswir1d39bb242009-04-10 07:29:34 +00001183# define MASK_sig(context) ((context)->uc_sigmask)
bellardd8ecc0b2007-02-05 21:41:46 +00001184#endif
1185
ths5fafdf22007-09-16 21:08:06 +00001186int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001187 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001188{
ths5a7b5422007-01-31 12:16:51 +00001189 siginfo_t *info = pinfo;
blueswir1d39bb242009-04-10 07:29:34 +00001190#if defined(__OpenBSD__)
1191 struct sigcontext *uc = puc;
1192#else
bellard9de5e442003-03-23 16:49:39 +00001193 struct ucontext *uc = puc;
blueswir1d39bb242009-04-10 07:29:34 +00001194#endif
bellard9de5e442003-03-23 16:49:39 +00001195 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001196 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001197
bellardd691f662003-03-24 21:58:34 +00001198#ifndef REG_EIP
1199/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001200#define REG_EIP EIP
1201#define REG_ERR ERR
1202#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001203#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001204 pc = EIP_sig(uc);
1205 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001206 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1207 trapno == 0xe ?
1208 (ERROR_sig(uc) >> 1) & 1 : 0,
blueswir1d39bb242009-04-10 07:29:34 +00001209 &MASK_sig(uc), puc);
bellard2b413142003-05-14 23:01:10 +00001210}
1211
bellardbc51c5c2004-03-17 23:46:04 +00001212#elif defined(__x86_64__)
1213
blueswir1b3efe5c2008-12-05 17:55:45 +00001214#ifdef __NetBSD__
blueswir1d397abb2009-04-10 13:00:29 +00001215#define PC_sig(context) _UC_MACHINE_PC(context)
1216#define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO])
1217#define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR])
1218#define MASK_sig(context) ((context)->uc_sigmask)
1219#elif defined(__OpenBSD__)
1220#define PC_sig(context) ((context)->sc_rip)
1221#define TRAP_sig(context) ((context)->sc_trapno)
1222#define ERROR_sig(context) ((context)->sc_err)
1223#define MASK_sig(context) ((context)->sc_mask)
blueswir1b3efe5c2008-12-05 17:55:45 +00001224#else
blueswir1d397abb2009-04-10 13:00:29 +00001225#define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP])
1226#define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1227#define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1228#define MASK_sig(context) ((context)->uc_sigmask)
blueswir1b3efe5c2008-12-05 17:55:45 +00001229#endif
1230
ths5a7b5422007-01-31 12:16:51 +00001231int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001232 void *puc)
1233{
ths5a7b5422007-01-31 12:16:51 +00001234 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001235 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001236#ifdef __NetBSD__
1237 ucontext_t *uc = puc;
blueswir1d397abb2009-04-10 13:00:29 +00001238#elif defined(__OpenBSD__)
1239 struct sigcontext *uc = puc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001240#else
1241 struct ucontext *uc = puc;
1242#endif
bellardbc51c5c2004-03-17 23:46:04 +00001243
blueswir1d397abb2009-04-10 13:00:29 +00001244 pc = PC_sig(uc);
ths5fafdf22007-09-16 21:08:06 +00001245 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1d397abb2009-04-10 13:00:29 +00001246 TRAP_sig(uc) == 0xe ?
1247 (ERROR_sig(uc) >> 1) & 1 : 0,
1248 &MASK_sig(uc), puc);
bellardbc51c5c2004-03-17 23:46:04 +00001249}
1250
malce58ffeb2009-01-14 18:39:49 +00001251#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +00001252
bellard83fb7ad2004-07-05 21:25:26 +00001253/***********************************************************************
1254 * signal context platform-specific definitions
1255 * From Wine
1256 */
1257#ifdef linux
1258/* All Registers access - only for local access */
1259# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1260/* Gpr Registers access */
1261# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1262# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1263# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1264# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1265# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1266# define LR_sig(context) REG_sig(link, context) /* Link register */
1267# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1268/* Float Registers access */
1269# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1270# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1271/* Exception Registers access */
1272# define DAR_sig(context) REG_sig(dar, context)
1273# define DSISR_sig(context) REG_sig(dsisr, context)
1274# define TRAP_sig(context) REG_sig(trap, context)
1275#endif /* linux */
1276
1277#ifdef __APPLE__
1278# include <sys/ucontext.h>
1279typedef struct ucontext SIGCONTEXT;
1280/* All Registers access - only for local access */
1281# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1282# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1283# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1284# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1285/* Gpr Registers access */
1286# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1287# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1288# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1289# define CTR_sig(context) REG_sig(ctr, context)
1290# define XER_sig(context) REG_sig(xer, context) /* Link register */
1291# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1292# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1293/* Float Registers access */
1294# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1295# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1296/* Exception Registers access */
1297# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1298# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1299# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1300#endif /* __APPLE__ */
1301
ths5fafdf22007-09-16 21:08:06 +00001302int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001303 void *puc)
bellard2b413142003-05-14 23:01:10 +00001304{
ths5a7b5422007-01-31 12:16:51 +00001305 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001306 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001307 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001308 int is_write;
1309
bellard83fb7ad2004-07-05 21:25:26 +00001310 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001311 is_write = 0;
1312#if 0
1313 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001314 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001315 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001316#else
bellard83fb7ad2004-07-05 21:25:26 +00001317 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001318 is_write = 1;
1319#endif
ths5fafdf22007-09-16 21:08:06 +00001320 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001321 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001322}
bellard2b413142003-05-14 23:01:10 +00001323
bellard2f87c602003-06-02 20:38:09 +00001324#elif defined(__alpha__)
1325
ths5fafdf22007-09-16 21:08:06 +00001326int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001327 void *puc)
1328{
ths5a7b5422007-01-31 12:16:51 +00001329 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001330 struct ucontext *uc = puc;
1331 uint32_t *pc = uc->uc_mcontext.sc_pc;
1332 uint32_t insn = *pc;
1333 int is_write = 0;
1334
bellard8c6939c2003-06-09 15:28:00 +00001335 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001336 switch (insn >> 26) {
1337 case 0x0d: // stw
1338 case 0x0e: // stb
1339 case 0x0f: // stq_u
1340 case 0x24: // stf
1341 case 0x25: // stg
1342 case 0x26: // sts
1343 case 0x27: // stt
1344 case 0x2c: // stl
1345 case 0x2d: // stq
1346 case 0x2e: // stl_c
1347 case 0x2f: // stq_c
1348 is_write = 1;
1349 }
1350
ths5fafdf22007-09-16 21:08:06 +00001351 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001352 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001353}
bellard8c6939c2003-06-09 15:28:00 +00001354#elif defined(__sparc__)
1355
ths5fafdf22007-09-16 21:08:06 +00001356int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001357 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001358{
ths5a7b5422007-01-31 12:16:51 +00001359 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001360 int is_write;
1361 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001362#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001363 uint32_t *regs = (uint32_t *)(info + 1);
1364 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001365 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001366 unsigned long pc = regs[1];
1367#else
blueswir184778502008-10-26 20:33:16 +00001368#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001369 struct sigcontext *sc = puc;
1370 unsigned long pc = sc->sigc_regs.tpc;
1371 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001372#elif defined(__OpenBSD__)
1373 struct sigcontext *uc = puc;
1374 unsigned long pc = uc->sc_pc;
1375 void *sigmask = (void *)(long)uc->sc_mask;
1376#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001377#endif
1378
bellard8c6939c2003-06-09 15:28:00 +00001379 /* XXX: need kernel patch to get write flag faster */
1380 is_write = 0;
1381 insn = *(uint32_t *)pc;
1382 if ((insn >> 30) == 3) {
1383 switch((insn >> 19) & 0x3f) {
1384 case 0x05: // stb
1385 case 0x06: // sth
1386 case 0x04: // st
1387 case 0x07: // std
1388 case 0x24: // stf
1389 case 0x27: // stdf
1390 case 0x25: // stfsr
1391 is_write = 1;
1392 break;
1393 }
1394 }
ths5fafdf22007-09-16 21:08:06 +00001395 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001396 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001397}
1398
1399#elif defined(__arm__)
1400
ths5fafdf22007-09-16 21:08:06 +00001401int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001402 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001403{
ths5a7b5422007-01-31 12:16:51 +00001404 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001405 struct ucontext *uc = puc;
1406 unsigned long pc;
1407 int is_write;
ths3b46e622007-09-17 08:09:54 +00001408
blueswir148bbf112008-07-08 18:35:02 +00001409#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001410 pc = uc->uc_mcontext.gregs[R15];
1411#else
balrog4eee57f2008-05-06 14:47:19 +00001412 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001413#endif
bellard8c6939c2003-06-09 15:28:00 +00001414 /* XXX: compute is_write */
1415 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001416 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001417 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001418 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001419}
1420
bellard38e584a2003-08-10 22:14:22 +00001421#elif defined(__mc68000)
1422
ths5fafdf22007-09-16 21:08:06 +00001423int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001424 void *puc)
1425{
ths5a7b5422007-01-31 12:16:51 +00001426 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001427 struct ucontext *uc = puc;
1428 unsigned long pc;
1429 int is_write;
ths3b46e622007-09-17 08:09:54 +00001430
bellard38e584a2003-08-10 22:14:22 +00001431 pc = uc->uc_mcontext.gregs[16];
1432 /* XXX: compute is_write */
1433 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001434 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001435 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001436 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001437}
1438
bellardb8076a72005-04-07 22:20:31 +00001439#elif defined(__ia64)
1440
1441#ifndef __ISR_VALID
1442 /* This ought to be in <bits/siginfo.h>... */
1443# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001444#endif
1445
ths5a7b5422007-01-31 12:16:51 +00001446int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001447{
ths5a7b5422007-01-31 12:16:51 +00001448 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001449 struct ucontext *uc = puc;
1450 unsigned long ip;
1451 int is_write = 0;
1452
1453 ip = uc->uc_mcontext.sc_ip;
1454 switch (host_signum) {
1455 case SIGILL:
1456 case SIGFPE:
1457 case SIGSEGV:
1458 case SIGBUS:
1459 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001460 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001461 /* ISR.W (write-access) is bit 33: */
1462 is_write = (info->si_isr >> 33) & 1;
1463 break;
1464
1465 default:
1466 break;
1467 }
1468 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1469 is_write,
1470 &uc->uc_sigmask, puc);
1471}
1472
bellard90cb9492005-07-24 15:11:38 +00001473#elif defined(__s390__)
1474
ths5fafdf22007-09-16 21:08:06 +00001475int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001476 void *puc)
1477{
ths5a7b5422007-01-31 12:16:51 +00001478 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001479 struct ucontext *uc = puc;
1480 unsigned long pc;
1481 int is_write;
ths3b46e622007-09-17 08:09:54 +00001482
bellard90cb9492005-07-24 15:11:38 +00001483 pc = uc->uc_mcontext.psw.addr;
1484 /* XXX: compute is_write */
1485 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001486 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001487 is_write, &uc->uc_sigmask, puc);
1488}
1489
1490#elif defined(__mips__)
1491
ths5fafdf22007-09-16 21:08:06 +00001492int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001493 void *puc)
1494{
ths9617efe2007-05-08 21:05:55 +00001495 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001496 struct ucontext *uc = puc;
1497 greg_t pc = uc->uc_mcontext.pc;
1498 int is_write;
ths3b46e622007-09-17 08:09:54 +00001499
thsc4b89d12007-05-05 19:23:11 +00001500 /* XXX: compute is_write */
1501 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001502 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001503 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001504}
1505
aurel32f54b3f92008-04-12 20:14:54 +00001506#elif defined(__hppa__)
1507
1508int cpu_signal_handler(int host_signum, void *pinfo,
1509 void *puc)
1510{
1511 struct siginfo *info = pinfo;
1512 struct ucontext *uc = puc;
1513 unsigned long pc;
1514 int is_write;
1515
1516 pc = uc->uc_mcontext.sc_iaoq[0];
1517 /* FIXME: compute is_write */
1518 is_write = 0;
1519 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1520 is_write,
1521 &uc->uc_sigmask, puc);
1522}
1523
bellard2b413142003-05-14 23:01:10 +00001524#else
1525
bellard3fb2ded2003-06-24 13:22:59 +00001526#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001527
1528#endif
bellard67b915a2004-03-31 23:37:16 +00001529
1530#endif /* !defined(CONFIG_SOFTMMU) */