blob: d4a3dccbdcafc3b7250ccc534a3e6ad8b364f716 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
blueswir166f1cdb2007-12-11 19:39:25 +000043#define SAVE_GLOBALS()
44#define RESTORE_GLOBALS()
45
46#if defined(__sparc__) && !defined(HOST_SOLARIS)
47#include <features.h>
48#if defined(__GLIBC__) && ((__GLIBC__ < 2) || \
49 ((__GLIBC__ == 2) && (__GLIBC_MINOR__ <= 90)))
50// Work around ugly bugs in glibc that mangle global register contents
51
52static volatile void *saved_env;
53static volatile unsigned long saved_t0, saved_i7;
54#undef SAVE_GLOBALS
55#define SAVE_GLOBALS() do { \
56 saved_env = env; \
57 saved_t0 = T0; \
58 asm volatile ("st %%i7, [%0]" : : "r" (&saved_i7)); \
59 } while(0)
60
61#undef RESTORE_GLOBALS
62#define RESTORE_GLOBALS() do { \
63 env = (void *)saved_env; \
64 T0 = saved_t0; \
65 asm volatile ("ld [%0], %%i7" : : "r" (&saved_i7)); \
66 } while(0)
67
68static int sparc_setjmp(jmp_buf buf)
69{
70 int ret;
71
72 SAVE_GLOBALS();
73 ret = setjmp(buf);
74 RESTORE_GLOBALS();
75 return ret;
76}
77#undef setjmp
78#define setjmp(jmp_buf) sparc_setjmp(jmp_buf)
79
80static void sparc_longjmp(jmp_buf buf, int val)
81{
82 SAVE_GLOBALS();
83 longjmp(buf, val);
84}
85#define longjmp(jmp_buf, val) sparc_longjmp(jmp_buf, val)
86#endif
87#endif
88
bellarde4533c72003-06-15 19:51:39 +000089void cpu_loop_exit(void)
90{
thsbfed01f2007-06-03 17:44:37 +000091 /* NOTE: the register at this point must be saved by hand because
92 longjmp restore them */
93 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000094 longjmp(env->jmp_env, 1);
95}
thsbfed01f2007-06-03 17:44:37 +000096
pbrooke6e59062006-10-22 00:18:54 +000097#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000098#define reg_T2
99#endif
bellarde4533c72003-06-15 19:51:39 +0000100
bellardfbf9eeb2004-04-25 21:21:33 +0000101/* exit the current TB from a signal handler. The host registers are
102 restored in a state compatible with the CPU emulator
103 */
ths5fafdf22007-09-16 21:08:06 +0000104void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +0000105{
106#if !defined(CONFIG_SOFTMMU)
107 struct ucontext *uc = puc;
108#endif
109
110 env = env1;
111
112 /* XXX: restore cpu registers saved in host registers */
113
114#if !defined(CONFIG_SOFTMMU)
115 if (puc) {
116 /* XXX: use siglongjmp ? */
117 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
118 }
119#endif
120 longjmp(env->jmp_env, 1);
121}
122
bellard8a40a182005-11-20 10:35:40 +0000123static TranslationBlock *tb_find_slow(target_ulong pc,
124 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000125 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000126{
127 TranslationBlock *tb, **ptb1;
128 int code_gen_size;
129 unsigned int h;
130 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
131 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +0000132
bellard8a40a182005-11-20 10:35:40 +0000133 spin_lock(&tb_lock);
134
135 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000136
bellard8a40a182005-11-20 10:35:40 +0000137 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000138
bellard8a40a182005-11-20 10:35:40 +0000139 /* find translated block using physical mappings */
140 phys_pc = get_phys_addr_code(env, pc);
141 phys_page1 = phys_pc & TARGET_PAGE_MASK;
142 phys_page2 = -1;
143 h = tb_phys_hash_func(phys_pc);
144 ptb1 = &tb_phys_hash[h];
145 for(;;) {
146 tb = *ptb1;
147 if (!tb)
148 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000149 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000150 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000151 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000152 tb->flags == flags) {
153 /* check next page if needed */
154 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000155 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000156 TARGET_PAGE_SIZE;
157 phys_page2 = get_phys_addr_code(env, virt_page2);
158 if (tb->page_addr[1] == phys_page2)
159 goto found;
160 } else {
161 goto found;
162 }
163 }
164 ptb1 = &tb->phys_hash_next;
165 }
166 not_found:
167 /* if no translated code available, then translate it now */
168 tb = tb_alloc(pc);
169 if (!tb) {
170 /* flush must be done */
171 tb_flush(env);
172 /* cannot fail at this point */
173 tb = tb_alloc(pc);
174 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000175 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000176 }
177 tc_ptr = code_gen_ptr;
178 tb->tc_ptr = tc_ptr;
179 tb->cs_base = cs_base;
180 tb->flags = flags;
blueswir166f1cdb2007-12-11 19:39:25 +0000181 SAVE_GLOBALS();
blueswir1d07bde82007-12-11 19:35:45 +0000182 cpu_gen_code(env, tb, &code_gen_size);
blueswir166f1cdb2007-12-11 19:39:25 +0000183 RESTORE_GLOBALS();
bellard8a40a182005-11-20 10:35:40 +0000184 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000185
bellard8a40a182005-11-20 10:35:40 +0000186 /* check next page if needed */
187 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
188 phys_page2 = -1;
189 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
190 phys_page2 = get_phys_addr_code(env, virt_page2);
191 }
192 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000193
bellard8a40a182005-11-20 10:35:40 +0000194 found:
bellard8a40a182005-11-20 10:35:40 +0000195 /* we add the TB in the virtual pc hash table */
196 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
197 spin_unlock(&tb_lock);
198 return tb;
199}
200
201static inline TranslationBlock *tb_find_fast(void)
202{
203 TranslationBlock *tb;
204 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000205 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000206
207 /* we record a subset of the CPU state. It will
208 always be the same before a given translated block
209 is executed. */
210#if defined(TARGET_I386)
211 flags = env->hflags;
212 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000213 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000214 cs_base = env->segs[R_CS].base;
215 pc = cs_base + env->eip;
216#elif defined(TARGET_ARM)
217 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000218 | (env->vfp.vec_stride << 4);
219 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
220 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000221 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
222 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000223 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000224 cs_base = 0;
225 pc = env->regs[15];
226#elif defined(TARGET_SPARC)
227#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000228 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
229 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
230 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000231#else
blueswir16d5f2372007-11-07 17:03:37 +0000232 // FPU enable . Supervisor
233 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000234#endif
235 cs_base = env->npc;
236 pc = env->pc;
237#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000238 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000239 cs_base = 0;
240 pc = env->nip;
241#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000242 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000243 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000244 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000245#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000246 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
247 | (env->sr & SR_S) /* Bit 13 */
248 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000249 cs_base = 0;
250 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000251#elif defined(TARGET_SH4)
ths823029f2007-12-02 06:10:04 +0000252 flags = env->flags;
253 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000254 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000255#elif defined(TARGET_ALPHA)
256 flags = env->ps;
257 cs_base = 0;
258 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000259#elif defined(TARGET_CRIS)
edgar_igl5d1d98e2008-05-03 08:35:16 +0000260 flags = env->pregs[PR_CCS] & (U_FLAG | X_FLAG);
thsf1ccf902007-10-08 13:16:14 +0000261 cs_base = 0;
262 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000263#else
264#error unsupported CPU
265#endif
bellardbce61842008-02-01 22:18:51 +0000266 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
bellard8a40a182005-11-20 10:35:40 +0000267 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
268 tb->flags != flags, 0)) {
269 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000270 /* Note: we do it here to avoid a gcc bug on Mac OS X when
271 doing it in tb_find_slow */
272 if (tb_invalidated_flag) {
273 /* as some TB could have been invalidated because
274 of memory exceptions while generating the code, we
275 must recompute the hash index here */
276 T0 = 0;
277 }
bellard8a40a182005-11-20 10:35:40 +0000278 }
279 return tb;
280}
281
pbrook497ad682007-11-23 02:11:10 +0000282#define BREAK_CHAIN T0 = 0
bellard8a40a182005-11-20 10:35:40 +0000283
bellard7d132992003-03-06 23:23:54 +0000284/* main execution loop */
285
bellarde4533c72003-06-15 19:51:39 +0000286int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000287{
pbrook1057eaa2007-02-04 13:37:44 +0000288#define DECLARE_HOST_REGS 1
289#include "hostregs_helper.h"
290#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000291#if defined(reg_REGWPTR)
292 uint32_t *saved_regwptr;
293#endif
294#endif
bellard8a40a182005-11-20 10:35:40 +0000295 int ret, interrupt_request;
bellard57fec1f2008-02-01 10:50:11 +0000296 long (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000297 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000298 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000299
thsbfed01f2007-06-03 17:44:37 +0000300 if (cpu_halted(env1) == EXCP_HALTED)
301 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000302
ths5fafdf22007-09-16 21:08:06 +0000303 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000304
bellard7d132992003-03-06 23:23:54 +0000305 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000306#define SAVE_HOST_REGS 1
307#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000308 env = env1;
blueswir166f1cdb2007-12-11 19:39:25 +0000309 SAVE_GLOBALS();
bellarde4533c72003-06-15 19:51:39 +0000310
bellard0d1a29f2004-10-12 22:01:28 +0000311 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000312#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000313 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000314 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
315 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000316 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000317 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000318#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000319#if defined(reg_REGWPTR)
320 saved_regwptr = REGWPTR;
321#endif
pbrooke6e59062006-10-22 00:18:54 +0000322#elif defined(TARGET_M68K)
323 env->cc_op = CC_OP_FLAGS;
324 env->cc_dest = env->sr & 0xf;
325 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000326#elif defined(TARGET_ALPHA)
327#elif defined(TARGET_ARM)
328#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000329#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000330#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000331#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000332 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000333#else
334#error unsupported target CPU
335#endif
bellard3fb2ded2003-06-24 13:22:59 +0000336 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000337
bellard7d132992003-03-06 23:23:54 +0000338 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000339 for(;;) {
340 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000341 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000342 /* if an exception is pending, we execute it here */
343 if (env->exception_index >= 0) {
344 if (env->exception_index >= EXCP_INTERRUPT) {
345 /* exit request from the cpu execution loop */
346 ret = env->exception_index;
347 break;
348 } else if (env->user_mode_only) {
349 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000350 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000351 loop */
bellard83479e72003-06-25 16:12:37 +0000352#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000353 do_interrupt_user(env->exception_index,
354 env->exception_is_int,
355 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000356 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000357#endif
bellard3fb2ded2003-06-24 13:22:59 +0000358 ret = env->exception_index;
359 break;
360 } else {
bellard83479e72003-06-25 16:12:37 +0000361#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000362 /* simulate a real cpu exception. On i386, it can
363 trigger new exceptions, but we do not handle
364 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000365 do_interrupt(env->exception_index,
366 env->exception_is_int,
367 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000368 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000369 /* successfully delivered */
370 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000371#elif defined(TARGET_PPC)
372 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000373#elif defined(TARGET_MIPS)
374 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000375#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000376 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000377#elif defined(TARGET_ARM)
378 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000379#elif defined(TARGET_SH4)
380 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000381#elif defined(TARGET_ALPHA)
382 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000383#elif defined(TARGET_CRIS)
384 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000385#elif defined(TARGET_M68K)
386 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000387#endif
bellard3fb2ded2003-06-24 13:22:59 +0000388 }
389 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000390 }
bellard9df217a2005-02-10 22:05:51 +0000391#ifdef USE_KQEMU
392 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
393 int ret;
394 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
395 ret = kqemu_cpu_exec(env);
396 /* put eflags in CPU temporary format */
397 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
398 DF = 1 - (2 * ((env->eflags >> 10) & 1));
399 CC_OP = CC_OP_EFLAGS;
400 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
401 if (ret == 1) {
402 /* exception */
403 longjmp(env->jmp_env, 1);
404 } else if (ret == 2) {
405 /* softmmu execution needed */
406 } else {
407 if (env->interrupt_request != 0) {
408 /* hardware interrupt will be executed just after */
409 } else {
410 /* otherwise, we restart */
411 longjmp(env->jmp_env, 1);
412 }
413 }
bellard9de5e442003-03-23 16:49:39 +0000414 }
bellard9df217a2005-02-10 22:05:51 +0000415#endif
416
bellard3fb2ded2003-06-24 13:22:59 +0000417 T0 = 0; /* force lookup of first TB */
418 for(;;) {
blueswir166f1cdb2007-12-11 19:39:25 +0000419 SAVE_GLOBALS();
bellard68a79312003-06-30 13:12:32 +0000420 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000421 if (__builtin_expect(interrupt_request, 0)
422#if defined(TARGET_I386)
423 && env->hflags & HF_GIF_MASK
424#endif
425 ) {
pbrook6658ffb2007-03-16 23:58:11 +0000426 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
427 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
428 env->exception_index = EXCP_DEBUG;
429 cpu_loop_exit();
430 }
balroga90b7312007-05-01 01:28:01 +0000431#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000432 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000433 if (interrupt_request & CPU_INTERRUPT_HALT) {
434 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
435 env->halted = 1;
436 env->exception_index = EXCP_HLT;
437 cpu_loop_exit();
438 }
439#endif
bellard68a79312003-06-30 13:12:32 +0000440#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000441 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
442 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000443 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000444 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
445 do_smm_enter();
pbrook497ad682007-11-23 02:11:10 +0000446 BREAK_CHAIN;
aurel32474ea842008-04-13 16:08:15 +0000447 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
448 !(env->hflags & HF_NMI_MASK)) {
449 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
450 env->hflags |= HF_NMI_MASK;
451 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
452 BREAK_CHAIN;
bellard3b21e032006-09-24 18:41:56 +0000453 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000454 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000455 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000456 int intno;
ths0573fbf2007-09-23 15:28:04 +0000457 svm_check_intercept(SVM_EXIT_INTR);
ths52621682007-09-27 01:52:00 +0000458 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
bellarda541f292004-04-12 20:39:29 +0000459 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000460 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000461 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
462 }
bellardd05e66d2003-08-20 21:34:35 +0000463 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000464 /* ensure that no TB jump will be modified as
465 the program flow was changed */
pbrook497ad682007-11-23 02:11:10 +0000466 BREAK_CHAIN;
ths0573fbf2007-09-23 15:28:04 +0000467#if !defined(CONFIG_USER_ONLY)
468 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
469 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
470 int intno;
471 /* FIXME: this should respect TPR */
472 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
ths52621682007-09-27 01:52:00 +0000473 svm_check_intercept(SVM_EXIT_VINTR);
ths0573fbf2007-09-23 15:28:04 +0000474 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
475 if (loglevel & CPU_LOG_TB_IN_ASM)
476 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
477 do_interrupt(intno, 0, 0, -1, 1);
ths52621682007-09-27 01:52:00 +0000478 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
479 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
pbrook497ad682007-11-23 02:11:10 +0000480 BREAK_CHAIN;
ths0573fbf2007-09-23 15:28:04 +0000481#endif
bellard68a79312003-06-30 13:12:32 +0000482 }
bellardce097762004-01-04 23:53:18 +0000483#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000484#if 0
485 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
486 cpu_ppc_reset(env);
487 }
488#endif
j_mayer47103572007-03-30 09:38:04 +0000489 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000490 ppc_hw_interrupt(env);
491 if (env->pending_interrupts == 0)
492 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
pbrook497ad682007-11-23 02:11:10 +0000493 BREAK_CHAIN;
bellardce097762004-01-04 23:53:18 +0000494 }
bellard6af0bf92005-07-02 14:58:51 +0000495#elif defined(TARGET_MIPS)
496 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000497 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000498 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000499 !(env->CP0_Status & (1 << CP0St_EXL)) &&
500 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000501 !(env->hflags & MIPS_HFLAG_DM)) {
502 /* Raise it */
503 env->exception_index = EXCP_EXT_INTERRUPT;
504 env->error_code = 0;
505 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000506 BREAK_CHAIN;
bellard6af0bf92005-07-02 14:58:51 +0000507 }
bellarde95c8d52004-09-30 22:22:08 +0000508#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000509 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
510 (env->psret != 0)) {
511 int pil = env->interrupt_index & 15;
512 int type = env->interrupt_index & 0xf0;
513
514 if (((type == TT_EXTINT) &&
515 (pil == 15 || pil > env->psrpil)) ||
516 type != TT_EXTINT) {
517 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
518 do_interrupt(env->interrupt_index);
519 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000520#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
521 cpu_check_irqs(env);
522#endif
pbrook497ad682007-11-23 02:11:10 +0000523 BREAK_CHAIN;
bellard66321a12005-04-06 20:47:48 +0000524 }
bellarde95c8d52004-09-30 22:22:08 +0000525 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
526 //do_interrupt(0, 0, 0, 0, 0);
527 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000528 }
bellardb5ff1b32005-11-26 10:38:39 +0000529#elif defined(TARGET_ARM)
530 if (interrupt_request & CPU_INTERRUPT_FIQ
531 && !(env->uncached_cpsr & CPSR_F)) {
532 env->exception_index = EXCP_FIQ;
533 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000534 BREAK_CHAIN;
bellardb5ff1b32005-11-26 10:38:39 +0000535 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000536 /* ARMv7-M interrupt return works by loading a magic value
537 into the PC. On real hardware the load causes the
538 return to occur. The qemu implementation performs the
539 jump normally, then does the exception return when the
540 CPU tries to execute code at the magic address.
541 This will cause the magic PC value to be pushed to
542 the stack if an interrupt occured at the wrong time.
543 We avoid this by disabling interrupts when
544 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000545 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000546 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
547 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000548 env->exception_index = EXCP_IRQ;
549 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000550 BREAK_CHAIN;
bellardb5ff1b32005-11-26 10:38:39 +0000551 }
bellardfdf9b3e2006-04-27 21:07:38 +0000552#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000553 if (interrupt_request & CPU_INTERRUPT_HARD) {
554 do_interrupt(env);
555 BREAK_CHAIN;
556 }
j_mayereddf68a2007-04-05 07:22:49 +0000557#elif defined(TARGET_ALPHA)
558 if (interrupt_request & CPU_INTERRUPT_HARD) {
559 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000560 BREAK_CHAIN;
j_mayereddf68a2007-04-05 07:22:49 +0000561 }
thsf1ccf902007-10-08 13:16:14 +0000562#elif defined(TARGET_CRIS)
563 if (interrupt_request & CPU_INTERRUPT_HARD) {
564 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000565 BREAK_CHAIN;
thsf1ccf902007-10-08 13:16:14 +0000566 }
pbrook06338792007-05-23 19:58:11 +0000567#elif defined(TARGET_M68K)
568 if (interrupt_request & CPU_INTERRUPT_HARD
569 && ((env->sr & SR_I) >> SR_I_SHIFT)
570 < env->pending_level) {
571 /* Real hardware gets the interrupt vector via an
572 IACK cycle at this point. Current emulated
573 hardware doesn't rely on this, so we
574 provide/save the vector when the interrupt is
575 first signalled. */
576 env->exception_index = env->pending_vector;
577 do_interrupt(1);
pbrook497ad682007-11-23 02:11:10 +0000578 BREAK_CHAIN;
pbrook06338792007-05-23 19:58:11 +0000579 }
bellard68a79312003-06-30 13:12:32 +0000580#endif
bellard9d050952006-05-22 22:03:52 +0000581 /* Don't use the cached interupt_request value,
582 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000583 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000584 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
585 /* ensure that no TB jump will be modified as
586 the program flow was changed */
pbrook497ad682007-11-23 02:11:10 +0000587 BREAK_CHAIN;
bellardbf3e8bf2004-02-16 21:58:54 +0000588 }
bellard68a79312003-06-30 13:12:32 +0000589 if (interrupt_request & CPU_INTERRUPT_EXIT) {
590 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
591 env->exception_index = EXCP_INTERRUPT;
592 cpu_loop_exit();
593 }
bellard3fb2ded2003-06-24 13:22:59 +0000594 }
595#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000596 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000597 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000598 regs_to_env();
599#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000600 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000601 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000602 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000603#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000604 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000605#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000606 REGWPTR = env->regbase + (env->cwp * 16);
607 env->regwptr = REGWPTR;
608 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000609#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000610 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000611#elif defined(TARGET_M68K)
612 cpu_m68k_flush_flags(env, env->cc_op);
613 env->cc_op = CC_OP_FLAGS;
614 env->sr = (env->sr & 0xffe0)
615 | env->cc_dest | (env->cc_x << 4);
616 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000617#elif defined(TARGET_MIPS)
618 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000619#elif defined(TARGET_SH4)
620 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000621#elif defined(TARGET_ALPHA)
622 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000623#elif defined(TARGET_CRIS)
624 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000625#else
ths5fafdf22007-09-16 21:08:06 +0000626#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000627#endif
bellard3fb2ded2003-06-24 13:22:59 +0000628 }
bellard7d132992003-03-06 23:23:54 +0000629#endif
bellard8a40a182005-11-20 10:35:40 +0000630 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000631#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000632 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000633 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
634 (long)tb->tc_ptr, tb->pc,
635 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000636 }
bellard9d27abd2003-05-10 13:13:54 +0000637#endif
blueswir166f1cdb2007-12-11 19:39:25 +0000638 RESTORE_GLOBALS();
bellard8a40a182005-11-20 10:35:40 +0000639 /* see if we can patch the calling TB. When the TB
640 spans two pages, we cannot safely do a direct
641 jump. */
bellardc27004e2005-01-03 23:35:10 +0000642 {
bellard8a40a182005-11-20 10:35:40 +0000643 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000644#if USE_KQEMU
645 (env->kqemu_enabled != 2) &&
646#endif
bellardec6338b2007-11-08 14:25:03 +0000647 tb->page_addr[1] == -1) {
bellard3fb2ded2003-06-24 13:22:59 +0000648 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000649 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000650 spin_unlock(&tb_lock);
651 }
bellardc27004e2005-01-03 23:35:10 +0000652 }
bellard3fb2ded2003-06-24 13:22:59 +0000653 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000654 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000655 /* execute the generated code */
656 gen_func = (void *)tc_ptr;
657#if defined(__sparc__)
658 __asm__ __volatile__("call %0\n\t"
659 "mov %%o7,%%i0"
660 : /* no outputs */
ths5fafdf22007-09-16 21:08:06 +0000661 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000662 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000663 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000664 "l0", "l1", "l2", "l3", "l4", "l5",
665 "l6", "l7");
aurel32f54b3f92008-04-12 20:14:54 +0000666#elif defined(__hppa__)
667 asm volatile ("ble 0(%%sr4,%1)\n"
668 "copy %%r31,%%r18\n"
669 "copy %%r28,%0\n"
670 : "=r" (T0)
671 : "r" (gen_func)
672 : "r1", "r2", "r3", "r4", "r5", "r6", "r7",
673 "r8", "r9", "r10", "r11", "r12", "r13",
674 "r18", "r19", "r20", "r21", "r22", "r23",
675 "r24", "r25", "r26", "r27", "r28", "r29",
676 "r30", "r31");
bellard3fb2ded2003-06-24 13:22:59 +0000677#elif defined(__arm__)
678 asm volatile ("mov pc, %0\n\t"
679 ".global exec_loop\n\t"
680 "exec_loop:\n\t"
681 : /* no outputs */
682 : "r" (gen_func)
683 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardb8076a72005-04-07 22:20:31 +0000684#elif defined(__ia64)
685 struct fptr {
686 void *ip;
687 void *gp;
688 } fp;
689
690 fp.ip = tc_ptr;
691 fp.gp = code_gen_buffer + 2 * (1 << 20);
692 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000693#else
bellard57fec1f2008-02-01 10:50:11 +0000694 T0 = gen_func();
bellard3fb2ded2003-06-24 13:22:59 +0000695#endif
bellard83479e72003-06-25 16:12:37 +0000696 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000697 /* reset soft MMU for next block (it can currently
698 only be set by a memory fault) */
699#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000700 if (env->hflags & HF_SOFTMMU_MASK) {
701 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000702 /* do not allow linking to another block */
703 T0 = 0;
704 }
705#endif
bellardf32fc642006-02-08 22:43:39 +0000706#if defined(USE_KQEMU)
707#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
708 if (kqemu_is_ok(env) &&
709 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
710 cpu_loop_exit();
711 }
712#endif
ths50a518e2007-06-03 18:52:15 +0000713 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000714 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000715 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000716 }
bellard3fb2ded2003-06-24 13:22:59 +0000717 } /* for(;;) */
718
bellard7d132992003-03-06 23:23:54 +0000719
bellarde4533c72003-06-15 19:51:39 +0000720#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000721 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000722 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000723#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000724 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000725#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000726#if defined(reg_REGWPTR)
727 REGWPTR = saved_regwptr;
728#endif
bellard67867302003-11-23 17:05:30 +0000729#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000730#elif defined(TARGET_M68K)
731 cpu_m68k_flush_flags(env, env->cc_op);
732 env->cc_op = CC_OP_FLAGS;
733 env->sr = (env->sr & 0xffe0)
734 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000735#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000736#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000737#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000738#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000739 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000740#else
741#error unsupported target CPU
742#endif
pbrook1057eaa2007-02-04 13:37:44 +0000743
744 /* restore global registers */
blueswir166f1cdb2007-12-11 19:39:25 +0000745 RESTORE_GLOBALS();
pbrook1057eaa2007-02-04 13:37:44 +0000746#include "hostregs_helper.h"
747
bellard6a00d602005-11-21 23:25:50 +0000748 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000749 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000750 return ret;
751}
bellard6dbad632003-03-16 18:05:05 +0000752
bellardfbf9eeb2004-04-25 21:21:33 +0000753/* must only be called from the generated code as an exception can be
754 generated */
755void tb_invalidate_page_range(target_ulong start, target_ulong end)
756{
bellarddc5d0b32004-06-22 18:43:30 +0000757 /* XXX: cannot enable it yet because it yields to MMU exception
758 where NIP != read address on PowerPC */
759#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000760 target_ulong phys_addr;
761 phys_addr = get_phys_addr_code(env, start);
762 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000763#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000764}
765
bellard1a18c712003-10-30 01:07:51 +0000766#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000767
bellard6dbad632003-03-16 18:05:05 +0000768void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
769{
770 CPUX86State *saved_env;
771
772 saved_env = env;
773 env = s;
bellarda412ac52003-07-26 18:01:40 +0000774 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000775 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000776 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000777 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000778 } else {
bellardb453b702004-01-04 15:45:21 +0000779 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000780 }
bellard6dbad632003-03-16 18:05:05 +0000781 env = saved_env;
782}
bellard9de5e442003-03-23 16:49:39 +0000783
bellard6f12a2a2007-11-11 22:16:56 +0000784void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000785{
786 CPUX86State *saved_env;
787
788 saved_env = env;
789 env = s;
ths3b46e622007-09-17 08:09:54 +0000790
bellard6f12a2a2007-11-11 22:16:56 +0000791 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000792
793 env = saved_env;
794}
795
bellard6f12a2a2007-11-11 22:16:56 +0000796void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000797{
798 CPUX86State *saved_env;
799
800 saved_env = env;
801 env = s;
ths3b46e622007-09-17 08:09:54 +0000802
bellard6f12a2a2007-11-11 22:16:56 +0000803 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000804
805 env = saved_env;
806}
807
bellarde4533c72003-06-15 19:51:39 +0000808#endif /* TARGET_I386 */
809
bellard67b915a2004-03-31 23:37:16 +0000810#if !defined(CONFIG_SOFTMMU)
811
bellard3fb2ded2003-06-24 13:22:59 +0000812#if defined(TARGET_I386)
813
bellardb56dad12003-05-08 15:38:04 +0000814/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000815 the effective address of the memory exception. 'is_write' is 1 if a
816 write caused the exception and otherwise 0'. 'old_set' is the
817 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000818static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000819 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000820 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000821{
bellarda513fe12003-05-27 23:29:48 +0000822 TranslationBlock *tb;
823 int ret;
bellard68a79312003-06-30 13:12:32 +0000824
bellard83479e72003-06-25 16:12:37 +0000825 if (cpu_single_env)
826 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000827#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000828 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000829 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000830#endif
bellard25eb4482003-05-14 21:50:54 +0000831 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000832 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000833 return 1;
834 }
bellardfbf9eeb2004-04-25 21:21:33 +0000835
bellard3fb2ded2003-06-24 13:22:59 +0000836 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000837 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000838 if (ret < 0)
839 return 0; /* not an MMU fault */
840 if (ret == 0)
841 return 1; /* the MMU fault was handled without causing real CPU fault */
842 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000843 tb = tb_find_pc(pc);
844 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000845 /* the PC is inside the translated code. It means that we have
846 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000847 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000848 }
bellard4cbf74b2003-08-10 21:48:43 +0000849 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000850#if 0
ths5fafdf22007-09-16 21:08:06 +0000851 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000852 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000853#endif
bellard4cbf74b2003-08-10 21:48:43 +0000854 /* we restore the process signal mask as the sigreturn should
855 do it (XXX: use sigsetjmp) */
856 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000857 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000858 } else {
859 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000860 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000861 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000862 }
bellard3fb2ded2003-06-24 13:22:59 +0000863 /* never comes here */
864 return 1;
865}
866
bellarde4533c72003-06-15 19:51:39 +0000867#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000868static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000869 int is_write, sigset_t *old_set,
870 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000871{
bellard68016c62005-02-07 23:12:27 +0000872 TranslationBlock *tb;
873 int ret;
874
875 if (cpu_single_env)
876 env = cpu_single_env; /* XXX: find a correct solution for multithread */
877#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000878 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000879 pc, address, is_write, *(unsigned long *)old_set);
880#endif
bellard9f0777e2005-02-02 20:42:01 +0000881 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000882 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000883 return 1;
884 }
bellard68016c62005-02-07 23:12:27 +0000885 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000886 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000887 if (ret < 0)
888 return 0; /* not an MMU fault */
889 if (ret == 0)
890 return 1; /* the MMU fault was handled without causing real CPU fault */
891 /* now we have a real cpu fault */
892 tb = tb_find_pc(pc);
893 if (tb) {
894 /* the PC is inside the translated code. It means that we have
895 a virtual CPU fault */
896 cpu_restore_state(tb, env, pc, puc);
897 }
898 /* we restore the process signal mask as the sigreturn should
899 do it (XXX: use sigsetjmp) */
900 sigprocmask(SIG_SETMASK, old_set, NULL);
901 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000902 /* never comes here */
903 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000904}
bellard93ac68b2003-09-30 20:57:29 +0000905#elif defined(TARGET_SPARC)
906static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000907 int is_write, sigset_t *old_set,
908 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000909{
bellard68016c62005-02-07 23:12:27 +0000910 TranslationBlock *tb;
911 int ret;
912
913 if (cpu_single_env)
914 env = cpu_single_env; /* XXX: find a correct solution for multithread */
915#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000916 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000917 pc, address, is_write, *(unsigned long *)old_set);
918#endif
bellardb453b702004-01-04 15:45:21 +0000919 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000920 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000921 return 1;
922 }
bellard68016c62005-02-07 23:12:27 +0000923 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000924 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000925 if (ret < 0)
926 return 0; /* not an MMU fault */
927 if (ret == 0)
928 return 1; /* the MMU fault was handled without causing real CPU fault */
929 /* now we have a real cpu fault */
930 tb = tb_find_pc(pc);
931 if (tb) {
932 /* the PC is inside the translated code. It means that we have
933 a virtual CPU fault */
934 cpu_restore_state(tb, env, pc, puc);
935 }
936 /* we restore the process signal mask as the sigreturn should
937 do it (XXX: use sigsetjmp) */
938 sigprocmask(SIG_SETMASK, old_set, NULL);
939 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000940 /* never comes here */
941 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000942}
bellard67867302003-11-23 17:05:30 +0000943#elif defined (TARGET_PPC)
944static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000945 int is_write, sigset_t *old_set,
946 void *puc)
bellard67867302003-11-23 17:05:30 +0000947{
948 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000949 int ret;
ths3b46e622007-09-17 08:09:54 +0000950
bellard67867302003-11-23 17:05:30 +0000951 if (cpu_single_env)
952 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000953#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000954 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000955 pc, address, is_write, *(unsigned long *)old_set);
956#endif
957 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000958 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000959 return 1;
960 }
961
bellardce097762004-01-04 23:53:18 +0000962 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000963 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000964 if (ret < 0)
965 return 0; /* not an MMU fault */
966 if (ret == 0)
967 return 1; /* the MMU fault was handled without causing real CPU fault */
968
bellard67867302003-11-23 17:05:30 +0000969 /* now we have a real cpu fault */
970 tb = tb_find_pc(pc);
971 if (tb) {
972 /* the PC is inside the translated code. It means that we have
973 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000974 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000975 }
bellardce097762004-01-04 23:53:18 +0000976 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000977#if 0
ths5fafdf22007-09-16 21:08:06 +0000978 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000979 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000980#endif
981 /* we restore the process signal mask as the sigreturn should
982 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000983 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000984 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000985 } else {
986 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000987 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000988 }
bellard67867302003-11-23 17:05:30 +0000989 /* never comes here */
990 return 1;
991}
bellard6af0bf92005-07-02 14:58:51 +0000992
pbrooke6e59062006-10-22 00:18:54 +0000993#elif defined(TARGET_M68K)
994static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
995 int is_write, sigset_t *old_set,
996 void *puc)
997{
998 TranslationBlock *tb;
999 int ret;
1000
1001 if (cpu_single_env)
1002 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1003#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001004 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +00001005 pc, address, is_write, *(unsigned long *)old_set);
1006#endif
1007 /* XXX: locking issue */
1008 if (is_write && page_unprotect(address, pc, puc)) {
1009 return 1;
1010 }
1011 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001012 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +00001013 if (ret < 0)
1014 return 0; /* not an MMU fault */
1015 if (ret == 0)
1016 return 1; /* the MMU fault was handled without causing real CPU fault */
1017 /* now we have a real cpu fault */
1018 tb = tb_find_pc(pc);
1019 if (tb) {
1020 /* the PC is inside the translated code. It means that we have
1021 a virtual CPU fault */
1022 cpu_restore_state(tb, env, pc, puc);
1023 }
1024 /* we restore the process signal mask as the sigreturn should
1025 do it (XXX: use sigsetjmp) */
1026 sigprocmask(SIG_SETMASK, old_set, NULL);
1027 cpu_loop_exit();
1028 /* never comes here */
1029 return 1;
1030}
1031
bellard6af0bf92005-07-02 14:58:51 +00001032#elif defined (TARGET_MIPS)
1033static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1034 int is_write, sigset_t *old_set,
1035 void *puc)
1036{
1037 TranslationBlock *tb;
1038 int ret;
ths3b46e622007-09-17 08:09:54 +00001039
bellard6af0bf92005-07-02 14:58:51 +00001040 if (cpu_single_env)
1041 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1042#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001043 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001044 pc, address, is_write, *(unsigned long *)old_set);
1045#endif
1046 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001047 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001048 return 1;
1049 }
1050
1051 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001052 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +00001053 if (ret < 0)
1054 return 0; /* not an MMU fault */
1055 if (ret == 0)
1056 return 1; /* the MMU fault was handled without causing real CPU fault */
1057
1058 /* now we have a real cpu fault */
1059 tb = tb_find_pc(pc);
1060 if (tb) {
1061 /* the PC is inside the translated code. It means that we have
1062 a virtual CPU fault */
1063 cpu_restore_state(tb, env, pc, puc);
1064 }
1065 if (ret == 1) {
1066#if 0
ths5fafdf22007-09-16 21:08:06 +00001067 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001068 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001069#endif
1070 /* we restore the process signal mask as the sigreturn should
1071 do it (XXX: use sigsetjmp) */
1072 sigprocmask(SIG_SETMASK, old_set, NULL);
1073 do_raise_exception_err(env->exception_index, env->error_code);
1074 } else {
1075 /* activate soft MMU for this block */
1076 cpu_resume_from_signal(env, puc);
1077 }
1078 /* never comes here */
1079 return 1;
1080}
1081
bellardfdf9b3e2006-04-27 21:07:38 +00001082#elif defined (TARGET_SH4)
1083static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1084 int is_write, sigset_t *old_set,
1085 void *puc)
1086{
1087 TranslationBlock *tb;
1088 int ret;
ths3b46e622007-09-17 08:09:54 +00001089
bellardfdf9b3e2006-04-27 21:07:38 +00001090 if (cpu_single_env)
1091 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1092#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001093 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001094 pc, address, is_write, *(unsigned long *)old_set);
1095#endif
1096 /* XXX: locking issue */
1097 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1098 return 1;
1099 }
1100
1101 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001102 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001103 if (ret < 0)
1104 return 0; /* not an MMU fault */
1105 if (ret == 0)
1106 return 1; /* the MMU fault was handled without causing real CPU fault */
1107
1108 /* now we have a real cpu fault */
1109 tb = tb_find_pc(pc);
1110 if (tb) {
1111 /* the PC is inside the translated code. It means that we have
1112 a virtual CPU fault */
1113 cpu_restore_state(tb, env, pc, puc);
1114 }
bellardfdf9b3e2006-04-27 21:07:38 +00001115#if 0
ths5fafdf22007-09-16 21:08:06 +00001116 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001117 env->nip, env->error_code, tb);
1118#endif
1119 /* we restore the process signal mask as the sigreturn should
1120 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001121 sigprocmask(SIG_SETMASK, old_set, NULL);
1122 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001123 /* never comes here */
1124 return 1;
1125}
j_mayereddf68a2007-04-05 07:22:49 +00001126
1127#elif defined (TARGET_ALPHA)
1128static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1129 int is_write, sigset_t *old_set,
1130 void *puc)
1131{
1132 TranslationBlock *tb;
1133 int ret;
ths3b46e622007-09-17 08:09:54 +00001134
j_mayereddf68a2007-04-05 07:22:49 +00001135 if (cpu_single_env)
1136 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1137#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001138 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001139 pc, address, is_write, *(unsigned long *)old_set);
1140#endif
1141 /* XXX: locking issue */
1142 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1143 return 1;
1144 }
1145
1146 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001147 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001148 if (ret < 0)
1149 return 0; /* not an MMU fault */
1150 if (ret == 0)
1151 return 1; /* the MMU fault was handled without causing real CPU fault */
1152
1153 /* now we have a real cpu fault */
1154 tb = tb_find_pc(pc);
1155 if (tb) {
1156 /* the PC is inside the translated code. It means that we have
1157 a virtual CPU fault */
1158 cpu_restore_state(tb, env, pc, puc);
1159 }
1160#if 0
ths5fafdf22007-09-16 21:08:06 +00001161 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001162 env->nip, env->error_code, tb);
1163#endif
1164 /* we restore the process signal mask as the sigreturn should
1165 do it (XXX: use sigsetjmp) */
1166 sigprocmask(SIG_SETMASK, old_set, NULL);
1167 cpu_loop_exit();
1168 /* never comes here */
1169 return 1;
1170}
thsf1ccf902007-10-08 13:16:14 +00001171#elif defined (TARGET_CRIS)
1172static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1173 int is_write, sigset_t *old_set,
1174 void *puc)
1175{
1176 TranslationBlock *tb;
1177 int ret;
1178
1179 if (cpu_single_env)
1180 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1181#if defined(DEBUG_SIGNAL)
1182 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1183 pc, address, is_write, *(unsigned long *)old_set);
1184#endif
1185 /* XXX: locking issue */
1186 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1187 return 1;
1188 }
1189
1190 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001191 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001192 if (ret < 0)
1193 return 0; /* not an MMU fault */
1194 if (ret == 0)
1195 return 1; /* the MMU fault was handled without causing real CPU fault */
1196
1197 /* now we have a real cpu fault */
1198 tb = tb_find_pc(pc);
1199 if (tb) {
1200 /* the PC is inside the translated code. It means that we have
1201 a virtual CPU fault */
1202 cpu_restore_state(tb, env, pc, puc);
1203 }
thsf1ccf902007-10-08 13:16:14 +00001204 /* we restore the process signal mask as the sigreturn should
1205 do it (XXX: use sigsetjmp) */
1206 sigprocmask(SIG_SETMASK, old_set, NULL);
1207 cpu_loop_exit();
1208 /* never comes here */
1209 return 1;
1210}
1211
bellarde4533c72003-06-15 19:51:39 +00001212#else
1213#error unsupported target CPU
1214#endif
bellard9de5e442003-03-23 16:49:39 +00001215
bellard2b413142003-05-14 23:01:10 +00001216#if defined(__i386__)
1217
bellardd8ecc0b2007-02-05 21:41:46 +00001218#if defined(__APPLE__)
1219# include <sys/ucontext.h>
1220
1221# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1222# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1223# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1224#else
1225# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1226# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1227# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1228#endif
1229
ths5fafdf22007-09-16 21:08:06 +00001230int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001231 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001232{
ths5a7b5422007-01-31 12:16:51 +00001233 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001234 struct ucontext *uc = puc;
1235 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001236 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001237
bellardd691f662003-03-24 21:58:34 +00001238#ifndef REG_EIP
1239/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001240#define REG_EIP EIP
1241#define REG_ERR ERR
1242#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001243#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001244 pc = EIP_sig(uc);
1245 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001246 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1247 trapno == 0xe ?
1248 (ERROR_sig(uc) >> 1) & 1 : 0,
1249 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001250}
1251
bellardbc51c5c2004-03-17 23:46:04 +00001252#elif defined(__x86_64__)
1253
ths5a7b5422007-01-31 12:16:51 +00001254int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001255 void *puc)
1256{
ths5a7b5422007-01-31 12:16:51 +00001257 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001258 struct ucontext *uc = puc;
1259 unsigned long pc;
1260
1261 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001262 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1263 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001264 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1265 &uc->uc_sigmask, puc);
1266}
1267
bellard83fb7ad2004-07-05 21:25:26 +00001268#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001269
bellard83fb7ad2004-07-05 21:25:26 +00001270/***********************************************************************
1271 * signal context platform-specific definitions
1272 * From Wine
1273 */
1274#ifdef linux
1275/* All Registers access - only for local access */
1276# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1277/* Gpr Registers access */
1278# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1279# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1280# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1281# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1282# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1283# define LR_sig(context) REG_sig(link, context) /* Link register */
1284# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1285/* Float Registers access */
1286# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1287# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1288/* Exception Registers access */
1289# define DAR_sig(context) REG_sig(dar, context)
1290# define DSISR_sig(context) REG_sig(dsisr, context)
1291# define TRAP_sig(context) REG_sig(trap, context)
1292#endif /* linux */
1293
1294#ifdef __APPLE__
1295# include <sys/ucontext.h>
1296typedef struct ucontext SIGCONTEXT;
1297/* All Registers access - only for local access */
1298# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1299# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1300# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1301# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1302/* Gpr Registers access */
1303# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1304# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1305# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1306# define CTR_sig(context) REG_sig(ctr, context)
1307# define XER_sig(context) REG_sig(xer, context) /* Link register */
1308# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1309# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1310/* Float Registers access */
1311# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1312# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1313/* Exception Registers access */
1314# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1315# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1316# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1317#endif /* __APPLE__ */
1318
ths5fafdf22007-09-16 21:08:06 +00001319int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001320 void *puc)
bellard2b413142003-05-14 23:01:10 +00001321{
ths5a7b5422007-01-31 12:16:51 +00001322 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001323 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001324 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001325 int is_write;
1326
bellard83fb7ad2004-07-05 21:25:26 +00001327 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001328 is_write = 0;
1329#if 0
1330 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001331 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001332 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001333#else
bellard83fb7ad2004-07-05 21:25:26 +00001334 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001335 is_write = 1;
1336#endif
ths5fafdf22007-09-16 21:08:06 +00001337 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001338 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001339}
bellard2b413142003-05-14 23:01:10 +00001340
bellard2f87c602003-06-02 20:38:09 +00001341#elif defined(__alpha__)
1342
ths5fafdf22007-09-16 21:08:06 +00001343int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001344 void *puc)
1345{
ths5a7b5422007-01-31 12:16:51 +00001346 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001347 struct ucontext *uc = puc;
1348 uint32_t *pc = uc->uc_mcontext.sc_pc;
1349 uint32_t insn = *pc;
1350 int is_write = 0;
1351
bellard8c6939c2003-06-09 15:28:00 +00001352 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001353 switch (insn >> 26) {
1354 case 0x0d: // stw
1355 case 0x0e: // stb
1356 case 0x0f: // stq_u
1357 case 0x24: // stf
1358 case 0x25: // stg
1359 case 0x26: // sts
1360 case 0x27: // stt
1361 case 0x2c: // stl
1362 case 0x2d: // stq
1363 case 0x2e: // stl_c
1364 case 0x2f: // stq_c
1365 is_write = 1;
1366 }
1367
ths5fafdf22007-09-16 21:08:06 +00001368 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001369 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001370}
bellard8c6939c2003-06-09 15:28:00 +00001371#elif defined(__sparc__)
1372
ths5fafdf22007-09-16 21:08:06 +00001373int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001374 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001375{
ths5a7b5422007-01-31 12:16:51 +00001376 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001377 uint32_t *regs = (uint32_t *)(info + 1);
1378 void *sigmask = (regs + 20);
1379 unsigned long pc;
1380 int is_write;
1381 uint32_t insn;
ths3b46e622007-09-17 08:09:54 +00001382
bellard8c6939c2003-06-09 15:28:00 +00001383 /* XXX: is there a standard glibc define ? */
1384 pc = regs[1];
1385 /* XXX: need kernel patch to get write flag faster */
1386 is_write = 0;
1387 insn = *(uint32_t *)pc;
1388 if ((insn >> 30) == 3) {
1389 switch((insn >> 19) & 0x3f) {
1390 case 0x05: // stb
1391 case 0x06: // sth
1392 case 0x04: // st
1393 case 0x07: // std
1394 case 0x24: // stf
1395 case 0x27: // stdf
1396 case 0x25: // stfsr
1397 is_write = 1;
1398 break;
1399 }
1400 }
ths5fafdf22007-09-16 21:08:06 +00001401 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001402 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001403}
1404
1405#elif defined(__arm__)
1406
ths5fafdf22007-09-16 21:08:06 +00001407int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001408 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001409{
ths5a7b5422007-01-31 12:16:51 +00001410 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001411 struct ucontext *uc = puc;
1412 unsigned long pc;
1413 int is_write;
ths3b46e622007-09-17 08:09:54 +00001414
bellard8c6939c2003-06-09 15:28:00 +00001415 pc = uc->uc_mcontext.gregs[R15];
1416 /* XXX: compute is_write */
1417 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001418 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001419 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001420 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001421}
1422
bellard38e584a2003-08-10 22:14:22 +00001423#elif defined(__mc68000)
1424
ths5fafdf22007-09-16 21:08:06 +00001425int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001426 void *puc)
1427{
ths5a7b5422007-01-31 12:16:51 +00001428 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001429 struct ucontext *uc = puc;
1430 unsigned long pc;
1431 int is_write;
ths3b46e622007-09-17 08:09:54 +00001432
bellard38e584a2003-08-10 22:14:22 +00001433 pc = uc->uc_mcontext.gregs[16];
1434 /* XXX: compute is_write */
1435 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001436 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001437 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001438 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001439}
1440
bellardb8076a72005-04-07 22:20:31 +00001441#elif defined(__ia64)
1442
1443#ifndef __ISR_VALID
1444 /* This ought to be in <bits/siginfo.h>... */
1445# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001446#endif
1447
ths5a7b5422007-01-31 12:16:51 +00001448int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001449{
ths5a7b5422007-01-31 12:16:51 +00001450 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001451 struct ucontext *uc = puc;
1452 unsigned long ip;
1453 int is_write = 0;
1454
1455 ip = uc->uc_mcontext.sc_ip;
1456 switch (host_signum) {
1457 case SIGILL:
1458 case SIGFPE:
1459 case SIGSEGV:
1460 case SIGBUS:
1461 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001462 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001463 /* ISR.W (write-access) is bit 33: */
1464 is_write = (info->si_isr >> 33) & 1;
1465 break;
1466
1467 default:
1468 break;
1469 }
1470 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1471 is_write,
1472 &uc->uc_sigmask, puc);
1473}
1474
bellard90cb9492005-07-24 15:11:38 +00001475#elif defined(__s390__)
1476
ths5fafdf22007-09-16 21:08:06 +00001477int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001478 void *puc)
1479{
ths5a7b5422007-01-31 12:16:51 +00001480 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001481 struct ucontext *uc = puc;
1482 unsigned long pc;
1483 int is_write;
ths3b46e622007-09-17 08:09:54 +00001484
bellard90cb9492005-07-24 15:11:38 +00001485 pc = uc->uc_mcontext.psw.addr;
1486 /* XXX: compute is_write */
1487 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001488 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001489 is_write, &uc->uc_sigmask, puc);
1490}
1491
1492#elif defined(__mips__)
1493
ths5fafdf22007-09-16 21:08:06 +00001494int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001495 void *puc)
1496{
ths9617efe2007-05-08 21:05:55 +00001497 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001498 struct ucontext *uc = puc;
1499 greg_t pc = uc->uc_mcontext.pc;
1500 int is_write;
ths3b46e622007-09-17 08:09:54 +00001501
thsc4b89d12007-05-05 19:23:11 +00001502 /* XXX: compute is_write */
1503 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001504 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001505 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001506}
1507
aurel32f54b3f92008-04-12 20:14:54 +00001508#elif defined(__hppa__)
1509
1510int cpu_signal_handler(int host_signum, void *pinfo,
1511 void *puc)
1512{
1513 struct siginfo *info = pinfo;
1514 struct ucontext *uc = puc;
1515 unsigned long pc;
1516 int is_write;
1517
1518 pc = uc->uc_mcontext.sc_iaoq[0];
1519 /* FIXME: compute is_write */
1520 is_write = 0;
1521 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1522 is_write,
1523 &uc->uc_sigmask, puc);
1524}
1525
bellard2b413142003-05-14 23:01:10 +00001526#else
1527
bellard3fb2ded2003-06-24 13:22:59 +00001528#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001529
1530#endif
bellard67b915a2004-03-31 23:37:16 +00001531
1532#endif /* !defined(CONFIG_SOFTMMU) */