blob: b40e74a0c43716c931f92cae2331e72978afc1c3 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000025#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000026
bellardfbf9eeb2004-04-25 21:21:33 +000027#if !defined(CONFIG_SOFTMMU)
28#undef EAX
29#undef ECX
30#undef EDX
31#undef EBX
32#undef ESP
33#undef EBP
34#undef ESI
35#undef EDI
36#undef EIP
37#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000038#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000039#include <sys/ucontext.h>
40#endif
blueswir184778502008-10-26 20:33:16 +000041#endif
bellardfbf9eeb2004-04-25 21:21:33 +000042
blueswir1572a9d42008-05-17 07:38:10 +000043#if defined(__sparc__) && !defined(HOST_SOLARIS)
44// Work around ugly bugs in glibc that mangle global register contents
45#undef env
46#define env cpu_single_env
47#endif
48
bellard36bdbe52003-11-19 22:12:02 +000049int tb_invalidated_flag;
50
bellarddc990652003-03-19 00:00:28 +000051//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000052//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000053
bellarde4533c72003-06-15 19:51:39 +000054void cpu_loop_exit(void)
55{
thsbfed01f2007-06-03 17:44:37 +000056 /* NOTE: the register at this point must be saved by hand because
57 longjmp restore them */
58 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000059 longjmp(env->jmp_env, 1);
60}
thsbfed01f2007-06-03 17:44:37 +000061
bellardfbf9eeb2004-04-25 21:21:33 +000062/* exit the current TB from a signal handler. The host registers are
63 restored in a state compatible with the CPU emulator
64 */
ths5fafdf22007-09-16 21:08:06 +000065void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000066{
67#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000068#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000069 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000070#elif defined(__OpenBSD__)
71 struct sigcontext *uc = puc;
72#endif
bellardfbf9eeb2004-04-25 21:21:33 +000073#endif
74
75 env = env1;
76
77 /* XXX: restore cpu registers saved in host registers */
78
79#if !defined(CONFIG_SOFTMMU)
80 if (puc) {
81 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000082#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000083 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000084#elif defined(__OpenBSD__)
85 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
86#endif
bellardfbf9eeb2004-04-25 21:21:33 +000087 }
88#endif
pbrook9a3ea652008-12-19 12:49:13 +000089 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000090 longjmp(env->jmp_env, 1);
91}
92
pbrook2e70f6e2008-06-29 01:03:05 +000093/* Execute the code without caching the generated code. An interpreter
94 could be used if available. */
95static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
96{
97 unsigned long next_tb;
98 TranslationBlock *tb;
99
100 /* Should never happen.
101 We only end up here when an existing TB is too long. */
102 if (max_cycles > CF_COUNT_MASK)
103 max_cycles = CF_COUNT_MASK;
104
105 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
106 max_cycles);
107 env->current_tb = tb;
108 /* execute the generated code */
109 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
110
111 if ((next_tb & 3) == 2) {
112 /* Restore PC. This may happen if async event occurs before
113 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000114 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000115 }
116 tb_phys_invalidate(tb, -1);
117 tb_free(tb);
118}
119
bellard8a40a182005-11-20 10:35:40 +0000120static TranslationBlock *tb_find_slow(target_ulong pc,
121 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000122 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000123{
124 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000125 unsigned int h;
126 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000127
bellard8a40a182005-11-20 10:35:40 +0000128 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000202 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
bellard0d1a29f2004-10-12 22:01:28 +0000230 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000231#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000232 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000233 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
234 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000235 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000236 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000237#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000238#elif defined(TARGET_M68K)
239 env->cc_op = CC_OP_FLAGS;
240 env->cc_dest = env->sr & 0xf;
241 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000242#elif defined(TARGET_ALPHA)
243#elif defined(TARGET_ARM)
244#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000248 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000249#else
250#error unsupported target CPU
251#endif
bellard3fb2ded2003-06-24 13:22:59 +0000252 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000253
bellard7d132992003-03-06 23:23:54 +0000254 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000255 for(;;) {
256 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000257 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000258 /* if an exception is pending, we execute it here */
259 if (env->exception_index >= 0) {
260 if (env->exception_index >= EXCP_INTERRUPT) {
261 /* exit request from the cpu execution loop */
262 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000263 if (ret == EXCP_DEBUG)
264 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000265 break;
aurel3272d239e2009-01-14 19:40:27 +0000266 } else {
267#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000268 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000269 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000270 loop */
bellard83479e72003-06-25 16:12:37 +0000271#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000272 do_interrupt_user(env->exception_index,
273 env->exception_is_int,
274 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000275 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000276 /* successfully delivered */
277 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000278#endif
bellard3fb2ded2003-06-24 13:22:59 +0000279 ret = env->exception_index;
280 break;
aurel3272d239e2009-01-14 19:40:27 +0000281#else
bellard83479e72003-06-25 16:12:37 +0000282#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000283 /* simulate a real cpu exception. On i386, it can
284 trigger new exceptions, but we do not handle
285 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000286 do_interrupt(env->exception_index,
287 env->exception_is_int,
288 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000289 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000290 /* successfully delivered */
291 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000292#elif defined(TARGET_PPC)
293 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000294#elif defined(TARGET_MIPS)
295 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000296#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000297 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000298#elif defined(TARGET_ARM)
299 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000300#elif defined(TARGET_SH4)
301 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000302#elif defined(TARGET_ALPHA)
303 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000304#elif defined(TARGET_CRIS)
305 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000306#elif defined(TARGET_M68K)
307 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000308#endif
aurel3272d239e2009-01-14 19:40:27 +0000309#endif
bellard3fb2ded2003-06-24 13:22:59 +0000310 }
311 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000312 }
bellard9df217a2005-02-10 22:05:51 +0000313#ifdef USE_KQEMU
314 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
315 int ret;
pbrooka7812ae2008-11-17 14:43:54 +0000316 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard9df217a2005-02-10 22:05:51 +0000317 ret = kqemu_cpu_exec(env);
318 /* put eflags in CPU temporary format */
319 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
320 DF = 1 - (2 * ((env->eflags >> 10) & 1));
321 CC_OP = CC_OP_EFLAGS;
322 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
323 if (ret == 1) {
324 /* exception */
325 longjmp(env->jmp_env, 1);
326 } else if (ret == 2) {
327 /* softmmu execution needed */
328 } else {
329 if (env->interrupt_request != 0) {
330 /* hardware interrupt will be executed just after */
331 } else {
332 /* otherwise, we restart */
333 longjmp(env->jmp_env, 1);
334 }
335 }
bellard9de5e442003-03-23 16:49:39 +0000336 }
bellard9df217a2005-02-10 22:05:51 +0000337#endif
338
aliguori7ba1e612008-11-05 16:04:33 +0000339 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000340 kvm_cpu_exec(env);
341 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000342 }
343
blueswir1b5fc09a2008-05-04 06:38:18 +0000344 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000345 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000346 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000347 if (unlikely(interrupt_request)) {
348 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
349 /* Mask out external interrupts for this step. */
350 interrupt_request &= ~(CPU_INTERRUPT_HARD |
351 CPU_INTERRUPT_FIQ |
352 CPU_INTERRUPT_SMI |
353 CPU_INTERRUPT_NMI);
354 }
pbrook6658ffb2007-03-16 23:58:11 +0000355 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
356 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
357 env->exception_index = EXCP_DEBUG;
358 cpu_loop_exit();
359 }
balroga90b7312007-05-01 01:28:01 +0000360#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000361 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000362 if (interrupt_request & CPU_INTERRUPT_HALT) {
363 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
364 env->halted = 1;
365 env->exception_index = EXCP_HLT;
366 cpu_loop_exit();
367 }
368#endif
bellard68a79312003-06-30 13:12:32 +0000369#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000370 if (env->hflags2 & HF2_GIF_MASK) {
371 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
372 !(env->hflags & HF_SMM_MASK)) {
373 svm_check_intercept(SVM_EXIT_SMI);
374 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
375 do_smm_enter();
376 next_tb = 0;
377 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
378 !(env->hflags2 & HF2_NMI_MASK)) {
379 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
380 env->hflags2 |= HF2_NMI_MASK;
381 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
382 next_tb = 0;
383 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
384 (((env->hflags2 & HF2_VINTR_MASK) &&
385 (env->hflags2 & HF2_HIF_MASK)) ||
386 (!(env->hflags2 & HF2_VINTR_MASK) &&
387 (env->eflags & IF_MASK &&
388 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
389 int intno;
390 svm_check_intercept(SVM_EXIT_INTR);
391 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
392 intno = cpu_get_pic_interrupt(env);
393 if (loglevel & CPU_LOG_TB_IN_ASM) {
394 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
395 }
396 do_interrupt(intno, 0, 0, 0, 1);
397 /* ensure that no TB jump will be modified as
398 the program flow was changed */
399 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000400#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000401 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
402 (env->eflags & IF_MASK) &&
403 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
404 int intno;
405 /* FIXME: this should respect TPR */
406 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000407 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
408 if (loglevel & CPU_LOG_TB_IN_ASM)
409 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
410 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000411 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000412 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000413#endif
bellarddb620f42008-06-04 17:02:19 +0000414 }
bellard68a79312003-06-30 13:12:32 +0000415 }
bellardce097762004-01-04 23:53:18 +0000416#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000417#if 0
418 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
419 cpu_ppc_reset(env);
420 }
421#endif
j_mayer47103572007-03-30 09:38:04 +0000422 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000423 ppc_hw_interrupt(env);
424 if (env->pending_interrupts == 0)
425 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000426 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000427 }
bellard6af0bf92005-07-02 14:58:51 +0000428#elif defined(TARGET_MIPS)
429 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000430 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000431 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000432 !(env->CP0_Status & (1 << CP0St_EXL)) &&
433 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000434 !(env->hflags & MIPS_HFLAG_DM)) {
435 /* Raise it */
436 env->exception_index = EXCP_EXT_INTERRUPT;
437 env->error_code = 0;
438 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000439 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000440 }
bellarde95c8d52004-09-30 22:22:08 +0000441#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000442 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
443 (env->psret != 0)) {
444 int pil = env->interrupt_index & 15;
445 int type = env->interrupt_index & 0xf0;
446
447 if (((type == TT_EXTINT) &&
448 (pil == 15 || pil > env->psrpil)) ||
449 type != TT_EXTINT) {
450 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000451 env->exception_index = env->interrupt_index;
452 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000453 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000454#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
455 cpu_check_irqs(env);
456#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000457 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000458 }
bellarde95c8d52004-09-30 22:22:08 +0000459 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
460 //do_interrupt(0, 0, 0, 0, 0);
461 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000462 }
bellardb5ff1b32005-11-26 10:38:39 +0000463#elif defined(TARGET_ARM)
464 if (interrupt_request & CPU_INTERRUPT_FIQ
465 && !(env->uncached_cpsr & CPSR_F)) {
466 env->exception_index = EXCP_FIQ;
467 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000468 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000469 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000470 /* ARMv7-M interrupt return works by loading a magic value
471 into the PC. On real hardware the load causes the
472 return to occur. The qemu implementation performs the
473 jump normally, then does the exception return when the
474 CPU tries to execute code at the magic address.
475 This will cause the magic PC value to be pushed to
476 the stack if an interrupt occured at the wrong time.
477 We avoid this by disabling interrupts when
478 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000479 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000480 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
481 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000482 env->exception_index = EXCP_IRQ;
483 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000484 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000485 }
bellardfdf9b3e2006-04-27 21:07:38 +0000486#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000487 if (interrupt_request & CPU_INTERRUPT_HARD) {
488 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000489 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000490 }
j_mayereddf68a2007-04-05 07:22:49 +0000491#elif defined(TARGET_ALPHA)
492 if (interrupt_request & CPU_INTERRUPT_HARD) {
493 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000494 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000495 }
thsf1ccf902007-10-08 13:16:14 +0000496#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000497 if (interrupt_request & CPU_INTERRUPT_HARD
498 && (env->pregs[PR_CCS] & I_FLAG)) {
499 env->exception_index = EXCP_IRQ;
500 do_interrupt(env);
501 next_tb = 0;
502 }
503 if (interrupt_request & CPU_INTERRUPT_NMI
504 && (env->pregs[PR_CCS] & M_FLAG)) {
505 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000506 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000507 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000508 }
pbrook06338792007-05-23 19:58:11 +0000509#elif defined(TARGET_M68K)
510 if (interrupt_request & CPU_INTERRUPT_HARD
511 && ((env->sr & SR_I) >> SR_I_SHIFT)
512 < env->pending_level) {
513 /* Real hardware gets the interrupt vector via an
514 IACK cycle at this point. Current emulated
515 hardware doesn't rely on this, so we
516 provide/save the vector when the interrupt is
517 first signalled. */
518 env->exception_index = env->pending_vector;
519 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000520 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000521 }
bellard68a79312003-06-30 13:12:32 +0000522#endif
bellard9d050952006-05-22 22:03:52 +0000523 /* Don't use the cached interupt_request value,
524 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000525 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000526 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
527 /* ensure that no TB jump will be modified as
528 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000529 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000530 }
bellard68a79312003-06-30 13:12:32 +0000531 if (interrupt_request & CPU_INTERRUPT_EXIT) {
532 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
533 env->exception_index = EXCP_INTERRUPT;
534 cpu_loop_exit();
535 }
bellard3fb2ded2003-06-24 13:22:59 +0000536 }
537#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000538 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000539 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000540 regs_to_env();
541#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000542 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000543 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000544 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000545#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000546 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000547#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000548 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000549#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000550 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000551#elif defined(TARGET_M68K)
552 cpu_m68k_flush_flags(env, env->cc_op);
553 env->cc_op = CC_OP_FLAGS;
554 env->sr = (env->sr & 0xffe0)
555 | env->cc_dest | (env->cc_x << 4);
556 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000557#elif defined(TARGET_MIPS)
558 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000559#elif defined(TARGET_SH4)
560 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000561#elif defined(TARGET_ALPHA)
562 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000563#elif defined(TARGET_CRIS)
564 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000565#else
ths5fafdf22007-09-16 21:08:06 +0000566#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000567#endif
bellard3fb2ded2003-06-24 13:22:59 +0000568 }
bellard7d132992003-03-06 23:23:54 +0000569#endif
pbrookd5975362008-06-07 20:50:51 +0000570 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000571 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000572 /* Note: we do it here to avoid a gcc bug on Mac OS X when
573 doing it in tb_find_slow */
574 if (tb_invalidated_flag) {
575 /* as some TB could have been invalidated because
576 of memory exceptions while generating the code, we
577 must recompute the hash index here */
578 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000579 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000580 }
bellard9d27abd2003-05-10 13:13:54 +0000581#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000582 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000583 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
584 (long)tb->tc_ptr, tb->pc,
585 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000586 }
bellard9d27abd2003-05-10 13:13:54 +0000587#endif
bellard8a40a182005-11-20 10:35:40 +0000588 /* see if we can patch the calling TB. When the TB
589 spans two pages, we cannot safely do a direct
590 jump. */
bellardc27004e2005-01-03 23:35:10 +0000591 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000592 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000593#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000594 (env->kqemu_enabled != 2) &&
595#endif
bellardec6338b2007-11-08 14:25:03 +0000596 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000597 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000598 }
bellardc27004e2005-01-03 23:35:10 +0000599 }
pbrookd5975362008-06-07 20:50:51 +0000600 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000601 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000602
603 /* cpu_interrupt might be called while translating the
604 TB, but before it is linked into a potentially
605 infinite loop and becomes env->current_tb. Avoid
606 starting execution if there is a pending interrupt. */
607 if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
608 env->current_tb = NULL;
609
pbrook2e70f6e2008-06-29 01:03:05 +0000610 while (env->current_tb) {
611 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000612 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000613#if defined(__sparc__) && !defined(HOST_SOLARIS)
614#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000615 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000616#define env cpu_single_env
617#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000618 next_tb = tcg_qemu_tb_exec(tc_ptr);
619 env->current_tb = NULL;
620 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000621 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000622 int insns_left;
623 tb = (TranslationBlock *)(long)(next_tb & ~3);
624 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000625 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000626 insns_left = env->icount_decr.u32;
627 if (env->icount_extra && insns_left >= 0) {
628 /* Refill decrementer and continue execution. */
629 env->icount_extra += insns_left;
630 if (env->icount_extra > 0xffff) {
631 insns_left = 0xffff;
632 } else {
633 insns_left = env->icount_extra;
634 }
635 env->icount_extra -= insns_left;
636 env->icount_decr.u16.low = insns_left;
637 } else {
638 if (insns_left > 0) {
639 /* Execute remaining instructions. */
640 cpu_exec_nocache(insns_left, tb);
641 }
642 env->exception_index = EXCP_INTERRUPT;
643 next_tb = 0;
644 cpu_loop_exit();
645 }
646 }
647 }
bellard4cbf74b2003-08-10 21:48:43 +0000648 /* reset soft MMU for next block (it can currently
649 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000650#if defined(USE_KQEMU)
651#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
652 if (kqemu_is_ok(env) &&
653 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
654 cpu_loop_exit();
655 }
656#endif
ths50a518e2007-06-03 18:52:15 +0000657 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000658 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000659 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000660 }
bellard3fb2ded2003-06-24 13:22:59 +0000661 } /* for(;;) */
662
bellard7d132992003-03-06 23:23:54 +0000663
bellarde4533c72003-06-15 19:51:39 +0000664#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000665 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000666 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000667#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000668 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000669#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000670#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000671#elif defined(TARGET_M68K)
672 cpu_m68k_flush_flags(env, env->cc_op);
673 env->cc_op = CC_OP_FLAGS;
674 env->sr = (env->sr & 0xffe0)
675 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000676#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000677#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000678#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000679#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000680 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000681#else
682#error unsupported target CPU
683#endif
pbrook1057eaa2007-02-04 13:37:44 +0000684
685 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000686#include "hostregs_helper.h"
687
bellard6a00d602005-11-21 23:25:50 +0000688 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000689 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000690 return ret;
691}
bellard6dbad632003-03-16 18:05:05 +0000692
bellardfbf9eeb2004-04-25 21:21:33 +0000693/* must only be called from the generated code as an exception can be
694 generated */
695void tb_invalidate_page_range(target_ulong start, target_ulong end)
696{
bellarddc5d0b32004-06-22 18:43:30 +0000697 /* XXX: cannot enable it yet because it yields to MMU exception
698 where NIP != read address on PowerPC */
699#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000700 target_ulong phys_addr;
701 phys_addr = get_phys_addr_code(env, start);
702 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000703#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000704}
705
bellard1a18c712003-10-30 01:07:51 +0000706#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000707
bellard6dbad632003-03-16 18:05:05 +0000708void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
709{
710 CPUX86State *saved_env;
711
712 saved_env = env;
713 env = s;
bellarda412ac52003-07-26 18:01:40 +0000714 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000715 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000716 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000717 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000718 } else {
bellard5d975592008-05-12 22:05:33 +0000719 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000720 }
bellard6dbad632003-03-16 18:05:05 +0000721 env = saved_env;
722}
bellard9de5e442003-03-23 16:49:39 +0000723
bellard6f12a2a2007-11-11 22:16:56 +0000724void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000725{
726 CPUX86State *saved_env;
727
728 saved_env = env;
729 env = s;
ths3b46e622007-09-17 08:09:54 +0000730
bellard6f12a2a2007-11-11 22:16:56 +0000731 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000732
733 env = saved_env;
734}
735
bellard6f12a2a2007-11-11 22:16:56 +0000736void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000737{
738 CPUX86State *saved_env;
739
740 saved_env = env;
741 env = s;
ths3b46e622007-09-17 08:09:54 +0000742
bellard6f12a2a2007-11-11 22:16:56 +0000743 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000744
745 env = saved_env;
746}
747
bellarde4533c72003-06-15 19:51:39 +0000748#endif /* TARGET_I386 */
749
bellard67b915a2004-03-31 23:37:16 +0000750#if !defined(CONFIG_SOFTMMU)
751
bellard3fb2ded2003-06-24 13:22:59 +0000752#if defined(TARGET_I386)
753
bellardb56dad12003-05-08 15:38:04 +0000754/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000755 the effective address of the memory exception. 'is_write' is 1 if a
756 write caused the exception and otherwise 0'. 'old_set' is the
757 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000758static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000759 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000760 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000761{
bellarda513fe12003-05-27 23:29:48 +0000762 TranslationBlock *tb;
763 int ret;
bellard68a79312003-06-30 13:12:32 +0000764
bellard83479e72003-06-25 16:12:37 +0000765 if (cpu_single_env)
766 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000767#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000768 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000769 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000770#endif
bellard25eb4482003-05-14 21:50:54 +0000771 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000772 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000773 return 1;
774 }
bellardfbf9eeb2004-04-25 21:21:33 +0000775
bellard3fb2ded2003-06-24 13:22:59 +0000776 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000777 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000778 if (ret < 0)
779 return 0; /* not an MMU fault */
780 if (ret == 0)
781 return 1; /* the MMU fault was handled without causing real CPU fault */
782 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000783 tb = tb_find_pc(pc);
784 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000785 /* the PC is inside the translated code. It means that we have
786 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000787 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000788 }
bellard4cbf74b2003-08-10 21:48:43 +0000789 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000790#if 0
ths5fafdf22007-09-16 21:08:06 +0000791 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000792 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000793#endif
bellard4cbf74b2003-08-10 21:48:43 +0000794 /* we restore the process signal mask as the sigreturn should
795 do it (XXX: use sigsetjmp) */
796 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000797 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000798 } else {
799 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000800 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000801 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000802 }
bellard3fb2ded2003-06-24 13:22:59 +0000803 /* never comes here */
804 return 1;
805}
806
bellarde4533c72003-06-15 19:51:39 +0000807#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000808static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000809 int is_write, sigset_t *old_set,
810 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000811{
bellard68016c62005-02-07 23:12:27 +0000812 TranslationBlock *tb;
813 int ret;
814
815 if (cpu_single_env)
816 env = cpu_single_env; /* XXX: find a correct solution for multithread */
817#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000818 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000819 pc, address, is_write, *(unsigned long *)old_set);
820#endif
bellard9f0777e2005-02-02 20:42:01 +0000821 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000822 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000823 return 1;
824 }
bellard68016c62005-02-07 23:12:27 +0000825 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000826 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000827 if (ret < 0)
828 return 0; /* not an MMU fault */
829 if (ret == 0)
830 return 1; /* the MMU fault was handled without causing real CPU fault */
831 /* now we have a real cpu fault */
832 tb = tb_find_pc(pc);
833 if (tb) {
834 /* the PC is inside the translated code. It means that we have
835 a virtual CPU fault */
836 cpu_restore_state(tb, env, pc, puc);
837 }
838 /* we restore the process signal mask as the sigreturn should
839 do it (XXX: use sigsetjmp) */
840 sigprocmask(SIG_SETMASK, old_set, NULL);
841 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000842 /* never comes here */
843 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000844}
bellard93ac68b2003-09-30 20:57:29 +0000845#elif defined(TARGET_SPARC)
846static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000847 int is_write, sigset_t *old_set,
848 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000849{
bellard68016c62005-02-07 23:12:27 +0000850 TranslationBlock *tb;
851 int ret;
852
853 if (cpu_single_env)
854 env = cpu_single_env; /* XXX: find a correct solution for multithread */
855#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000856 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000857 pc, address, is_write, *(unsigned long *)old_set);
858#endif
bellardb453b702004-01-04 15:45:21 +0000859 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000860 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000861 return 1;
862 }
bellard68016c62005-02-07 23:12:27 +0000863 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000864 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000865 if (ret < 0)
866 return 0; /* not an MMU fault */
867 if (ret == 0)
868 return 1; /* the MMU fault was handled without causing real CPU fault */
869 /* now we have a real cpu fault */
870 tb = tb_find_pc(pc);
871 if (tb) {
872 /* the PC is inside the translated code. It means that we have
873 a virtual CPU fault */
874 cpu_restore_state(tb, env, pc, puc);
875 }
876 /* we restore the process signal mask as the sigreturn should
877 do it (XXX: use sigsetjmp) */
878 sigprocmask(SIG_SETMASK, old_set, NULL);
879 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000880 /* never comes here */
881 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000882}
bellard67867302003-11-23 17:05:30 +0000883#elif defined (TARGET_PPC)
884static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000885 int is_write, sigset_t *old_set,
886 void *puc)
bellard67867302003-11-23 17:05:30 +0000887{
888 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000889 int ret;
ths3b46e622007-09-17 08:09:54 +0000890
bellard67867302003-11-23 17:05:30 +0000891 if (cpu_single_env)
892 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000893#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000894 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000895 pc, address, is_write, *(unsigned long *)old_set);
896#endif
897 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000898 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000899 return 1;
900 }
901
bellardce097762004-01-04 23:53:18 +0000902 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000903 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000904 if (ret < 0)
905 return 0; /* not an MMU fault */
906 if (ret == 0)
907 return 1; /* the MMU fault was handled without causing real CPU fault */
908
bellard67867302003-11-23 17:05:30 +0000909 /* now we have a real cpu fault */
910 tb = tb_find_pc(pc);
911 if (tb) {
912 /* the PC is inside the translated code. It means that we have
913 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000914 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000915 }
bellardce097762004-01-04 23:53:18 +0000916 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000917#if 0
ths5fafdf22007-09-16 21:08:06 +0000918 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000919 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000920#endif
921 /* we restore the process signal mask as the sigreturn should
922 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000923 sigprocmask(SIG_SETMASK, old_set, NULL);
aurel32e06fcd72008-12-11 22:42:14 +0000924 cpu_loop_exit();
bellardce097762004-01-04 23:53:18 +0000925 } else {
926 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000927 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000928 }
bellard67867302003-11-23 17:05:30 +0000929 /* never comes here */
930 return 1;
931}
bellard6af0bf92005-07-02 14:58:51 +0000932
pbrooke6e59062006-10-22 00:18:54 +0000933#elif defined(TARGET_M68K)
934static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
935 int is_write, sigset_t *old_set,
936 void *puc)
937{
938 TranslationBlock *tb;
939 int ret;
940
941 if (cpu_single_env)
942 env = cpu_single_env; /* XXX: find a correct solution for multithread */
943#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000944 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000945 pc, address, is_write, *(unsigned long *)old_set);
946#endif
947 /* XXX: locking issue */
948 if (is_write && page_unprotect(address, pc, puc)) {
949 return 1;
950 }
951 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000952 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000953 if (ret < 0)
954 return 0; /* not an MMU fault */
955 if (ret == 0)
956 return 1; /* the MMU fault was handled without causing real CPU fault */
957 /* now we have a real cpu fault */
958 tb = tb_find_pc(pc);
959 if (tb) {
960 /* the PC is inside the translated code. It means that we have
961 a virtual CPU fault */
962 cpu_restore_state(tb, env, pc, puc);
963 }
964 /* we restore the process signal mask as the sigreturn should
965 do it (XXX: use sigsetjmp) */
966 sigprocmask(SIG_SETMASK, old_set, NULL);
967 cpu_loop_exit();
968 /* never comes here */
969 return 1;
970}
971
bellard6af0bf92005-07-02 14:58:51 +0000972#elif defined (TARGET_MIPS)
973static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
974 int is_write, sigset_t *old_set,
975 void *puc)
976{
977 TranslationBlock *tb;
978 int ret;
ths3b46e622007-09-17 08:09:54 +0000979
bellard6af0bf92005-07-02 14:58:51 +0000980 if (cpu_single_env)
981 env = cpu_single_env; /* XXX: find a correct solution for multithread */
982#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000983 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000984 pc, address, is_write, *(unsigned long *)old_set);
985#endif
986 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000987 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000988 return 1;
989 }
990
991 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000992 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000993 if (ret < 0)
994 return 0; /* not an MMU fault */
995 if (ret == 0)
996 return 1; /* the MMU fault was handled without causing real CPU fault */
997
998 /* now we have a real cpu fault */
999 tb = tb_find_pc(pc);
1000 if (tb) {
1001 /* the PC is inside the translated code. It means that we have
1002 a virtual CPU fault */
1003 cpu_restore_state(tb, env, pc, puc);
1004 }
1005 if (ret == 1) {
1006#if 0
ths5fafdf22007-09-16 21:08:06 +00001007 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001008 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001009#endif
1010 /* we restore the process signal mask as the sigreturn should
1011 do it (XXX: use sigsetjmp) */
1012 sigprocmask(SIG_SETMASK, old_set, NULL);
thsf9480ff2008-12-20 19:42:14 +00001013 cpu_loop_exit();
bellard6af0bf92005-07-02 14:58:51 +00001014 } else {
1015 /* activate soft MMU for this block */
1016 cpu_resume_from_signal(env, puc);
1017 }
1018 /* never comes here */
1019 return 1;
1020}
1021
bellardfdf9b3e2006-04-27 21:07:38 +00001022#elif defined (TARGET_SH4)
1023static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1024 int is_write, sigset_t *old_set,
1025 void *puc)
1026{
1027 TranslationBlock *tb;
1028 int ret;
ths3b46e622007-09-17 08:09:54 +00001029
bellardfdf9b3e2006-04-27 21:07:38 +00001030 if (cpu_single_env)
1031 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1032#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001033 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001034 pc, address, is_write, *(unsigned long *)old_set);
1035#endif
1036 /* XXX: locking issue */
1037 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1038 return 1;
1039 }
1040
1041 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001042 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001043 if (ret < 0)
1044 return 0; /* not an MMU fault */
1045 if (ret == 0)
1046 return 1; /* the MMU fault was handled without causing real CPU fault */
1047
1048 /* now we have a real cpu fault */
1049 tb = tb_find_pc(pc);
1050 if (tb) {
1051 /* the PC is inside the translated code. It means that we have
1052 a virtual CPU fault */
1053 cpu_restore_state(tb, env, pc, puc);
1054 }
bellardfdf9b3e2006-04-27 21:07:38 +00001055#if 0
ths5fafdf22007-09-16 21:08:06 +00001056 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001057 env->nip, env->error_code, tb);
1058#endif
1059 /* we restore the process signal mask as the sigreturn should
1060 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001061 sigprocmask(SIG_SETMASK, old_set, NULL);
1062 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001063 /* never comes here */
1064 return 1;
1065}
j_mayereddf68a2007-04-05 07:22:49 +00001066
1067#elif defined (TARGET_ALPHA)
1068static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1069 int is_write, sigset_t *old_set,
1070 void *puc)
1071{
1072 TranslationBlock *tb;
1073 int ret;
ths3b46e622007-09-17 08:09:54 +00001074
j_mayereddf68a2007-04-05 07:22:49 +00001075 if (cpu_single_env)
1076 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1077#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001078 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001079 pc, address, is_write, *(unsigned long *)old_set);
1080#endif
1081 /* XXX: locking issue */
1082 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1083 return 1;
1084 }
1085
1086 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001087 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001088 if (ret < 0)
1089 return 0; /* not an MMU fault */
1090 if (ret == 0)
1091 return 1; /* the MMU fault was handled without causing real CPU fault */
1092
1093 /* now we have a real cpu fault */
1094 tb = tb_find_pc(pc);
1095 if (tb) {
1096 /* the PC is inside the translated code. It means that we have
1097 a virtual CPU fault */
1098 cpu_restore_state(tb, env, pc, puc);
1099 }
1100#if 0
ths5fafdf22007-09-16 21:08:06 +00001101 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001102 env->nip, env->error_code, tb);
1103#endif
1104 /* we restore the process signal mask as the sigreturn should
1105 do it (XXX: use sigsetjmp) */
1106 sigprocmask(SIG_SETMASK, old_set, NULL);
1107 cpu_loop_exit();
1108 /* never comes here */
1109 return 1;
1110}
thsf1ccf902007-10-08 13:16:14 +00001111#elif defined (TARGET_CRIS)
1112static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1113 int is_write, sigset_t *old_set,
1114 void *puc)
1115{
1116 TranslationBlock *tb;
1117 int ret;
1118
1119 if (cpu_single_env)
1120 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1121#if defined(DEBUG_SIGNAL)
1122 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1123 pc, address, is_write, *(unsigned long *)old_set);
1124#endif
1125 /* XXX: locking issue */
1126 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1127 return 1;
1128 }
1129
1130 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001131 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001132 if (ret < 0)
1133 return 0; /* not an MMU fault */
1134 if (ret == 0)
1135 return 1; /* the MMU fault was handled without causing real CPU fault */
1136
1137 /* now we have a real cpu fault */
1138 tb = tb_find_pc(pc);
1139 if (tb) {
1140 /* the PC is inside the translated code. It means that we have
1141 a virtual CPU fault */
1142 cpu_restore_state(tb, env, pc, puc);
1143 }
thsf1ccf902007-10-08 13:16:14 +00001144 /* we restore the process signal mask as the sigreturn should
1145 do it (XXX: use sigsetjmp) */
1146 sigprocmask(SIG_SETMASK, old_set, NULL);
1147 cpu_loop_exit();
1148 /* never comes here */
1149 return 1;
1150}
1151
bellarde4533c72003-06-15 19:51:39 +00001152#else
1153#error unsupported target CPU
1154#endif
bellard9de5e442003-03-23 16:49:39 +00001155
bellard2b413142003-05-14 23:01:10 +00001156#if defined(__i386__)
1157
bellardd8ecc0b2007-02-05 21:41:46 +00001158#if defined(__APPLE__)
1159# include <sys/ucontext.h>
1160
1161# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1162# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1163# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1164#else
1165# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1166# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1167# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1168#endif
1169
ths5fafdf22007-09-16 21:08:06 +00001170int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001171 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001172{
ths5a7b5422007-01-31 12:16:51 +00001173 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001174 struct ucontext *uc = puc;
1175 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001176 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001177
bellardd691f662003-03-24 21:58:34 +00001178#ifndef REG_EIP
1179/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001180#define REG_EIP EIP
1181#define REG_ERR ERR
1182#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001183#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001184 pc = EIP_sig(uc);
1185 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001186 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1187 trapno == 0xe ?
1188 (ERROR_sig(uc) >> 1) & 1 : 0,
1189 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001190}
1191
bellardbc51c5c2004-03-17 23:46:04 +00001192#elif defined(__x86_64__)
1193
blueswir1b3efe5c2008-12-05 17:55:45 +00001194#ifdef __NetBSD__
1195#define REG_ERR _REG_ERR
1196#define REG_TRAPNO _REG_TRAPNO
1197
1198#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.__gregs[(reg)]
1199#define QEMU_UC_MACHINE_PC(uc) _UC_MACHINE_PC(uc)
1200#else
1201#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.gregs[(reg)]
1202#define QEMU_UC_MACHINE_PC(uc) QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
1203#endif
1204
ths5a7b5422007-01-31 12:16:51 +00001205int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001206 void *puc)
1207{
ths5a7b5422007-01-31 12:16:51 +00001208 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001209 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001210#ifdef __NetBSD__
1211 ucontext_t *uc = puc;
1212#else
1213 struct ucontext *uc = puc;
1214#endif
bellardbc51c5c2004-03-17 23:46:04 +00001215
blueswir1b3efe5c2008-12-05 17:55:45 +00001216 pc = QEMU_UC_MACHINE_PC(uc);
ths5fafdf22007-09-16 21:08:06 +00001217 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1b3efe5c2008-12-05 17:55:45 +00001218 QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
1219 (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
bellardbc51c5c2004-03-17 23:46:04 +00001220 &uc->uc_sigmask, puc);
1221}
1222
malce58ffeb2009-01-14 18:39:49 +00001223#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +00001224
bellard83fb7ad2004-07-05 21:25:26 +00001225/***********************************************************************
1226 * signal context platform-specific definitions
1227 * From Wine
1228 */
1229#ifdef linux
1230/* All Registers access - only for local access */
1231# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1232/* Gpr Registers access */
1233# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1234# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1235# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1236# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1237# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1238# define LR_sig(context) REG_sig(link, context) /* Link register */
1239# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1240/* Float Registers access */
1241# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1242# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1243/* Exception Registers access */
1244# define DAR_sig(context) REG_sig(dar, context)
1245# define DSISR_sig(context) REG_sig(dsisr, context)
1246# define TRAP_sig(context) REG_sig(trap, context)
1247#endif /* linux */
1248
1249#ifdef __APPLE__
1250# include <sys/ucontext.h>
1251typedef struct ucontext SIGCONTEXT;
1252/* All Registers access - only for local access */
1253# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1254# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1255# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1256# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1257/* Gpr Registers access */
1258# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1259# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1260# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1261# define CTR_sig(context) REG_sig(ctr, context)
1262# define XER_sig(context) REG_sig(xer, context) /* Link register */
1263# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1264# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1265/* Float Registers access */
1266# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1267# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1268/* Exception Registers access */
1269# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1270# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1271# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1272#endif /* __APPLE__ */
1273
ths5fafdf22007-09-16 21:08:06 +00001274int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001275 void *puc)
bellard2b413142003-05-14 23:01:10 +00001276{
ths5a7b5422007-01-31 12:16:51 +00001277 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001278 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001279 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001280 int is_write;
1281
bellard83fb7ad2004-07-05 21:25:26 +00001282 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001283 is_write = 0;
1284#if 0
1285 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001286 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001287 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001288#else
bellard83fb7ad2004-07-05 21:25:26 +00001289 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001290 is_write = 1;
1291#endif
ths5fafdf22007-09-16 21:08:06 +00001292 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001293 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001294}
bellard2b413142003-05-14 23:01:10 +00001295
bellard2f87c602003-06-02 20:38:09 +00001296#elif defined(__alpha__)
1297
ths5fafdf22007-09-16 21:08:06 +00001298int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001299 void *puc)
1300{
ths5a7b5422007-01-31 12:16:51 +00001301 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001302 struct ucontext *uc = puc;
1303 uint32_t *pc = uc->uc_mcontext.sc_pc;
1304 uint32_t insn = *pc;
1305 int is_write = 0;
1306
bellard8c6939c2003-06-09 15:28:00 +00001307 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001308 switch (insn >> 26) {
1309 case 0x0d: // stw
1310 case 0x0e: // stb
1311 case 0x0f: // stq_u
1312 case 0x24: // stf
1313 case 0x25: // stg
1314 case 0x26: // sts
1315 case 0x27: // stt
1316 case 0x2c: // stl
1317 case 0x2d: // stq
1318 case 0x2e: // stl_c
1319 case 0x2f: // stq_c
1320 is_write = 1;
1321 }
1322
ths5fafdf22007-09-16 21:08:06 +00001323 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001324 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001325}
bellard8c6939c2003-06-09 15:28:00 +00001326#elif defined(__sparc__)
1327
ths5fafdf22007-09-16 21:08:06 +00001328int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001329 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001330{
ths5a7b5422007-01-31 12:16:51 +00001331 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001332 int is_write;
1333 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001334#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001335 uint32_t *regs = (uint32_t *)(info + 1);
1336 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001337 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001338 unsigned long pc = regs[1];
1339#else
blueswir184778502008-10-26 20:33:16 +00001340#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001341 struct sigcontext *sc = puc;
1342 unsigned long pc = sc->sigc_regs.tpc;
1343 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001344#elif defined(__OpenBSD__)
1345 struct sigcontext *uc = puc;
1346 unsigned long pc = uc->sc_pc;
1347 void *sigmask = (void *)(long)uc->sc_mask;
1348#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001349#endif
1350
bellard8c6939c2003-06-09 15:28:00 +00001351 /* XXX: need kernel patch to get write flag faster */
1352 is_write = 0;
1353 insn = *(uint32_t *)pc;
1354 if ((insn >> 30) == 3) {
1355 switch((insn >> 19) & 0x3f) {
1356 case 0x05: // stb
1357 case 0x06: // sth
1358 case 0x04: // st
1359 case 0x07: // std
1360 case 0x24: // stf
1361 case 0x27: // stdf
1362 case 0x25: // stfsr
1363 is_write = 1;
1364 break;
1365 }
1366 }
ths5fafdf22007-09-16 21:08:06 +00001367 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001368 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001369}
1370
1371#elif defined(__arm__)
1372
ths5fafdf22007-09-16 21:08:06 +00001373int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001374 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001375{
ths5a7b5422007-01-31 12:16:51 +00001376 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001377 struct ucontext *uc = puc;
1378 unsigned long pc;
1379 int is_write;
ths3b46e622007-09-17 08:09:54 +00001380
blueswir148bbf112008-07-08 18:35:02 +00001381#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001382 pc = uc->uc_mcontext.gregs[R15];
1383#else
balrog4eee57f2008-05-06 14:47:19 +00001384 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001385#endif
bellard8c6939c2003-06-09 15:28:00 +00001386 /* XXX: compute is_write */
1387 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001388 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001389 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001390 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001391}
1392
bellard38e584a2003-08-10 22:14:22 +00001393#elif defined(__mc68000)
1394
ths5fafdf22007-09-16 21:08:06 +00001395int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001396 void *puc)
1397{
ths5a7b5422007-01-31 12:16:51 +00001398 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001399 struct ucontext *uc = puc;
1400 unsigned long pc;
1401 int is_write;
ths3b46e622007-09-17 08:09:54 +00001402
bellard38e584a2003-08-10 22:14:22 +00001403 pc = uc->uc_mcontext.gregs[16];
1404 /* XXX: compute is_write */
1405 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001406 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001407 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001408 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001409}
1410
bellardb8076a72005-04-07 22:20:31 +00001411#elif defined(__ia64)
1412
1413#ifndef __ISR_VALID
1414 /* This ought to be in <bits/siginfo.h>... */
1415# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001416#endif
1417
ths5a7b5422007-01-31 12:16:51 +00001418int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001419{
ths5a7b5422007-01-31 12:16:51 +00001420 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001421 struct ucontext *uc = puc;
1422 unsigned long ip;
1423 int is_write = 0;
1424
1425 ip = uc->uc_mcontext.sc_ip;
1426 switch (host_signum) {
1427 case SIGILL:
1428 case SIGFPE:
1429 case SIGSEGV:
1430 case SIGBUS:
1431 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001432 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001433 /* ISR.W (write-access) is bit 33: */
1434 is_write = (info->si_isr >> 33) & 1;
1435 break;
1436
1437 default:
1438 break;
1439 }
1440 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1441 is_write,
1442 &uc->uc_sigmask, puc);
1443}
1444
bellard90cb9492005-07-24 15:11:38 +00001445#elif defined(__s390__)
1446
ths5fafdf22007-09-16 21:08:06 +00001447int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001448 void *puc)
1449{
ths5a7b5422007-01-31 12:16:51 +00001450 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001451 struct ucontext *uc = puc;
1452 unsigned long pc;
1453 int is_write;
ths3b46e622007-09-17 08:09:54 +00001454
bellard90cb9492005-07-24 15:11:38 +00001455 pc = uc->uc_mcontext.psw.addr;
1456 /* XXX: compute is_write */
1457 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001458 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001459 is_write, &uc->uc_sigmask, puc);
1460}
1461
1462#elif defined(__mips__)
1463
ths5fafdf22007-09-16 21:08:06 +00001464int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001465 void *puc)
1466{
ths9617efe2007-05-08 21:05:55 +00001467 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001468 struct ucontext *uc = puc;
1469 greg_t pc = uc->uc_mcontext.pc;
1470 int is_write;
ths3b46e622007-09-17 08:09:54 +00001471
thsc4b89d12007-05-05 19:23:11 +00001472 /* XXX: compute is_write */
1473 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001474 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001475 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001476}
1477
aurel32f54b3f92008-04-12 20:14:54 +00001478#elif defined(__hppa__)
1479
1480int cpu_signal_handler(int host_signum, void *pinfo,
1481 void *puc)
1482{
1483 struct siginfo *info = pinfo;
1484 struct ucontext *uc = puc;
1485 unsigned long pc;
1486 int is_write;
1487
1488 pc = uc->uc_mcontext.sc_iaoq[0];
1489 /* FIXME: compute is_write */
1490 is_write = 0;
1491 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1492 is_write,
1493 &uc->uc_sigmask, puc);
1494}
1495
bellard2b413142003-05-14 23:01:10 +00001496#else
1497
bellard3fb2ded2003-06-24 13:22:59 +00001498#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001499
1500#endif
bellard67b915a2004-03-31 23:37:16 +00001501
1502#endif /* !defined(CONFIG_SOFTMMU) */