bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 1 | /* |
| 2 | * i386 emulator main execution loop |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 3 | * |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 5 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 6 | * This library is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU Lesser General Public |
| 8 | * License as published by the Free Software Foundation; either |
| 9 | * version 2 of the License, or (at your option) any later version. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 10 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 11 | * This library is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 14 | * Lesser General Public License for more details. |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 15 | * |
bellard | 3ef693a | 2003-03-23 20:17:16 +0000 | [diff] [blame] | 16 | * You should have received a copy of the GNU Lesser General Public |
| 17 | * License along with this library; if not, write to the Free Software |
aurel32 | fad6cb1 | 2009-01-04 22:05:52 +0000 | [diff] [blame] | 18 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 19 | */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 20 | #include "config.h" |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 21 | #include "exec.h" |
bellard | 956034d | 2003-04-29 20:40:53 +0000 | [diff] [blame] | 22 | #include "disas.h" |
bellard | 7cb69ca | 2008-05-10 10:55:51 +0000 | [diff] [blame] | 23 | #include "tcg.h" |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 24 | #include "kvm.h" |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 25 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 26 | #if !defined(CONFIG_SOFTMMU) |
| 27 | #undef EAX |
| 28 | #undef ECX |
| 29 | #undef EDX |
| 30 | #undef EBX |
| 31 | #undef ESP |
| 32 | #undef EBP |
| 33 | #undef ESI |
| 34 | #undef EDI |
| 35 | #undef EIP |
| 36 | #include <signal.h> |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 37 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 38 | #include <sys/ucontext.h> |
| 39 | #endif |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 40 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 41 | |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 42 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
| 43 | // Work around ugly bugs in glibc that mangle global register contents |
| 44 | #undef env |
| 45 | #define env cpu_single_env |
| 46 | #endif |
| 47 | |
bellard | 36bdbe5 | 2003-11-19 22:12:02 +0000 | [diff] [blame] | 48 | int tb_invalidated_flag; |
| 49 | |
bellard | dc99065 | 2003-03-19 00:00:28 +0000 | [diff] [blame] | 50 | //#define DEBUG_EXEC |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 51 | //#define DEBUG_SIGNAL |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 52 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 53 | void cpu_loop_exit(void) |
| 54 | { |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 55 | /* NOTE: the register at this point must be saved by hand because |
| 56 | longjmp restore them */ |
| 57 | regs_to_env(); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 58 | longjmp(env->jmp_env, 1); |
| 59 | } |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 60 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 61 | /* exit the current TB from a signal handler. The host registers are |
| 62 | restored in a state compatible with the CPU emulator |
| 63 | */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 64 | void cpu_resume_from_signal(CPUState *env1, void *puc) |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 65 | { |
| 66 | #if !defined(CONFIG_SOFTMMU) |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 67 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 68 | struct ucontext *uc = puc; |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 69 | #elif defined(__OpenBSD__) |
| 70 | struct sigcontext *uc = puc; |
| 71 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 72 | #endif |
| 73 | |
| 74 | env = env1; |
| 75 | |
| 76 | /* XXX: restore cpu registers saved in host registers */ |
| 77 | |
| 78 | #if !defined(CONFIG_SOFTMMU) |
| 79 | if (puc) { |
| 80 | /* XXX: use siglongjmp ? */ |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 81 | #ifdef __linux__ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 82 | sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL); |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 83 | #elif defined(__OpenBSD__) |
| 84 | sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL); |
| 85 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 86 | } |
| 87 | #endif |
pbrook | 9a3ea65 | 2008-12-19 12:49:13 +0000 | [diff] [blame] | 88 | env->exception_index = -1; |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 89 | longjmp(env->jmp_env, 1); |
| 90 | } |
| 91 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 92 | /* Execute the code without caching the generated code. An interpreter |
| 93 | could be used if available. */ |
| 94 | static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb) |
| 95 | { |
| 96 | unsigned long next_tb; |
| 97 | TranslationBlock *tb; |
| 98 | |
| 99 | /* Should never happen. |
| 100 | We only end up here when an existing TB is too long. */ |
| 101 | if (max_cycles > CF_COUNT_MASK) |
| 102 | max_cycles = CF_COUNT_MASK; |
| 103 | |
| 104 | tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, |
| 105 | max_cycles); |
| 106 | env->current_tb = tb; |
| 107 | /* execute the generated code */ |
| 108 | next_tb = tcg_qemu_tb_exec(tb->tc_ptr); |
| 109 | |
| 110 | if ((next_tb & 3) == 2) { |
| 111 | /* Restore PC. This may happen if async event occurs before |
| 112 | the TB starts executing. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 113 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 114 | } |
| 115 | tb_phys_invalidate(tb, -1); |
| 116 | tb_free(tb); |
| 117 | } |
| 118 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 119 | static TranslationBlock *tb_find_slow(target_ulong pc, |
| 120 | target_ulong cs_base, |
j_mayer | c068688 | 2007-09-20 22:47:42 +0000 | [diff] [blame] | 121 | uint64_t flags) |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 122 | { |
| 123 | TranslationBlock *tb, **ptb1; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 124 | unsigned int h; |
| 125 | target_ulong phys_pc, phys_page1, phys_page2, virt_page2; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 126 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 127 | tb_invalidated_flag = 0; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 128 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 129 | regs_to_env(); /* XXX: do it just before cpu_gen_code() */ |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 130 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 131 | /* find translated block using physical mappings */ |
| 132 | phys_pc = get_phys_addr_code(env, pc); |
| 133 | phys_page1 = phys_pc & TARGET_PAGE_MASK; |
| 134 | phys_page2 = -1; |
| 135 | h = tb_phys_hash_func(phys_pc); |
| 136 | ptb1 = &tb_phys_hash[h]; |
| 137 | for(;;) { |
| 138 | tb = *ptb1; |
| 139 | if (!tb) |
| 140 | goto not_found; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 141 | if (tb->pc == pc && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 142 | tb->page_addr[0] == phys_page1 && |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 143 | tb->cs_base == cs_base && |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 144 | tb->flags == flags) { |
| 145 | /* check next page if needed */ |
| 146 | if (tb->page_addr[1] != -1) { |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 147 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 148 | TARGET_PAGE_SIZE; |
| 149 | phys_page2 = get_phys_addr_code(env, virt_page2); |
| 150 | if (tb->page_addr[1] == phys_page2) |
| 151 | goto found; |
| 152 | } else { |
| 153 | goto found; |
| 154 | } |
| 155 | } |
| 156 | ptb1 = &tb->phys_hash_next; |
| 157 | } |
| 158 | not_found: |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 159 | /* if no translated code available, then translate it now */ |
| 160 | tb = tb_gen_code(env, pc, cs_base, flags, 0); |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 161 | |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 162 | found: |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 163 | /* we add the TB in the virtual pc hash table */ |
| 164 | env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 165 | return tb; |
| 166 | } |
| 167 | |
| 168 | static inline TranslationBlock *tb_find_fast(void) |
| 169 | { |
| 170 | TranslationBlock *tb; |
| 171 | target_ulong cs_base, pc; |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 172 | int flags; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 173 | |
| 174 | /* we record a subset of the CPU state. It will |
| 175 | always be the same before a given translated block |
| 176 | is executed. */ |
aliguori | 6b91754 | 2008-11-18 19:46:41 +0000 | [diff] [blame] | 177 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); |
bellard | bce6184 | 2008-02-01 22:18:51 +0000 | [diff] [blame] | 178 | tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; |
ths | 551bd27 | 2008-07-03 17:57:36 +0000 | [diff] [blame] | 179 | if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || |
| 180 | tb->flags != flags)) { |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 181 | tb = tb_find_slow(pc, cs_base, flags); |
| 182 | } |
| 183 | return tb; |
| 184 | } |
| 185 | |
aliguori | dde2367 | 2008-11-18 20:50:36 +0000 | [diff] [blame] | 186 | static CPUDebugExcpHandler *debug_excp_handler; |
| 187 | |
| 188 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) |
| 189 | { |
| 190 | CPUDebugExcpHandler *old_handler = debug_excp_handler; |
| 191 | |
| 192 | debug_excp_handler = handler; |
| 193 | return old_handler; |
| 194 | } |
| 195 | |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 196 | static void cpu_handle_debug_exception(CPUState *env) |
| 197 | { |
| 198 | CPUWatchpoint *wp; |
| 199 | |
| 200 | if (!env->watchpoint_hit) |
aliguori | c0ce998 | 2008-11-25 22:13:57 +0000 | [diff] [blame] | 201 | TAILQ_FOREACH(wp, &env->watchpoints, entry) |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 202 | wp->flags &= ~BP_WATCHPOINT_HIT; |
aliguori | dde2367 | 2008-11-18 20:50:36 +0000 | [diff] [blame] | 203 | |
| 204 | if (debug_excp_handler) |
| 205 | debug_excp_handler(env); |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 206 | } |
| 207 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 208 | /* main execution loop */ |
| 209 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 210 | int cpu_exec(CPUState *env1) |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 211 | { |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 212 | #define DECLARE_HOST_REGS 1 |
| 213 | #include "hostregs_helper.h" |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 214 | int ret, interrupt_request; |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 215 | TranslationBlock *tb; |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 216 | uint8_t *tc_ptr; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 217 | unsigned long next_tb; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 218 | |
ths | bfed01f | 2007-06-03 17:44:37 +0000 | [diff] [blame] | 219 | if (cpu_halted(env1) == EXCP_HALTED) |
| 220 | return EXCP_HALTED; |
bellard | 5a1e3cf | 2005-11-23 21:02:53 +0000 | [diff] [blame] | 221 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 222 | cpu_single_env = env1; |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 223 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 224 | /* first we save global registers */ |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 225 | #define SAVE_HOST_REGS 1 |
| 226 | #include "hostregs_helper.h" |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 227 | env = env1; |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 228 | |
bellard | 0d1a29f | 2004-10-12 22:01:28 +0000 | [diff] [blame] | 229 | env_to_regs(); |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 230 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 231 | /* put eflags in CPU temporary format */ |
bellard | fc2b4c4 | 2003-03-29 16:52:44 +0000 | [diff] [blame] | 232 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 233 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 234 | CC_OP = CC_OP_EFLAGS; |
bellard | fc2b4c4 | 2003-03-29 16:52:44 +0000 | [diff] [blame] | 235 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 236 | #elif defined(TARGET_SPARC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 237 | #elif defined(TARGET_M68K) |
| 238 | env->cc_op = CC_OP_FLAGS; |
| 239 | env->cc_dest = env->sr & 0xf; |
| 240 | env->cc_x = (env->sr >> 4) & 1; |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 241 | #elif defined(TARGET_ALPHA) |
| 242 | #elif defined(TARGET_ARM) |
| 243 | #elif defined(TARGET_PPC) |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 244 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 245 | #elif defined(TARGET_SH4) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 246 | #elif defined(TARGET_CRIS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 247 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 248 | #else |
| 249 | #error unsupported target CPU |
| 250 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 251 | env->exception_index = -1; |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 252 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 253 | /* prepare setjmp context for exception handling */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 254 | for(;;) { |
| 255 | if (setjmp(env->jmp_env) == 0) { |
blueswir1 | 9ddff3d | 2009-04-04 07:41:20 +0000 | [diff] [blame] | 256 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
| 257 | #undef env |
| 258 | env = cpu_single_env; |
| 259 | #define env cpu_single_env |
| 260 | #endif |
bellard | ee8b702 | 2004-02-03 23:35:10 +0000 | [diff] [blame] | 261 | env->current_tb = NULL; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 262 | /* if an exception is pending, we execute it here */ |
| 263 | if (env->exception_index >= 0) { |
| 264 | if (env->exception_index >= EXCP_INTERRUPT) { |
| 265 | /* exit request from the cpu execution loop */ |
| 266 | ret = env->exception_index; |
aliguori | 6e140f2 | 2008-11-18 20:37:55 +0000 | [diff] [blame] | 267 | if (ret == EXCP_DEBUG) |
| 268 | cpu_handle_debug_exception(env); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 269 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 270 | } else { |
| 271 | #if defined(CONFIG_USER_ONLY) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 272 | /* if user mode only, we simulate a fake exception |
ths | 9f08349 | 2006-12-07 18:28:42 +0000 | [diff] [blame] | 273 | which will be handled outside the cpu execution |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 274 | loop */ |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 275 | #if defined(TARGET_I386) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 276 | do_interrupt_user(env->exception_index, |
| 277 | env->exception_is_int, |
| 278 | env->error_code, |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 279 | env->exception_next_eip); |
bellard | eba0162 | 2008-05-12 12:04:40 +0000 | [diff] [blame] | 280 | /* successfully delivered */ |
| 281 | env->old_exception = -1; |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 282 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 283 | ret = env->exception_index; |
| 284 | break; |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 285 | #else |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 286 | #if defined(TARGET_I386) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 287 | /* simulate a real cpu exception. On i386, it can |
| 288 | trigger new exceptions, but we do not handle |
| 289 | double or triple faults yet. */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 290 | do_interrupt(env->exception_index, |
| 291 | env->exception_is_int, |
| 292 | env->error_code, |
bellard | d05e66d | 2003-08-20 21:34:35 +0000 | [diff] [blame] | 293 | env->exception_next_eip, 0); |
ths | 678dde1 | 2007-03-31 20:28:52 +0000 | [diff] [blame] | 294 | /* successfully delivered */ |
| 295 | env->old_exception = -1; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 296 | #elif defined(TARGET_PPC) |
| 297 | do_interrupt(env); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 298 | #elif defined(TARGET_MIPS) |
| 299 | do_interrupt(env); |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 300 | #elif defined(TARGET_SPARC) |
blueswir1 | f2bc7e7 | 2008-05-27 17:35:30 +0000 | [diff] [blame] | 301 | do_interrupt(env); |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 302 | #elif defined(TARGET_ARM) |
| 303 | do_interrupt(env); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 304 | #elif defined(TARGET_SH4) |
| 305 | do_interrupt(env); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 306 | #elif defined(TARGET_ALPHA) |
| 307 | do_interrupt(env); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 308 | #elif defined(TARGET_CRIS) |
| 309 | do_interrupt(env); |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 310 | #elif defined(TARGET_M68K) |
| 311 | do_interrupt(0); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 312 | #endif |
aurel32 | 72d239e | 2009-01-14 19:40:27 +0000 | [diff] [blame] | 313 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 314 | } |
| 315 | env->exception_index = -1; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 316 | } |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 317 | #ifdef CONFIG_KQEMU |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 318 | if (kqemu_is_ok(env) && env->interrupt_request == 0 && env->exit_request == 0) { |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 319 | int ret; |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 320 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 321 | ret = kqemu_cpu_exec(env); |
| 322 | /* put eflags in CPU temporary format */ |
| 323 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 324 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); |
| 325 | CC_OP = CC_OP_EFLAGS; |
| 326 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
| 327 | if (ret == 1) { |
| 328 | /* exception */ |
| 329 | longjmp(env->jmp_env, 1); |
| 330 | } else if (ret == 2) { |
| 331 | /* softmmu execution needed */ |
| 332 | } else { |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 333 | if (env->interrupt_request != 0 || env->exit_request != 0) { |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 334 | /* hardware interrupt will be executed just after */ |
| 335 | } else { |
| 336 | /* otherwise, we restart */ |
| 337 | longjmp(env->jmp_env, 1); |
| 338 | } |
| 339 | } |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 340 | } |
bellard | 9df217a | 2005-02-10 22:05:51 +0000 | [diff] [blame] | 341 | #endif |
| 342 | |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 343 | if (kvm_enabled()) { |
aliguori | becfc39 | 2008-11-10 15:55:14 +0000 | [diff] [blame] | 344 | kvm_cpu_exec(env); |
| 345 | longjmp(env->jmp_env, 1); |
aliguori | 7ba1e61 | 2008-11-05 16:04:33 +0000 | [diff] [blame] | 346 | } |
| 347 | |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 348 | next_tb = 0; /* force lookup of first TB */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 349 | for(;;) { |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 350 | interrupt_request = env->interrupt_request; |
malc | e1638bd | 2008-11-06 18:54:46 +0000 | [diff] [blame] | 351 | if (unlikely(interrupt_request)) { |
| 352 | if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) { |
| 353 | /* Mask out external interrupts for this step. */ |
| 354 | interrupt_request &= ~(CPU_INTERRUPT_HARD | |
| 355 | CPU_INTERRUPT_FIQ | |
| 356 | CPU_INTERRUPT_SMI | |
| 357 | CPU_INTERRUPT_NMI); |
| 358 | } |
pbrook | 6658ffb | 2007-03-16 23:58:11 +0000 | [diff] [blame] | 359 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
| 360 | env->interrupt_request &= ~CPU_INTERRUPT_DEBUG; |
| 361 | env->exception_index = EXCP_DEBUG; |
| 362 | cpu_loop_exit(); |
| 363 | } |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 364 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 365 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 366 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
| 367 | env->interrupt_request &= ~CPU_INTERRUPT_HALT; |
| 368 | env->halted = 1; |
| 369 | env->exception_index = EXCP_HLT; |
| 370 | cpu_loop_exit(); |
| 371 | } |
| 372 | #endif |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 373 | #if defined(TARGET_I386) |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 374 | if (env->hflags2 & HF2_GIF_MASK) { |
| 375 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
| 376 | !(env->hflags & HF_SMM_MASK)) { |
| 377 | svm_check_intercept(SVM_EXIT_SMI); |
| 378 | env->interrupt_request &= ~CPU_INTERRUPT_SMI; |
| 379 | do_smm_enter(); |
| 380 | next_tb = 0; |
| 381 | } else if ((interrupt_request & CPU_INTERRUPT_NMI) && |
| 382 | !(env->hflags2 & HF2_NMI_MASK)) { |
| 383 | env->interrupt_request &= ~CPU_INTERRUPT_NMI; |
| 384 | env->hflags2 |= HF2_NMI_MASK; |
| 385 | do_interrupt(EXCP02_NMI, 0, 0, 0, 1); |
| 386 | next_tb = 0; |
| 387 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 388 | (((env->hflags2 & HF2_VINTR_MASK) && |
| 389 | (env->hflags2 & HF2_HIF_MASK)) || |
| 390 | (!(env->hflags2 & HF2_VINTR_MASK) && |
| 391 | (env->eflags & IF_MASK && |
| 392 | !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { |
| 393 | int intno; |
| 394 | svm_check_intercept(SVM_EXIT_INTR); |
| 395 | env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ); |
| 396 | intno = cpu_get_pic_interrupt(env); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 397 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); |
blueswir1 | 9ddff3d | 2009-04-04 07:41:20 +0000 | [diff] [blame] | 398 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
| 399 | #undef env |
| 400 | env = cpu_single_env; |
| 401 | #define env cpu_single_env |
| 402 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 403 | do_interrupt(intno, 0, 0, 0, 1); |
| 404 | /* ensure that no TB jump will be modified as |
| 405 | the program flow was changed */ |
| 406 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 407 | #if !defined(CONFIG_USER_ONLY) |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 408 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && |
| 409 | (env->eflags & IF_MASK) && |
| 410 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { |
| 411 | int intno; |
| 412 | /* FIXME: this should respect TPR */ |
| 413 | svm_check_intercept(SVM_EXIT_VINTR); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 414 | intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 415 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 416 | do_interrupt(intno, 0, 0, 0, 1); |
aurel32 | d40c54d | 2008-12-13 12:33:02 +0000 | [diff] [blame] | 417 | env->interrupt_request &= ~CPU_INTERRUPT_VIRQ; |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 418 | next_tb = 0; |
ths | 0573fbf | 2007-09-23 15:28:04 +0000 | [diff] [blame] | 419 | #endif |
bellard | db620f4 | 2008-06-04 17:02:19 +0000 | [diff] [blame] | 420 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 421 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 422 | #elif defined(TARGET_PPC) |
bellard | 9fddaa0 | 2004-05-21 12:59:32 +0000 | [diff] [blame] | 423 | #if 0 |
| 424 | if ((interrupt_request & CPU_INTERRUPT_RESET)) { |
| 425 | cpu_ppc_reset(env); |
| 426 | } |
| 427 | #endif |
j_mayer | 4710357 | 2007-03-30 09:38:04 +0000 | [diff] [blame] | 428 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
j_mayer | e9df014 | 2007-04-09 22:45:36 +0000 | [diff] [blame] | 429 | ppc_hw_interrupt(env); |
| 430 | if (env->pending_interrupts == 0) |
| 431 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 432 | next_tb = 0; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 433 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 434 | #elif defined(TARGET_MIPS) |
| 435 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 436 | (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) && |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 437 | (env->CP0_Status & (1 << CP0St_IE)) && |
ths | 24c7b0e | 2007-03-30 16:44:54 +0000 | [diff] [blame] | 438 | !(env->CP0_Status & (1 << CP0St_EXL)) && |
| 439 | !(env->CP0_Status & (1 << CP0St_ERL)) && |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 440 | !(env->hflags & MIPS_HFLAG_DM)) { |
| 441 | /* Raise it */ |
| 442 | env->exception_index = EXCP_EXT_INTERRUPT; |
| 443 | env->error_code = 0; |
| 444 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 445 | next_tb = 0; |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 446 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 447 | #elif defined(TARGET_SPARC) |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 448 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
| 449 | (env->psret != 0)) { |
| 450 | int pil = env->interrupt_index & 15; |
| 451 | int type = env->interrupt_index & 0xf0; |
| 452 | |
| 453 | if (((type == TT_EXTINT) && |
| 454 | (pil == 15 || pil > env->psrpil)) || |
| 455 | type != TT_EXTINT) { |
| 456 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; |
blueswir1 | f2bc7e7 | 2008-05-27 17:35:30 +0000 | [diff] [blame] | 457 | env->exception_index = env->interrupt_index; |
| 458 | do_interrupt(env); |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 459 | env->interrupt_index = 0; |
blueswir1 | 327ac2e | 2007-08-04 10:50:30 +0000 | [diff] [blame] | 460 | #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) |
| 461 | cpu_check_irqs(env); |
| 462 | #endif |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 463 | next_tb = 0; |
bellard | 66321a1 | 2005-04-06 20:47:48 +0000 | [diff] [blame] | 464 | } |
bellard | e95c8d5 | 2004-09-30 22:22:08 +0000 | [diff] [blame] | 465 | } else if (interrupt_request & CPU_INTERRUPT_TIMER) { |
| 466 | //do_interrupt(0, 0, 0, 0, 0); |
| 467 | env->interrupt_request &= ~CPU_INTERRUPT_TIMER; |
balrog | a90b731 | 2007-05-01 01:28:01 +0000 | [diff] [blame] | 468 | } |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 469 | #elif defined(TARGET_ARM) |
| 470 | if (interrupt_request & CPU_INTERRUPT_FIQ |
| 471 | && !(env->uncached_cpsr & CPSR_F)) { |
| 472 | env->exception_index = EXCP_FIQ; |
| 473 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 474 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 475 | } |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 476 | /* ARMv7-M interrupt return works by loading a magic value |
| 477 | into the PC. On real hardware the load causes the |
| 478 | return to occur. The qemu implementation performs the |
| 479 | jump normally, then does the exception return when the |
| 480 | CPU tries to execute code at the magic address. |
| 481 | This will cause the magic PC value to be pushed to |
| 482 | the stack if an interrupt occured at the wrong time. |
| 483 | We avoid this by disabling interrupts when |
| 484 | pc contains a magic address. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 485 | if (interrupt_request & CPU_INTERRUPT_HARD |
pbrook | 9ee6e8b | 2007-11-11 00:04:49 +0000 | [diff] [blame] | 486 | && ((IS_M(env) && env->regs[15] < 0xfffffff0) |
| 487 | || !(env->uncached_cpsr & CPSR_I))) { |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 488 | env->exception_index = EXCP_IRQ; |
| 489 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 490 | next_tb = 0; |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 491 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 492 | #elif defined(TARGET_SH4) |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 493 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 494 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 495 | next_tb = 0; |
ths | e96e204 | 2007-12-02 06:18:24 +0000 | [diff] [blame] | 496 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 497 | #elif defined(TARGET_ALPHA) |
| 498 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
| 499 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 500 | next_tb = 0; |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 501 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 502 | #elif defined(TARGET_CRIS) |
edgar_igl | 1b1a38b | 2008-06-09 23:18:06 +0000 | [diff] [blame] | 503 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 504 | && (env->pregs[PR_CCS] & I_FLAG)) { |
| 505 | env->exception_index = EXCP_IRQ; |
| 506 | do_interrupt(env); |
| 507 | next_tb = 0; |
| 508 | } |
| 509 | if (interrupt_request & CPU_INTERRUPT_NMI |
| 510 | && (env->pregs[PR_CCS] & M_FLAG)) { |
| 511 | env->exception_index = EXCP_NMI; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 512 | do_interrupt(env); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 513 | next_tb = 0; |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 514 | } |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 515 | #elif defined(TARGET_M68K) |
| 516 | if (interrupt_request & CPU_INTERRUPT_HARD |
| 517 | && ((env->sr & SR_I) >> SR_I_SHIFT) |
| 518 | < env->pending_level) { |
| 519 | /* Real hardware gets the interrupt vector via an |
| 520 | IACK cycle at this point. Current emulated |
| 521 | hardware doesn't rely on this, so we |
| 522 | provide/save the vector when the interrupt is |
| 523 | first signalled. */ |
| 524 | env->exception_index = env->pending_vector; |
| 525 | do_interrupt(1); |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 526 | next_tb = 0; |
pbrook | 0633879 | 2007-05-23 19:58:11 +0000 | [diff] [blame] | 527 | } |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 528 | #endif |
bellard | 9d05095 | 2006-05-22 22:03:52 +0000 | [diff] [blame] | 529 | /* Don't use the cached interupt_request value, |
| 530 | do_interrupt may have updated the EXITTB flag. */ |
bellard | b5ff1b3 | 2005-11-26 10:38:39 +0000 | [diff] [blame] | 531 | if (env->interrupt_request & CPU_INTERRUPT_EXITTB) { |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 532 | env->interrupt_request &= ~CPU_INTERRUPT_EXITTB; |
| 533 | /* ensure that no TB jump will be modified as |
| 534 | the program flow was changed */ |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 535 | next_tb = 0; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 536 | } |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 537 | } |
| 538 | if (unlikely(env->exit_request)) { |
| 539 | env->exit_request = 0; |
| 540 | env->exception_index = EXCP_INTERRUPT; |
| 541 | cpu_loop_exit(); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 542 | } |
| 543 | #ifdef DEBUG_EXEC |
aliguori | 8fec2b8 | 2009-01-15 22:36:53 +0000 | [diff] [blame] | 544 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 545 | /* restore flags in standard format */ |
ths | ecb644f | 2007-06-03 18:45:53 +0000 | [diff] [blame] | 546 | regs_to_env(); |
| 547 | #if defined(TARGET_I386) |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 548 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 549 | log_cpu_state(env, X86_DUMP_CCOP); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 550 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 551 | #elif defined(TARGET_ARM) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 552 | log_cpu_state(env, 0); |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 553 | #elif defined(TARGET_SPARC) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 554 | log_cpu_state(env, 0); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 555 | #elif defined(TARGET_PPC) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 556 | log_cpu_state(env, 0); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 557 | #elif defined(TARGET_M68K) |
| 558 | cpu_m68k_flush_flags(env, env->cc_op); |
| 559 | env->cc_op = CC_OP_FLAGS; |
| 560 | env->sr = (env->sr & 0xffe0) |
| 561 | | env->cc_dest | (env->cc_x << 4); |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 562 | log_cpu_state(env, 0); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 563 | #elif defined(TARGET_MIPS) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 564 | log_cpu_state(env, 0); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 565 | #elif defined(TARGET_SH4) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 566 | log_cpu_state(env, 0); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 567 | #elif defined(TARGET_ALPHA) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 568 | log_cpu_state(env, 0); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 569 | #elif defined(TARGET_CRIS) |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 570 | log_cpu_state(env, 0); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 571 | #else |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 572 | #error unsupported target CPU |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 573 | #endif |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 574 | } |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 575 | #endif |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 576 | spin_lock(&tb_lock); |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 577 | tb = tb_find_fast(); |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 578 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
| 579 | doing it in tb_find_slow */ |
| 580 | if (tb_invalidated_flag) { |
| 581 | /* as some TB could have been invalidated because |
| 582 | of memory exceptions while generating the code, we |
| 583 | must recompute the hash index here */ |
| 584 | next_tb = 0; |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 585 | tb_invalidated_flag = 0; |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 586 | } |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 587 | #ifdef DEBUG_EXEC |
aliguori | 93fcfe3 | 2009-01-15 22:34:14 +0000 | [diff] [blame] | 588 | qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n", |
| 589 | (long)tb->tc_ptr, tb->pc, |
| 590 | lookup_symbol(tb->pc)); |
bellard | 9d27abd | 2003-05-10 13:13:54 +0000 | [diff] [blame] | 591 | #endif |
bellard | 8a40a18 | 2005-11-20 10:35:40 +0000 | [diff] [blame] | 592 | /* see if we can patch the calling TB. When the TB |
| 593 | spans two pages, we cannot safely do a direct |
| 594 | jump. */ |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 595 | { |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 596 | if (next_tb != 0 && |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 597 | #ifdef CONFIG_KQEMU |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 598 | (env->kqemu_enabled != 2) && |
| 599 | #endif |
bellard | ec6338b | 2007-11-08 14:25:03 +0000 | [diff] [blame] | 600 | tb->page_addr[1] == -1) { |
blueswir1 | b5fc09a | 2008-05-04 06:38:18 +0000 | [diff] [blame] | 601 | tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 602 | } |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 603 | } |
pbrook | d597536 | 2008-06-07 20:50:51 +0000 | [diff] [blame] | 604 | spin_unlock(&tb_lock); |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 605 | env->current_tb = tb; |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 606 | |
| 607 | /* cpu_interrupt might be called while translating the |
| 608 | TB, but before it is linked into a potentially |
| 609 | infinite loop and becomes env->current_tb. Avoid |
| 610 | starting execution if there is a pending interrupt. */ |
aurel32 | be214e6 | 2009-03-06 21:48:00 +0000 | [diff] [blame] | 611 | if (unlikely (env->exit_request)) |
malc | 55e8b85 | 2008-11-04 14:18:13 +0000 | [diff] [blame] | 612 | env->current_tb = NULL; |
| 613 | |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 614 | while (env->current_tb) { |
| 615 | tc_ptr = tb->tc_ptr; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 616 | /* execute the generated code */ |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 617 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
| 618 | #undef env |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 619 | env = cpu_single_env; |
blueswir1 | 572a9d4 | 2008-05-17 07:38:10 +0000 | [diff] [blame] | 620 | #define env cpu_single_env |
| 621 | #endif |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 622 | next_tb = tcg_qemu_tb_exec(tc_ptr); |
| 623 | env->current_tb = NULL; |
| 624 | if ((next_tb & 3) == 2) { |
ths | bf20dc0 | 2008-06-30 17:22:19 +0000 | [diff] [blame] | 625 | /* Instruction counter expired. */ |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 626 | int insns_left; |
| 627 | tb = (TranslationBlock *)(long)(next_tb & ~3); |
| 628 | /* Restore PC. */ |
aliguori | 622ed36 | 2008-11-18 19:36:03 +0000 | [diff] [blame] | 629 | cpu_pc_from_tb(env, tb); |
pbrook | 2e70f6e | 2008-06-29 01:03:05 +0000 | [diff] [blame] | 630 | insns_left = env->icount_decr.u32; |
| 631 | if (env->icount_extra && insns_left >= 0) { |
| 632 | /* Refill decrementer and continue execution. */ |
| 633 | env->icount_extra += insns_left; |
| 634 | if (env->icount_extra > 0xffff) { |
| 635 | insns_left = 0xffff; |
| 636 | } else { |
| 637 | insns_left = env->icount_extra; |
| 638 | } |
| 639 | env->icount_extra -= insns_left; |
| 640 | env->icount_decr.u16.low = insns_left; |
| 641 | } else { |
| 642 | if (insns_left > 0) { |
| 643 | /* Execute remaining instructions. */ |
| 644 | cpu_exec_nocache(insns_left, tb); |
| 645 | } |
| 646 | env->exception_index = EXCP_INTERRUPT; |
| 647 | next_tb = 0; |
| 648 | cpu_loop_exit(); |
| 649 | } |
| 650 | } |
| 651 | } |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 652 | /* reset soft MMU for next block (it can currently |
| 653 | only be set by a memory fault) */ |
blueswir1 | 640f42e | 2009-04-19 10:18:01 +0000 | [diff] [blame] | 654 | #if defined(CONFIG_KQEMU) |
bellard | f32fc64 | 2006-02-08 22:43:39 +0000 | [diff] [blame] | 655 | #define MIN_CYCLE_BEFORE_SWITCH (100 * 1000) |
| 656 | if (kqemu_is_ok(env) && |
| 657 | (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) { |
| 658 | cpu_loop_exit(); |
| 659 | } |
| 660 | #endif |
ths | 50a518e | 2007-06-03 18:52:15 +0000 | [diff] [blame] | 661 | } /* for(;;) */ |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 662 | } else { |
bellard | 0d1a29f | 2004-10-12 22:01:28 +0000 | [diff] [blame] | 663 | env_to_regs(); |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 664 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 665 | } /* for(;;) */ |
| 666 | |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 667 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 668 | #if defined(TARGET_I386) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 669 | /* restore flags in standard format */ |
pbrook | a7812ae | 2008-11-17 14:43:54 +0000 | [diff] [blame] | 670 | env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK); |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 671 | #elif defined(TARGET_ARM) |
bellard | b7bcbe9 | 2005-02-22 19:27:29 +0000 | [diff] [blame] | 672 | /* XXX: Save/restore host fpu exception state?. */ |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 673 | #elif defined(TARGET_SPARC) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 674 | #elif defined(TARGET_PPC) |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 675 | #elif defined(TARGET_M68K) |
| 676 | cpu_m68k_flush_flags(env, env->cc_op); |
| 677 | env->cc_op = CC_OP_FLAGS; |
| 678 | env->sr = (env->sr & 0xffe0) |
| 679 | | env->cc_dest | (env->cc_x << 4); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 680 | #elif defined(TARGET_MIPS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 681 | #elif defined(TARGET_SH4) |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 682 | #elif defined(TARGET_ALPHA) |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 683 | #elif defined(TARGET_CRIS) |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 684 | /* XXXXX */ |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 685 | #else |
| 686 | #error unsupported target CPU |
| 687 | #endif |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 688 | |
| 689 | /* restore global registers */ |
pbrook | 1057eaa | 2007-02-04 13:37:44 +0000 | [diff] [blame] | 690 | #include "hostregs_helper.h" |
| 691 | |
bellard | 6a00d60 | 2005-11-21 23:25:50 +0000 | [diff] [blame] | 692 | /* fail safe : never use cpu_single_env outside cpu_exec() */ |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 693 | cpu_single_env = NULL; |
bellard | 7d13299 | 2003-03-06 23:23:54 +0000 | [diff] [blame] | 694 | return ret; |
| 695 | } |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 696 | |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 697 | /* must only be called from the generated code as an exception can be |
| 698 | generated */ |
| 699 | void tb_invalidate_page_range(target_ulong start, target_ulong end) |
| 700 | { |
bellard | dc5d0b3 | 2004-06-22 18:43:30 +0000 | [diff] [blame] | 701 | /* XXX: cannot enable it yet because it yields to MMU exception |
| 702 | where NIP != read address on PowerPC */ |
| 703 | #if 0 |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 704 | target_ulong phys_addr; |
| 705 | phys_addr = get_phys_addr_code(env, start); |
| 706 | tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0); |
bellard | dc5d0b3 | 2004-06-22 18:43:30 +0000 | [diff] [blame] | 707 | #endif |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 708 | } |
| 709 | |
bellard | 1a18c71 | 2003-10-30 01:07:51 +0000 | [diff] [blame] | 710 | #if defined(TARGET_I386) && defined(CONFIG_USER_ONLY) |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 711 | |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 712 | void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector) |
| 713 | { |
| 714 | CPUX86State *saved_env; |
| 715 | |
| 716 | saved_env = env; |
| 717 | env = s; |
bellard | a412ac5 | 2003-07-26 18:01:40 +0000 | [diff] [blame] | 718 | if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 719 | selector &= 0xffff; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 720 | cpu_x86_load_seg_cache(env, seg_reg, selector, |
bellard | c27004e | 2005-01-03 23:35:10 +0000 | [diff] [blame] | 721 | (selector << 4), 0xffff, 0); |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 722 | } else { |
bellard | 5d97559 | 2008-05-12 22:05:33 +0000 | [diff] [blame] | 723 | helper_load_seg(seg_reg, selector); |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 724 | } |
bellard | 6dbad63 | 2003-03-16 18:05:05 +0000 | [diff] [blame] | 725 | env = saved_env; |
| 726 | } |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 727 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 728 | void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32) |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 729 | { |
| 730 | CPUX86State *saved_env; |
| 731 | |
| 732 | saved_env = env; |
| 733 | env = s; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 734 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 735 | helper_fsave(ptr, data32); |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 736 | |
| 737 | env = saved_env; |
| 738 | } |
| 739 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 740 | void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32) |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 741 | { |
| 742 | CPUX86State *saved_env; |
| 743 | |
| 744 | saved_env = env; |
| 745 | env = s; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 746 | |
bellard | 6f12a2a | 2007-11-11 22:16:56 +0000 | [diff] [blame] | 747 | helper_frstor(ptr, data32); |
bellard | d0a1ffc | 2003-05-29 20:04:28 +0000 | [diff] [blame] | 748 | |
| 749 | env = saved_env; |
| 750 | } |
| 751 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 752 | #endif /* TARGET_I386 */ |
| 753 | |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 754 | #if !defined(CONFIG_SOFTMMU) |
| 755 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 756 | #if defined(TARGET_I386) |
| 757 | |
bellard | b56dad1 | 2003-05-08 15:38:04 +0000 | [diff] [blame] | 758 | /* 'pc' is the host PC at which the exception was raised. 'address' is |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 759 | the effective address of the memory exception. 'is_write' is 1 if a |
| 760 | write caused the exception and otherwise 0'. 'old_set' is the |
| 761 | signal set which should be restored */ |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 762 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 763 | int is_write, sigset_t *old_set, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 764 | void *puc) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 765 | { |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 766 | TranslationBlock *tb; |
| 767 | int ret; |
bellard | 68a7931 | 2003-06-30 13:12:32 +0000 | [diff] [blame] | 768 | |
bellard | 83479e7 | 2003-06-25 16:12:37 +0000 | [diff] [blame] | 769 | if (cpu_single_env) |
| 770 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 771 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 772 | qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 773 | pc, address, is_write, *(unsigned long *)old_set); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 774 | #endif |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 775 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 776 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 777 | return 1; |
| 778 | } |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 779 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 780 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 781 | ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 782 | if (ret < 0) |
| 783 | return 0; /* not an MMU fault */ |
| 784 | if (ret == 0) |
| 785 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 786 | /* now we have a real cpu fault */ |
bellard | a513fe1 | 2003-05-27 23:29:48 +0000 | [diff] [blame] | 787 | tb = tb_find_pc(pc); |
| 788 | if (tb) { |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 789 | /* the PC is inside the translated code. It means that we have |
| 790 | a virtual CPU fault */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 791 | cpu_restore_state(tb, env, pc, puc); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 792 | } |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 793 | if (ret == 1) { |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 794 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 795 | printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 796 | env->eip, env->cr[2], env->error_code); |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 797 | #endif |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 798 | /* we restore the process signal mask as the sigreturn should |
| 799 | do it (XXX: use sigsetjmp) */ |
| 800 | sigprocmask(SIG_SETMASK, old_set, NULL); |
bellard | 54ca909 | 2005-12-04 18:46:06 +0000 | [diff] [blame] | 801 | raise_exception_err(env->exception_index, env->error_code); |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 802 | } else { |
| 803 | /* activate soft MMU for this block */ |
bellard | 3f33731 | 2003-08-20 23:02:09 +0000 | [diff] [blame] | 804 | env->hflags |= HF_SOFTMMU_MASK; |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 805 | cpu_resume_from_signal(env, puc); |
bellard | 4cbf74b | 2003-08-10 21:48:43 +0000 | [diff] [blame] | 806 | } |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 807 | /* never comes here */ |
| 808 | return 1; |
| 809 | } |
| 810 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 811 | #elif defined(TARGET_ARM) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 812 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 813 | int is_write, sigset_t *old_set, |
| 814 | void *puc) |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 815 | { |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 816 | TranslationBlock *tb; |
| 817 | int ret; |
| 818 | |
| 819 | if (cpu_single_env) |
| 820 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 821 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 822 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 823 | pc, address, is_write, *(unsigned long *)old_set); |
| 824 | #endif |
bellard | 9f0777e | 2005-02-02 20:42:01 +0000 | [diff] [blame] | 825 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 826 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 9f0777e | 2005-02-02 20:42:01 +0000 | [diff] [blame] | 827 | return 1; |
| 828 | } |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 829 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 830 | ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 831 | if (ret < 0) |
| 832 | return 0; /* not an MMU fault */ |
| 833 | if (ret == 0) |
| 834 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 835 | /* now we have a real cpu fault */ |
| 836 | tb = tb_find_pc(pc); |
| 837 | if (tb) { |
| 838 | /* the PC is inside the translated code. It means that we have |
| 839 | a virtual CPU fault */ |
| 840 | cpu_restore_state(tb, env, pc, puc); |
| 841 | } |
| 842 | /* we restore the process signal mask as the sigreturn should |
| 843 | do it (XXX: use sigsetjmp) */ |
| 844 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 845 | cpu_loop_exit(); |
aurel32 | 968c74d | 2008-04-11 04:55:17 +0000 | [diff] [blame] | 846 | /* never comes here */ |
| 847 | return 1; |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 848 | } |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 849 | #elif defined(TARGET_SPARC) |
| 850 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 851 | int is_write, sigset_t *old_set, |
| 852 | void *puc) |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 853 | { |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 854 | TranslationBlock *tb; |
| 855 | int ret; |
| 856 | |
| 857 | if (cpu_single_env) |
| 858 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 859 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 860 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 861 | pc, address, is_write, *(unsigned long *)old_set); |
| 862 | #endif |
bellard | b453b70 | 2004-01-04 15:45:21 +0000 | [diff] [blame] | 863 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 864 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | b453b70 | 2004-01-04 15:45:21 +0000 | [diff] [blame] | 865 | return 1; |
| 866 | } |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 867 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 868 | ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 68016c6 | 2005-02-07 23:12:27 +0000 | [diff] [blame] | 869 | if (ret < 0) |
| 870 | return 0; /* not an MMU fault */ |
| 871 | if (ret == 0) |
| 872 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 873 | /* now we have a real cpu fault */ |
| 874 | tb = tb_find_pc(pc); |
| 875 | if (tb) { |
| 876 | /* the PC is inside the translated code. It means that we have |
| 877 | a virtual CPU fault */ |
| 878 | cpu_restore_state(tb, env, pc, puc); |
| 879 | } |
| 880 | /* we restore the process signal mask as the sigreturn should |
| 881 | do it (XXX: use sigsetjmp) */ |
| 882 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 883 | cpu_loop_exit(); |
aurel32 | 968c74d | 2008-04-11 04:55:17 +0000 | [diff] [blame] | 884 | /* never comes here */ |
| 885 | return 1; |
bellard | 93ac68b | 2003-09-30 20:57:29 +0000 | [diff] [blame] | 886 | } |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 887 | #elif defined (TARGET_PPC) |
| 888 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 889 | int is_write, sigset_t *old_set, |
| 890 | void *puc) |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 891 | { |
| 892 | TranslationBlock *tb; |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 893 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 894 | |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 895 | if (cpu_single_env) |
| 896 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 897 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 898 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 899 | pc, address, is_write, *(unsigned long *)old_set); |
| 900 | #endif |
| 901 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 902 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 903 | return 1; |
| 904 | } |
| 905 | |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 906 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 907 | ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 908 | if (ret < 0) |
| 909 | return 0; /* not an MMU fault */ |
| 910 | if (ret == 0) |
| 911 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 912 | |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 913 | /* now we have a real cpu fault */ |
| 914 | tb = tb_find_pc(pc); |
| 915 | if (tb) { |
| 916 | /* the PC is inside the translated code. It means that we have |
| 917 | a virtual CPU fault */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 918 | cpu_restore_state(tb, env, pc, puc); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 919 | } |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 920 | if (ret == 1) { |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 921 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 922 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 923 | env->nip, env->error_code, tb); |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 924 | #endif |
| 925 | /* we restore the process signal mask as the sigreturn should |
| 926 | do it (XXX: use sigsetjmp) */ |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 927 | sigprocmask(SIG_SETMASK, old_set, NULL); |
aurel32 | e06fcd7 | 2008-12-11 22:42:14 +0000 | [diff] [blame] | 928 | cpu_loop_exit(); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 929 | } else { |
| 930 | /* activate soft MMU for this block */ |
bellard | fbf9eeb | 2004-04-25 21:21:33 +0000 | [diff] [blame] | 931 | cpu_resume_from_signal(env, puc); |
bellard | ce09776 | 2004-01-04 23:53:18 +0000 | [diff] [blame] | 932 | } |
bellard | 6786730 | 2003-11-23 17:05:30 +0000 | [diff] [blame] | 933 | /* never comes here */ |
| 934 | return 1; |
| 935 | } |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 936 | |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 937 | #elif defined(TARGET_M68K) |
| 938 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 939 | int is_write, sigset_t *old_set, |
| 940 | void *puc) |
| 941 | { |
| 942 | TranslationBlock *tb; |
| 943 | int ret; |
| 944 | |
| 945 | if (cpu_single_env) |
| 946 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 947 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 948 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 949 | pc, address, is_write, *(unsigned long *)old_set); |
| 950 | #endif |
| 951 | /* XXX: locking issue */ |
| 952 | if (is_write && page_unprotect(address, pc, puc)) { |
| 953 | return 1; |
| 954 | } |
| 955 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 956 | ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
pbrook | e6e5906 | 2006-10-22 00:18:54 +0000 | [diff] [blame] | 957 | if (ret < 0) |
| 958 | return 0; /* not an MMU fault */ |
| 959 | if (ret == 0) |
| 960 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 961 | /* now we have a real cpu fault */ |
| 962 | tb = tb_find_pc(pc); |
| 963 | if (tb) { |
| 964 | /* the PC is inside the translated code. It means that we have |
| 965 | a virtual CPU fault */ |
| 966 | cpu_restore_state(tb, env, pc, puc); |
| 967 | } |
| 968 | /* we restore the process signal mask as the sigreturn should |
| 969 | do it (XXX: use sigsetjmp) */ |
| 970 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 971 | cpu_loop_exit(); |
| 972 | /* never comes here */ |
| 973 | return 1; |
| 974 | } |
| 975 | |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 976 | #elif defined (TARGET_MIPS) |
| 977 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 978 | int is_write, sigset_t *old_set, |
| 979 | void *puc) |
| 980 | { |
| 981 | TranslationBlock *tb; |
| 982 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 983 | |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 984 | if (cpu_single_env) |
| 985 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 986 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 987 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 988 | pc, address, is_write, *(unsigned long *)old_set); |
| 989 | #endif |
| 990 | /* XXX: locking issue */ |
pbrook | 53a5960 | 2006-03-25 19:31:22 +0000 | [diff] [blame] | 991 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 992 | return 1; |
| 993 | } |
| 994 | |
| 995 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 996 | ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 997 | if (ret < 0) |
| 998 | return 0; /* not an MMU fault */ |
| 999 | if (ret == 0) |
| 1000 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1001 | |
| 1002 | /* now we have a real cpu fault */ |
| 1003 | tb = tb_find_pc(pc); |
| 1004 | if (tb) { |
| 1005 | /* the PC is inside the translated code. It means that we have |
| 1006 | a virtual CPU fault */ |
| 1007 | cpu_restore_state(tb, env, pc, puc); |
| 1008 | } |
| 1009 | if (ret == 1) { |
| 1010 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1011 | printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n", |
ths | 1eb5207 | 2007-05-12 16:57:42 +0000 | [diff] [blame] | 1012 | env->PC, env->error_code, tb); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1013 | #endif |
| 1014 | /* we restore the process signal mask as the sigreturn should |
| 1015 | do it (XXX: use sigsetjmp) */ |
| 1016 | sigprocmask(SIG_SETMASK, old_set, NULL); |
ths | f9480ff | 2008-12-20 19:42:14 +0000 | [diff] [blame] | 1017 | cpu_loop_exit(); |
bellard | 6af0bf9 | 2005-07-02 14:58:51 +0000 | [diff] [blame] | 1018 | } else { |
| 1019 | /* activate soft MMU for this block */ |
| 1020 | cpu_resume_from_signal(env, puc); |
| 1021 | } |
| 1022 | /* never comes here */ |
| 1023 | return 1; |
| 1024 | } |
| 1025 | |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1026 | #elif defined (TARGET_SH4) |
| 1027 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1028 | int is_write, sigset_t *old_set, |
| 1029 | void *puc) |
| 1030 | { |
| 1031 | TranslationBlock *tb; |
| 1032 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1033 | |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1034 | if (cpu_single_env) |
| 1035 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1036 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1037 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1038 | pc, address, is_write, *(unsigned long *)old_set); |
| 1039 | #endif |
| 1040 | /* XXX: locking issue */ |
| 1041 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1042 | return 1; |
| 1043 | } |
| 1044 | |
| 1045 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1046 | ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1047 | if (ret < 0) |
| 1048 | return 0; /* not an MMU fault */ |
| 1049 | if (ret == 0) |
| 1050 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1051 | |
| 1052 | /* now we have a real cpu fault */ |
| 1053 | tb = tb_find_pc(pc); |
| 1054 | if (tb) { |
| 1055 | /* the PC is inside the translated code. It means that we have |
| 1056 | a virtual CPU fault */ |
| 1057 | cpu_restore_state(tb, env, pc, puc); |
| 1058 | } |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1059 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1060 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1061 | env->nip, env->error_code, tb); |
| 1062 | #endif |
| 1063 | /* we restore the process signal mask as the sigreturn should |
| 1064 | do it (XXX: use sigsetjmp) */ |
pbrook | 355fb23 | 2006-06-17 19:58:25 +0000 | [diff] [blame] | 1065 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1066 | cpu_loop_exit(); |
bellard | fdf9b3e | 2006-04-27 21:07:38 +0000 | [diff] [blame] | 1067 | /* never comes here */ |
| 1068 | return 1; |
| 1069 | } |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1070 | |
| 1071 | #elif defined (TARGET_ALPHA) |
| 1072 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1073 | int is_write, sigset_t *old_set, |
| 1074 | void *puc) |
| 1075 | { |
| 1076 | TranslationBlock *tb; |
| 1077 | int ret; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1078 | |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1079 | if (cpu_single_env) |
| 1080 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1081 | #if defined(DEBUG_SIGNAL) |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1082 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1083 | pc, address, is_write, *(unsigned long *)old_set); |
| 1084 | #endif |
| 1085 | /* XXX: locking issue */ |
| 1086 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1087 | return 1; |
| 1088 | } |
| 1089 | |
| 1090 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1091 | ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1092 | if (ret < 0) |
| 1093 | return 0; /* not an MMU fault */ |
| 1094 | if (ret == 0) |
| 1095 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1096 | |
| 1097 | /* now we have a real cpu fault */ |
| 1098 | tb = tb_find_pc(pc); |
| 1099 | if (tb) { |
| 1100 | /* the PC is inside the translated code. It means that we have |
| 1101 | a virtual CPU fault */ |
| 1102 | cpu_restore_state(tb, env, pc, puc); |
| 1103 | } |
| 1104 | #if 0 |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1105 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
j_mayer | eddf68a | 2007-04-05 07:22:49 +0000 | [diff] [blame] | 1106 | env->nip, env->error_code, tb); |
| 1107 | #endif |
| 1108 | /* we restore the process signal mask as the sigreturn should |
| 1109 | do it (XXX: use sigsetjmp) */ |
| 1110 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1111 | cpu_loop_exit(); |
| 1112 | /* never comes here */ |
| 1113 | return 1; |
| 1114 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1115 | #elif defined (TARGET_CRIS) |
| 1116 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
| 1117 | int is_write, sigset_t *old_set, |
| 1118 | void *puc) |
| 1119 | { |
| 1120 | TranslationBlock *tb; |
| 1121 | int ret; |
| 1122 | |
| 1123 | if (cpu_single_env) |
| 1124 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ |
| 1125 | #if defined(DEBUG_SIGNAL) |
| 1126 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
| 1127 | pc, address, is_write, *(unsigned long *)old_set); |
| 1128 | #endif |
| 1129 | /* XXX: locking issue */ |
| 1130 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
| 1131 | return 1; |
| 1132 | } |
| 1133 | |
| 1134 | /* see if it is an MMU fault */ |
j_mayer | 6ebbf39 | 2007-10-14 07:07:08 +0000 | [diff] [blame] | 1135 | ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1136 | if (ret < 0) |
| 1137 | return 0; /* not an MMU fault */ |
| 1138 | if (ret == 0) |
| 1139 | return 1; /* the MMU fault was handled without causing real CPU fault */ |
| 1140 | |
| 1141 | /* now we have a real cpu fault */ |
| 1142 | tb = tb_find_pc(pc); |
| 1143 | if (tb) { |
| 1144 | /* the PC is inside the translated code. It means that we have |
| 1145 | a virtual CPU fault */ |
| 1146 | cpu_restore_state(tb, env, pc, puc); |
| 1147 | } |
ths | f1ccf90 | 2007-10-08 13:16:14 +0000 | [diff] [blame] | 1148 | /* we restore the process signal mask as the sigreturn should |
| 1149 | do it (XXX: use sigsetjmp) */ |
| 1150 | sigprocmask(SIG_SETMASK, old_set, NULL); |
| 1151 | cpu_loop_exit(); |
| 1152 | /* never comes here */ |
| 1153 | return 1; |
| 1154 | } |
| 1155 | |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1156 | #else |
| 1157 | #error unsupported target CPU |
| 1158 | #endif |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1159 | |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1160 | #if defined(__i386__) |
| 1161 | |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1162 | #if defined(__APPLE__) |
| 1163 | # include <sys/ucontext.h> |
| 1164 | |
| 1165 | # define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip)) |
| 1166 | # define TRAP_sig(context) ((context)->uc_mcontext->es.trapno) |
| 1167 | # define ERROR_sig(context) ((context)->uc_mcontext->es.err) |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1168 | # define MASK_sig(context) ((context)->uc_sigmask) |
| 1169 | #elif defined(__OpenBSD__) |
| 1170 | # define EIP_sig(context) ((context)->sc_eip) |
| 1171 | # define TRAP_sig(context) ((context)->sc_trapno) |
| 1172 | # define ERROR_sig(context) ((context)->sc_err) |
| 1173 | # define MASK_sig(context) ((context)->sc_mask) |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1174 | #else |
| 1175 | # define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP]) |
| 1176 | # define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO]) |
| 1177 | # define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR]) |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1178 | # define MASK_sig(context) ((context)->uc_sigmask) |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1179 | #endif |
| 1180 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1181 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1182 | void *puc) |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1183 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1184 | siginfo_t *info = pinfo; |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1185 | #if defined(__OpenBSD__) |
| 1186 | struct sigcontext *uc = puc; |
| 1187 | #else |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1188 | struct ucontext *uc = puc; |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1189 | #endif |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1190 | unsigned long pc; |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1191 | int trapno; |
bellard | 97eb5b1 | 2004-02-25 23:19:55 +0000 | [diff] [blame] | 1192 | |
bellard | d691f66 | 2003-03-24 21:58:34 +0000 | [diff] [blame] | 1193 | #ifndef REG_EIP |
| 1194 | /* for glibc 2.1 */ |
bellard | fd6ce8f | 2003-05-14 19:00:11 +0000 | [diff] [blame] | 1195 | #define REG_EIP EIP |
| 1196 | #define REG_ERR ERR |
| 1197 | #define REG_TRAPNO TRAPNO |
bellard | d691f66 | 2003-03-24 21:58:34 +0000 | [diff] [blame] | 1198 | #endif |
bellard | d8ecc0b | 2007-02-05 21:41:46 +0000 | [diff] [blame] | 1199 | pc = EIP_sig(uc); |
| 1200 | trapno = TRAP_sig(uc); |
bellard | ec6338b | 2007-11-08 14:25:03 +0000 | [diff] [blame] | 1201 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
| 1202 | trapno == 0xe ? |
| 1203 | (ERROR_sig(uc) >> 1) & 1 : 0, |
blueswir1 | d39bb24 | 2009-04-10 07:29:34 +0000 | [diff] [blame] | 1204 | &MASK_sig(uc), puc); |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1205 | } |
| 1206 | |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1207 | #elif defined(__x86_64__) |
| 1208 | |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1209 | #ifdef __NetBSD__ |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1210 | #define PC_sig(context) _UC_MACHINE_PC(context) |
| 1211 | #define TRAP_sig(context) ((context)->uc_mcontext.__gregs[_REG_TRAPNO]) |
| 1212 | #define ERROR_sig(context) ((context)->uc_mcontext.__gregs[_REG_ERR]) |
| 1213 | #define MASK_sig(context) ((context)->uc_sigmask) |
| 1214 | #elif defined(__OpenBSD__) |
| 1215 | #define PC_sig(context) ((context)->sc_rip) |
| 1216 | #define TRAP_sig(context) ((context)->sc_trapno) |
| 1217 | #define ERROR_sig(context) ((context)->sc_err) |
| 1218 | #define MASK_sig(context) ((context)->sc_mask) |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1219 | #else |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1220 | #define PC_sig(context) ((context)->uc_mcontext.gregs[REG_RIP]) |
| 1221 | #define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO]) |
| 1222 | #define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR]) |
| 1223 | #define MASK_sig(context) ((context)->uc_sigmask) |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1224 | #endif |
| 1225 | |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1226 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1227 | void *puc) |
| 1228 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1229 | siginfo_t *info = pinfo; |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1230 | unsigned long pc; |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1231 | #ifdef __NetBSD__ |
| 1232 | ucontext_t *uc = puc; |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1233 | #elif defined(__OpenBSD__) |
| 1234 | struct sigcontext *uc = puc; |
blueswir1 | b3efe5c | 2008-12-05 17:55:45 +0000 | [diff] [blame] | 1235 | #else |
| 1236 | struct ucontext *uc = puc; |
| 1237 | #endif |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1238 | |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1239 | pc = PC_sig(uc); |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1240 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
blueswir1 | d397abb | 2009-04-10 13:00:29 +0000 | [diff] [blame] | 1241 | TRAP_sig(uc) == 0xe ? |
| 1242 | (ERROR_sig(uc) >> 1) & 1 : 0, |
| 1243 | &MASK_sig(uc), puc); |
bellard | bc51c5c | 2004-03-17 23:46:04 +0000 | [diff] [blame] | 1244 | } |
| 1245 | |
malc | e58ffeb | 2009-01-14 18:39:49 +0000 | [diff] [blame] | 1246 | #elif defined(_ARCH_PPC) |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1247 | |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1248 | /*********************************************************************** |
| 1249 | * signal context platform-specific definitions |
| 1250 | * From Wine |
| 1251 | */ |
| 1252 | #ifdef linux |
| 1253 | /* All Registers access - only for local access */ |
| 1254 | # define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name) |
| 1255 | /* Gpr Registers access */ |
| 1256 | # define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context) |
| 1257 | # define IAR_sig(context) REG_sig(nip, context) /* Program counter */ |
| 1258 | # define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */ |
| 1259 | # define CTR_sig(context) REG_sig(ctr, context) /* Count register */ |
| 1260 | # define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */ |
| 1261 | # define LR_sig(context) REG_sig(link, context) /* Link register */ |
| 1262 | # define CR_sig(context) REG_sig(ccr, context) /* Condition register */ |
| 1263 | /* Float Registers access */ |
| 1264 | # define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num]) |
| 1265 | # define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4))) |
| 1266 | /* Exception Registers access */ |
| 1267 | # define DAR_sig(context) REG_sig(dar, context) |
| 1268 | # define DSISR_sig(context) REG_sig(dsisr, context) |
| 1269 | # define TRAP_sig(context) REG_sig(trap, context) |
| 1270 | #endif /* linux */ |
| 1271 | |
| 1272 | #ifdef __APPLE__ |
| 1273 | # include <sys/ucontext.h> |
| 1274 | typedef struct ucontext SIGCONTEXT; |
| 1275 | /* All Registers access - only for local access */ |
| 1276 | # define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name) |
| 1277 | # define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name) |
| 1278 | # define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name) |
| 1279 | # define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name) |
| 1280 | /* Gpr Registers access */ |
| 1281 | # define GPR_sig(reg_num, context) REG_sig(r##reg_num, context) |
| 1282 | # define IAR_sig(context) REG_sig(srr0, context) /* Program counter */ |
| 1283 | # define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */ |
| 1284 | # define CTR_sig(context) REG_sig(ctr, context) |
| 1285 | # define XER_sig(context) REG_sig(xer, context) /* Link register */ |
| 1286 | # define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */ |
| 1287 | # define CR_sig(context) REG_sig(cr, context) /* Condition register */ |
| 1288 | /* Float Registers access */ |
| 1289 | # define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context) |
| 1290 | # define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context)) |
| 1291 | /* Exception Registers access */ |
| 1292 | # define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */ |
| 1293 | # define DSISR_sig(context) EXCEPREG_sig(dsisr, context) |
| 1294 | # define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */ |
| 1295 | #endif /* __APPLE__ */ |
| 1296 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1297 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1298 | void *puc) |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1299 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1300 | siginfo_t *info = pinfo; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1301 | struct ucontext *uc = puc; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1302 | unsigned long pc; |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1303 | int is_write; |
| 1304 | |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1305 | pc = IAR_sig(uc); |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1306 | is_write = 0; |
| 1307 | #if 0 |
| 1308 | /* ppc 4xx case */ |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1309 | if (DSISR_sig(uc) & 0x00800000) |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1310 | is_write = 1; |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1311 | #else |
bellard | 83fb7ad | 2004-07-05 21:25:26 +0000 | [diff] [blame] | 1312 | if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) |
bellard | 25eb448 | 2003-05-14 21:50:54 +0000 | [diff] [blame] | 1313 | is_write = 1; |
| 1314 | #endif |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1315 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1316 | is_write, &uc->uc_sigmask, puc); |
bellard | 9de5e44 | 2003-03-23 16:49:39 +0000 | [diff] [blame] | 1317 | } |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1318 | |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1319 | #elif defined(__alpha__) |
| 1320 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1321 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1322 | void *puc) |
| 1323 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1324 | siginfo_t *info = pinfo; |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1325 | struct ucontext *uc = puc; |
| 1326 | uint32_t *pc = uc->uc_mcontext.sc_pc; |
| 1327 | uint32_t insn = *pc; |
| 1328 | int is_write = 0; |
| 1329 | |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1330 | /* XXX: need kernel patch to get write flag faster */ |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1331 | switch (insn >> 26) { |
| 1332 | case 0x0d: // stw |
| 1333 | case 0x0e: // stb |
| 1334 | case 0x0f: // stq_u |
| 1335 | case 0x24: // stf |
| 1336 | case 0x25: // stg |
| 1337 | case 0x26: // sts |
| 1338 | case 0x27: // stt |
| 1339 | case 0x2c: // stl |
| 1340 | case 0x2d: // stq |
| 1341 | case 0x2e: // stl_c |
| 1342 | case 0x2f: // stq_c |
| 1343 | is_write = 1; |
| 1344 | } |
| 1345 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1346 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1347 | is_write, &uc->uc_sigmask, puc); |
bellard | 2f87c60 | 2003-06-02 20:38:09 +0000 | [diff] [blame] | 1348 | } |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1349 | #elif defined(__sparc__) |
| 1350 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1351 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1352 | void *puc) |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1353 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1354 | siginfo_t *info = pinfo; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1355 | int is_write; |
| 1356 | uint32_t insn; |
blueswir1 | 6b4c11c | 2008-05-19 17:20:01 +0000 | [diff] [blame] | 1357 | #if !defined(__arch64__) || defined(HOST_SOLARIS) |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1358 | uint32_t *regs = (uint32_t *)(info + 1); |
| 1359 | void *sigmask = (regs + 20); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1360 | /* XXX: is there a standard glibc define ? */ |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1361 | unsigned long pc = regs[1]; |
| 1362 | #else |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 1363 | #ifdef __linux__ |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1364 | struct sigcontext *sc = puc; |
| 1365 | unsigned long pc = sc->sigc_regs.tpc; |
| 1366 | void *sigmask = (void *)sc->sigc_mask; |
blueswir1 | 8477850 | 2008-10-26 20:33:16 +0000 | [diff] [blame] | 1367 | #elif defined(__OpenBSD__) |
| 1368 | struct sigcontext *uc = puc; |
| 1369 | unsigned long pc = uc->sc_pc; |
| 1370 | void *sigmask = (void *)(long)uc->sc_mask; |
| 1371 | #endif |
blueswir1 | c9e1e2b | 2008-05-18 06:40:16 +0000 | [diff] [blame] | 1372 | #endif |
| 1373 | |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1374 | /* XXX: need kernel patch to get write flag faster */ |
| 1375 | is_write = 0; |
| 1376 | insn = *(uint32_t *)pc; |
| 1377 | if ((insn >> 30) == 3) { |
| 1378 | switch((insn >> 19) & 0x3f) { |
| 1379 | case 0x05: // stb |
| 1380 | case 0x06: // sth |
| 1381 | case 0x04: // st |
| 1382 | case 0x07: // std |
| 1383 | case 0x24: // stf |
| 1384 | case 0x27: // stdf |
| 1385 | case 0x25: // stfsr |
| 1386 | is_write = 1; |
| 1387 | break; |
| 1388 | } |
| 1389 | } |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1390 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1391 | is_write, sigmask, NULL); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1392 | } |
| 1393 | |
| 1394 | #elif defined(__arm__) |
| 1395 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1396 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | e4533c7 | 2003-06-15 19:51:39 +0000 | [diff] [blame] | 1397 | void *puc) |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1398 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1399 | siginfo_t *info = pinfo; |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1400 | struct ucontext *uc = puc; |
| 1401 | unsigned long pc; |
| 1402 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1403 | |
blueswir1 | 48bbf11 | 2008-07-08 18:35:02 +0000 | [diff] [blame] | 1404 | #if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3)) |
balrog | 5c49b36 | 2008-06-02 01:01:18 +0000 | [diff] [blame] | 1405 | pc = uc->uc_mcontext.gregs[R15]; |
| 1406 | #else |
balrog | 4eee57f | 2008-05-06 14:47:19 +0000 | [diff] [blame] | 1407 | pc = uc->uc_mcontext.arm_pc; |
balrog | 5c49b36 | 2008-06-02 01:01:18 +0000 | [diff] [blame] | 1408 | #endif |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1409 | /* XXX: compute is_write */ |
| 1410 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1411 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1412 | is_write, |
pbrook | f3a9676 | 2006-07-29 19:09:31 +0000 | [diff] [blame] | 1413 | &uc->uc_sigmask, puc); |
bellard | 8c6939c | 2003-06-09 15:28:00 +0000 | [diff] [blame] | 1414 | } |
| 1415 | |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1416 | #elif defined(__mc68000) |
| 1417 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1418 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1419 | void *puc) |
| 1420 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1421 | siginfo_t *info = pinfo; |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1422 | struct ucontext *uc = puc; |
| 1423 | unsigned long pc; |
| 1424 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1425 | |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1426 | pc = uc->uc_mcontext.gregs[16]; |
| 1427 | /* XXX: compute is_write */ |
| 1428 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1429 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1430 | is_write, |
bellard | bf3e8bf | 2004-02-16 21:58:54 +0000 | [diff] [blame] | 1431 | &uc->uc_sigmask, puc); |
bellard | 38e584a | 2003-08-10 22:14:22 +0000 | [diff] [blame] | 1432 | } |
| 1433 | |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1434 | #elif defined(__ia64) |
| 1435 | |
| 1436 | #ifndef __ISR_VALID |
| 1437 | /* This ought to be in <bits/siginfo.h>... */ |
| 1438 | # define __ISR_VALID 1 |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1439 | #endif |
| 1440 | |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1441 | int cpu_signal_handler(int host_signum, void *pinfo, void *puc) |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1442 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1443 | siginfo_t *info = pinfo; |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1444 | struct ucontext *uc = puc; |
| 1445 | unsigned long ip; |
| 1446 | int is_write = 0; |
| 1447 | |
| 1448 | ip = uc->uc_mcontext.sc_ip; |
| 1449 | switch (host_signum) { |
| 1450 | case SIGILL: |
| 1451 | case SIGFPE: |
| 1452 | case SIGSEGV: |
| 1453 | case SIGBUS: |
| 1454 | case SIGTRAP: |
bellard | fd4a43e | 2006-04-24 20:32:17 +0000 | [diff] [blame] | 1455 | if (info->si_code && (info->si_segvflags & __ISR_VALID)) |
bellard | b8076a7 | 2005-04-07 22:20:31 +0000 | [diff] [blame] | 1456 | /* ISR.W (write-access) is bit 33: */ |
| 1457 | is_write = (info->si_isr >> 33) & 1; |
| 1458 | break; |
| 1459 | |
| 1460 | default: |
| 1461 | break; |
| 1462 | } |
| 1463 | return handle_cpu_signal(ip, (unsigned long)info->si_addr, |
| 1464 | is_write, |
| 1465 | &uc->uc_sigmask, puc); |
| 1466 | } |
| 1467 | |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1468 | #elif defined(__s390__) |
| 1469 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1470 | int cpu_signal_handler(int host_signum, void *pinfo, |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1471 | void *puc) |
| 1472 | { |
ths | 5a7b542 | 2007-01-31 12:16:51 +0000 | [diff] [blame] | 1473 | siginfo_t *info = pinfo; |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1474 | struct ucontext *uc = puc; |
| 1475 | unsigned long pc; |
| 1476 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1477 | |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1478 | pc = uc->uc_mcontext.psw.addr; |
| 1479 | /* XXX: compute is_write */ |
| 1480 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1481 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1482 | is_write, &uc->uc_sigmask, puc); |
| 1483 | } |
| 1484 | |
| 1485 | #elif defined(__mips__) |
| 1486 | |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1487 | int cpu_signal_handler(int host_signum, void *pinfo, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1488 | void *puc) |
| 1489 | { |
ths | 9617efe | 2007-05-08 21:05:55 +0000 | [diff] [blame] | 1490 | siginfo_t *info = pinfo; |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1491 | struct ucontext *uc = puc; |
| 1492 | greg_t pc = uc->uc_mcontext.pc; |
| 1493 | int is_write; |
ths | 3b46e62 | 2007-09-17 08:09:54 +0000 | [diff] [blame] | 1494 | |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1495 | /* XXX: compute is_write */ |
| 1496 | is_write = 0; |
ths | 5fafdf2 | 2007-09-16 21:08:06 +0000 | [diff] [blame] | 1497 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
ths | c4b89d1 | 2007-05-05 19:23:11 +0000 | [diff] [blame] | 1498 | is_write, &uc->uc_sigmask, puc); |
bellard | 90cb949 | 2005-07-24 15:11:38 +0000 | [diff] [blame] | 1499 | } |
| 1500 | |
aurel32 | f54b3f9 | 2008-04-12 20:14:54 +0000 | [diff] [blame] | 1501 | #elif defined(__hppa__) |
| 1502 | |
| 1503 | int cpu_signal_handler(int host_signum, void *pinfo, |
| 1504 | void *puc) |
| 1505 | { |
| 1506 | struct siginfo *info = pinfo; |
| 1507 | struct ucontext *uc = puc; |
| 1508 | unsigned long pc; |
| 1509 | int is_write; |
| 1510 | |
| 1511 | pc = uc->uc_mcontext.sc_iaoq[0]; |
| 1512 | /* FIXME: compute is_write */ |
| 1513 | is_write = 0; |
| 1514 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
| 1515 | is_write, |
| 1516 | &uc->uc_sigmask, puc); |
| 1517 | } |
| 1518 | |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1519 | #else |
| 1520 | |
bellard | 3fb2ded | 2003-06-24 13:22:59 +0000 | [diff] [blame] | 1521 | #error host CPU specific signal handler needed |
bellard | 2b41314 | 2003-05-14 23:01:10 +0000 | [diff] [blame] | 1522 | |
| 1523 | #endif |
bellard | 67b915a | 2004-03-31 23:37:16 +0000 | [diff] [blame] | 1524 | |
| 1525 | #endif /* !defined(CONFIG_SOFTMMU) */ |