blob: 8d91520408a422e54e8bee05307b226248b26130 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellarde4533c72003-06-15 19:51:39 +000043void cpu_loop_exit(void)
44{
thsbfed01f2007-06-03 17:44:37 +000045 /* NOTE: the register at this point must be saved by hand because
46 longjmp restore them */
47 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000048 longjmp(env->jmp_env, 1);
49}
thsbfed01f2007-06-03 17:44:37 +000050
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
ths5fafdf22007-09-16 21:08:06 +000058void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000059{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000080 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000081{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000087
bellard8a40a182005-11-20 10:35:40 +000088 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000110 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000138
bellard8a40a182005-11-20 10:35:40 +0000139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000158 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000166 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000167 cs_base = env->segs[R_CS].base;
168 pc = cs_base + env->eip;
169#elif defined(TARGET_ARM)
170 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000171 | (env->vfp.vec_stride << 4);
172 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
173 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000174 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
175 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000176 cs_base = 0;
177 pc = env->regs[15];
178#elif defined(TARGET_SPARC)
179#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000180 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
181 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
182 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000183#else
blueswir140ce0a92007-09-24 19:44:09 +0000184 // FPU enable . MMU Boot . MMU enabled . MMU no-fault . Supervisor
185 flags = (env->psref << 4) | (((env->mmuregs[0] & MMU_BM) >> 14) << 3)
186 | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
bellarda80dde02006-06-26 19:53:29 +0000187 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000188#endif
189 cs_base = env->npc;
190 pc = env->pc;
191#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000192 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000193 cs_base = 0;
194 pc = env->nip;
195#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000196 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000197 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000198 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000199#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000200 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
201 | (env->sr & SR_S) /* Bit 13 */
202 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000203 cs_base = 0;
204 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000205#elif defined(TARGET_SH4)
206 flags = env->sr & (SR_MD | SR_RB);
207 cs_base = 0; /* XXXXX */
208 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000209#elif defined(TARGET_ALPHA)
210 flags = env->ps;
211 cs_base = 0;
212 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000213#else
214#error unsupported CPU
215#endif
216 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
217 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
218 tb->flags != flags, 0)) {
219 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000220 /* Note: we do it here to avoid a gcc bug on Mac OS X when
221 doing it in tb_find_slow */
222 if (tb_invalidated_flag) {
223 /* as some TB could have been invalidated because
224 of memory exceptions while generating the code, we
225 must recompute the hash index here */
226 T0 = 0;
227 }
bellard8a40a182005-11-20 10:35:40 +0000228 }
229 return tb;
230}
231
232
bellard7d132992003-03-06 23:23:54 +0000233/* main execution loop */
234
bellarde4533c72003-06-15 19:51:39 +0000235int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000236{
pbrook1057eaa2007-02-04 13:37:44 +0000237#define DECLARE_HOST_REGS 1
238#include "hostregs_helper.h"
239#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000240#if defined(reg_REGWPTR)
241 uint32_t *saved_regwptr;
242#endif
243#endif
bellardfdbb4692006-06-14 17:32:25 +0000244#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000245 int saved_i7;
246 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000247#endif
bellard8a40a182005-11-20 10:35:40 +0000248 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000249 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000250 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000251 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000252
thsbfed01f2007-06-03 17:44:37 +0000253 if (cpu_halted(env1) == EXCP_HALTED)
254 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000255
ths5fafdf22007-09-16 21:08:06 +0000256 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000257
bellard7d132992003-03-06 23:23:54 +0000258 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000259#define SAVE_HOST_REGS 1
260#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000261 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000262#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000263 /* we also save i7 because longjmp may not restore it */
264 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
265#endif
266
bellard0d1a29f2004-10-12 22:01:28 +0000267 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000268#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000269 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000270 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
271 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000272 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000273 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000274#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000275#if defined(reg_REGWPTR)
276 saved_regwptr = REGWPTR;
277#endif
pbrooke6e59062006-10-22 00:18:54 +0000278#elif defined(TARGET_M68K)
279 env->cc_op = CC_OP_FLAGS;
280 env->cc_dest = env->sr & 0xf;
281 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000282#elif defined(TARGET_ALPHA)
283#elif defined(TARGET_ARM)
284#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000285#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000286#elif defined(TARGET_SH4)
287 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000288#else
289#error unsupported target CPU
290#endif
bellard3fb2ded2003-06-24 13:22:59 +0000291 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000292
bellard7d132992003-03-06 23:23:54 +0000293 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000294 for(;;) {
295 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000296 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000297 /* if an exception is pending, we execute it here */
298 if (env->exception_index >= 0) {
299 if (env->exception_index >= EXCP_INTERRUPT) {
300 /* exit request from the cpu execution loop */
301 ret = env->exception_index;
302 break;
303 } else if (env->user_mode_only) {
304 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000305 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000306 loop */
bellard83479e72003-06-25 16:12:37 +0000307#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000308 do_interrupt_user(env->exception_index,
309 env->exception_is_int,
310 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000311 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000312#endif
bellard3fb2ded2003-06-24 13:22:59 +0000313 ret = env->exception_index;
314 break;
315 } else {
bellard83479e72003-06-25 16:12:37 +0000316#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000317 /* simulate a real cpu exception. On i386, it can
318 trigger new exceptions, but we do not handle
319 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000320 do_interrupt(env->exception_index,
321 env->exception_is_int,
322 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000323 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000324 /* successfully delivered */
325 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000326#elif defined(TARGET_PPC)
327 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000328#elif defined(TARGET_MIPS)
329 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000330#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000331 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000332#elif defined(TARGET_ARM)
333 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000334#elif defined(TARGET_SH4)
335 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000336#elif defined(TARGET_ALPHA)
337 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000338#elif defined(TARGET_M68K)
339 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000340#endif
bellard3fb2ded2003-06-24 13:22:59 +0000341 }
342 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000343 }
bellard9df217a2005-02-10 22:05:51 +0000344#ifdef USE_KQEMU
345 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
346 int ret;
347 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
348 ret = kqemu_cpu_exec(env);
349 /* put eflags in CPU temporary format */
350 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
351 DF = 1 - (2 * ((env->eflags >> 10) & 1));
352 CC_OP = CC_OP_EFLAGS;
353 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
354 if (ret == 1) {
355 /* exception */
356 longjmp(env->jmp_env, 1);
357 } else if (ret == 2) {
358 /* softmmu execution needed */
359 } else {
360 if (env->interrupt_request != 0) {
361 /* hardware interrupt will be executed just after */
362 } else {
363 /* otherwise, we restart */
364 longjmp(env->jmp_env, 1);
365 }
366 }
bellard9de5e442003-03-23 16:49:39 +0000367 }
bellard9df217a2005-02-10 22:05:51 +0000368#endif
369
bellard3fb2ded2003-06-24 13:22:59 +0000370 T0 = 0; /* force lookup of first TB */
371 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000372#if defined(__sparc__) && !defined(HOST_SOLARIS)
ths5fafdf22007-09-16 21:08:06 +0000373 /* g1 can be modified by some libc? functions */
bellard3fb2ded2003-06-24 13:22:59 +0000374 tmp_T0 = T0;
ths3b46e622007-09-17 08:09:54 +0000375#endif
bellard68a79312003-06-30 13:12:32 +0000376 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000377 if (__builtin_expect(interrupt_request, 0)
378#if defined(TARGET_I386)
379 && env->hflags & HF_GIF_MASK
380#endif
381 ) {
pbrook6658ffb2007-03-16 23:58:11 +0000382 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
383 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
384 env->exception_index = EXCP_DEBUG;
385 cpu_loop_exit();
386 }
balroga90b7312007-05-01 01:28:01 +0000387#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
388 defined(TARGET_PPC) || defined(TARGET_ALPHA)
389 if (interrupt_request & CPU_INTERRUPT_HALT) {
390 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
391 env->halted = 1;
392 env->exception_index = EXCP_HLT;
393 cpu_loop_exit();
394 }
395#endif
bellard68a79312003-06-30 13:12:32 +0000396#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000397 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
398 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000399 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000400 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
401 do_smm_enter();
402#if defined(__sparc__) && !defined(HOST_SOLARIS)
403 tmp_T0 = 0;
404#else
405 T0 = 0;
406#endif
407 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000408 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000409 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000410 int intno;
ths0573fbf2007-09-23 15:28:04 +0000411 svm_check_intercept(SVM_EXIT_INTR);
bellardfbf9eeb2004-04-25 21:21:33 +0000412 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000413 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000414 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000415 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
416 }
bellardd05e66d2003-08-20 21:34:35 +0000417 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000418 /* ensure that no TB jump will be modified as
419 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000420#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000421 tmp_T0 = 0;
422#else
423 T0 = 0;
424#endif
ths0573fbf2007-09-23 15:28:04 +0000425#if !defined(CONFIG_USER_ONLY)
426 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
427 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
428 int intno;
429 /* FIXME: this should respect TPR */
430 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
431 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
432 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
433 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
434 if (loglevel & CPU_LOG_TB_IN_ASM)
435 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
436 do_interrupt(intno, 0, 0, -1, 1);
437#if defined(__sparc__) && !defined(HOST_SOLARIS)
438 tmp_T0 = 0;
439#else
440 T0 = 0;
441#endif
442#endif
bellard68a79312003-06-30 13:12:32 +0000443 }
bellardce097762004-01-04 23:53:18 +0000444#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000445#if 0
446 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
447 cpu_ppc_reset(env);
448 }
449#endif
j_mayer47103572007-03-30 09:38:04 +0000450 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000451 ppc_hw_interrupt(env);
452 if (env->pending_interrupts == 0)
453 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000454#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000455 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000456#else
j_mayere9df0142007-04-09 22:45:36 +0000457 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000458#endif
bellardce097762004-01-04 23:53:18 +0000459 }
bellard6af0bf92005-07-02 14:58:51 +0000460#elif defined(TARGET_MIPS)
461 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000462 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000463 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000464 !(env->CP0_Status & (1 << CP0St_EXL)) &&
465 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000466 !(env->hflags & MIPS_HFLAG_DM)) {
467 /* Raise it */
468 env->exception_index = EXCP_EXT_INTERRUPT;
469 env->error_code = 0;
470 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000471#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000472 tmp_T0 = 0;
473#else
474 T0 = 0;
475#endif
bellard6af0bf92005-07-02 14:58:51 +0000476 }
bellarde95c8d52004-09-30 22:22:08 +0000477#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000478 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
479 (env->psret != 0)) {
480 int pil = env->interrupt_index & 15;
481 int type = env->interrupt_index & 0xf0;
482
483 if (((type == TT_EXTINT) &&
484 (pil == 15 || pil > env->psrpil)) ||
485 type != TT_EXTINT) {
486 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
487 do_interrupt(env->interrupt_index);
488 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000489#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
490 cpu_check_irqs(env);
491#endif
bellardfdbb4692006-06-14 17:32:25 +0000492#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000493 tmp_T0 = 0;
494#else
495 T0 = 0;
496#endif
bellard66321a12005-04-06 20:47:48 +0000497 }
bellarde95c8d52004-09-30 22:22:08 +0000498 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
499 //do_interrupt(0, 0, 0, 0, 0);
500 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000501 }
bellardb5ff1b32005-11-26 10:38:39 +0000502#elif defined(TARGET_ARM)
503 if (interrupt_request & CPU_INTERRUPT_FIQ
504 && !(env->uncached_cpsr & CPSR_F)) {
505 env->exception_index = EXCP_FIQ;
506 do_interrupt(env);
507 }
508 if (interrupt_request & CPU_INTERRUPT_HARD
509 && !(env->uncached_cpsr & CPSR_I)) {
510 env->exception_index = EXCP_IRQ;
511 do_interrupt(env);
512 }
bellardfdf9b3e2006-04-27 21:07:38 +0000513#elif defined(TARGET_SH4)
514 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000515#elif defined(TARGET_ALPHA)
516 if (interrupt_request & CPU_INTERRUPT_HARD) {
517 do_interrupt(env);
518 }
pbrook06338792007-05-23 19:58:11 +0000519#elif defined(TARGET_M68K)
520 if (interrupt_request & CPU_INTERRUPT_HARD
521 && ((env->sr & SR_I) >> SR_I_SHIFT)
522 < env->pending_level) {
523 /* Real hardware gets the interrupt vector via an
524 IACK cycle at this point. Current emulated
525 hardware doesn't rely on this, so we
526 provide/save the vector when the interrupt is
527 first signalled. */
528 env->exception_index = env->pending_vector;
529 do_interrupt(1);
530 }
bellard68a79312003-06-30 13:12:32 +0000531#endif
bellard9d050952006-05-22 22:03:52 +0000532 /* Don't use the cached interupt_request value,
533 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000534 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000535 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
536 /* ensure that no TB jump will be modified as
537 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000538#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000539 tmp_T0 = 0;
540#else
541 T0 = 0;
542#endif
543 }
bellard68a79312003-06-30 13:12:32 +0000544 if (interrupt_request & CPU_INTERRUPT_EXIT) {
545 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
546 env->exception_index = EXCP_INTERRUPT;
547 cpu_loop_exit();
548 }
bellard3fb2ded2003-06-24 13:22:59 +0000549 }
550#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000551 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000552 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000553 regs_to_env();
554#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000555 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000556 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000557 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000558#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000559 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000560#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000561 REGWPTR = env->regbase + (env->cwp * 16);
562 env->regwptr = REGWPTR;
563 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000564#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000565 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000566#elif defined(TARGET_M68K)
567 cpu_m68k_flush_flags(env, env->cc_op);
568 env->cc_op = CC_OP_FLAGS;
569 env->sr = (env->sr & 0xffe0)
570 | env->cc_dest | (env->cc_x << 4);
571 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000572#elif defined(TARGET_MIPS)
573 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000574#elif defined(TARGET_SH4)
575 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000576#elif defined(TARGET_ALPHA)
577 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000578#else
ths5fafdf22007-09-16 21:08:06 +0000579#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000580#endif
bellard3fb2ded2003-06-24 13:22:59 +0000581 }
bellard7d132992003-03-06 23:23:54 +0000582#endif
bellard8a40a182005-11-20 10:35:40 +0000583 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000584#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000585 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000586 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
587 (long)tb->tc_ptr, tb->pc,
588 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000589 }
bellard9d27abd2003-05-10 13:13:54 +0000590#endif
bellardfdbb4692006-06-14 17:32:25 +0000591#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000592 T0 = tmp_T0;
ths3b46e622007-09-17 08:09:54 +0000593#endif
bellard8a40a182005-11-20 10:35:40 +0000594 /* see if we can patch the calling TB. When the TB
595 spans two pages, we cannot safely do a direct
596 jump. */
bellardc27004e2005-01-03 23:35:10 +0000597 {
bellard8a40a182005-11-20 10:35:40 +0000598 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000599#if USE_KQEMU
600 (env->kqemu_enabled != 2) &&
601#endif
bellard8a40a182005-11-20 10:35:40 +0000602 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000603#if defined(TARGET_I386) && defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +0000604 && (tb->cflags & CF_CODE_COPY) ==
bellardbf3e8bf2004-02-16 21:58:54 +0000605 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
606#endif
607 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000608 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000609 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000610#if defined(USE_CODE_COPY)
611 /* propagates the FP use info */
ths5fafdf22007-09-16 21:08:06 +0000612 ((TranslationBlock *)(T0 & ~3))->cflags |=
bellard97eb5b12004-02-25 23:19:55 +0000613 (tb->cflags & CF_FP_USED);
614#endif
bellard3fb2ded2003-06-24 13:22:59 +0000615 spin_unlock(&tb_lock);
616 }
bellardc27004e2005-01-03 23:35:10 +0000617 }
bellard3fb2ded2003-06-24 13:22:59 +0000618 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000619 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000620 /* execute the generated code */
621 gen_func = (void *)tc_ptr;
622#if defined(__sparc__)
623 __asm__ __volatile__("call %0\n\t"
624 "mov %%o7,%%i0"
625 : /* no outputs */
ths5fafdf22007-09-16 21:08:06 +0000626 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000627 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000628 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000629 "l0", "l1", "l2", "l3", "l4", "l5",
630 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000631#elif defined(__arm__)
632 asm volatile ("mov pc, %0\n\t"
633 ".global exec_loop\n\t"
634 "exec_loop:\n\t"
635 : /* no outputs */
636 : "r" (gen_func)
637 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000638#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
639{
640 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000641 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
642 save_native_fp_state(env);
643 }
bellardbf3e8bf2004-02-16 21:58:54 +0000644 gen_func();
645 } else {
bellard97eb5b12004-02-25 23:19:55 +0000646 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
647 restore_native_fp_state(env);
648 }
bellardbf3e8bf2004-02-16 21:58:54 +0000649 /* we work with native eflags */
650 CC_SRC = cc_table[CC_OP].compute_all();
651 CC_OP = CC_OP_EFLAGS;
652 asm(".globl exec_loop\n"
653 "\n"
654 "debug1:\n"
655 " pushl %%ebp\n"
656 " fs movl %10, %9\n"
657 " fs movl %11, %%eax\n"
658 " andl $0x400, %%eax\n"
659 " fs orl %8, %%eax\n"
660 " pushl %%eax\n"
661 " popf\n"
662 " fs movl %%esp, %12\n"
663 " fs movl %0, %%eax\n"
664 " fs movl %1, %%ecx\n"
665 " fs movl %2, %%edx\n"
666 " fs movl %3, %%ebx\n"
667 " fs movl %4, %%esp\n"
668 " fs movl %5, %%ebp\n"
669 " fs movl %6, %%esi\n"
670 " fs movl %7, %%edi\n"
671 " fs jmp *%9\n"
672 "exec_loop:\n"
673 " fs movl %%esp, %4\n"
674 " fs movl %12, %%esp\n"
675 " fs movl %%eax, %0\n"
676 " fs movl %%ecx, %1\n"
677 " fs movl %%edx, %2\n"
678 " fs movl %%ebx, %3\n"
679 " fs movl %%ebp, %5\n"
680 " fs movl %%esi, %6\n"
681 " fs movl %%edi, %7\n"
682 " pushf\n"
683 " popl %%eax\n"
684 " movl %%eax, %%ecx\n"
685 " andl $0x400, %%ecx\n"
686 " shrl $9, %%ecx\n"
687 " andl $0x8d5, %%eax\n"
688 " fs movl %%eax, %8\n"
689 " movl $1, %%eax\n"
690 " subl %%ecx, %%eax\n"
691 " fs movl %%eax, %11\n"
692 " fs movl %9, %%ebx\n" /* get T0 value */
693 " popl %%ebp\n"
694 :
695 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
696 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
697 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
698 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
699 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
700 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
701 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
702 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
703 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
704 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
705 "a" (gen_func),
706 "m" (*(uint8_t *)offsetof(CPUState, df)),
707 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
708 : "%ecx", "%edx"
709 );
710 }
711}
bellardb8076a72005-04-07 22:20:31 +0000712#elif defined(__ia64)
713 struct fptr {
714 void *ip;
715 void *gp;
716 } fp;
717
718 fp.ip = tc_ptr;
719 fp.gp = code_gen_buffer + 2 * (1 << 20);
720 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000721#else
722 gen_func();
723#endif
bellard83479e72003-06-25 16:12:37 +0000724 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000725 /* reset soft MMU for next block (it can currently
726 only be set by a memory fault) */
727#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000728 if (env->hflags & HF_SOFTMMU_MASK) {
729 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000730 /* do not allow linking to another block */
731 T0 = 0;
732 }
733#endif
bellardf32fc642006-02-08 22:43:39 +0000734#if defined(USE_KQEMU)
735#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
736 if (kqemu_is_ok(env) &&
737 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
738 cpu_loop_exit();
739 }
740#endif
ths50a518e2007-06-03 18:52:15 +0000741 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000742 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000743 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000744 }
bellard3fb2ded2003-06-24 13:22:59 +0000745 } /* for(;;) */
746
bellard7d132992003-03-06 23:23:54 +0000747
bellarde4533c72003-06-15 19:51:39 +0000748#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000749#if defined(USE_CODE_COPY)
750 if (env->native_fp_regs) {
751 save_native_fp_state(env);
752 }
753#endif
bellard9de5e442003-03-23 16:49:39 +0000754 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000755 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000756#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000757 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000758#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000759#if defined(reg_REGWPTR)
760 REGWPTR = saved_regwptr;
761#endif
bellard67867302003-11-23 17:05:30 +0000762#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000763#elif defined(TARGET_M68K)
764 cpu_m68k_flush_flags(env, env->cc_op);
765 env->cc_op = CC_OP_FLAGS;
766 env->sr = (env->sr & 0xffe0)
767 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000768#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000769#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000770#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000771 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000772#else
773#error unsupported target CPU
774#endif
pbrook1057eaa2007-02-04 13:37:44 +0000775
776 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000777#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000778 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
779#endif
pbrook1057eaa2007-02-04 13:37:44 +0000780#include "hostregs_helper.h"
781
bellard6a00d602005-11-21 23:25:50 +0000782 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000783 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000784 return ret;
785}
bellard6dbad632003-03-16 18:05:05 +0000786
bellardfbf9eeb2004-04-25 21:21:33 +0000787/* must only be called from the generated code as an exception can be
788 generated */
789void tb_invalidate_page_range(target_ulong start, target_ulong end)
790{
bellarddc5d0b32004-06-22 18:43:30 +0000791 /* XXX: cannot enable it yet because it yields to MMU exception
792 where NIP != read address on PowerPC */
793#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000794 target_ulong phys_addr;
795 phys_addr = get_phys_addr_code(env, start);
796 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000797#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000798}
799
bellard1a18c712003-10-30 01:07:51 +0000800#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000801
bellard6dbad632003-03-16 18:05:05 +0000802void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
803{
804 CPUX86State *saved_env;
805
806 saved_env = env;
807 env = s;
bellarda412ac52003-07-26 18:01:40 +0000808 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000809 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000810 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000811 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000812 } else {
bellardb453b702004-01-04 15:45:21 +0000813 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000814 }
bellard6dbad632003-03-16 18:05:05 +0000815 env = saved_env;
816}
bellard9de5e442003-03-23 16:49:39 +0000817
bellardd0a1ffc2003-05-29 20:04:28 +0000818void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
819{
820 CPUX86State *saved_env;
821
822 saved_env = env;
823 env = s;
ths3b46e622007-09-17 08:09:54 +0000824
bellardc27004e2005-01-03 23:35:10 +0000825 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000826
827 env = saved_env;
828}
829
830void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
831{
832 CPUX86State *saved_env;
833
834 saved_env = env;
835 env = s;
ths3b46e622007-09-17 08:09:54 +0000836
bellardc27004e2005-01-03 23:35:10 +0000837 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000838
839 env = saved_env;
840}
841
bellarde4533c72003-06-15 19:51:39 +0000842#endif /* TARGET_I386 */
843
bellard67b915a2004-03-31 23:37:16 +0000844#if !defined(CONFIG_SOFTMMU)
845
bellard3fb2ded2003-06-24 13:22:59 +0000846#if defined(TARGET_I386)
847
bellardb56dad12003-05-08 15:38:04 +0000848/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000849 the effective address of the memory exception. 'is_write' is 1 if a
850 write caused the exception and otherwise 0'. 'old_set' is the
851 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000852static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000853 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000854 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000855{
bellarda513fe12003-05-27 23:29:48 +0000856 TranslationBlock *tb;
857 int ret;
bellard68a79312003-06-30 13:12:32 +0000858
bellard83479e72003-06-25 16:12:37 +0000859 if (cpu_single_env)
860 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000861#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000862 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000863 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000864#endif
bellard25eb4482003-05-14 21:50:54 +0000865 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000866 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000867 return 1;
868 }
bellardfbf9eeb2004-04-25 21:21:33 +0000869
bellard3fb2ded2003-06-24 13:22:59 +0000870 /* see if it is an MMU fault */
ths5fafdf22007-09-16 21:08:06 +0000871 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
bellard93a40ea2003-10-27 21:13:06 +0000872 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000873 if (ret < 0)
874 return 0; /* not an MMU fault */
875 if (ret == 0)
876 return 1; /* the MMU fault was handled without causing real CPU fault */
877 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000878 tb = tb_find_pc(pc);
879 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000880 /* the PC is inside the translated code. It means that we have
881 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000882 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000883 }
bellard4cbf74b2003-08-10 21:48:43 +0000884 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000885#if 0
ths5fafdf22007-09-16 21:08:06 +0000886 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000887 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000888#endif
bellard4cbf74b2003-08-10 21:48:43 +0000889 /* we restore the process signal mask as the sigreturn should
890 do it (XXX: use sigsetjmp) */
891 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000892 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000893 } else {
894 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000895 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000896 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000897 }
bellard3fb2ded2003-06-24 13:22:59 +0000898 /* never comes here */
899 return 1;
900}
901
bellarde4533c72003-06-15 19:51:39 +0000902#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000903static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000904 int is_write, sigset_t *old_set,
905 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000906{
bellard68016c62005-02-07 23:12:27 +0000907 TranslationBlock *tb;
908 int ret;
909
910 if (cpu_single_env)
911 env = cpu_single_env; /* XXX: find a correct solution for multithread */
912#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000913 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000914 pc, address, is_write, *(unsigned long *)old_set);
915#endif
bellard9f0777e2005-02-02 20:42:01 +0000916 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000917 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000918 return 1;
919 }
bellard68016c62005-02-07 23:12:27 +0000920 /* see if it is an MMU fault */
921 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
922 if (ret < 0)
923 return 0; /* not an MMU fault */
924 if (ret == 0)
925 return 1; /* the MMU fault was handled without causing real CPU fault */
926 /* now we have a real cpu fault */
927 tb = tb_find_pc(pc);
928 if (tb) {
929 /* the PC is inside the translated code. It means that we have
930 a virtual CPU fault */
931 cpu_restore_state(tb, env, pc, puc);
932 }
933 /* we restore the process signal mask as the sigreturn should
934 do it (XXX: use sigsetjmp) */
935 sigprocmask(SIG_SETMASK, old_set, NULL);
936 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000937}
bellard93ac68b2003-09-30 20:57:29 +0000938#elif defined(TARGET_SPARC)
939static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000940 int is_write, sigset_t *old_set,
941 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000942{
bellard68016c62005-02-07 23:12:27 +0000943 TranslationBlock *tb;
944 int ret;
945
946 if (cpu_single_env)
947 env = cpu_single_env; /* XXX: find a correct solution for multithread */
948#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000949 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000950 pc, address, is_write, *(unsigned long *)old_set);
951#endif
bellardb453b702004-01-04 15:45:21 +0000952 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000953 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000954 return 1;
955 }
bellard68016c62005-02-07 23:12:27 +0000956 /* see if it is an MMU fault */
957 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
958 if (ret < 0)
959 return 0; /* not an MMU fault */
960 if (ret == 0)
961 return 1; /* the MMU fault was handled without causing real CPU fault */
962 /* now we have a real cpu fault */
963 tb = tb_find_pc(pc);
964 if (tb) {
965 /* the PC is inside the translated code. It means that we have
966 a virtual CPU fault */
967 cpu_restore_state(tb, env, pc, puc);
968 }
969 /* we restore the process signal mask as the sigreturn should
970 do it (XXX: use sigsetjmp) */
971 sigprocmask(SIG_SETMASK, old_set, NULL);
972 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000973}
bellard67867302003-11-23 17:05:30 +0000974#elif defined (TARGET_PPC)
975static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000976 int is_write, sigset_t *old_set,
977 void *puc)
bellard67867302003-11-23 17:05:30 +0000978{
979 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000980 int ret;
ths3b46e622007-09-17 08:09:54 +0000981
bellard67867302003-11-23 17:05:30 +0000982 if (cpu_single_env)
983 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000984#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000985 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000986 pc, address, is_write, *(unsigned long *)old_set);
987#endif
988 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000989 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000990 return 1;
991 }
992
bellardce097762004-01-04 23:53:18 +0000993 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +0000994 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +0000995 if (ret < 0)
996 return 0; /* not an MMU fault */
997 if (ret == 0)
998 return 1; /* the MMU fault was handled without causing real CPU fault */
999
bellard67867302003-11-23 17:05:30 +00001000 /* now we have a real cpu fault */
1001 tb = tb_find_pc(pc);
1002 if (tb) {
1003 /* the PC is inside the translated code. It means that we have
1004 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001005 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001006 }
bellardce097762004-01-04 23:53:18 +00001007 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001008#if 0
ths5fafdf22007-09-16 21:08:06 +00001009 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +00001010 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001011#endif
1012 /* we restore the process signal mask as the sigreturn should
1013 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001014 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001015 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001016 } else {
1017 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001018 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001019 }
bellard67867302003-11-23 17:05:30 +00001020 /* never comes here */
1021 return 1;
1022}
bellard6af0bf92005-07-02 14:58:51 +00001023
pbrooke6e59062006-10-22 00:18:54 +00001024#elif defined(TARGET_M68K)
1025static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1026 int is_write, sigset_t *old_set,
1027 void *puc)
1028{
1029 TranslationBlock *tb;
1030 int ret;
1031
1032 if (cpu_single_env)
1033 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1034#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001035 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +00001036 pc, address, is_write, *(unsigned long *)old_set);
1037#endif
1038 /* XXX: locking issue */
1039 if (is_write && page_unprotect(address, pc, puc)) {
1040 return 1;
1041 }
1042 /* see if it is an MMU fault */
1043 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1044 if (ret < 0)
1045 return 0; /* not an MMU fault */
1046 if (ret == 0)
1047 return 1; /* the MMU fault was handled without causing real CPU fault */
1048 /* now we have a real cpu fault */
1049 tb = tb_find_pc(pc);
1050 if (tb) {
1051 /* the PC is inside the translated code. It means that we have
1052 a virtual CPU fault */
1053 cpu_restore_state(tb, env, pc, puc);
1054 }
1055 /* we restore the process signal mask as the sigreturn should
1056 do it (XXX: use sigsetjmp) */
1057 sigprocmask(SIG_SETMASK, old_set, NULL);
1058 cpu_loop_exit();
1059 /* never comes here */
1060 return 1;
1061}
1062
bellard6af0bf92005-07-02 14:58:51 +00001063#elif defined (TARGET_MIPS)
1064static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1065 int is_write, sigset_t *old_set,
1066 void *puc)
1067{
1068 TranslationBlock *tb;
1069 int ret;
ths3b46e622007-09-17 08:09:54 +00001070
bellard6af0bf92005-07-02 14:58:51 +00001071 if (cpu_single_env)
1072 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1073#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001074 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001075 pc, address, is_write, *(unsigned long *)old_set);
1076#endif
1077 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001078 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001079 return 1;
1080 }
1081
1082 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001083 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001084 if (ret < 0)
1085 return 0; /* not an MMU fault */
1086 if (ret == 0)
1087 return 1; /* the MMU fault was handled without causing real CPU fault */
1088
1089 /* now we have a real cpu fault */
1090 tb = tb_find_pc(pc);
1091 if (tb) {
1092 /* the PC is inside the translated code. It means that we have
1093 a virtual CPU fault */
1094 cpu_restore_state(tb, env, pc, puc);
1095 }
1096 if (ret == 1) {
1097#if 0
ths5fafdf22007-09-16 21:08:06 +00001098 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001099 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001100#endif
1101 /* we restore the process signal mask as the sigreturn should
1102 do it (XXX: use sigsetjmp) */
1103 sigprocmask(SIG_SETMASK, old_set, NULL);
1104 do_raise_exception_err(env->exception_index, env->error_code);
1105 } else {
1106 /* activate soft MMU for this block */
1107 cpu_resume_from_signal(env, puc);
1108 }
1109 /* never comes here */
1110 return 1;
1111}
1112
bellardfdf9b3e2006-04-27 21:07:38 +00001113#elif defined (TARGET_SH4)
1114static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1115 int is_write, sigset_t *old_set,
1116 void *puc)
1117{
1118 TranslationBlock *tb;
1119 int ret;
ths3b46e622007-09-17 08:09:54 +00001120
bellardfdf9b3e2006-04-27 21:07:38 +00001121 if (cpu_single_env)
1122 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1123#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001124 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001125 pc, address, is_write, *(unsigned long *)old_set);
1126#endif
1127 /* XXX: locking issue */
1128 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1129 return 1;
1130 }
1131
1132 /* see if it is an MMU fault */
1133 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1134 if (ret < 0)
1135 return 0; /* not an MMU fault */
1136 if (ret == 0)
1137 return 1; /* the MMU fault was handled without causing real CPU fault */
1138
1139 /* now we have a real cpu fault */
1140 tb = tb_find_pc(pc);
1141 if (tb) {
1142 /* the PC is inside the translated code. It means that we have
1143 a virtual CPU fault */
1144 cpu_restore_state(tb, env, pc, puc);
1145 }
bellardfdf9b3e2006-04-27 21:07:38 +00001146#if 0
ths5fafdf22007-09-16 21:08:06 +00001147 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001148 env->nip, env->error_code, tb);
1149#endif
1150 /* we restore the process signal mask as the sigreturn should
1151 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001152 sigprocmask(SIG_SETMASK, old_set, NULL);
1153 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001154 /* never comes here */
1155 return 1;
1156}
j_mayereddf68a2007-04-05 07:22:49 +00001157
1158#elif defined (TARGET_ALPHA)
1159static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1160 int is_write, sigset_t *old_set,
1161 void *puc)
1162{
1163 TranslationBlock *tb;
1164 int ret;
ths3b46e622007-09-17 08:09:54 +00001165
j_mayereddf68a2007-04-05 07:22:49 +00001166 if (cpu_single_env)
1167 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1168#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001169 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001170 pc, address, is_write, *(unsigned long *)old_set);
1171#endif
1172 /* XXX: locking issue */
1173 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1174 return 1;
1175 }
1176
1177 /* see if it is an MMU fault */
1178 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1179 if (ret < 0)
1180 return 0; /* not an MMU fault */
1181 if (ret == 0)
1182 return 1; /* the MMU fault was handled without causing real CPU fault */
1183
1184 /* now we have a real cpu fault */
1185 tb = tb_find_pc(pc);
1186 if (tb) {
1187 /* the PC is inside the translated code. It means that we have
1188 a virtual CPU fault */
1189 cpu_restore_state(tb, env, pc, puc);
1190 }
1191#if 0
ths5fafdf22007-09-16 21:08:06 +00001192 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001193 env->nip, env->error_code, tb);
1194#endif
1195 /* we restore the process signal mask as the sigreturn should
1196 do it (XXX: use sigsetjmp) */
1197 sigprocmask(SIG_SETMASK, old_set, NULL);
1198 cpu_loop_exit();
1199 /* never comes here */
1200 return 1;
1201}
bellarde4533c72003-06-15 19:51:39 +00001202#else
1203#error unsupported target CPU
1204#endif
bellard9de5e442003-03-23 16:49:39 +00001205
bellard2b413142003-05-14 23:01:10 +00001206#if defined(__i386__)
1207
bellardd8ecc0b2007-02-05 21:41:46 +00001208#if defined(__APPLE__)
1209# include <sys/ucontext.h>
1210
1211# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1212# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1213# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1214#else
1215# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1216# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1217# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1218#endif
1219
bellardbf3e8bf2004-02-16 21:58:54 +00001220#if defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +00001221static void cpu_send_trap(unsigned long pc, int trap,
bellardbf3e8bf2004-02-16 21:58:54 +00001222 struct ucontext *uc)
1223{
1224 TranslationBlock *tb;
1225
1226 if (cpu_single_env)
1227 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1228 /* now we have a real cpu fault */
1229 tb = tb_find_pc(pc);
1230 if (tb) {
1231 /* the PC is inside the translated code. It means that we have
1232 a virtual CPU fault */
1233 cpu_restore_state(tb, env, pc, uc);
1234 }
1235 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1236 raise_exception_err(trap, env->error_code);
1237}
1238#endif
1239
ths5fafdf22007-09-16 21:08:06 +00001240int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001241 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001242{
ths5a7b5422007-01-31 12:16:51 +00001243 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001244 struct ucontext *uc = puc;
1245 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001246 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001247
bellardd691f662003-03-24 21:58:34 +00001248#ifndef REG_EIP
1249/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001250#define REG_EIP EIP
1251#define REG_ERR ERR
1252#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001253#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001254 pc = EIP_sig(uc);
1255 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001256#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1257 if (trapno == 0x00 || trapno == 0x05) {
1258 /* send division by zero or bound exception */
1259 cpu_send_trap(pc, trapno, uc);
1260 return 1;
1261 } else
1262#endif
ths5fafdf22007-09-16 21:08:06 +00001263 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1264 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001265 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001266 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001267}
1268
bellardbc51c5c2004-03-17 23:46:04 +00001269#elif defined(__x86_64__)
1270
ths5a7b5422007-01-31 12:16:51 +00001271int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001272 void *puc)
1273{
ths5a7b5422007-01-31 12:16:51 +00001274 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001275 struct ucontext *uc = puc;
1276 unsigned long pc;
1277
1278 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001279 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1280 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001281 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1282 &uc->uc_sigmask, puc);
1283}
1284
bellard83fb7ad2004-07-05 21:25:26 +00001285#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001286
bellard83fb7ad2004-07-05 21:25:26 +00001287/***********************************************************************
1288 * signal context platform-specific definitions
1289 * From Wine
1290 */
1291#ifdef linux
1292/* All Registers access - only for local access */
1293# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1294/* Gpr Registers access */
1295# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1296# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1297# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1298# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1299# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1300# define LR_sig(context) REG_sig(link, context) /* Link register */
1301# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1302/* Float Registers access */
1303# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1304# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1305/* Exception Registers access */
1306# define DAR_sig(context) REG_sig(dar, context)
1307# define DSISR_sig(context) REG_sig(dsisr, context)
1308# define TRAP_sig(context) REG_sig(trap, context)
1309#endif /* linux */
1310
1311#ifdef __APPLE__
1312# include <sys/ucontext.h>
1313typedef struct ucontext SIGCONTEXT;
1314/* All Registers access - only for local access */
1315# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1316# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1317# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1318# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1319/* Gpr Registers access */
1320# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1321# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1322# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1323# define CTR_sig(context) REG_sig(ctr, context)
1324# define XER_sig(context) REG_sig(xer, context) /* Link register */
1325# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1326# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1327/* Float Registers access */
1328# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1329# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1330/* Exception Registers access */
1331# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1332# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1333# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1334#endif /* __APPLE__ */
1335
ths5fafdf22007-09-16 21:08:06 +00001336int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001337 void *puc)
bellard2b413142003-05-14 23:01:10 +00001338{
ths5a7b5422007-01-31 12:16:51 +00001339 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001340 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001341 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001342 int is_write;
1343
bellard83fb7ad2004-07-05 21:25:26 +00001344 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001345 is_write = 0;
1346#if 0
1347 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001348 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001349 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001350#else
bellard83fb7ad2004-07-05 21:25:26 +00001351 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001352 is_write = 1;
1353#endif
ths5fafdf22007-09-16 21:08:06 +00001354 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001355 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001356}
bellard2b413142003-05-14 23:01:10 +00001357
bellard2f87c602003-06-02 20:38:09 +00001358#elif defined(__alpha__)
1359
ths5fafdf22007-09-16 21:08:06 +00001360int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001361 void *puc)
1362{
ths5a7b5422007-01-31 12:16:51 +00001363 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001364 struct ucontext *uc = puc;
1365 uint32_t *pc = uc->uc_mcontext.sc_pc;
1366 uint32_t insn = *pc;
1367 int is_write = 0;
1368
bellard8c6939c2003-06-09 15:28:00 +00001369 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001370 switch (insn >> 26) {
1371 case 0x0d: // stw
1372 case 0x0e: // stb
1373 case 0x0f: // stq_u
1374 case 0x24: // stf
1375 case 0x25: // stg
1376 case 0x26: // sts
1377 case 0x27: // stt
1378 case 0x2c: // stl
1379 case 0x2d: // stq
1380 case 0x2e: // stl_c
1381 case 0x2f: // stq_c
1382 is_write = 1;
1383 }
1384
ths5fafdf22007-09-16 21:08:06 +00001385 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001386 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001387}
bellard8c6939c2003-06-09 15:28:00 +00001388#elif defined(__sparc__)
1389
ths5fafdf22007-09-16 21:08:06 +00001390int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001391 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001392{
ths5a7b5422007-01-31 12:16:51 +00001393 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001394 uint32_t *regs = (uint32_t *)(info + 1);
1395 void *sigmask = (regs + 20);
1396 unsigned long pc;
1397 int is_write;
1398 uint32_t insn;
ths3b46e622007-09-17 08:09:54 +00001399
bellard8c6939c2003-06-09 15:28:00 +00001400 /* XXX: is there a standard glibc define ? */
1401 pc = regs[1];
1402 /* XXX: need kernel patch to get write flag faster */
1403 is_write = 0;
1404 insn = *(uint32_t *)pc;
1405 if ((insn >> 30) == 3) {
1406 switch((insn >> 19) & 0x3f) {
1407 case 0x05: // stb
1408 case 0x06: // sth
1409 case 0x04: // st
1410 case 0x07: // std
1411 case 0x24: // stf
1412 case 0x27: // stdf
1413 case 0x25: // stfsr
1414 is_write = 1;
1415 break;
1416 }
1417 }
ths5fafdf22007-09-16 21:08:06 +00001418 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001419 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001420}
1421
1422#elif defined(__arm__)
1423
ths5fafdf22007-09-16 21:08:06 +00001424int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001425 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001426{
ths5a7b5422007-01-31 12:16:51 +00001427 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001428 struct ucontext *uc = puc;
1429 unsigned long pc;
1430 int is_write;
ths3b46e622007-09-17 08:09:54 +00001431
bellard8c6939c2003-06-09 15:28:00 +00001432 pc = uc->uc_mcontext.gregs[R15];
1433 /* XXX: compute is_write */
1434 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001435 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001436 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001437 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001438}
1439
bellard38e584a2003-08-10 22:14:22 +00001440#elif defined(__mc68000)
1441
ths5fafdf22007-09-16 21:08:06 +00001442int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001443 void *puc)
1444{
ths5a7b5422007-01-31 12:16:51 +00001445 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001446 struct ucontext *uc = puc;
1447 unsigned long pc;
1448 int is_write;
ths3b46e622007-09-17 08:09:54 +00001449
bellard38e584a2003-08-10 22:14:22 +00001450 pc = uc->uc_mcontext.gregs[16];
1451 /* XXX: compute is_write */
1452 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001453 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001454 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001455 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001456}
1457
bellardb8076a72005-04-07 22:20:31 +00001458#elif defined(__ia64)
1459
1460#ifndef __ISR_VALID
1461 /* This ought to be in <bits/siginfo.h>... */
1462# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001463#endif
1464
ths5a7b5422007-01-31 12:16:51 +00001465int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001466{
ths5a7b5422007-01-31 12:16:51 +00001467 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001468 struct ucontext *uc = puc;
1469 unsigned long ip;
1470 int is_write = 0;
1471
1472 ip = uc->uc_mcontext.sc_ip;
1473 switch (host_signum) {
1474 case SIGILL:
1475 case SIGFPE:
1476 case SIGSEGV:
1477 case SIGBUS:
1478 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001479 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001480 /* ISR.W (write-access) is bit 33: */
1481 is_write = (info->si_isr >> 33) & 1;
1482 break;
1483
1484 default:
1485 break;
1486 }
1487 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1488 is_write,
1489 &uc->uc_sigmask, puc);
1490}
1491
bellard90cb9492005-07-24 15:11:38 +00001492#elif defined(__s390__)
1493
ths5fafdf22007-09-16 21:08:06 +00001494int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001495 void *puc)
1496{
ths5a7b5422007-01-31 12:16:51 +00001497 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001498 struct ucontext *uc = puc;
1499 unsigned long pc;
1500 int is_write;
ths3b46e622007-09-17 08:09:54 +00001501
bellard90cb9492005-07-24 15:11:38 +00001502 pc = uc->uc_mcontext.psw.addr;
1503 /* XXX: compute is_write */
1504 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001505 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001506 is_write, &uc->uc_sigmask, puc);
1507}
1508
1509#elif defined(__mips__)
1510
ths5fafdf22007-09-16 21:08:06 +00001511int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001512 void *puc)
1513{
ths9617efe2007-05-08 21:05:55 +00001514 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001515 struct ucontext *uc = puc;
1516 greg_t pc = uc->uc_mcontext.pc;
1517 int is_write;
ths3b46e622007-09-17 08:09:54 +00001518
thsc4b89d12007-05-05 19:23:11 +00001519 /* XXX: compute is_write */
1520 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001521 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001522 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001523}
1524
bellard2b413142003-05-14 23:01:10 +00001525#else
1526
bellard3fb2ded2003-06-24 13:22:59 +00001527#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001528
1529#endif
bellard67b915a2004-03-31 23:37:16 +00001530
1531#endif /* !defined(CONFIG_SOFTMMU) */