blob: 3bfa0bc1f2d92cc3f188aab825469b45051a0286 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
bellarde4533c72003-06-15 19:51:39 +000043void cpu_loop_exit(void)
44{
thsbfed01f2007-06-03 17:44:37 +000045 /* NOTE: the register at this point must be saved by hand because
46 longjmp restore them */
47 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000048 longjmp(env->jmp_env, 1);
49}
thsbfed01f2007-06-03 17:44:37 +000050
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
ths5fafdf22007-09-16 21:08:06 +000058void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000059{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000080 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000081{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000087
bellard8a40a182005-11-20 10:35:40 +000088 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000091
bellard8a40a182005-11-20 10:35:40 +000092 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +000093
bellard8a40a182005-11-20 10:35:40 +000094 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000104 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000105 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000106 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000110 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000138
bellard8a40a182005-11-20 10:35:40 +0000139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000158 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000166 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000167 cs_base = env->segs[R_CS].base;
168 pc = cs_base + env->eip;
169#elif defined(TARGET_ARM)
170 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000171 | (env->vfp.vec_stride << 4);
172 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
173 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000174 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
175 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000176 cs_base = 0;
177 pc = env->regs[15];
178#elif defined(TARGET_SPARC)
179#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000180 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
181 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
182 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000183#else
blueswir16d5f2372007-11-07 17:03:37 +0000184 // FPU enable . Supervisor
185 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000186#endif
187 cs_base = env->npc;
188 pc = env->pc;
189#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000190 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000191 cs_base = 0;
192 pc = env->nip;
193#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000194 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000195 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000196 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000197#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000198 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
199 | (env->sr & SR_S) /* Bit 13 */
200 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000201 cs_base = 0;
202 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000203#elif defined(TARGET_SH4)
204 flags = env->sr & (SR_MD | SR_RB);
205 cs_base = 0; /* XXXXX */
206 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000207#elif defined(TARGET_ALPHA)
208 flags = env->ps;
209 cs_base = 0;
210 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000211#elif defined(TARGET_CRIS)
212 flags = 0;
213 cs_base = 0;
214 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000215#else
216#error unsupported CPU
217#endif
218 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
219 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
220 tb->flags != flags, 0)) {
221 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000222 /* Note: we do it here to avoid a gcc bug on Mac OS X when
223 doing it in tb_find_slow */
224 if (tb_invalidated_flag) {
225 /* as some TB could have been invalidated because
226 of memory exceptions while generating the code, we
227 must recompute the hash index here */
228 T0 = 0;
229 }
bellard8a40a182005-11-20 10:35:40 +0000230 }
231 return tb;
232}
233
234
bellard7d132992003-03-06 23:23:54 +0000235/* main execution loop */
236
bellarde4533c72003-06-15 19:51:39 +0000237int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000238{
pbrook1057eaa2007-02-04 13:37:44 +0000239#define DECLARE_HOST_REGS 1
240#include "hostregs_helper.h"
241#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000242#if defined(reg_REGWPTR)
243 uint32_t *saved_regwptr;
244#endif
245#endif
bellardfdbb4692006-06-14 17:32:25 +0000246#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000247 int saved_i7;
248 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000249#endif
bellard8a40a182005-11-20 10:35:40 +0000250 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000251 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000252 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000253 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000254
thsbfed01f2007-06-03 17:44:37 +0000255 if (cpu_halted(env1) == EXCP_HALTED)
256 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000257
ths5fafdf22007-09-16 21:08:06 +0000258 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000259
bellard7d132992003-03-06 23:23:54 +0000260 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000261#define SAVE_HOST_REGS 1
262#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000263 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000264#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000265 /* we also save i7 because longjmp may not restore it */
266 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
267#endif
268
bellard0d1a29f2004-10-12 22:01:28 +0000269 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000270#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000271 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000272 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
273 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000274 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000275 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000276#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000277#if defined(reg_REGWPTR)
278 saved_regwptr = REGWPTR;
279#endif
pbrooke6e59062006-10-22 00:18:54 +0000280#elif defined(TARGET_M68K)
281 env->cc_op = CC_OP_FLAGS;
282 env->cc_dest = env->sr & 0xf;
283 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000284#elif defined(TARGET_ALPHA)
285#elif defined(TARGET_ARM)
286#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000287#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000288#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000289#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000290 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000291#else
292#error unsupported target CPU
293#endif
bellard3fb2ded2003-06-24 13:22:59 +0000294 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000295
bellard7d132992003-03-06 23:23:54 +0000296 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000297 for(;;) {
298 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000299 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000300 /* if an exception is pending, we execute it here */
301 if (env->exception_index >= 0) {
302 if (env->exception_index >= EXCP_INTERRUPT) {
303 /* exit request from the cpu execution loop */
304 ret = env->exception_index;
305 break;
306 } else if (env->user_mode_only) {
307 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000308 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000309 loop */
bellard83479e72003-06-25 16:12:37 +0000310#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000311 do_interrupt_user(env->exception_index,
312 env->exception_is_int,
313 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000314 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000315#endif
bellard3fb2ded2003-06-24 13:22:59 +0000316 ret = env->exception_index;
317 break;
318 } else {
bellard83479e72003-06-25 16:12:37 +0000319#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000320 /* simulate a real cpu exception. On i386, it can
321 trigger new exceptions, but we do not handle
322 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000323 do_interrupt(env->exception_index,
324 env->exception_is_int,
325 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000326 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000327 /* successfully delivered */
328 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000329#elif defined(TARGET_PPC)
330 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000331#elif defined(TARGET_MIPS)
332 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000333#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000334 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000335#elif defined(TARGET_ARM)
336 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000337#elif defined(TARGET_SH4)
338 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000339#elif defined(TARGET_ALPHA)
340 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000341#elif defined(TARGET_CRIS)
342 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000343#elif defined(TARGET_M68K)
344 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000345#endif
bellard3fb2ded2003-06-24 13:22:59 +0000346 }
347 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000348 }
bellard9df217a2005-02-10 22:05:51 +0000349#ifdef USE_KQEMU
350 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
351 int ret;
352 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
353 ret = kqemu_cpu_exec(env);
354 /* put eflags in CPU temporary format */
355 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
356 DF = 1 - (2 * ((env->eflags >> 10) & 1));
357 CC_OP = CC_OP_EFLAGS;
358 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
359 if (ret == 1) {
360 /* exception */
361 longjmp(env->jmp_env, 1);
362 } else if (ret == 2) {
363 /* softmmu execution needed */
364 } else {
365 if (env->interrupt_request != 0) {
366 /* hardware interrupt will be executed just after */
367 } else {
368 /* otherwise, we restart */
369 longjmp(env->jmp_env, 1);
370 }
371 }
bellard9de5e442003-03-23 16:49:39 +0000372 }
bellard9df217a2005-02-10 22:05:51 +0000373#endif
374
bellard3fb2ded2003-06-24 13:22:59 +0000375 T0 = 0; /* force lookup of first TB */
376 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000377#if defined(__sparc__) && !defined(HOST_SOLARIS)
ths5fafdf22007-09-16 21:08:06 +0000378 /* g1 can be modified by some libc? functions */
bellard3fb2ded2003-06-24 13:22:59 +0000379 tmp_T0 = T0;
ths3b46e622007-09-17 08:09:54 +0000380#endif
bellard68a79312003-06-30 13:12:32 +0000381 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000382 if (__builtin_expect(interrupt_request, 0)
383#if defined(TARGET_I386)
384 && env->hflags & HF_GIF_MASK
385#endif
386 ) {
pbrook6658ffb2007-03-16 23:58:11 +0000387 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
388 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
389 env->exception_index = EXCP_DEBUG;
390 cpu_loop_exit();
391 }
balroga90b7312007-05-01 01:28:01 +0000392#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000393 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000394 if (interrupt_request & CPU_INTERRUPT_HALT) {
395 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
396 env->halted = 1;
397 env->exception_index = EXCP_HLT;
398 cpu_loop_exit();
399 }
400#endif
bellard68a79312003-06-30 13:12:32 +0000401#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000402 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
403 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000404 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000405 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
406 do_smm_enter();
407#if defined(__sparc__) && !defined(HOST_SOLARIS)
408 tmp_T0 = 0;
409#else
410 T0 = 0;
411#endif
412 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000413 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000414 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000415 int intno;
ths0573fbf2007-09-23 15:28:04 +0000416 svm_check_intercept(SVM_EXIT_INTR);
ths52621682007-09-27 01:52:00 +0000417 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
bellarda541f292004-04-12 20:39:29 +0000418 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000419 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000420 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
421 }
bellardd05e66d2003-08-20 21:34:35 +0000422 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000423 /* ensure that no TB jump will be modified as
424 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000425#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000426 tmp_T0 = 0;
427#else
428 T0 = 0;
429#endif
ths0573fbf2007-09-23 15:28:04 +0000430#if !defined(CONFIG_USER_ONLY)
431 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
432 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
433 int intno;
434 /* FIXME: this should respect TPR */
435 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
ths52621682007-09-27 01:52:00 +0000436 svm_check_intercept(SVM_EXIT_VINTR);
ths0573fbf2007-09-23 15:28:04 +0000437 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
438 if (loglevel & CPU_LOG_TB_IN_ASM)
439 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
440 do_interrupt(intno, 0, 0, -1, 1);
ths52621682007-09-27 01:52:00 +0000441 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
442 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
ths0573fbf2007-09-23 15:28:04 +0000443#if defined(__sparc__) && !defined(HOST_SOLARIS)
444 tmp_T0 = 0;
445#else
446 T0 = 0;
447#endif
448#endif
bellard68a79312003-06-30 13:12:32 +0000449 }
bellardce097762004-01-04 23:53:18 +0000450#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000451#if 0
452 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
453 cpu_ppc_reset(env);
454 }
455#endif
j_mayer47103572007-03-30 09:38:04 +0000456 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000457 ppc_hw_interrupt(env);
458 if (env->pending_interrupts == 0)
459 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000460#if defined(__sparc__) && !defined(HOST_SOLARIS)
j_mayere9df0142007-04-09 22:45:36 +0000461 tmp_T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000462#else
j_mayere9df0142007-04-09 22:45:36 +0000463 T0 = 0;
bellard8a40a182005-11-20 10:35:40 +0000464#endif
bellardce097762004-01-04 23:53:18 +0000465 }
bellard6af0bf92005-07-02 14:58:51 +0000466#elif defined(TARGET_MIPS)
467 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000468 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000469 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000470 !(env->CP0_Status & (1 << CP0St_EXL)) &&
471 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000472 !(env->hflags & MIPS_HFLAG_DM)) {
473 /* Raise it */
474 env->exception_index = EXCP_EXT_INTERRUPT;
475 env->error_code = 0;
476 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000477#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000478 tmp_T0 = 0;
479#else
480 T0 = 0;
481#endif
bellard6af0bf92005-07-02 14:58:51 +0000482 }
bellarde95c8d52004-09-30 22:22:08 +0000483#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000484 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
485 (env->psret != 0)) {
486 int pil = env->interrupt_index & 15;
487 int type = env->interrupt_index & 0xf0;
488
489 if (((type == TT_EXTINT) &&
490 (pil == 15 || pil > env->psrpil)) ||
491 type != TT_EXTINT) {
492 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
493 do_interrupt(env->interrupt_index);
494 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000495#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
496 cpu_check_irqs(env);
497#endif
bellardfdbb4692006-06-14 17:32:25 +0000498#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000499 tmp_T0 = 0;
500#else
501 T0 = 0;
502#endif
bellard66321a12005-04-06 20:47:48 +0000503 }
bellarde95c8d52004-09-30 22:22:08 +0000504 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
505 //do_interrupt(0, 0, 0, 0, 0);
506 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000507 }
bellardb5ff1b32005-11-26 10:38:39 +0000508#elif defined(TARGET_ARM)
509 if (interrupt_request & CPU_INTERRUPT_FIQ
510 && !(env->uncached_cpsr & CPSR_F)) {
511 env->exception_index = EXCP_FIQ;
512 do_interrupt(env);
513 }
514 if (interrupt_request & CPU_INTERRUPT_HARD
515 && !(env->uncached_cpsr & CPSR_I)) {
516 env->exception_index = EXCP_IRQ;
517 do_interrupt(env);
518 }
bellardfdf9b3e2006-04-27 21:07:38 +0000519#elif defined(TARGET_SH4)
520 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000521#elif defined(TARGET_ALPHA)
522 if (interrupt_request & CPU_INTERRUPT_HARD) {
523 do_interrupt(env);
524 }
thsf1ccf902007-10-08 13:16:14 +0000525#elif defined(TARGET_CRIS)
526 if (interrupt_request & CPU_INTERRUPT_HARD) {
527 do_interrupt(env);
528 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
529 }
pbrook06338792007-05-23 19:58:11 +0000530#elif defined(TARGET_M68K)
531 if (interrupt_request & CPU_INTERRUPT_HARD
532 && ((env->sr & SR_I) >> SR_I_SHIFT)
533 < env->pending_level) {
534 /* Real hardware gets the interrupt vector via an
535 IACK cycle at this point. Current emulated
536 hardware doesn't rely on this, so we
537 provide/save the vector when the interrupt is
538 first signalled. */
539 env->exception_index = env->pending_vector;
540 do_interrupt(1);
541 }
bellard68a79312003-06-30 13:12:32 +0000542#endif
bellard9d050952006-05-22 22:03:52 +0000543 /* Don't use the cached interupt_request value,
544 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000545 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000546 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
547 /* ensure that no TB jump will be modified as
548 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000549#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000550 tmp_T0 = 0;
551#else
552 T0 = 0;
553#endif
554 }
bellard68a79312003-06-30 13:12:32 +0000555 if (interrupt_request & CPU_INTERRUPT_EXIT) {
556 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
557 env->exception_index = EXCP_INTERRUPT;
558 cpu_loop_exit();
559 }
bellard3fb2ded2003-06-24 13:22:59 +0000560 }
561#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000562 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000563 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000564 regs_to_env();
565#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000566 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000567 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000568 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000569#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000570 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000571#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000572 REGWPTR = env->regbase + (env->cwp * 16);
573 env->regwptr = REGWPTR;
574 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000575#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000576 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000577#elif defined(TARGET_M68K)
578 cpu_m68k_flush_flags(env, env->cc_op);
579 env->cc_op = CC_OP_FLAGS;
580 env->sr = (env->sr & 0xffe0)
581 | env->cc_dest | (env->cc_x << 4);
582 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000583#elif defined(TARGET_MIPS)
584 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000585#elif defined(TARGET_SH4)
586 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000587#elif defined(TARGET_ALPHA)
588 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000589#elif defined(TARGET_CRIS)
590 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000591#else
ths5fafdf22007-09-16 21:08:06 +0000592#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000593#endif
bellard3fb2ded2003-06-24 13:22:59 +0000594 }
bellard7d132992003-03-06 23:23:54 +0000595#endif
bellard8a40a182005-11-20 10:35:40 +0000596 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000597#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000598 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000599 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
600 (long)tb->tc_ptr, tb->pc,
601 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000602 }
bellard9d27abd2003-05-10 13:13:54 +0000603#endif
bellardfdbb4692006-06-14 17:32:25 +0000604#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000605 T0 = tmp_T0;
ths3b46e622007-09-17 08:09:54 +0000606#endif
bellard8a40a182005-11-20 10:35:40 +0000607 /* see if we can patch the calling TB. When the TB
608 spans two pages, we cannot safely do a direct
609 jump. */
bellardc27004e2005-01-03 23:35:10 +0000610 {
bellard8a40a182005-11-20 10:35:40 +0000611 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000612#if USE_KQEMU
613 (env->kqemu_enabled != 2) &&
614#endif
bellard8a40a182005-11-20 10:35:40 +0000615 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000616#if defined(TARGET_I386) && defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +0000617 && (tb->cflags & CF_CODE_COPY) ==
bellardbf3e8bf2004-02-16 21:58:54 +0000618 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
619#endif
620 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000621 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000622 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000623#if defined(USE_CODE_COPY)
624 /* propagates the FP use info */
ths5fafdf22007-09-16 21:08:06 +0000625 ((TranslationBlock *)(T0 & ~3))->cflags |=
bellard97eb5b12004-02-25 23:19:55 +0000626 (tb->cflags & CF_FP_USED);
627#endif
bellard3fb2ded2003-06-24 13:22:59 +0000628 spin_unlock(&tb_lock);
629 }
bellardc27004e2005-01-03 23:35:10 +0000630 }
bellard3fb2ded2003-06-24 13:22:59 +0000631 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000632 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000633 /* execute the generated code */
634 gen_func = (void *)tc_ptr;
635#if defined(__sparc__)
636 __asm__ __volatile__("call %0\n\t"
637 "mov %%o7,%%i0"
638 : /* no outputs */
ths5fafdf22007-09-16 21:08:06 +0000639 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000640 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000641 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000642 "l0", "l1", "l2", "l3", "l4", "l5",
643 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000644#elif defined(__arm__)
645 asm volatile ("mov pc, %0\n\t"
646 ".global exec_loop\n\t"
647 "exec_loop:\n\t"
648 : /* no outputs */
649 : "r" (gen_func)
650 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000651#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
652{
653 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000654 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
655 save_native_fp_state(env);
656 }
bellardbf3e8bf2004-02-16 21:58:54 +0000657 gen_func();
658 } else {
bellard97eb5b12004-02-25 23:19:55 +0000659 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
660 restore_native_fp_state(env);
661 }
bellardbf3e8bf2004-02-16 21:58:54 +0000662 /* we work with native eflags */
663 CC_SRC = cc_table[CC_OP].compute_all();
664 CC_OP = CC_OP_EFLAGS;
665 asm(".globl exec_loop\n"
666 "\n"
667 "debug1:\n"
668 " pushl %%ebp\n"
669 " fs movl %10, %9\n"
670 " fs movl %11, %%eax\n"
671 " andl $0x400, %%eax\n"
672 " fs orl %8, %%eax\n"
673 " pushl %%eax\n"
674 " popf\n"
675 " fs movl %%esp, %12\n"
676 " fs movl %0, %%eax\n"
677 " fs movl %1, %%ecx\n"
678 " fs movl %2, %%edx\n"
679 " fs movl %3, %%ebx\n"
680 " fs movl %4, %%esp\n"
681 " fs movl %5, %%ebp\n"
682 " fs movl %6, %%esi\n"
683 " fs movl %7, %%edi\n"
684 " fs jmp *%9\n"
685 "exec_loop:\n"
686 " fs movl %%esp, %4\n"
687 " fs movl %12, %%esp\n"
688 " fs movl %%eax, %0\n"
689 " fs movl %%ecx, %1\n"
690 " fs movl %%edx, %2\n"
691 " fs movl %%ebx, %3\n"
692 " fs movl %%ebp, %5\n"
693 " fs movl %%esi, %6\n"
694 " fs movl %%edi, %7\n"
695 " pushf\n"
696 " popl %%eax\n"
697 " movl %%eax, %%ecx\n"
698 " andl $0x400, %%ecx\n"
699 " shrl $9, %%ecx\n"
700 " andl $0x8d5, %%eax\n"
701 " fs movl %%eax, %8\n"
702 " movl $1, %%eax\n"
703 " subl %%ecx, %%eax\n"
704 " fs movl %%eax, %11\n"
705 " fs movl %9, %%ebx\n" /* get T0 value */
706 " popl %%ebp\n"
707 :
708 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
709 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
710 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
711 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
712 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
713 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
714 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
715 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
716 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
717 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
718 "a" (gen_func),
719 "m" (*(uint8_t *)offsetof(CPUState, df)),
720 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
721 : "%ecx", "%edx"
722 );
723 }
724}
bellardb8076a72005-04-07 22:20:31 +0000725#elif defined(__ia64)
726 struct fptr {
727 void *ip;
728 void *gp;
729 } fp;
730
731 fp.ip = tc_ptr;
732 fp.gp = code_gen_buffer + 2 * (1 << 20);
733 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000734#else
735 gen_func();
736#endif
bellard83479e72003-06-25 16:12:37 +0000737 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000738 /* reset soft MMU for next block (it can currently
739 only be set by a memory fault) */
740#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000741 if (env->hflags & HF_SOFTMMU_MASK) {
742 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000743 /* do not allow linking to another block */
744 T0 = 0;
745 }
746#endif
bellardf32fc642006-02-08 22:43:39 +0000747#if defined(USE_KQEMU)
748#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
749 if (kqemu_is_ok(env) &&
750 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
751 cpu_loop_exit();
752 }
753#endif
ths50a518e2007-06-03 18:52:15 +0000754 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000755 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000756 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000757 }
bellard3fb2ded2003-06-24 13:22:59 +0000758 } /* for(;;) */
759
bellard7d132992003-03-06 23:23:54 +0000760
bellarde4533c72003-06-15 19:51:39 +0000761#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000762#if defined(USE_CODE_COPY)
763 if (env->native_fp_regs) {
764 save_native_fp_state(env);
765 }
766#endif
bellard9de5e442003-03-23 16:49:39 +0000767 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000768 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000769#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000770 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000771#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000772#if defined(reg_REGWPTR)
773 REGWPTR = saved_regwptr;
774#endif
bellard67867302003-11-23 17:05:30 +0000775#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000776#elif defined(TARGET_M68K)
777 cpu_m68k_flush_flags(env, env->cc_op);
778 env->cc_op = CC_OP_FLAGS;
779 env->sr = (env->sr & 0xffe0)
780 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000781#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000782#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000783#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000784#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000785 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000786#else
787#error unsupported target CPU
788#endif
pbrook1057eaa2007-02-04 13:37:44 +0000789
790 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000791#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000792 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
793#endif
pbrook1057eaa2007-02-04 13:37:44 +0000794#include "hostregs_helper.h"
795
bellard6a00d602005-11-21 23:25:50 +0000796 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000797 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000798 return ret;
799}
bellard6dbad632003-03-16 18:05:05 +0000800
bellardfbf9eeb2004-04-25 21:21:33 +0000801/* must only be called from the generated code as an exception can be
802 generated */
803void tb_invalidate_page_range(target_ulong start, target_ulong end)
804{
bellarddc5d0b32004-06-22 18:43:30 +0000805 /* XXX: cannot enable it yet because it yields to MMU exception
806 where NIP != read address on PowerPC */
807#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000808 target_ulong phys_addr;
809 phys_addr = get_phys_addr_code(env, start);
810 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000811#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000812}
813
bellard1a18c712003-10-30 01:07:51 +0000814#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000815
bellard6dbad632003-03-16 18:05:05 +0000816void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
817{
818 CPUX86State *saved_env;
819
820 saved_env = env;
821 env = s;
bellarda412ac52003-07-26 18:01:40 +0000822 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000823 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000824 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000825 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000826 } else {
bellardb453b702004-01-04 15:45:21 +0000827 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000828 }
bellard6dbad632003-03-16 18:05:05 +0000829 env = saved_env;
830}
bellard9de5e442003-03-23 16:49:39 +0000831
bellardd0a1ffc2003-05-29 20:04:28 +0000832void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
833{
834 CPUX86State *saved_env;
835
836 saved_env = env;
837 env = s;
ths3b46e622007-09-17 08:09:54 +0000838
bellardc27004e2005-01-03 23:35:10 +0000839 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000840
841 env = saved_env;
842}
843
844void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
845{
846 CPUX86State *saved_env;
847
848 saved_env = env;
849 env = s;
ths3b46e622007-09-17 08:09:54 +0000850
bellardc27004e2005-01-03 23:35:10 +0000851 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000852
853 env = saved_env;
854}
855
bellarde4533c72003-06-15 19:51:39 +0000856#endif /* TARGET_I386 */
857
bellard67b915a2004-03-31 23:37:16 +0000858#if !defined(CONFIG_SOFTMMU)
859
bellard3fb2ded2003-06-24 13:22:59 +0000860#if defined(TARGET_I386)
861
bellardb56dad12003-05-08 15:38:04 +0000862/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000863 the effective address of the memory exception. 'is_write' is 1 if a
864 write caused the exception and otherwise 0'. 'old_set' is the
865 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000866static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000867 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000868 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000869{
bellarda513fe12003-05-27 23:29:48 +0000870 TranslationBlock *tb;
871 int ret;
bellard68a79312003-06-30 13:12:32 +0000872
bellard83479e72003-06-25 16:12:37 +0000873 if (cpu_single_env)
874 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000875#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000876 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000877 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000878#endif
bellard25eb4482003-05-14 21:50:54 +0000879 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000880 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000881 return 1;
882 }
bellardfbf9eeb2004-04-25 21:21:33 +0000883
bellard3fb2ded2003-06-24 13:22:59 +0000884 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000885 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000886 if (ret < 0)
887 return 0; /* not an MMU fault */
888 if (ret == 0)
889 return 1; /* the MMU fault was handled without causing real CPU fault */
890 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000891 tb = tb_find_pc(pc);
892 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000893 /* the PC is inside the translated code. It means that we have
894 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000895 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000896 }
bellard4cbf74b2003-08-10 21:48:43 +0000897 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000898#if 0
ths5fafdf22007-09-16 21:08:06 +0000899 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000900 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000901#endif
bellard4cbf74b2003-08-10 21:48:43 +0000902 /* we restore the process signal mask as the sigreturn should
903 do it (XXX: use sigsetjmp) */
904 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000905 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000906 } else {
907 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000908 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000909 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000910 }
bellard3fb2ded2003-06-24 13:22:59 +0000911 /* never comes here */
912 return 1;
913}
914
bellarde4533c72003-06-15 19:51:39 +0000915#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000916static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000917 int is_write, sigset_t *old_set,
918 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000919{
bellard68016c62005-02-07 23:12:27 +0000920 TranslationBlock *tb;
921 int ret;
922
923 if (cpu_single_env)
924 env = cpu_single_env; /* XXX: find a correct solution for multithread */
925#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000926 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000927 pc, address, is_write, *(unsigned long *)old_set);
928#endif
bellard9f0777e2005-02-02 20:42:01 +0000929 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000930 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000931 return 1;
932 }
bellard68016c62005-02-07 23:12:27 +0000933 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000934 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000935 if (ret < 0)
936 return 0; /* not an MMU fault */
937 if (ret == 0)
938 return 1; /* the MMU fault was handled without causing real CPU fault */
939 /* now we have a real cpu fault */
940 tb = tb_find_pc(pc);
941 if (tb) {
942 /* the PC is inside the translated code. It means that we have
943 a virtual CPU fault */
944 cpu_restore_state(tb, env, pc, puc);
945 }
946 /* we restore the process signal mask as the sigreturn should
947 do it (XXX: use sigsetjmp) */
948 sigprocmask(SIG_SETMASK, old_set, NULL);
949 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000950}
bellard93ac68b2003-09-30 20:57:29 +0000951#elif defined(TARGET_SPARC)
952static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000953 int is_write, sigset_t *old_set,
954 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000955{
bellard68016c62005-02-07 23:12:27 +0000956 TranslationBlock *tb;
957 int ret;
958
959 if (cpu_single_env)
960 env = cpu_single_env; /* XXX: find a correct solution for multithread */
961#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000962 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000963 pc, address, is_write, *(unsigned long *)old_set);
964#endif
bellardb453b702004-01-04 15:45:21 +0000965 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000966 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000967 return 1;
968 }
bellard68016c62005-02-07 23:12:27 +0000969 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000970 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000971 if (ret < 0)
972 return 0; /* not an MMU fault */
973 if (ret == 0)
974 return 1; /* the MMU fault was handled without causing real CPU fault */
975 /* now we have a real cpu fault */
976 tb = tb_find_pc(pc);
977 if (tb) {
978 /* the PC is inside the translated code. It means that we have
979 a virtual CPU fault */
980 cpu_restore_state(tb, env, pc, puc);
981 }
982 /* we restore the process signal mask as the sigreturn should
983 do it (XXX: use sigsetjmp) */
984 sigprocmask(SIG_SETMASK, old_set, NULL);
985 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000986}
bellard67867302003-11-23 17:05:30 +0000987#elif defined (TARGET_PPC)
988static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000989 int is_write, sigset_t *old_set,
990 void *puc)
bellard67867302003-11-23 17:05:30 +0000991{
992 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000993 int ret;
ths3b46e622007-09-17 08:09:54 +0000994
bellard67867302003-11-23 17:05:30 +0000995 if (cpu_single_env)
996 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000997#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000998 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000999 pc, address, is_write, *(unsigned long *)old_set);
1000#endif
1001 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001002 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +00001003 return 1;
1004 }
1005
bellardce097762004-01-04 23:53:18 +00001006 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001007 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +00001008 if (ret < 0)
1009 return 0; /* not an MMU fault */
1010 if (ret == 0)
1011 return 1; /* the MMU fault was handled without causing real CPU fault */
1012
bellard67867302003-11-23 17:05:30 +00001013 /* now we have a real cpu fault */
1014 tb = tb_find_pc(pc);
1015 if (tb) {
1016 /* the PC is inside the translated code. It means that we have
1017 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001018 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001019 }
bellardce097762004-01-04 23:53:18 +00001020 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001021#if 0
ths5fafdf22007-09-16 21:08:06 +00001022 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +00001023 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001024#endif
1025 /* we restore the process signal mask as the sigreturn should
1026 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001027 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001028 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001029 } else {
1030 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001031 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001032 }
bellard67867302003-11-23 17:05:30 +00001033 /* never comes here */
1034 return 1;
1035}
bellard6af0bf92005-07-02 14:58:51 +00001036
pbrooke6e59062006-10-22 00:18:54 +00001037#elif defined(TARGET_M68K)
1038static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1039 int is_write, sigset_t *old_set,
1040 void *puc)
1041{
1042 TranslationBlock *tb;
1043 int ret;
1044
1045 if (cpu_single_env)
1046 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1047#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001048 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +00001049 pc, address, is_write, *(unsigned long *)old_set);
1050#endif
1051 /* XXX: locking issue */
1052 if (is_write && page_unprotect(address, pc, puc)) {
1053 return 1;
1054 }
1055 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001056 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +00001057 if (ret < 0)
1058 return 0; /* not an MMU fault */
1059 if (ret == 0)
1060 return 1; /* the MMU fault was handled without causing real CPU fault */
1061 /* now we have a real cpu fault */
1062 tb = tb_find_pc(pc);
1063 if (tb) {
1064 /* the PC is inside the translated code. It means that we have
1065 a virtual CPU fault */
1066 cpu_restore_state(tb, env, pc, puc);
1067 }
1068 /* we restore the process signal mask as the sigreturn should
1069 do it (XXX: use sigsetjmp) */
1070 sigprocmask(SIG_SETMASK, old_set, NULL);
1071 cpu_loop_exit();
1072 /* never comes here */
1073 return 1;
1074}
1075
bellard6af0bf92005-07-02 14:58:51 +00001076#elif defined (TARGET_MIPS)
1077static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1078 int is_write, sigset_t *old_set,
1079 void *puc)
1080{
1081 TranslationBlock *tb;
1082 int ret;
ths3b46e622007-09-17 08:09:54 +00001083
bellard6af0bf92005-07-02 14:58:51 +00001084 if (cpu_single_env)
1085 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1086#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001087 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001088 pc, address, is_write, *(unsigned long *)old_set);
1089#endif
1090 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001091 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001092 return 1;
1093 }
1094
1095 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001096 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +00001097 if (ret < 0)
1098 return 0; /* not an MMU fault */
1099 if (ret == 0)
1100 return 1; /* the MMU fault was handled without causing real CPU fault */
1101
1102 /* now we have a real cpu fault */
1103 tb = tb_find_pc(pc);
1104 if (tb) {
1105 /* the PC is inside the translated code. It means that we have
1106 a virtual CPU fault */
1107 cpu_restore_state(tb, env, pc, puc);
1108 }
1109 if (ret == 1) {
1110#if 0
ths5fafdf22007-09-16 21:08:06 +00001111 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001112 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001113#endif
1114 /* we restore the process signal mask as the sigreturn should
1115 do it (XXX: use sigsetjmp) */
1116 sigprocmask(SIG_SETMASK, old_set, NULL);
1117 do_raise_exception_err(env->exception_index, env->error_code);
1118 } else {
1119 /* activate soft MMU for this block */
1120 cpu_resume_from_signal(env, puc);
1121 }
1122 /* never comes here */
1123 return 1;
1124}
1125
bellardfdf9b3e2006-04-27 21:07:38 +00001126#elif defined (TARGET_SH4)
1127static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1128 int is_write, sigset_t *old_set,
1129 void *puc)
1130{
1131 TranslationBlock *tb;
1132 int ret;
ths3b46e622007-09-17 08:09:54 +00001133
bellardfdf9b3e2006-04-27 21:07:38 +00001134 if (cpu_single_env)
1135 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1136#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001137 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001138 pc, address, is_write, *(unsigned long *)old_set);
1139#endif
1140 /* XXX: locking issue */
1141 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1142 return 1;
1143 }
1144
1145 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001146 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001147 if (ret < 0)
1148 return 0; /* not an MMU fault */
1149 if (ret == 0)
1150 return 1; /* the MMU fault was handled without causing real CPU fault */
1151
1152 /* now we have a real cpu fault */
1153 tb = tb_find_pc(pc);
1154 if (tb) {
1155 /* the PC is inside the translated code. It means that we have
1156 a virtual CPU fault */
1157 cpu_restore_state(tb, env, pc, puc);
1158 }
bellardfdf9b3e2006-04-27 21:07:38 +00001159#if 0
ths5fafdf22007-09-16 21:08:06 +00001160 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001161 env->nip, env->error_code, tb);
1162#endif
1163 /* we restore the process signal mask as the sigreturn should
1164 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001165 sigprocmask(SIG_SETMASK, old_set, NULL);
1166 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001167 /* never comes here */
1168 return 1;
1169}
j_mayereddf68a2007-04-05 07:22:49 +00001170
1171#elif defined (TARGET_ALPHA)
1172static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1173 int is_write, sigset_t *old_set,
1174 void *puc)
1175{
1176 TranslationBlock *tb;
1177 int ret;
ths3b46e622007-09-17 08:09:54 +00001178
j_mayereddf68a2007-04-05 07:22:49 +00001179 if (cpu_single_env)
1180 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1181#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001182 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001183 pc, address, is_write, *(unsigned long *)old_set);
1184#endif
1185 /* XXX: locking issue */
1186 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1187 return 1;
1188 }
1189
1190 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001191 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001192 if (ret < 0)
1193 return 0; /* not an MMU fault */
1194 if (ret == 0)
1195 return 1; /* the MMU fault was handled without causing real CPU fault */
1196
1197 /* now we have a real cpu fault */
1198 tb = tb_find_pc(pc);
1199 if (tb) {
1200 /* the PC is inside the translated code. It means that we have
1201 a virtual CPU fault */
1202 cpu_restore_state(tb, env, pc, puc);
1203 }
1204#if 0
ths5fafdf22007-09-16 21:08:06 +00001205 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001206 env->nip, env->error_code, tb);
1207#endif
1208 /* we restore the process signal mask as the sigreturn should
1209 do it (XXX: use sigsetjmp) */
1210 sigprocmask(SIG_SETMASK, old_set, NULL);
1211 cpu_loop_exit();
1212 /* never comes here */
1213 return 1;
1214}
thsf1ccf902007-10-08 13:16:14 +00001215#elif defined (TARGET_CRIS)
1216static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1217 int is_write, sigset_t *old_set,
1218 void *puc)
1219{
1220 TranslationBlock *tb;
1221 int ret;
1222
1223 if (cpu_single_env)
1224 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1225#if defined(DEBUG_SIGNAL)
1226 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1227 pc, address, is_write, *(unsigned long *)old_set);
1228#endif
1229 /* XXX: locking issue */
1230 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1231 return 1;
1232 }
1233
1234 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001235 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001236 if (ret < 0)
1237 return 0; /* not an MMU fault */
1238 if (ret == 0)
1239 return 1; /* the MMU fault was handled without causing real CPU fault */
1240
1241 /* now we have a real cpu fault */
1242 tb = tb_find_pc(pc);
1243 if (tb) {
1244 /* the PC is inside the translated code. It means that we have
1245 a virtual CPU fault */
1246 cpu_restore_state(tb, env, pc, puc);
1247 }
1248#if 0
1249 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1250 env->nip, env->error_code, tb);
1251#endif
1252 /* we restore the process signal mask as the sigreturn should
1253 do it (XXX: use sigsetjmp) */
1254 sigprocmask(SIG_SETMASK, old_set, NULL);
1255 cpu_loop_exit();
1256 /* never comes here */
1257 return 1;
1258}
1259
bellarde4533c72003-06-15 19:51:39 +00001260#else
1261#error unsupported target CPU
1262#endif
bellard9de5e442003-03-23 16:49:39 +00001263
bellard2b413142003-05-14 23:01:10 +00001264#if defined(__i386__)
1265
bellardd8ecc0b2007-02-05 21:41:46 +00001266#if defined(__APPLE__)
1267# include <sys/ucontext.h>
1268
1269# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1270# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1271# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1272#else
1273# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1274# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1275# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1276#endif
1277
bellardbf3e8bf2004-02-16 21:58:54 +00001278#if defined(USE_CODE_COPY)
ths5fafdf22007-09-16 21:08:06 +00001279static void cpu_send_trap(unsigned long pc, int trap,
bellardbf3e8bf2004-02-16 21:58:54 +00001280 struct ucontext *uc)
1281{
1282 TranslationBlock *tb;
1283
1284 if (cpu_single_env)
1285 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1286 /* now we have a real cpu fault */
1287 tb = tb_find_pc(pc);
1288 if (tb) {
1289 /* the PC is inside the translated code. It means that we have
1290 a virtual CPU fault */
1291 cpu_restore_state(tb, env, pc, uc);
1292 }
1293 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1294 raise_exception_err(trap, env->error_code);
1295}
1296#endif
1297
ths5fafdf22007-09-16 21:08:06 +00001298int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001299 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001300{
ths5a7b5422007-01-31 12:16:51 +00001301 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001302 struct ucontext *uc = puc;
1303 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001304 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001305
bellardd691f662003-03-24 21:58:34 +00001306#ifndef REG_EIP
1307/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001308#define REG_EIP EIP
1309#define REG_ERR ERR
1310#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001311#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001312 pc = EIP_sig(uc);
1313 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001314#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1315 if (trapno == 0x00 || trapno == 0x05) {
1316 /* send division by zero or bound exception */
1317 cpu_send_trap(pc, trapno, uc);
1318 return 1;
1319 } else
1320#endif
ths5fafdf22007-09-16 21:08:06 +00001321 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1322 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001323 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001324 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001325}
1326
bellardbc51c5c2004-03-17 23:46:04 +00001327#elif defined(__x86_64__)
1328
ths5a7b5422007-01-31 12:16:51 +00001329int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001330 void *puc)
1331{
ths5a7b5422007-01-31 12:16:51 +00001332 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001333 struct ucontext *uc = puc;
1334 unsigned long pc;
1335
1336 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001337 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1338 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001339 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1340 &uc->uc_sigmask, puc);
1341}
1342
bellard83fb7ad2004-07-05 21:25:26 +00001343#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001344
bellard83fb7ad2004-07-05 21:25:26 +00001345/***********************************************************************
1346 * signal context platform-specific definitions
1347 * From Wine
1348 */
1349#ifdef linux
1350/* All Registers access - only for local access */
1351# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1352/* Gpr Registers access */
1353# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1354# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1355# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1356# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1357# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1358# define LR_sig(context) REG_sig(link, context) /* Link register */
1359# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1360/* Float Registers access */
1361# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1362# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1363/* Exception Registers access */
1364# define DAR_sig(context) REG_sig(dar, context)
1365# define DSISR_sig(context) REG_sig(dsisr, context)
1366# define TRAP_sig(context) REG_sig(trap, context)
1367#endif /* linux */
1368
1369#ifdef __APPLE__
1370# include <sys/ucontext.h>
1371typedef struct ucontext SIGCONTEXT;
1372/* All Registers access - only for local access */
1373# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1374# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1375# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1376# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1377/* Gpr Registers access */
1378# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1379# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1380# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1381# define CTR_sig(context) REG_sig(ctr, context)
1382# define XER_sig(context) REG_sig(xer, context) /* Link register */
1383# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1384# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1385/* Float Registers access */
1386# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1387# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1388/* Exception Registers access */
1389# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1390# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1391# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1392#endif /* __APPLE__ */
1393
ths5fafdf22007-09-16 21:08:06 +00001394int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001395 void *puc)
bellard2b413142003-05-14 23:01:10 +00001396{
ths5a7b5422007-01-31 12:16:51 +00001397 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001398 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001399 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001400 int is_write;
1401
bellard83fb7ad2004-07-05 21:25:26 +00001402 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001403 is_write = 0;
1404#if 0
1405 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001406 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001407 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001408#else
bellard83fb7ad2004-07-05 21:25:26 +00001409 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001410 is_write = 1;
1411#endif
ths5fafdf22007-09-16 21:08:06 +00001412 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001413 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001414}
bellard2b413142003-05-14 23:01:10 +00001415
bellard2f87c602003-06-02 20:38:09 +00001416#elif defined(__alpha__)
1417
ths5fafdf22007-09-16 21:08:06 +00001418int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001419 void *puc)
1420{
ths5a7b5422007-01-31 12:16:51 +00001421 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001422 struct ucontext *uc = puc;
1423 uint32_t *pc = uc->uc_mcontext.sc_pc;
1424 uint32_t insn = *pc;
1425 int is_write = 0;
1426
bellard8c6939c2003-06-09 15:28:00 +00001427 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001428 switch (insn >> 26) {
1429 case 0x0d: // stw
1430 case 0x0e: // stb
1431 case 0x0f: // stq_u
1432 case 0x24: // stf
1433 case 0x25: // stg
1434 case 0x26: // sts
1435 case 0x27: // stt
1436 case 0x2c: // stl
1437 case 0x2d: // stq
1438 case 0x2e: // stl_c
1439 case 0x2f: // stq_c
1440 is_write = 1;
1441 }
1442
ths5fafdf22007-09-16 21:08:06 +00001443 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001444 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001445}
bellard8c6939c2003-06-09 15:28:00 +00001446#elif defined(__sparc__)
1447
ths5fafdf22007-09-16 21:08:06 +00001448int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001449 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001450{
ths5a7b5422007-01-31 12:16:51 +00001451 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001452 uint32_t *regs = (uint32_t *)(info + 1);
1453 void *sigmask = (regs + 20);
1454 unsigned long pc;
1455 int is_write;
1456 uint32_t insn;
ths3b46e622007-09-17 08:09:54 +00001457
bellard8c6939c2003-06-09 15:28:00 +00001458 /* XXX: is there a standard glibc define ? */
1459 pc = regs[1];
1460 /* XXX: need kernel patch to get write flag faster */
1461 is_write = 0;
1462 insn = *(uint32_t *)pc;
1463 if ((insn >> 30) == 3) {
1464 switch((insn >> 19) & 0x3f) {
1465 case 0x05: // stb
1466 case 0x06: // sth
1467 case 0x04: // st
1468 case 0x07: // std
1469 case 0x24: // stf
1470 case 0x27: // stdf
1471 case 0x25: // stfsr
1472 is_write = 1;
1473 break;
1474 }
1475 }
ths5fafdf22007-09-16 21:08:06 +00001476 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001477 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001478}
1479
1480#elif defined(__arm__)
1481
ths5fafdf22007-09-16 21:08:06 +00001482int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001483 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001484{
ths5a7b5422007-01-31 12:16:51 +00001485 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001486 struct ucontext *uc = puc;
1487 unsigned long pc;
1488 int is_write;
ths3b46e622007-09-17 08:09:54 +00001489
bellard8c6939c2003-06-09 15:28:00 +00001490 pc = uc->uc_mcontext.gregs[R15];
1491 /* XXX: compute is_write */
1492 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001493 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001494 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001495 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001496}
1497
bellard38e584a2003-08-10 22:14:22 +00001498#elif defined(__mc68000)
1499
ths5fafdf22007-09-16 21:08:06 +00001500int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001501 void *puc)
1502{
ths5a7b5422007-01-31 12:16:51 +00001503 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001504 struct ucontext *uc = puc;
1505 unsigned long pc;
1506 int is_write;
ths3b46e622007-09-17 08:09:54 +00001507
bellard38e584a2003-08-10 22:14:22 +00001508 pc = uc->uc_mcontext.gregs[16];
1509 /* XXX: compute is_write */
1510 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001511 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001512 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001513 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001514}
1515
bellardb8076a72005-04-07 22:20:31 +00001516#elif defined(__ia64)
1517
1518#ifndef __ISR_VALID
1519 /* This ought to be in <bits/siginfo.h>... */
1520# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001521#endif
1522
ths5a7b5422007-01-31 12:16:51 +00001523int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001524{
ths5a7b5422007-01-31 12:16:51 +00001525 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001526 struct ucontext *uc = puc;
1527 unsigned long ip;
1528 int is_write = 0;
1529
1530 ip = uc->uc_mcontext.sc_ip;
1531 switch (host_signum) {
1532 case SIGILL:
1533 case SIGFPE:
1534 case SIGSEGV:
1535 case SIGBUS:
1536 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001537 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001538 /* ISR.W (write-access) is bit 33: */
1539 is_write = (info->si_isr >> 33) & 1;
1540 break;
1541
1542 default:
1543 break;
1544 }
1545 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1546 is_write,
1547 &uc->uc_sigmask, puc);
1548}
1549
bellard90cb9492005-07-24 15:11:38 +00001550#elif defined(__s390__)
1551
ths5fafdf22007-09-16 21:08:06 +00001552int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001553 void *puc)
1554{
ths5a7b5422007-01-31 12:16:51 +00001555 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001556 struct ucontext *uc = puc;
1557 unsigned long pc;
1558 int is_write;
ths3b46e622007-09-17 08:09:54 +00001559
bellard90cb9492005-07-24 15:11:38 +00001560 pc = uc->uc_mcontext.psw.addr;
1561 /* XXX: compute is_write */
1562 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001563 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001564 is_write, &uc->uc_sigmask, puc);
1565}
1566
1567#elif defined(__mips__)
1568
ths5fafdf22007-09-16 21:08:06 +00001569int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001570 void *puc)
1571{
ths9617efe2007-05-08 21:05:55 +00001572 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001573 struct ucontext *uc = puc;
1574 greg_t pc = uc->uc_mcontext.pc;
1575 int is_write;
ths3b46e622007-09-17 08:09:54 +00001576
thsc4b89d12007-05-05 19:23:11 +00001577 /* XXX: compute is_write */
1578 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001579 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001580 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001581}
1582
bellard2b413142003-05-14 23:01:10 +00001583#else
1584
bellard3fb2ded2003-06-24 13:22:59 +00001585#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001586
1587#endif
bellard67b915a2004-03-31 23:37:16 +00001588
1589#endif /* !defined(CONFIG_SOFTMMU) */