blob: f574877e6f7de3e078205339c595b1318c844d48 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000025#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000026
bellardfbf9eeb2004-04-25 21:21:33 +000027#if !defined(CONFIG_SOFTMMU)
28#undef EAX
29#undef ECX
30#undef EDX
31#undef EBX
32#undef ESP
33#undef EBP
34#undef ESI
35#undef EDI
36#undef EIP
37#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000038#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000039#include <sys/ucontext.h>
40#endif
blueswir184778502008-10-26 20:33:16 +000041#endif
bellardfbf9eeb2004-04-25 21:21:33 +000042
blueswir1572a9d42008-05-17 07:38:10 +000043#if defined(__sparc__) && !defined(HOST_SOLARIS)
44// Work around ugly bugs in glibc that mangle global register contents
45#undef env
46#define env cpu_single_env
47#endif
48
bellard36bdbe52003-11-19 22:12:02 +000049int tb_invalidated_flag;
50
bellarddc990652003-03-19 00:00:28 +000051//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000052//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000053
bellarde4533c72003-06-15 19:51:39 +000054void cpu_loop_exit(void)
55{
thsbfed01f2007-06-03 17:44:37 +000056 /* NOTE: the register at this point must be saved by hand because
57 longjmp restore them */
58 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000059 longjmp(env->jmp_env, 1);
60}
thsbfed01f2007-06-03 17:44:37 +000061
bellardfbf9eeb2004-04-25 21:21:33 +000062/* exit the current TB from a signal handler. The host registers are
63 restored in a state compatible with the CPU emulator
64 */
ths5fafdf22007-09-16 21:08:06 +000065void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000066{
67#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000068#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000069 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000070#elif defined(__OpenBSD__)
71 struct sigcontext *uc = puc;
72#endif
bellardfbf9eeb2004-04-25 21:21:33 +000073#endif
74
75 env = env1;
76
77 /* XXX: restore cpu registers saved in host registers */
78
79#if !defined(CONFIG_SOFTMMU)
80 if (puc) {
81 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000082#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000083 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000084#elif defined(__OpenBSD__)
85 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
86#endif
bellardfbf9eeb2004-04-25 21:21:33 +000087 }
88#endif
pbrook9a3ea652008-12-19 12:49:13 +000089 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000090 longjmp(env->jmp_env, 1);
91}
92
pbrook2e70f6e2008-06-29 01:03:05 +000093/* Execute the code without caching the generated code. An interpreter
94 could be used if available. */
95static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
96{
97 unsigned long next_tb;
98 TranslationBlock *tb;
99
100 /* Should never happen.
101 We only end up here when an existing TB is too long. */
102 if (max_cycles > CF_COUNT_MASK)
103 max_cycles = CF_COUNT_MASK;
104
105 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
106 max_cycles);
107 env->current_tb = tb;
108 /* execute the generated code */
109 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
110
111 if ((next_tb & 3) == 2) {
112 /* Restore PC. This may happen if async event occurs before
113 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000114 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000115 }
116 tb_phys_invalidate(tb, -1);
117 tb_free(tb);
118}
119
bellard8a40a182005-11-20 10:35:40 +0000120static TranslationBlock *tb_find_slow(target_ulong pc,
121 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000122 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000123{
124 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000125 unsigned int h;
126 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000127
bellard8a40a182005-11-20 10:35:40 +0000128 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000202 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
bellard0d1a29f2004-10-12 22:01:28 +0000230 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000231#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000232 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000233 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
234 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000235 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000236 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000237#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000238#elif defined(TARGET_M68K)
239 env->cc_op = CC_OP_FLAGS;
240 env->cc_dest = env->sr & 0xf;
241 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000242#elif defined(TARGET_ALPHA)
243#elif defined(TARGET_ARM)
244#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000248 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000249#else
250#error unsupported target CPU
251#endif
bellard3fb2ded2003-06-24 13:22:59 +0000252 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000253
bellard7d132992003-03-06 23:23:54 +0000254 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000255 for(;;) {
256 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000257 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000258 /* if an exception is pending, we execute it here */
259 if (env->exception_index >= 0) {
260 if (env->exception_index >= EXCP_INTERRUPT) {
261 /* exit request from the cpu execution loop */
262 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000263 if (ret == EXCP_DEBUG)
264 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000265 break;
266 } else if (env->user_mode_only) {
267 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000268 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000269 loop */
bellard83479e72003-06-25 16:12:37 +0000270#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000271 do_interrupt_user(env->exception_index,
272 env->exception_is_int,
273 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000274 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000275 /* successfully delivered */
276 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000277#endif
bellard3fb2ded2003-06-24 13:22:59 +0000278 ret = env->exception_index;
279 break;
280 } else {
bellard83479e72003-06-25 16:12:37 +0000281#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000282 /* simulate a real cpu exception. On i386, it can
283 trigger new exceptions, but we do not handle
284 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000285 do_interrupt(env->exception_index,
286 env->exception_is_int,
287 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000288 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000289 /* successfully delivered */
290 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000291#elif defined(TARGET_PPC)
292 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000293#elif defined(TARGET_MIPS)
294 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000295#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000296 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000297#elif defined(TARGET_ARM)
298 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000299#elif defined(TARGET_SH4)
300 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000301#elif defined(TARGET_ALPHA)
302 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000303#elif defined(TARGET_CRIS)
304 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000305#elif defined(TARGET_M68K)
306 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000307#endif
bellard3fb2ded2003-06-24 13:22:59 +0000308 }
309 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000310 }
bellard9df217a2005-02-10 22:05:51 +0000311#ifdef USE_KQEMU
312 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
313 int ret;
pbrooka7812ae2008-11-17 14:43:54 +0000314 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard9df217a2005-02-10 22:05:51 +0000315 ret = kqemu_cpu_exec(env);
316 /* put eflags in CPU temporary format */
317 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
318 DF = 1 - (2 * ((env->eflags >> 10) & 1));
319 CC_OP = CC_OP_EFLAGS;
320 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
321 if (ret == 1) {
322 /* exception */
323 longjmp(env->jmp_env, 1);
324 } else if (ret == 2) {
325 /* softmmu execution needed */
326 } else {
327 if (env->interrupt_request != 0) {
328 /* hardware interrupt will be executed just after */
329 } else {
330 /* otherwise, we restart */
331 longjmp(env->jmp_env, 1);
332 }
333 }
bellard9de5e442003-03-23 16:49:39 +0000334 }
bellard9df217a2005-02-10 22:05:51 +0000335#endif
336
aliguori7ba1e612008-11-05 16:04:33 +0000337 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000338 kvm_cpu_exec(env);
339 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000340 }
341
blueswir1b5fc09a2008-05-04 06:38:18 +0000342 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000343 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000344 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000345 if (unlikely(interrupt_request)) {
346 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
347 /* Mask out external interrupts for this step. */
348 interrupt_request &= ~(CPU_INTERRUPT_HARD |
349 CPU_INTERRUPT_FIQ |
350 CPU_INTERRUPT_SMI |
351 CPU_INTERRUPT_NMI);
352 }
pbrook6658ffb2007-03-16 23:58:11 +0000353 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
354 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
355 env->exception_index = EXCP_DEBUG;
356 cpu_loop_exit();
357 }
balroga90b7312007-05-01 01:28:01 +0000358#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000359 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000360 if (interrupt_request & CPU_INTERRUPT_HALT) {
361 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
362 env->halted = 1;
363 env->exception_index = EXCP_HLT;
364 cpu_loop_exit();
365 }
366#endif
bellard68a79312003-06-30 13:12:32 +0000367#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000368 if (env->hflags2 & HF2_GIF_MASK) {
369 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
370 !(env->hflags & HF_SMM_MASK)) {
371 svm_check_intercept(SVM_EXIT_SMI);
372 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
373 do_smm_enter();
374 next_tb = 0;
375 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
376 !(env->hflags2 & HF2_NMI_MASK)) {
377 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
378 env->hflags2 |= HF2_NMI_MASK;
379 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
380 next_tb = 0;
381 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
382 (((env->hflags2 & HF2_VINTR_MASK) &&
383 (env->hflags2 & HF2_HIF_MASK)) ||
384 (!(env->hflags2 & HF2_VINTR_MASK) &&
385 (env->eflags & IF_MASK &&
386 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
387 int intno;
388 svm_check_intercept(SVM_EXIT_INTR);
389 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
390 intno = cpu_get_pic_interrupt(env);
391 if (loglevel & CPU_LOG_TB_IN_ASM) {
392 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
393 }
394 do_interrupt(intno, 0, 0, 0, 1);
395 /* ensure that no TB jump will be modified as
396 the program flow was changed */
397 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000398#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000399 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
400 (env->eflags & IF_MASK) &&
401 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
402 int intno;
403 /* FIXME: this should respect TPR */
404 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000405 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
406 if (loglevel & CPU_LOG_TB_IN_ASM)
407 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
408 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000409 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000410 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000411#endif
bellarddb620f42008-06-04 17:02:19 +0000412 }
bellard68a79312003-06-30 13:12:32 +0000413 }
bellardce097762004-01-04 23:53:18 +0000414#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000415#if 0
416 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
417 cpu_ppc_reset(env);
418 }
419#endif
j_mayer47103572007-03-30 09:38:04 +0000420 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000421 ppc_hw_interrupt(env);
422 if (env->pending_interrupts == 0)
423 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000424 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000425 }
bellard6af0bf92005-07-02 14:58:51 +0000426#elif defined(TARGET_MIPS)
427 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000428 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000429 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000430 !(env->CP0_Status & (1 << CP0St_EXL)) &&
431 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000432 !(env->hflags & MIPS_HFLAG_DM)) {
433 /* Raise it */
434 env->exception_index = EXCP_EXT_INTERRUPT;
435 env->error_code = 0;
436 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000437 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000438 }
bellarde95c8d52004-09-30 22:22:08 +0000439#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000440 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
441 (env->psret != 0)) {
442 int pil = env->interrupt_index & 15;
443 int type = env->interrupt_index & 0xf0;
444
445 if (((type == TT_EXTINT) &&
446 (pil == 15 || pil > env->psrpil)) ||
447 type != TT_EXTINT) {
448 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000449 env->exception_index = env->interrupt_index;
450 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000451 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000452#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
453 cpu_check_irqs(env);
454#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000455 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000456 }
bellarde95c8d52004-09-30 22:22:08 +0000457 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
458 //do_interrupt(0, 0, 0, 0, 0);
459 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000460 }
bellardb5ff1b32005-11-26 10:38:39 +0000461#elif defined(TARGET_ARM)
462 if (interrupt_request & CPU_INTERRUPT_FIQ
463 && !(env->uncached_cpsr & CPSR_F)) {
464 env->exception_index = EXCP_FIQ;
465 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000466 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000467 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000468 /* ARMv7-M interrupt return works by loading a magic value
469 into the PC. On real hardware the load causes the
470 return to occur. The qemu implementation performs the
471 jump normally, then does the exception return when the
472 CPU tries to execute code at the magic address.
473 This will cause the magic PC value to be pushed to
474 the stack if an interrupt occured at the wrong time.
475 We avoid this by disabling interrupts when
476 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000477 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000478 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
479 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000480 env->exception_index = EXCP_IRQ;
481 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000482 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000483 }
bellardfdf9b3e2006-04-27 21:07:38 +0000484#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000485 if (interrupt_request & CPU_INTERRUPT_HARD) {
486 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000487 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000488 }
j_mayereddf68a2007-04-05 07:22:49 +0000489#elif defined(TARGET_ALPHA)
490 if (interrupt_request & CPU_INTERRUPT_HARD) {
491 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000492 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000493 }
thsf1ccf902007-10-08 13:16:14 +0000494#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000495 if (interrupt_request & CPU_INTERRUPT_HARD
496 && (env->pregs[PR_CCS] & I_FLAG)) {
497 env->exception_index = EXCP_IRQ;
498 do_interrupt(env);
499 next_tb = 0;
500 }
501 if (interrupt_request & CPU_INTERRUPT_NMI
502 && (env->pregs[PR_CCS] & M_FLAG)) {
503 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000504 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000505 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000506 }
pbrook06338792007-05-23 19:58:11 +0000507#elif defined(TARGET_M68K)
508 if (interrupt_request & CPU_INTERRUPT_HARD
509 && ((env->sr & SR_I) >> SR_I_SHIFT)
510 < env->pending_level) {
511 /* Real hardware gets the interrupt vector via an
512 IACK cycle at this point. Current emulated
513 hardware doesn't rely on this, so we
514 provide/save the vector when the interrupt is
515 first signalled. */
516 env->exception_index = env->pending_vector;
517 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000518 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000519 }
bellard68a79312003-06-30 13:12:32 +0000520#endif
bellard9d050952006-05-22 22:03:52 +0000521 /* Don't use the cached interupt_request value,
522 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000523 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000524 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
525 /* ensure that no TB jump will be modified as
526 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000527 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000528 }
bellard68a79312003-06-30 13:12:32 +0000529 if (interrupt_request & CPU_INTERRUPT_EXIT) {
530 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
531 env->exception_index = EXCP_INTERRUPT;
532 cpu_loop_exit();
533 }
bellard3fb2ded2003-06-24 13:22:59 +0000534 }
535#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000536 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000537 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000538 regs_to_env();
539#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000540 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000541 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000542 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000543#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000544 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000545#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000546 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000547#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000548 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000549#elif defined(TARGET_M68K)
550 cpu_m68k_flush_flags(env, env->cc_op);
551 env->cc_op = CC_OP_FLAGS;
552 env->sr = (env->sr & 0xffe0)
553 | env->cc_dest | (env->cc_x << 4);
554 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000555#elif defined(TARGET_MIPS)
556 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000557#elif defined(TARGET_SH4)
558 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000559#elif defined(TARGET_ALPHA)
560 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000561#elif defined(TARGET_CRIS)
562 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000563#else
ths5fafdf22007-09-16 21:08:06 +0000564#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000565#endif
bellard3fb2ded2003-06-24 13:22:59 +0000566 }
bellard7d132992003-03-06 23:23:54 +0000567#endif
pbrookd5975362008-06-07 20:50:51 +0000568 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000569 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000570 /* Note: we do it here to avoid a gcc bug on Mac OS X when
571 doing it in tb_find_slow */
572 if (tb_invalidated_flag) {
573 /* as some TB could have been invalidated because
574 of memory exceptions while generating the code, we
575 must recompute the hash index here */
576 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000577 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000578 }
bellard9d27abd2003-05-10 13:13:54 +0000579#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000580 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000581 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
582 (long)tb->tc_ptr, tb->pc,
583 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000584 }
bellard9d27abd2003-05-10 13:13:54 +0000585#endif
bellard8a40a182005-11-20 10:35:40 +0000586 /* see if we can patch the calling TB. When the TB
587 spans two pages, we cannot safely do a direct
588 jump. */
bellardc27004e2005-01-03 23:35:10 +0000589 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000590 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000591#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000592 (env->kqemu_enabled != 2) &&
593#endif
bellardec6338b2007-11-08 14:25:03 +0000594 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000595 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000596 }
bellardc27004e2005-01-03 23:35:10 +0000597 }
pbrookd5975362008-06-07 20:50:51 +0000598 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000599 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000600
601 /* cpu_interrupt might be called while translating the
602 TB, but before it is linked into a potentially
603 infinite loop and becomes env->current_tb. Avoid
604 starting execution if there is a pending interrupt. */
605 if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
606 env->current_tb = NULL;
607
pbrook2e70f6e2008-06-29 01:03:05 +0000608 while (env->current_tb) {
609 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000610 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000611#if defined(__sparc__) && !defined(HOST_SOLARIS)
612#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000613 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000614#define env cpu_single_env
615#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000616 next_tb = tcg_qemu_tb_exec(tc_ptr);
617 env->current_tb = NULL;
618 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000619 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000620 int insns_left;
621 tb = (TranslationBlock *)(long)(next_tb & ~3);
622 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000623 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000624 insns_left = env->icount_decr.u32;
625 if (env->icount_extra && insns_left >= 0) {
626 /* Refill decrementer and continue execution. */
627 env->icount_extra += insns_left;
628 if (env->icount_extra > 0xffff) {
629 insns_left = 0xffff;
630 } else {
631 insns_left = env->icount_extra;
632 }
633 env->icount_extra -= insns_left;
634 env->icount_decr.u16.low = insns_left;
635 } else {
636 if (insns_left > 0) {
637 /* Execute remaining instructions. */
638 cpu_exec_nocache(insns_left, tb);
639 }
640 env->exception_index = EXCP_INTERRUPT;
641 next_tb = 0;
642 cpu_loop_exit();
643 }
644 }
645 }
bellard4cbf74b2003-08-10 21:48:43 +0000646 /* reset soft MMU for next block (it can currently
647 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000648#if defined(USE_KQEMU)
649#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
650 if (kqemu_is_ok(env) &&
651 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
652 cpu_loop_exit();
653 }
654#endif
ths50a518e2007-06-03 18:52:15 +0000655 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000656 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000657 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000658 }
bellard3fb2ded2003-06-24 13:22:59 +0000659 } /* for(;;) */
660
bellard7d132992003-03-06 23:23:54 +0000661
bellarde4533c72003-06-15 19:51:39 +0000662#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000663 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000664 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000665#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000666 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000667#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000668#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000669#elif defined(TARGET_M68K)
670 cpu_m68k_flush_flags(env, env->cc_op);
671 env->cc_op = CC_OP_FLAGS;
672 env->sr = (env->sr & 0xffe0)
673 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000674#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000675#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000676#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000677#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000678 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000679#else
680#error unsupported target CPU
681#endif
pbrook1057eaa2007-02-04 13:37:44 +0000682
683 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000684#include "hostregs_helper.h"
685
bellard6a00d602005-11-21 23:25:50 +0000686 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000687 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000688 return ret;
689}
bellard6dbad632003-03-16 18:05:05 +0000690
bellardfbf9eeb2004-04-25 21:21:33 +0000691/* must only be called from the generated code as an exception can be
692 generated */
693void tb_invalidate_page_range(target_ulong start, target_ulong end)
694{
bellarddc5d0b32004-06-22 18:43:30 +0000695 /* XXX: cannot enable it yet because it yields to MMU exception
696 where NIP != read address on PowerPC */
697#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000698 target_ulong phys_addr;
699 phys_addr = get_phys_addr_code(env, start);
700 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000701#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000702}
703
bellard1a18c712003-10-30 01:07:51 +0000704#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000705
bellard6dbad632003-03-16 18:05:05 +0000706void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
707{
708 CPUX86State *saved_env;
709
710 saved_env = env;
711 env = s;
bellarda412ac52003-07-26 18:01:40 +0000712 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000713 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000714 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000715 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000716 } else {
bellard5d975592008-05-12 22:05:33 +0000717 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000718 }
bellard6dbad632003-03-16 18:05:05 +0000719 env = saved_env;
720}
bellard9de5e442003-03-23 16:49:39 +0000721
bellard6f12a2a2007-11-11 22:16:56 +0000722void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000723{
724 CPUX86State *saved_env;
725
726 saved_env = env;
727 env = s;
ths3b46e622007-09-17 08:09:54 +0000728
bellard6f12a2a2007-11-11 22:16:56 +0000729 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000730
731 env = saved_env;
732}
733
bellard6f12a2a2007-11-11 22:16:56 +0000734void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000735{
736 CPUX86State *saved_env;
737
738 saved_env = env;
739 env = s;
ths3b46e622007-09-17 08:09:54 +0000740
bellard6f12a2a2007-11-11 22:16:56 +0000741 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000742
743 env = saved_env;
744}
745
bellarde4533c72003-06-15 19:51:39 +0000746#endif /* TARGET_I386 */
747
bellard67b915a2004-03-31 23:37:16 +0000748#if !defined(CONFIG_SOFTMMU)
749
bellard3fb2ded2003-06-24 13:22:59 +0000750#if defined(TARGET_I386)
751
bellardb56dad12003-05-08 15:38:04 +0000752/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000753 the effective address of the memory exception. 'is_write' is 1 if a
754 write caused the exception and otherwise 0'. 'old_set' is the
755 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000756static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000757 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000758 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000759{
bellarda513fe12003-05-27 23:29:48 +0000760 TranslationBlock *tb;
761 int ret;
bellard68a79312003-06-30 13:12:32 +0000762
bellard83479e72003-06-25 16:12:37 +0000763 if (cpu_single_env)
764 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000765#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000766 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000767 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000768#endif
bellard25eb4482003-05-14 21:50:54 +0000769 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000770 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000771 return 1;
772 }
bellardfbf9eeb2004-04-25 21:21:33 +0000773
bellard3fb2ded2003-06-24 13:22:59 +0000774 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000775 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000776 if (ret < 0)
777 return 0; /* not an MMU fault */
778 if (ret == 0)
779 return 1; /* the MMU fault was handled without causing real CPU fault */
780 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000781 tb = tb_find_pc(pc);
782 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000783 /* the PC is inside the translated code. It means that we have
784 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000785 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000786 }
bellard4cbf74b2003-08-10 21:48:43 +0000787 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000788#if 0
ths5fafdf22007-09-16 21:08:06 +0000789 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000790 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000791#endif
bellard4cbf74b2003-08-10 21:48:43 +0000792 /* we restore the process signal mask as the sigreturn should
793 do it (XXX: use sigsetjmp) */
794 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000795 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000796 } else {
797 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000798 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000799 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000800 }
bellard3fb2ded2003-06-24 13:22:59 +0000801 /* never comes here */
802 return 1;
803}
804
bellarde4533c72003-06-15 19:51:39 +0000805#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000806static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000807 int is_write, sigset_t *old_set,
808 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000809{
bellard68016c62005-02-07 23:12:27 +0000810 TranslationBlock *tb;
811 int ret;
812
813 if (cpu_single_env)
814 env = cpu_single_env; /* XXX: find a correct solution for multithread */
815#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000816 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000817 pc, address, is_write, *(unsigned long *)old_set);
818#endif
bellard9f0777e2005-02-02 20:42:01 +0000819 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000820 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000821 return 1;
822 }
bellard68016c62005-02-07 23:12:27 +0000823 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000824 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000825 if (ret < 0)
826 return 0; /* not an MMU fault */
827 if (ret == 0)
828 return 1; /* the MMU fault was handled without causing real CPU fault */
829 /* now we have a real cpu fault */
830 tb = tb_find_pc(pc);
831 if (tb) {
832 /* the PC is inside the translated code. It means that we have
833 a virtual CPU fault */
834 cpu_restore_state(tb, env, pc, puc);
835 }
836 /* we restore the process signal mask as the sigreturn should
837 do it (XXX: use sigsetjmp) */
838 sigprocmask(SIG_SETMASK, old_set, NULL);
839 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000840 /* never comes here */
841 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000842}
bellard93ac68b2003-09-30 20:57:29 +0000843#elif defined(TARGET_SPARC)
844static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000845 int is_write, sigset_t *old_set,
846 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000847{
bellard68016c62005-02-07 23:12:27 +0000848 TranslationBlock *tb;
849 int ret;
850
851 if (cpu_single_env)
852 env = cpu_single_env; /* XXX: find a correct solution for multithread */
853#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000854 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000855 pc, address, is_write, *(unsigned long *)old_set);
856#endif
bellardb453b702004-01-04 15:45:21 +0000857 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000858 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000859 return 1;
860 }
bellard68016c62005-02-07 23:12:27 +0000861 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000862 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000863 if (ret < 0)
864 return 0; /* not an MMU fault */
865 if (ret == 0)
866 return 1; /* the MMU fault was handled without causing real CPU fault */
867 /* now we have a real cpu fault */
868 tb = tb_find_pc(pc);
869 if (tb) {
870 /* the PC is inside the translated code. It means that we have
871 a virtual CPU fault */
872 cpu_restore_state(tb, env, pc, puc);
873 }
874 /* we restore the process signal mask as the sigreturn should
875 do it (XXX: use sigsetjmp) */
876 sigprocmask(SIG_SETMASK, old_set, NULL);
877 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000878 /* never comes here */
879 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000880}
bellard67867302003-11-23 17:05:30 +0000881#elif defined (TARGET_PPC)
882static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000883 int is_write, sigset_t *old_set,
884 void *puc)
bellard67867302003-11-23 17:05:30 +0000885{
886 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000887 int ret;
ths3b46e622007-09-17 08:09:54 +0000888
bellard67867302003-11-23 17:05:30 +0000889 if (cpu_single_env)
890 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000891#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000892 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000893 pc, address, is_write, *(unsigned long *)old_set);
894#endif
895 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000896 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000897 return 1;
898 }
899
bellardce097762004-01-04 23:53:18 +0000900 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000901 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000902 if (ret < 0)
903 return 0; /* not an MMU fault */
904 if (ret == 0)
905 return 1; /* the MMU fault was handled without causing real CPU fault */
906
bellard67867302003-11-23 17:05:30 +0000907 /* now we have a real cpu fault */
908 tb = tb_find_pc(pc);
909 if (tb) {
910 /* the PC is inside the translated code. It means that we have
911 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000912 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000913 }
bellardce097762004-01-04 23:53:18 +0000914 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000915#if 0
ths5fafdf22007-09-16 21:08:06 +0000916 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000917 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000918#endif
919 /* we restore the process signal mask as the sigreturn should
920 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000921 sigprocmask(SIG_SETMASK, old_set, NULL);
aurel32e06fcd72008-12-11 22:42:14 +0000922 cpu_loop_exit();
bellardce097762004-01-04 23:53:18 +0000923 } else {
924 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000925 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000926 }
bellard67867302003-11-23 17:05:30 +0000927 /* never comes here */
928 return 1;
929}
bellard6af0bf92005-07-02 14:58:51 +0000930
pbrooke6e59062006-10-22 00:18:54 +0000931#elif defined(TARGET_M68K)
932static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
933 int is_write, sigset_t *old_set,
934 void *puc)
935{
936 TranslationBlock *tb;
937 int ret;
938
939 if (cpu_single_env)
940 env = cpu_single_env; /* XXX: find a correct solution for multithread */
941#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000942 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000943 pc, address, is_write, *(unsigned long *)old_set);
944#endif
945 /* XXX: locking issue */
946 if (is_write && page_unprotect(address, pc, puc)) {
947 return 1;
948 }
949 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000950 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000951 if (ret < 0)
952 return 0; /* not an MMU fault */
953 if (ret == 0)
954 return 1; /* the MMU fault was handled without causing real CPU fault */
955 /* now we have a real cpu fault */
956 tb = tb_find_pc(pc);
957 if (tb) {
958 /* the PC is inside the translated code. It means that we have
959 a virtual CPU fault */
960 cpu_restore_state(tb, env, pc, puc);
961 }
962 /* we restore the process signal mask as the sigreturn should
963 do it (XXX: use sigsetjmp) */
964 sigprocmask(SIG_SETMASK, old_set, NULL);
965 cpu_loop_exit();
966 /* never comes here */
967 return 1;
968}
969
bellard6af0bf92005-07-02 14:58:51 +0000970#elif defined (TARGET_MIPS)
971static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
972 int is_write, sigset_t *old_set,
973 void *puc)
974{
975 TranslationBlock *tb;
976 int ret;
ths3b46e622007-09-17 08:09:54 +0000977
bellard6af0bf92005-07-02 14:58:51 +0000978 if (cpu_single_env)
979 env = cpu_single_env; /* XXX: find a correct solution for multithread */
980#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000981 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000982 pc, address, is_write, *(unsigned long *)old_set);
983#endif
984 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000985 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000986 return 1;
987 }
988
989 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000990 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000991 if (ret < 0)
992 return 0; /* not an MMU fault */
993 if (ret == 0)
994 return 1; /* the MMU fault was handled without causing real CPU fault */
995
996 /* now we have a real cpu fault */
997 tb = tb_find_pc(pc);
998 if (tb) {
999 /* the PC is inside the translated code. It means that we have
1000 a virtual CPU fault */
1001 cpu_restore_state(tb, env, pc, puc);
1002 }
1003 if (ret == 1) {
1004#if 0
ths5fafdf22007-09-16 21:08:06 +00001005 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001006 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001007#endif
1008 /* we restore the process signal mask as the sigreturn should
1009 do it (XXX: use sigsetjmp) */
1010 sigprocmask(SIG_SETMASK, old_set, NULL);
thsf9480ff2008-12-20 19:42:14 +00001011 cpu_loop_exit();
bellard6af0bf92005-07-02 14:58:51 +00001012 } else {
1013 /* activate soft MMU for this block */
1014 cpu_resume_from_signal(env, puc);
1015 }
1016 /* never comes here */
1017 return 1;
1018}
1019
bellardfdf9b3e2006-04-27 21:07:38 +00001020#elif defined (TARGET_SH4)
1021static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1022 int is_write, sigset_t *old_set,
1023 void *puc)
1024{
1025 TranslationBlock *tb;
1026 int ret;
ths3b46e622007-09-17 08:09:54 +00001027
bellardfdf9b3e2006-04-27 21:07:38 +00001028 if (cpu_single_env)
1029 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1030#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001031 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001032 pc, address, is_write, *(unsigned long *)old_set);
1033#endif
1034 /* XXX: locking issue */
1035 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1036 return 1;
1037 }
1038
1039 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001040 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001041 if (ret < 0)
1042 return 0; /* not an MMU fault */
1043 if (ret == 0)
1044 return 1; /* the MMU fault was handled without causing real CPU fault */
1045
1046 /* now we have a real cpu fault */
1047 tb = tb_find_pc(pc);
1048 if (tb) {
1049 /* the PC is inside the translated code. It means that we have
1050 a virtual CPU fault */
1051 cpu_restore_state(tb, env, pc, puc);
1052 }
bellardfdf9b3e2006-04-27 21:07:38 +00001053#if 0
ths5fafdf22007-09-16 21:08:06 +00001054 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001055 env->nip, env->error_code, tb);
1056#endif
1057 /* we restore the process signal mask as the sigreturn should
1058 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001059 sigprocmask(SIG_SETMASK, old_set, NULL);
1060 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001061 /* never comes here */
1062 return 1;
1063}
j_mayereddf68a2007-04-05 07:22:49 +00001064
1065#elif defined (TARGET_ALPHA)
1066static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1067 int is_write, sigset_t *old_set,
1068 void *puc)
1069{
1070 TranslationBlock *tb;
1071 int ret;
ths3b46e622007-09-17 08:09:54 +00001072
j_mayereddf68a2007-04-05 07:22:49 +00001073 if (cpu_single_env)
1074 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1075#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001076 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001077 pc, address, is_write, *(unsigned long *)old_set);
1078#endif
1079 /* XXX: locking issue */
1080 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1081 return 1;
1082 }
1083
1084 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001085 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001086 if (ret < 0)
1087 return 0; /* not an MMU fault */
1088 if (ret == 0)
1089 return 1; /* the MMU fault was handled without causing real CPU fault */
1090
1091 /* now we have a real cpu fault */
1092 tb = tb_find_pc(pc);
1093 if (tb) {
1094 /* the PC is inside the translated code. It means that we have
1095 a virtual CPU fault */
1096 cpu_restore_state(tb, env, pc, puc);
1097 }
1098#if 0
ths5fafdf22007-09-16 21:08:06 +00001099 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001100 env->nip, env->error_code, tb);
1101#endif
1102 /* we restore the process signal mask as the sigreturn should
1103 do it (XXX: use sigsetjmp) */
1104 sigprocmask(SIG_SETMASK, old_set, NULL);
1105 cpu_loop_exit();
1106 /* never comes here */
1107 return 1;
1108}
thsf1ccf902007-10-08 13:16:14 +00001109#elif defined (TARGET_CRIS)
1110static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1111 int is_write, sigset_t *old_set,
1112 void *puc)
1113{
1114 TranslationBlock *tb;
1115 int ret;
1116
1117 if (cpu_single_env)
1118 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1119#if defined(DEBUG_SIGNAL)
1120 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1121 pc, address, is_write, *(unsigned long *)old_set);
1122#endif
1123 /* XXX: locking issue */
1124 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1125 return 1;
1126 }
1127
1128 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001129 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001130 if (ret < 0)
1131 return 0; /* not an MMU fault */
1132 if (ret == 0)
1133 return 1; /* the MMU fault was handled without causing real CPU fault */
1134
1135 /* now we have a real cpu fault */
1136 tb = tb_find_pc(pc);
1137 if (tb) {
1138 /* the PC is inside the translated code. It means that we have
1139 a virtual CPU fault */
1140 cpu_restore_state(tb, env, pc, puc);
1141 }
thsf1ccf902007-10-08 13:16:14 +00001142 /* we restore the process signal mask as the sigreturn should
1143 do it (XXX: use sigsetjmp) */
1144 sigprocmask(SIG_SETMASK, old_set, NULL);
1145 cpu_loop_exit();
1146 /* never comes here */
1147 return 1;
1148}
1149
bellarde4533c72003-06-15 19:51:39 +00001150#else
1151#error unsupported target CPU
1152#endif
bellard9de5e442003-03-23 16:49:39 +00001153
bellard2b413142003-05-14 23:01:10 +00001154#if defined(__i386__)
1155
bellardd8ecc0b2007-02-05 21:41:46 +00001156#if defined(__APPLE__)
1157# include <sys/ucontext.h>
1158
1159# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1160# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1161# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1162#else
1163# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1164# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1165# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1166#endif
1167
ths5fafdf22007-09-16 21:08:06 +00001168int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001169 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001170{
ths5a7b5422007-01-31 12:16:51 +00001171 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001172 struct ucontext *uc = puc;
1173 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001174 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001175
bellardd691f662003-03-24 21:58:34 +00001176#ifndef REG_EIP
1177/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001178#define REG_EIP EIP
1179#define REG_ERR ERR
1180#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001181#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001182 pc = EIP_sig(uc);
1183 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001184 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1185 trapno == 0xe ?
1186 (ERROR_sig(uc) >> 1) & 1 : 0,
1187 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001188}
1189
bellardbc51c5c2004-03-17 23:46:04 +00001190#elif defined(__x86_64__)
1191
blueswir1b3efe5c2008-12-05 17:55:45 +00001192#ifdef __NetBSD__
1193#define REG_ERR _REG_ERR
1194#define REG_TRAPNO _REG_TRAPNO
1195
1196#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.__gregs[(reg)]
1197#define QEMU_UC_MACHINE_PC(uc) _UC_MACHINE_PC(uc)
1198#else
1199#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.gregs[(reg)]
1200#define QEMU_UC_MACHINE_PC(uc) QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
1201#endif
1202
ths5a7b5422007-01-31 12:16:51 +00001203int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001204 void *puc)
1205{
ths5a7b5422007-01-31 12:16:51 +00001206 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001207 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001208#ifdef __NetBSD__
1209 ucontext_t *uc = puc;
1210#else
1211 struct ucontext *uc = puc;
1212#endif
bellardbc51c5c2004-03-17 23:46:04 +00001213
blueswir1b3efe5c2008-12-05 17:55:45 +00001214 pc = QEMU_UC_MACHINE_PC(uc);
ths5fafdf22007-09-16 21:08:06 +00001215 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1b3efe5c2008-12-05 17:55:45 +00001216 QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
1217 (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
bellardbc51c5c2004-03-17 23:46:04 +00001218 &uc->uc_sigmask, puc);
1219}
1220
bellard83fb7ad2004-07-05 21:25:26 +00001221#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001222
bellard83fb7ad2004-07-05 21:25:26 +00001223/***********************************************************************
1224 * signal context platform-specific definitions
1225 * From Wine
1226 */
1227#ifdef linux
1228/* All Registers access - only for local access */
1229# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1230/* Gpr Registers access */
1231# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1232# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1233# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1234# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1235# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1236# define LR_sig(context) REG_sig(link, context) /* Link register */
1237# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1238/* Float Registers access */
1239# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1240# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1241/* Exception Registers access */
1242# define DAR_sig(context) REG_sig(dar, context)
1243# define DSISR_sig(context) REG_sig(dsisr, context)
1244# define TRAP_sig(context) REG_sig(trap, context)
1245#endif /* linux */
1246
1247#ifdef __APPLE__
1248# include <sys/ucontext.h>
1249typedef struct ucontext SIGCONTEXT;
1250/* All Registers access - only for local access */
1251# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1252# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1253# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1254# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1255/* Gpr Registers access */
1256# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1257# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1258# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1259# define CTR_sig(context) REG_sig(ctr, context)
1260# define XER_sig(context) REG_sig(xer, context) /* Link register */
1261# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1262# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1263/* Float Registers access */
1264# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1265# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1266/* Exception Registers access */
1267# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1268# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1269# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1270#endif /* __APPLE__ */
1271
ths5fafdf22007-09-16 21:08:06 +00001272int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001273 void *puc)
bellard2b413142003-05-14 23:01:10 +00001274{
ths5a7b5422007-01-31 12:16:51 +00001275 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001276 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001277 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001278 int is_write;
1279
bellard83fb7ad2004-07-05 21:25:26 +00001280 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001281 is_write = 0;
1282#if 0
1283 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001284 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001285 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001286#else
bellard83fb7ad2004-07-05 21:25:26 +00001287 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001288 is_write = 1;
1289#endif
ths5fafdf22007-09-16 21:08:06 +00001290 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001291 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001292}
bellard2b413142003-05-14 23:01:10 +00001293
bellard2f87c602003-06-02 20:38:09 +00001294#elif defined(__alpha__)
1295
ths5fafdf22007-09-16 21:08:06 +00001296int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001297 void *puc)
1298{
ths5a7b5422007-01-31 12:16:51 +00001299 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001300 struct ucontext *uc = puc;
1301 uint32_t *pc = uc->uc_mcontext.sc_pc;
1302 uint32_t insn = *pc;
1303 int is_write = 0;
1304
bellard8c6939c2003-06-09 15:28:00 +00001305 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001306 switch (insn >> 26) {
1307 case 0x0d: // stw
1308 case 0x0e: // stb
1309 case 0x0f: // stq_u
1310 case 0x24: // stf
1311 case 0x25: // stg
1312 case 0x26: // sts
1313 case 0x27: // stt
1314 case 0x2c: // stl
1315 case 0x2d: // stq
1316 case 0x2e: // stl_c
1317 case 0x2f: // stq_c
1318 is_write = 1;
1319 }
1320
ths5fafdf22007-09-16 21:08:06 +00001321 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001322 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001323}
bellard8c6939c2003-06-09 15:28:00 +00001324#elif defined(__sparc__)
1325
ths5fafdf22007-09-16 21:08:06 +00001326int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001327 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001328{
ths5a7b5422007-01-31 12:16:51 +00001329 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001330 int is_write;
1331 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001332#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001333 uint32_t *regs = (uint32_t *)(info + 1);
1334 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001335 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001336 unsigned long pc = regs[1];
1337#else
blueswir184778502008-10-26 20:33:16 +00001338#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001339 struct sigcontext *sc = puc;
1340 unsigned long pc = sc->sigc_regs.tpc;
1341 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001342#elif defined(__OpenBSD__)
1343 struct sigcontext *uc = puc;
1344 unsigned long pc = uc->sc_pc;
1345 void *sigmask = (void *)(long)uc->sc_mask;
1346#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001347#endif
1348
bellard8c6939c2003-06-09 15:28:00 +00001349 /* XXX: need kernel patch to get write flag faster */
1350 is_write = 0;
1351 insn = *(uint32_t *)pc;
1352 if ((insn >> 30) == 3) {
1353 switch((insn >> 19) & 0x3f) {
1354 case 0x05: // stb
1355 case 0x06: // sth
1356 case 0x04: // st
1357 case 0x07: // std
1358 case 0x24: // stf
1359 case 0x27: // stdf
1360 case 0x25: // stfsr
1361 is_write = 1;
1362 break;
1363 }
1364 }
ths5fafdf22007-09-16 21:08:06 +00001365 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001366 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001367}
1368
1369#elif defined(__arm__)
1370
ths5fafdf22007-09-16 21:08:06 +00001371int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001372 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001373{
ths5a7b5422007-01-31 12:16:51 +00001374 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001375 struct ucontext *uc = puc;
1376 unsigned long pc;
1377 int is_write;
ths3b46e622007-09-17 08:09:54 +00001378
blueswir148bbf112008-07-08 18:35:02 +00001379#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001380 pc = uc->uc_mcontext.gregs[R15];
1381#else
balrog4eee57f2008-05-06 14:47:19 +00001382 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001383#endif
bellard8c6939c2003-06-09 15:28:00 +00001384 /* XXX: compute is_write */
1385 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001386 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001387 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001388 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001389}
1390
bellard38e584a2003-08-10 22:14:22 +00001391#elif defined(__mc68000)
1392
ths5fafdf22007-09-16 21:08:06 +00001393int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001394 void *puc)
1395{
ths5a7b5422007-01-31 12:16:51 +00001396 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001397 struct ucontext *uc = puc;
1398 unsigned long pc;
1399 int is_write;
ths3b46e622007-09-17 08:09:54 +00001400
bellard38e584a2003-08-10 22:14:22 +00001401 pc = uc->uc_mcontext.gregs[16];
1402 /* XXX: compute is_write */
1403 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001404 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001405 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001406 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001407}
1408
bellardb8076a72005-04-07 22:20:31 +00001409#elif defined(__ia64)
1410
1411#ifndef __ISR_VALID
1412 /* This ought to be in <bits/siginfo.h>... */
1413# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001414#endif
1415
ths5a7b5422007-01-31 12:16:51 +00001416int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001417{
ths5a7b5422007-01-31 12:16:51 +00001418 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001419 struct ucontext *uc = puc;
1420 unsigned long ip;
1421 int is_write = 0;
1422
1423 ip = uc->uc_mcontext.sc_ip;
1424 switch (host_signum) {
1425 case SIGILL:
1426 case SIGFPE:
1427 case SIGSEGV:
1428 case SIGBUS:
1429 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001430 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001431 /* ISR.W (write-access) is bit 33: */
1432 is_write = (info->si_isr >> 33) & 1;
1433 break;
1434
1435 default:
1436 break;
1437 }
1438 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1439 is_write,
1440 &uc->uc_sigmask, puc);
1441}
1442
bellard90cb9492005-07-24 15:11:38 +00001443#elif defined(__s390__)
1444
ths5fafdf22007-09-16 21:08:06 +00001445int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001446 void *puc)
1447{
ths5a7b5422007-01-31 12:16:51 +00001448 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001449 struct ucontext *uc = puc;
1450 unsigned long pc;
1451 int is_write;
ths3b46e622007-09-17 08:09:54 +00001452
bellard90cb9492005-07-24 15:11:38 +00001453 pc = uc->uc_mcontext.psw.addr;
1454 /* XXX: compute is_write */
1455 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001456 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001457 is_write, &uc->uc_sigmask, puc);
1458}
1459
1460#elif defined(__mips__)
1461
ths5fafdf22007-09-16 21:08:06 +00001462int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001463 void *puc)
1464{
ths9617efe2007-05-08 21:05:55 +00001465 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001466 struct ucontext *uc = puc;
1467 greg_t pc = uc->uc_mcontext.pc;
1468 int is_write;
ths3b46e622007-09-17 08:09:54 +00001469
thsc4b89d12007-05-05 19:23:11 +00001470 /* XXX: compute is_write */
1471 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001472 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001473 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001474}
1475
aurel32f54b3f92008-04-12 20:14:54 +00001476#elif defined(__hppa__)
1477
1478int cpu_signal_handler(int host_signum, void *pinfo,
1479 void *puc)
1480{
1481 struct siginfo *info = pinfo;
1482 struct ucontext *uc = puc;
1483 unsigned long pc;
1484 int is_write;
1485
1486 pc = uc->uc_mcontext.sc_iaoq[0];
1487 /* FIXME: compute is_write */
1488 is_write = 0;
1489 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1490 is_write,
1491 &uc->uc_sigmask, puc);
1492}
1493
bellard2b413142003-05-14 23:01:10 +00001494#else
1495
bellard3fb2ded2003-06-24 13:22:59 +00001496#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001497
1498#endif
bellard67b915a2004-03-31 23:37:16 +00001499
1500#endif /* !defined(CONFIG_SOFTMMU) */