blob: 4751d52c8e5770d92c315ec6713f5831e9055c78 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
bellard7d132992003-03-06 23:23:54 +000025
bellardfbf9eeb2004-04-25 21:21:33 +000026#if !defined(CONFIG_SOFTMMU)
27#undef EAX
28#undef ECX
29#undef EDX
30#undef EBX
31#undef ESP
32#undef EBP
33#undef ESI
34#undef EDI
35#undef EIP
36#include <signal.h>
37#include <sys/ucontext.h>
38#endif
39
blueswir1572a9d42008-05-17 07:38:10 +000040#if defined(__sparc__) && !defined(HOST_SOLARIS)
41// Work around ugly bugs in glibc that mangle global register contents
42#undef env
43#define env cpu_single_env
44#endif
45
bellard36bdbe52003-11-19 22:12:02 +000046int tb_invalidated_flag;
blueswir1b5fc09a2008-05-04 06:38:18 +000047static unsigned long next_tb;
bellard36bdbe52003-11-19 22:12:02 +000048
bellarddc990652003-03-19 00:00:28 +000049//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000050//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000051
bellarde4533c72003-06-15 19:51:39 +000052void cpu_loop_exit(void)
53{
thsbfed01f2007-06-03 17:44:37 +000054 /* NOTE: the register at this point must be saved by hand because
55 longjmp restore them */
56 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000057 longjmp(env->jmp_env, 1);
58}
thsbfed01f2007-06-03 17:44:37 +000059
pbrooke6e59062006-10-22 00:18:54 +000060#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000061#define reg_T2
62#endif
bellarde4533c72003-06-15 19:51:39 +000063
bellardfbf9eeb2004-04-25 21:21:33 +000064/* exit the current TB from a signal handler. The host registers are
65 restored in a state compatible with the CPU emulator
66 */
ths5fafdf22007-09-16 21:08:06 +000067void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000068{
69#if !defined(CONFIG_SOFTMMU)
70 struct ucontext *uc = puc;
71#endif
72
73 env = env1;
74
75 /* XXX: restore cpu registers saved in host registers */
76
77#if !defined(CONFIG_SOFTMMU)
78 if (puc) {
79 /* XXX: use siglongjmp ? */
80 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
81 }
82#endif
83 longjmp(env->jmp_env, 1);
84}
85
bellard8a40a182005-11-20 10:35:40 +000086static TranslationBlock *tb_find_slow(target_ulong pc,
87 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +000088 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +000089{
90 TranslationBlock *tb, **ptb1;
91 int code_gen_size;
92 unsigned int h;
93 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
94 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +000095
bellard8a40a182005-11-20 10:35:40 +000096 spin_lock(&tb_lock);
97
98 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +000099
bellard8a40a182005-11-20 10:35:40 +0000100 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000101
bellard8a40a182005-11-20 10:35:40 +0000102 /* find translated block using physical mappings */
103 phys_pc = get_phys_addr_code(env, pc);
104 phys_page1 = phys_pc & TARGET_PAGE_MASK;
105 phys_page2 = -1;
106 h = tb_phys_hash_func(phys_pc);
107 ptb1 = &tb_phys_hash[h];
108 for(;;) {
109 tb = *ptb1;
110 if (!tb)
111 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000112 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000113 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000114 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000115 tb->flags == flags) {
116 /* check next page if needed */
117 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000118 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000119 TARGET_PAGE_SIZE;
120 phys_page2 = get_phys_addr_code(env, virt_page2);
121 if (tb->page_addr[1] == phys_page2)
122 goto found;
123 } else {
124 goto found;
125 }
126 }
127 ptb1 = &tb->phys_hash_next;
128 }
129 not_found:
130 /* if no translated code available, then translate it now */
131 tb = tb_alloc(pc);
132 if (!tb) {
133 /* flush must be done */
134 tb_flush(env);
135 /* cannot fail at this point */
136 tb = tb_alloc(pc);
137 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000138 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000139 }
140 tc_ptr = code_gen_ptr;
141 tb->tc_ptr = tc_ptr;
142 tb->cs_base = cs_base;
143 tb->flags = flags;
blueswir1d07bde82007-12-11 19:35:45 +0000144 cpu_gen_code(env, tb, &code_gen_size);
bellard8a40a182005-11-20 10:35:40 +0000145 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000146
bellard8a40a182005-11-20 10:35:40 +0000147 /* check next page if needed */
148 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
149 phys_page2 = -1;
150 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
151 phys_page2 = get_phys_addr_code(env, virt_page2);
152 }
153 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000154
bellard8a40a182005-11-20 10:35:40 +0000155 found:
bellard8a40a182005-11-20 10:35:40 +0000156 /* we add the TB in the virtual pc hash table */
157 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
158 spin_unlock(&tb_lock);
159 return tb;
160}
161
162static inline TranslationBlock *tb_find_fast(void)
163{
164 TranslationBlock *tb;
165 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000166 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000167
168 /* we record a subset of the CPU state. It will
169 always be the same before a given translated block
170 is executed. */
171#if defined(TARGET_I386)
172 flags = env->hflags;
173 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
174 cs_base = env->segs[R_CS].base;
175 pc = cs_base + env->eip;
176#elif defined(TARGET_ARM)
177 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000178 | (env->vfp.vec_stride << 4);
179 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
180 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000181 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
182 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000183 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000184 cs_base = 0;
185 pc = env->regs[15];
186#elif defined(TARGET_SPARC)
187#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000188 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
189 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
190 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000191#else
blueswir16d5f2372007-11-07 17:03:37 +0000192 // FPU enable . Supervisor
193 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000194#endif
195 cs_base = env->npc;
196 pc = env->pc;
197#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000198 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000199 cs_base = 0;
200 pc = env->nip;
201#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000202 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000203 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000204 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000205#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000206 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
207 | (env->sr & SR_S) /* Bit 13 */
208 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000209 cs_base = 0;
210 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000211#elif defined(TARGET_SH4)
ths823029f2007-12-02 06:10:04 +0000212 flags = env->flags;
213 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000214 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000215#elif defined(TARGET_ALPHA)
216 flags = env->ps;
217 cs_base = 0;
218 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000219#elif defined(TARGET_CRIS)
edgar_igl3878e2c2008-05-27 21:15:56 +0000220 flags = env->pregs[PR_CCS] & (U_FLAG | X_FLAG);
edgar_iglcf1d97f2008-05-13 10:59:14 +0000221 flags |= env->dslot;
thsf1ccf902007-10-08 13:16:14 +0000222 cs_base = 0;
223 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000224#else
225#error unsupported CPU
226#endif
bellardbce61842008-02-01 22:18:51 +0000227 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
bellard8a40a182005-11-20 10:35:40 +0000228 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
229 tb->flags != flags, 0)) {
230 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000231 /* Note: we do it here to avoid a gcc bug on Mac OS X when
232 doing it in tb_find_slow */
233 if (tb_invalidated_flag) {
234 /* as some TB could have been invalidated because
235 of memory exceptions while generating the code, we
236 must recompute the hash index here */
blueswir1b5fc09a2008-05-04 06:38:18 +0000237 next_tb = 0;
bellard15388002005-12-19 01:42:32 +0000238 }
bellard8a40a182005-11-20 10:35:40 +0000239 }
240 return tb;
241}
242
bellard7d132992003-03-06 23:23:54 +0000243/* main execution loop */
244
bellarde4533c72003-06-15 19:51:39 +0000245int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000246{
pbrook1057eaa2007-02-04 13:37:44 +0000247#define DECLARE_HOST_REGS 1
248#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000249 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000250 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000251 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000252
thsbfed01f2007-06-03 17:44:37 +0000253 if (cpu_halted(env1) == EXCP_HALTED)
254 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000255
ths5fafdf22007-09-16 21:08:06 +0000256 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000257
bellard7d132992003-03-06 23:23:54 +0000258 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000259#define SAVE_HOST_REGS 1
260#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000261 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000262
bellard0d1a29f2004-10-12 22:01:28 +0000263 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000264#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000265 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000266 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
267 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000268 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000269 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000270#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000271#elif defined(TARGET_M68K)
272 env->cc_op = CC_OP_FLAGS;
273 env->cc_dest = env->sr & 0xf;
274 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000275#elif defined(TARGET_ALPHA)
276#elif defined(TARGET_ARM)
277#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000278#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000279#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000280#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000281 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000282#else
283#error unsupported target CPU
284#endif
bellard3fb2ded2003-06-24 13:22:59 +0000285 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000286
bellard7d132992003-03-06 23:23:54 +0000287 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000288 for(;;) {
289 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000290 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000291 /* if an exception is pending, we execute it here */
292 if (env->exception_index >= 0) {
293 if (env->exception_index >= EXCP_INTERRUPT) {
294 /* exit request from the cpu execution loop */
295 ret = env->exception_index;
296 break;
297 } else if (env->user_mode_only) {
298 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000299 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000300 loop */
bellard83479e72003-06-25 16:12:37 +0000301#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000302 do_interrupt_user(env->exception_index,
303 env->exception_is_int,
304 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000305 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000306 /* successfully delivered */
307 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000308#endif
bellard3fb2ded2003-06-24 13:22:59 +0000309 ret = env->exception_index;
310 break;
311 } else {
bellard83479e72003-06-25 16:12:37 +0000312#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000313 /* simulate a real cpu exception. On i386, it can
314 trigger new exceptions, but we do not handle
315 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000316 do_interrupt(env->exception_index,
317 env->exception_is_int,
318 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000319 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000320 /* successfully delivered */
321 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000322#elif defined(TARGET_PPC)
323 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000324#elif defined(TARGET_MIPS)
325 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000326#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000327 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000328#elif defined(TARGET_ARM)
329 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000330#elif defined(TARGET_SH4)
331 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000332#elif defined(TARGET_ALPHA)
333 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000334#elif defined(TARGET_CRIS)
335 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000336#elif defined(TARGET_M68K)
337 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000338#endif
bellard3fb2ded2003-06-24 13:22:59 +0000339 }
340 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000341 }
bellard9df217a2005-02-10 22:05:51 +0000342#ifdef USE_KQEMU
343 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
344 int ret;
345 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
346 ret = kqemu_cpu_exec(env);
347 /* put eflags in CPU temporary format */
348 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
349 DF = 1 - (2 * ((env->eflags >> 10) & 1));
350 CC_OP = CC_OP_EFLAGS;
351 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
352 if (ret == 1) {
353 /* exception */
354 longjmp(env->jmp_env, 1);
355 } else if (ret == 2) {
356 /* softmmu execution needed */
357 } else {
358 if (env->interrupt_request != 0) {
359 /* hardware interrupt will be executed just after */
360 } else {
361 /* otherwise, we restart */
362 longjmp(env->jmp_env, 1);
363 }
364 }
bellard9de5e442003-03-23 16:49:39 +0000365 }
bellard9df217a2005-02-10 22:05:51 +0000366#endif
367
blueswir1b5fc09a2008-05-04 06:38:18 +0000368 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000369 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000370 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000371 if (__builtin_expect(interrupt_request, 0)
372#if defined(TARGET_I386)
373 && env->hflags & HF_GIF_MASK
374#endif
edgar_igl21b20812008-05-15 19:54:00 +0000375 && likely(!(env->singlestep_enabled & SSTEP_NOIRQ))) {
pbrook6658ffb2007-03-16 23:58:11 +0000376 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
377 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
378 env->exception_index = EXCP_DEBUG;
379 cpu_loop_exit();
380 }
balroga90b7312007-05-01 01:28:01 +0000381#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000382 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000383 if (interrupt_request & CPU_INTERRUPT_HALT) {
384 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
385 env->halted = 1;
386 env->exception_index = EXCP_HLT;
387 cpu_loop_exit();
388 }
389#endif
bellard68a79312003-06-30 13:12:32 +0000390#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000391 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
392 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000393 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000394 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
395 do_smm_enter();
blueswir1b5fc09a2008-05-04 06:38:18 +0000396 next_tb = 0;
aurel32474ea842008-04-13 16:08:15 +0000397 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
398 !(env->hflags & HF_NMI_MASK)) {
399 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
400 env->hflags |= HF_NMI_MASK;
401 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000402 next_tb = 0;
bellard3b21e032006-09-24 18:41:56 +0000403 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000404 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000405 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000406 int intno;
ths0573fbf2007-09-23 15:28:04 +0000407 svm_check_intercept(SVM_EXIT_INTR);
ths52621682007-09-27 01:52:00 +0000408 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
bellarda541f292004-04-12 20:39:29 +0000409 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000410 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000411 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
412 }
bellardd05e66d2003-08-20 21:34:35 +0000413 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000414 /* ensure that no TB jump will be modified as
415 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000416 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000417#if !defined(CONFIG_USER_ONLY)
418 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
419 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
420 int intno;
421 /* FIXME: this should respect TPR */
422 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
ths52621682007-09-27 01:52:00 +0000423 svm_check_intercept(SVM_EXIT_VINTR);
ths0573fbf2007-09-23 15:28:04 +0000424 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
425 if (loglevel & CPU_LOG_TB_IN_ASM)
426 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
427 do_interrupt(intno, 0, 0, -1, 1);
ths52621682007-09-27 01:52:00 +0000428 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
429 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
blueswir1b5fc09a2008-05-04 06:38:18 +0000430 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000431#endif
bellard68a79312003-06-30 13:12:32 +0000432 }
bellardce097762004-01-04 23:53:18 +0000433#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000434#if 0
435 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
436 cpu_ppc_reset(env);
437 }
438#endif
j_mayer47103572007-03-30 09:38:04 +0000439 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000440 ppc_hw_interrupt(env);
441 if (env->pending_interrupts == 0)
442 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000443 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000444 }
bellard6af0bf92005-07-02 14:58:51 +0000445#elif defined(TARGET_MIPS)
446 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000447 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000448 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000449 !(env->CP0_Status & (1 << CP0St_EXL)) &&
450 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000451 !(env->hflags & MIPS_HFLAG_DM)) {
452 /* Raise it */
453 env->exception_index = EXCP_EXT_INTERRUPT;
454 env->error_code = 0;
455 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000456 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000457 }
bellarde95c8d52004-09-30 22:22:08 +0000458#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000459 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
460 (env->psret != 0)) {
461 int pil = env->interrupt_index & 15;
462 int type = env->interrupt_index & 0xf0;
463
464 if (((type == TT_EXTINT) &&
465 (pil == 15 || pil > env->psrpil)) ||
466 type != TT_EXTINT) {
467 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000468 env->exception_index = env->interrupt_index;
469 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000470 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000471#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
472 cpu_check_irqs(env);
473#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000474 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000475 }
bellarde95c8d52004-09-30 22:22:08 +0000476 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
477 //do_interrupt(0, 0, 0, 0, 0);
478 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000479 }
bellardb5ff1b32005-11-26 10:38:39 +0000480#elif defined(TARGET_ARM)
481 if (interrupt_request & CPU_INTERRUPT_FIQ
482 && !(env->uncached_cpsr & CPSR_F)) {
483 env->exception_index = EXCP_FIQ;
484 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000485 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000486 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000487 /* ARMv7-M interrupt return works by loading a magic value
488 into the PC. On real hardware the load causes the
489 return to occur. The qemu implementation performs the
490 jump normally, then does the exception return when the
491 CPU tries to execute code at the magic address.
492 This will cause the magic PC value to be pushed to
493 the stack if an interrupt occured at the wrong time.
494 We avoid this by disabling interrupts when
495 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000496 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000497 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
498 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000499 env->exception_index = EXCP_IRQ;
500 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000501 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000502 }
bellardfdf9b3e2006-04-27 21:07:38 +0000503#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000504 if (interrupt_request & CPU_INTERRUPT_HARD) {
505 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000506 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000507 }
j_mayereddf68a2007-04-05 07:22:49 +0000508#elif defined(TARGET_ALPHA)
509 if (interrupt_request & CPU_INTERRUPT_HARD) {
510 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000511 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000512 }
thsf1ccf902007-10-08 13:16:14 +0000513#elif defined(TARGET_CRIS)
514 if (interrupt_request & CPU_INTERRUPT_HARD) {
515 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000516 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000517 }
pbrook06338792007-05-23 19:58:11 +0000518#elif defined(TARGET_M68K)
519 if (interrupt_request & CPU_INTERRUPT_HARD
520 && ((env->sr & SR_I) >> SR_I_SHIFT)
521 < env->pending_level) {
522 /* Real hardware gets the interrupt vector via an
523 IACK cycle at this point. Current emulated
524 hardware doesn't rely on this, so we
525 provide/save the vector when the interrupt is
526 first signalled. */
527 env->exception_index = env->pending_vector;
528 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000529 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000530 }
bellard68a79312003-06-30 13:12:32 +0000531#endif
bellard9d050952006-05-22 22:03:52 +0000532 /* Don't use the cached interupt_request value,
533 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000534 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000535 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
536 /* ensure that no TB jump will be modified as
537 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000538 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000539 }
bellard68a79312003-06-30 13:12:32 +0000540 if (interrupt_request & CPU_INTERRUPT_EXIT) {
541 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
542 env->exception_index = EXCP_INTERRUPT;
543 cpu_loop_exit();
544 }
bellard3fb2ded2003-06-24 13:22:59 +0000545 }
546#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000547 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000548 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000549 regs_to_env();
550#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000551 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000552 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000553 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000554#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000555 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000556#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000557 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000558#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000559 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000560#elif defined(TARGET_M68K)
561 cpu_m68k_flush_flags(env, env->cc_op);
562 env->cc_op = CC_OP_FLAGS;
563 env->sr = (env->sr & 0xffe0)
564 | env->cc_dest | (env->cc_x << 4);
565 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000566#elif defined(TARGET_MIPS)
567 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000568#elif defined(TARGET_SH4)
569 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000570#elif defined(TARGET_ALPHA)
571 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000572#elif defined(TARGET_CRIS)
573 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000574#else
ths5fafdf22007-09-16 21:08:06 +0000575#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000576#endif
bellard3fb2ded2003-06-24 13:22:59 +0000577 }
bellard7d132992003-03-06 23:23:54 +0000578#endif
bellard8a40a182005-11-20 10:35:40 +0000579 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000580#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000581 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000582 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
583 (long)tb->tc_ptr, tb->pc,
584 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000585 }
bellard9d27abd2003-05-10 13:13:54 +0000586#endif
bellard8a40a182005-11-20 10:35:40 +0000587 /* see if we can patch the calling TB. When the TB
588 spans two pages, we cannot safely do a direct
589 jump. */
bellardc27004e2005-01-03 23:35:10 +0000590 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000591 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000592#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000593 (env->kqemu_enabled != 2) &&
594#endif
bellardec6338b2007-11-08 14:25:03 +0000595 tb->page_addr[1] == -1) {
bellard3fb2ded2003-06-24 13:22:59 +0000596 spin_lock(&tb_lock);
blueswir1b5fc09a2008-05-04 06:38:18 +0000597 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000598 spin_unlock(&tb_lock);
599 }
bellardc27004e2005-01-03 23:35:10 +0000600 }
bellard3fb2ded2003-06-24 13:22:59 +0000601 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000602 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000603 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000604#if defined(__sparc__) && !defined(HOST_SOLARIS)
605#undef env
606 env = cpu_single_env;
607#define env cpu_single_env
608#endif
bellard7cb69ca2008-05-10 10:55:51 +0000609 next_tb = tcg_qemu_tb_exec(tc_ptr);
bellard83479e72003-06-25 16:12:37 +0000610 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000611 /* reset soft MMU for next block (it can currently
612 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000613#if defined(USE_KQEMU)
614#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
615 if (kqemu_is_ok(env) &&
616 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
617 cpu_loop_exit();
618 }
619#endif
ths50a518e2007-06-03 18:52:15 +0000620 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000621 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000622 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000623 }
bellard3fb2ded2003-06-24 13:22:59 +0000624 } /* for(;;) */
625
bellard7d132992003-03-06 23:23:54 +0000626
bellarde4533c72003-06-15 19:51:39 +0000627#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000628 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000629 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000630#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000631 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000632#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000633#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000634#elif defined(TARGET_M68K)
635 cpu_m68k_flush_flags(env, env->cc_op);
636 env->cc_op = CC_OP_FLAGS;
637 env->sr = (env->sr & 0xffe0)
638 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000639#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000640#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000641#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000642#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000643 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000644#else
645#error unsupported target CPU
646#endif
pbrook1057eaa2007-02-04 13:37:44 +0000647
648 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000649#include "hostregs_helper.h"
650
bellard6a00d602005-11-21 23:25:50 +0000651 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000652 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000653 return ret;
654}
bellard6dbad632003-03-16 18:05:05 +0000655
bellardfbf9eeb2004-04-25 21:21:33 +0000656/* must only be called from the generated code as an exception can be
657 generated */
658void tb_invalidate_page_range(target_ulong start, target_ulong end)
659{
bellarddc5d0b32004-06-22 18:43:30 +0000660 /* XXX: cannot enable it yet because it yields to MMU exception
661 where NIP != read address on PowerPC */
662#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000663 target_ulong phys_addr;
664 phys_addr = get_phys_addr_code(env, start);
665 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000666#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000667}
668
bellard1a18c712003-10-30 01:07:51 +0000669#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000670
bellard6dbad632003-03-16 18:05:05 +0000671void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
672{
673 CPUX86State *saved_env;
674
675 saved_env = env;
676 env = s;
bellarda412ac52003-07-26 18:01:40 +0000677 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000678 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000679 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000680 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000681 } else {
bellard5d975592008-05-12 22:05:33 +0000682 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000683 }
bellard6dbad632003-03-16 18:05:05 +0000684 env = saved_env;
685}
bellard9de5e442003-03-23 16:49:39 +0000686
bellard6f12a2a2007-11-11 22:16:56 +0000687void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000688{
689 CPUX86State *saved_env;
690
691 saved_env = env;
692 env = s;
ths3b46e622007-09-17 08:09:54 +0000693
bellard6f12a2a2007-11-11 22:16:56 +0000694 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000695
696 env = saved_env;
697}
698
bellard6f12a2a2007-11-11 22:16:56 +0000699void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000700{
701 CPUX86State *saved_env;
702
703 saved_env = env;
704 env = s;
ths3b46e622007-09-17 08:09:54 +0000705
bellard6f12a2a2007-11-11 22:16:56 +0000706 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000707
708 env = saved_env;
709}
710
bellarde4533c72003-06-15 19:51:39 +0000711#endif /* TARGET_I386 */
712
bellard67b915a2004-03-31 23:37:16 +0000713#if !defined(CONFIG_SOFTMMU)
714
bellard3fb2ded2003-06-24 13:22:59 +0000715#if defined(TARGET_I386)
716
bellardb56dad12003-05-08 15:38:04 +0000717/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000718 the effective address of the memory exception. 'is_write' is 1 if a
719 write caused the exception and otherwise 0'. 'old_set' is the
720 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000721static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000722 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000723 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000724{
bellarda513fe12003-05-27 23:29:48 +0000725 TranslationBlock *tb;
726 int ret;
bellard68a79312003-06-30 13:12:32 +0000727
bellard83479e72003-06-25 16:12:37 +0000728 if (cpu_single_env)
729 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000730#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000731 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000732 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000733#endif
bellard25eb4482003-05-14 21:50:54 +0000734 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000735 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000736 return 1;
737 }
bellardfbf9eeb2004-04-25 21:21:33 +0000738
bellard3fb2ded2003-06-24 13:22:59 +0000739 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000740 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000741 if (ret < 0)
742 return 0; /* not an MMU fault */
743 if (ret == 0)
744 return 1; /* the MMU fault was handled without causing real CPU fault */
745 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000746 tb = tb_find_pc(pc);
747 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000748 /* the PC is inside the translated code. It means that we have
749 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000750 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000751 }
bellard4cbf74b2003-08-10 21:48:43 +0000752 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000753#if 0
ths5fafdf22007-09-16 21:08:06 +0000754 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000755 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000756#endif
bellard4cbf74b2003-08-10 21:48:43 +0000757 /* we restore the process signal mask as the sigreturn should
758 do it (XXX: use sigsetjmp) */
759 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000760 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000761 } else {
762 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000763 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000764 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000765 }
bellard3fb2ded2003-06-24 13:22:59 +0000766 /* never comes here */
767 return 1;
768}
769
bellarde4533c72003-06-15 19:51:39 +0000770#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000771static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000772 int is_write, sigset_t *old_set,
773 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000774{
bellard68016c62005-02-07 23:12:27 +0000775 TranslationBlock *tb;
776 int ret;
777
778 if (cpu_single_env)
779 env = cpu_single_env; /* XXX: find a correct solution for multithread */
780#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000781 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000782 pc, address, is_write, *(unsigned long *)old_set);
783#endif
bellard9f0777e2005-02-02 20:42:01 +0000784 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000785 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000786 return 1;
787 }
bellard68016c62005-02-07 23:12:27 +0000788 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000789 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000790 if (ret < 0)
791 return 0; /* not an MMU fault */
792 if (ret == 0)
793 return 1; /* the MMU fault was handled without causing real CPU fault */
794 /* now we have a real cpu fault */
795 tb = tb_find_pc(pc);
796 if (tb) {
797 /* the PC is inside the translated code. It means that we have
798 a virtual CPU fault */
799 cpu_restore_state(tb, env, pc, puc);
800 }
801 /* we restore the process signal mask as the sigreturn should
802 do it (XXX: use sigsetjmp) */
803 sigprocmask(SIG_SETMASK, old_set, NULL);
804 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000805 /* never comes here */
806 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000807}
bellard93ac68b2003-09-30 20:57:29 +0000808#elif defined(TARGET_SPARC)
809static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000810 int is_write, sigset_t *old_set,
811 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000812{
bellard68016c62005-02-07 23:12:27 +0000813 TranslationBlock *tb;
814 int ret;
815
816 if (cpu_single_env)
817 env = cpu_single_env; /* XXX: find a correct solution for multithread */
818#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000819 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000820 pc, address, is_write, *(unsigned long *)old_set);
821#endif
bellardb453b702004-01-04 15:45:21 +0000822 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000823 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000824 return 1;
825 }
bellard68016c62005-02-07 23:12:27 +0000826 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000827 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000828 if (ret < 0)
829 return 0; /* not an MMU fault */
830 if (ret == 0)
831 return 1; /* the MMU fault was handled without causing real CPU fault */
832 /* now we have a real cpu fault */
833 tb = tb_find_pc(pc);
834 if (tb) {
835 /* the PC is inside the translated code. It means that we have
836 a virtual CPU fault */
837 cpu_restore_state(tb, env, pc, puc);
838 }
839 /* we restore the process signal mask as the sigreturn should
840 do it (XXX: use sigsetjmp) */
841 sigprocmask(SIG_SETMASK, old_set, NULL);
842 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000843 /* never comes here */
844 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000845}
bellard67867302003-11-23 17:05:30 +0000846#elif defined (TARGET_PPC)
847static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000848 int is_write, sigset_t *old_set,
849 void *puc)
bellard67867302003-11-23 17:05:30 +0000850{
851 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000852 int ret;
ths3b46e622007-09-17 08:09:54 +0000853
bellard67867302003-11-23 17:05:30 +0000854 if (cpu_single_env)
855 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000856#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000857 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000858 pc, address, is_write, *(unsigned long *)old_set);
859#endif
860 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000861 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000862 return 1;
863 }
864
bellardce097762004-01-04 23:53:18 +0000865 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000866 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000867 if (ret < 0)
868 return 0; /* not an MMU fault */
869 if (ret == 0)
870 return 1; /* the MMU fault was handled without causing real CPU fault */
871
bellard67867302003-11-23 17:05:30 +0000872 /* now we have a real cpu fault */
873 tb = tb_find_pc(pc);
874 if (tb) {
875 /* the PC is inside the translated code. It means that we have
876 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000877 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000878 }
bellardce097762004-01-04 23:53:18 +0000879 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000880#if 0
ths5fafdf22007-09-16 21:08:06 +0000881 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000882 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000883#endif
884 /* we restore the process signal mask as the sigreturn should
885 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000886 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000887 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000888 } else {
889 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000890 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000891 }
bellard67867302003-11-23 17:05:30 +0000892 /* never comes here */
893 return 1;
894}
bellard6af0bf92005-07-02 14:58:51 +0000895
pbrooke6e59062006-10-22 00:18:54 +0000896#elif defined(TARGET_M68K)
897static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
898 int is_write, sigset_t *old_set,
899 void *puc)
900{
901 TranslationBlock *tb;
902 int ret;
903
904 if (cpu_single_env)
905 env = cpu_single_env; /* XXX: find a correct solution for multithread */
906#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000907 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000908 pc, address, is_write, *(unsigned long *)old_set);
909#endif
910 /* XXX: locking issue */
911 if (is_write && page_unprotect(address, pc, puc)) {
912 return 1;
913 }
914 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000915 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000916 if (ret < 0)
917 return 0; /* not an MMU fault */
918 if (ret == 0)
919 return 1; /* the MMU fault was handled without causing real CPU fault */
920 /* now we have a real cpu fault */
921 tb = tb_find_pc(pc);
922 if (tb) {
923 /* the PC is inside the translated code. It means that we have
924 a virtual CPU fault */
925 cpu_restore_state(tb, env, pc, puc);
926 }
927 /* we restore the process signal mask as the sigreturn should
928 do it (XXX: use sigsetjmp) */
929 sigprocmask(SIG_SETMASK, old_set, NULL);
930 cpu_loop_exit();
931 /* never comes here */
932 return 1;
933}
934
bellard6af0bf92005-07-02 14:58:51 +0000935#elif defined (TARGET_MIPS)
936static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
937 int is_write, sigset_t *old_set,
938 void *puc)
939{
940 TranslationBlock *tb;
941 int ret;
ths3b46e622007-09-17 08:09:54 +0000942
bellard6af0bf92005-07-02 14:58:51 +0000943 if (cpu_single_env)
944 env = cpu_single_env; /* XXX: find a correct solution for multithread */
945#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000946 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000947 pc, address, is_write, *(unsigned long *)old_set);
948#endif
949 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000950 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000951 return 1;
952 }
953
954 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000955 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000956 if (ret < 0)
957 return 0; /* not an MMU fault */
958 if (ret == 0)
959 return 1; /* the MMU fault was handled without causing real CPU fault */
960
961 /* now we have a real cpu fault */
962 tb = tb_find_pc(pc);
963 if (tb) {
964 /* the PC is inside the translated code. It means that we have
965 a virtual CPU fault */
966 cpu_restore_state(tb, env, pc, puc);
967 }
968 if (ret == 1) {
969#if 0
ths5fafdf22007-09-16 21:08:06 +0000970 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +0000971 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +0000972#endif
973 /* we restore the process signal mask as the sigreturn should
974 do it (XXX: use sigsetjmp) */
975 sigprocmask(SIG_SETMASK, old_set, NULL);
976 do_raise_exception_err(env->exception_index, env->error_code);
977 } else {
978 /* activate soft MMU for this block */
979 cpu_resume_from_signal(env, puc);
980 }
981 /* never comes here */
982 return 1;
983}
984
bellardfdf9b3e2006-04-27 21:07:38 +0000985#elif defined (TARGET_SH4)
986static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
987 int is_write, sigset_t *old_set,
988 void *puc)
989{
990 TranslationBlock *tb;
991 int ret;
ths3b46e622007-09-17 08:09:54 +0000992
bellardfdf9b3e2006-04-27 21:07:38 +0000993 if (cpu_single_env)
994 env = cpu_single_env; /* XXX: find a correct solution for multithread */
995#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000996 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +0000997 pc, address, is_write, *(unsigned long *)old_set);
998#endif
999 /* XXX: locking issue */
1000 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1001 return 1;
1002 }
1003
1004 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001005 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001006 if (ret < 0)
1007 return 0; /* not an MMU fault */
1008 if (ret == 0)
1009 return 1; /* the MMU fault was handled without causing real CPU fault */
1010
1011 /* now we have a real cpu fault */
1012 tb = tb_find_pc(pc);
1013 if (tb) {
1014 /* the PC is inside the translated code. It means that we have
1015 a virtual CPU fault */
1016 cpu_restore_state(tb, env, pc, puc);
1017 }
bellardfdf9b3e2006-04-27 21:07:38 +00001018#if 0
ths5fafdf22007-09-16 21:08:06 +00001019 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001020 env->nip, env->error_code, tb);
1021#endif
1022 /* we restore the process signal mask as the sigreturn should
1023 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001024 sigprocmask(SIG_SETMASK, old_set, NULL);
1025 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001026 /* never comes here */
1027 return 1;
1028}
j_mayereddf68a2007-04-05 07:22:49 +00001029
1030#elif defined (TARGET_ALPHA)
1031static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1032 int is_write, sigset_t *old_set,
1033 void *puc)
1034{
1035 TranslationBlock *tb;
1036 int ret;
ths3b46e622007-09-17 08:09:54 +00001037
j_mayereddf68a2007-04-05 07:22:49 +00001038 if (cpu_single_env)
1039 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1040#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001041 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001042 pc, address, is_write, *(unsigned long *)old_set);
1043#endif
1044 /* XXX: locking issue */
1045 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1046 return 1;
1047 }
1048
1049 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001050 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001051 if (ret < 0)
1052 return 0; /* not an MMU fault */
1053 if (ret == 0)
1054 return 1; /* the MMU fault was handled without causing real CPU fault */
1055
1056 /* now we have a real cpu fault */
1057 tb = tb_find_pc(pc);
1058 if (tb) {
1059 /* the PC is inside the translated code. It means that we have
1060 a virtual CPU fault */
1061 cpu_restore_state(tb, env, pc, puc);
1062 }
1063#if 0
ths5fafdf22007-09-16 21:08:06 +00001064 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001065 env->nip, env->error_code, tb);
1066#endif
1067 /* we restore the process signal mask as the sigreturn should
1068 do it (XXX: use sigsetjmp) */
1069 sigprocmask(SIG_SETMASK, old_set, NULL);
1070 cpu_loop_exit();
1071 /* never comes here */
1072 return 1;
1073}
thsf1ccf902007-10-08 13:16:14 +00001074#elif defined (TARGET_CRIS)
1075static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1076 int is_write, sigset_t *old_set,
1077 void *puc)
1078{
1079 TranslationBlock *tb;
1080 int ret;
1081
1082 if (cpu_single_env)
1083 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1084#if defined(DEBUG_SIGNAL)
1085 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1086 pc, address, is_write, *(unsigned long *)old_set);
1087#endif
1088 /* XXX: locking issue */
1089 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1090 return 1;
1091 }
1092
1093 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001094 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001095 if (ret < 0)
1096 return 0; /* not an MMU fault */
1097 if (ret == 0)
1098 return 1; /* the MMU fault was handled without causing real CPU fault */
1099
1100 /* now we have a real cpu fault */
1101 tb = tb_find_pc(pc);
1102 if (tb) {
1103 /* the PC is inside the translated code. It means that we have
1104 a virtual CPU fault */
1105 cpu_restore_state(tb, env, pc, puc);
1106 }
thsf1ccf902007-10-08 13:16:14 +00001107 /* we restore the process signal mask as the sigreturn should
1108 do it (XXX: use sigsetjmp) */
1109 sigprocmask(SIG_SETMASK, old_set, NULL);
1110 cpu_loop_exit();
1111 /* never comes here */
1112 return 1;
1113}
1114
bellarde4533c72003-06-15 19:51:39 +00001115#else
1116#error unsupported target CPU
1117#endif
bellard9de5e442003-03-23 16:49:39 +00001118
bellard2b413142003-05-14 23:01:10 +00001119#if defined(__i386__)
1120
bellardd8ecc0b2007-02-05 21:41:46 +00001121#if defined(__APPLE__)
1122# include <sys/ucontext.h>
1123
1124# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1125# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1126# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1127#else
1128# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1129# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1130# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1131#endif
1132
ths5fafdf22007-09-16 21:08:06 +00001133int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001134 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001135{
ths5a7b5422007-01-31 12:16:51 +00001136 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001137 struct ucontext *uc = puc;
1138 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001139 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001140
bellardd691f662003-03-24 21:58:34 +00001141#ifndef REG_EIP
1142/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001143#define REG_EIP EIP
1144#define REG_ERR ERR
1145#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001146#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001147 pc = EIP_sig(uc);
1148 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001149 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1150 trapno == 0xe ?
1151 (ERROR_sig(uc) >> 1) & 1 : 0,
1152 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001153}
1154
bellardbc51c5c2004-03-17 23:46:04 +00001155#elif defined(__x86_64__)
1156
ths5a7b5422007-01-31 12:16:51 +00001157int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001158 void *puc)
1159{
ths5a7b5422007-01-31 12:16:51 +00001160 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001161 struct ucontext *uc = puc;
1162 unsigned long pc;
1163
1164 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001165 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1166 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001167 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1168 &uc->uc_sigmask, puc);
1169}
1170
bellard83fb7ad2004-07-05 21:25:26 +00001171#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001172
bellard83fb7ad2004-07-05 21:25:26 +00001173/***********************************************************************
1174 * signal context platform-specific definitions
1175 * From Wine
1176 */
1177#ifdef linux
1178/* All Registers access - only for local access */
1179# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1180/* Gpr Registers access */
1181# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1182# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1183# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1184# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1185# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1186# define LR_sig(context) REG_sig(link, context) /* Link register */
1187# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1188/* Float Registers access */
1189# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1190# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1191/* Exception Registers access */
1192# define DAR_sig(context) REG_sig(dar, context)
1193# define DSISR_sig(context) REG_sig(dsisr, context)
1194# define TRAP_sig(context) REG_sig(trap, context)
1195#endif /* linux */
1196
1197#ifdef __APPLE__
1198# include <sys/ucontext.h>
1199typedef struct ucontext SIGCONTEXT;
1200/* All Registers access - only for local access */
1201# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1202# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1203# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1204# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1205/* Gpr Registers access */
1206# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1207# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1208# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1209# define CTR_sig(context) REG_sig(ctr, context)
1210# define XER_sig(context) REG_sig(xer, context) /* Link register */
1211# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1212# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1213/* Float Registers access */
1214# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1215# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1216/* Exception Registers access */
1217# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1218# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1219# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1220#endif /* __APPLE__ */
1221
ths5fafdf22007-09-16 21:08:06 +00001222int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001223 void *puc)
bellard2b413142003-05-14 23:01:10 +00001224{
ths5a7b5422007-01-31 12:16:51 +00001225 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001226 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001227 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001228 int is_write;
1229
bellard83fb7ad2004-07-05 21:25:26 +00001230 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001231 is_write = 0;
1232#if 0
1233 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001234 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001235 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001236#else
bellard83fb7ad2004-07-05 21:25:26 +00001237 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001238 is_write = 1;
1239#endif
ths5fafdf22007-09-16 21:08:06 +00001240 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001241 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001242}
bellard2b413142003-05-14 23:01:10 +00001243
bellard2f87c602003-06-02 20:38:09 +00001244#elif defined(__alpha__)
1245
ths5fafdf22007-09-16 21:08:06 +00001246int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001247 void *puc)
1248{
ths5a7b5422007-01-31 12:16:51 +00001249 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001250 struct ucontext *uc = puc;
1251 uint32_t *pc = uc->uc_mcontext.sc_pc;
1252 uint32_t insn = *pc;
1253 int is_write = 0;
1254
bellard8c6939c2003-06-09 15:28:00 +00001255 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001256 switch (insn >> 26) {
1257 case 0x0d: // stw
1258 case 0x0e: // stb
1259 case 0x0f: // stq_u
1260 case 0x24: // stf
1261 case 0x25: // stg
1262 case 0x26: // sts
1263 case 0x27: // stt
1264 case 0x2c: // stl
1265 case 0x2d: // stq
1266 case 0x2e: // stl_c
1267 case 0x2f: // stq_c
1268 is_write = 1;
1269 }
1270
ths5fafdf22007-09-16 21:08:06 +00001271 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001272 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001273}
bellard8c6939c2003-06-09 15:28:00 +00001274#elif defined(__sparc__)
1275
ths5fafdf22007-09-16 21:08:06 +00001276int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001277 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001278{
ths5a7b5422007-01-31 12:16:51 +00001279 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001280 int is_write;
1281 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001282#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001283 uint32_t *regs = (uint32_t *)(info + 1);
1284 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001285 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001286 unsigned long pc = regs[1];
1287#else
1288 struct sigcontext *sc = puc;
1289 unsigned long pc = sc->sigc_regs.tpc;
1290 void *sigmask = (void *)sc->sigc_mask;
1291#endif
1292
bellard8c6939c2003-06-09 15:28:00 +00001293 /* XXX: need kernel patch to get write flag faster */
1294 is_write = 0;
1295 insn = *(uint32_t *)pc;
1296 if ((insn >> 30) == 3) {
1297 switch((insn >> 19) & 0x3f) {
1298 case 0x05: // stb
1299 case 0x06: // sth
1300 case 0x04: // st
1301 case 0x07: // std
1302 case 0x24: // stf
1303 case 0x27: // stdf
1304 case 0x25: // stfsr
1305 is_write = 1;
1306 break;
1307 }
1308 }
ths5fafdf22007-09-16 21:08:06 +00001309 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001310 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001311}
1312
1313#elif defined(__arm__)
1314
ths5fafdf22007-09-16 21:08:06 +00001315int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001316 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001317{
ths5a7b5422007-01-31 12:16:51 +00001318 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001319 struct ucontext *uc = puc;
1320 unsigned long pc;
1321 int is_write;
ths3b46e622007-09-17 08:09:54 +00001322
balrog5c49b362008-06-02 01:01:18 +00001323#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ =< 3))
1324 pc = uc->uc_mcontext.gregs[R15];
1325#else
balrog4eee57f2008-05-06 14:47:19 +00001326 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001327#endif
bellard8c6939c2003-06-09 15:28:00 +00001328 /* XXX: compute is_write */
1329 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001330 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001331 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001332 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001333}
1334
bellard38e584a2003-08-10 22:14:22 +00001335#elif defined(__mc68000)
1336
ths5fafdf22007-09-16 21:08:06 +00001337int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001338 void *puc)
1339{
ths5a7b5422007-01-31 12:16:51 +00001340 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001341 struct ucontext *uc = puc;
1342 unsigned long pc;
1343 int is_write;
ths3b46e622007-09-17 08:09:54 +00001344
bellard38e584a2003-08-10 22:14:22 +00001345 pc = uc->uc_mcontext.gregs[16];
1346 /* XXX: compute is_write */
1347 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001348 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001349 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001350 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001351}
1352
bellardb8076a72005-04-07 22:20:31 +00001353#elif defined(__ia64)
1354
1355#ifndef __ISR_VALID
1356 /* This ought to be in <bits/siginfo.h>... */
1357# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001358#endif
1359
ths5a7b5422007-01-31 12:16:51 +00001360int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001361{
ths5a7b5422007-01-31 12:16:51 +00001362 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001363 struct ucontext *uc = puc;
1364 unsigned long ip;
1365 int is_write = 0;
1366
1367 ip = uc->uc_mcontext.sc_ip;
1368 switch (host_signum) {
1369 case SIGILL:
1370 case SIGFPE:
1371 case SIGSEGV:
1372 case SIGBUS:
1373 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001374 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001375 /* ISR.W (write-access) is bit 33: */
1376 is_write = (info->si_isr >> 33) & 1;
1377 break;
1378
1379 default:
1380 break;
1381 }
1382 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1383 is_write,
1384 &uc->uc_sigmask, puc);
1385}
1386
bellard90cb9492005-07-24 15:11:38 +00001387#elif defined(__s390__)
1388
ths5fafdf22007-09-16 21:08:06 +00001389int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001390 void *puc)
1391{
ths5a7b5422007-01-31 12:16:51 +00001392 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001393 struct ucontext *uc = puc;
1394 unsigned long pc;
1395 int is_write;
ths3b46e622007-09-17 08:09:54 +00001396
bellard90cb9492005-07-24 15:11:38 +00001397 pc = uc->uc_mcontext.psw.addr;
1398 /* XXX: compute is_write */
1399 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001400 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001401 is_write, &uc->uc_sigmask, puc);
1402}
1403
1404#elif defined(__mips__)
1405
ths5fafdf22007-09-16 21:08:06 +00001406int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001407 void *puc)
1408{
ths9617efe2007-05-08 21:05:55 +00001409 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001410 struct ucontext *uc = puc;
1411 greg_t pc = uc->uc_mcontext.pc;
1412 int is_write;
ths3b46e622007-09-17 08:09:54 +00001413
thsc4b89d12007-05-05 19:23:11 +00001414 /* XXX: compute is_write */
1415 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001416 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001417 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001418}
1419
aurel32f54b3f92008-04-12 20:14:54 +00001420#elif defined(__hppa__)
1421
1422int cpu_signal_handler(int host_signum, void *pinfo,
1423 void *puc)
1424{
1425 struct siginfo *info = pinfo;
1426 struct ucontext *uc = puc;
1427 unsigned long pc;
1428 int is_write;
1429
1430 pc = uc->uc_mcontext.sc_iaoq[0];
1431 /* FIXME: compute is_write */
1432 is_write = 0;
1433 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1434 is_write,
1435 &uc->uc_sigmask, puc);
1436}
1437
bellard2b413142003-05-14 23:01:10 +00001438#else
1439
bellard3fb2ded2003-06-24 13:22:59 +00001440#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001441
1442#endif
bellard67b915a2004-03-31 23:37:16 +00001443
1444#endif /* !defined(CONFIG_SOFTMMU) */