blob: 3246264fcec8153e3022a4d3f0db650f796dd0af [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
blueswir166f1cdb2007-12-11 19:39:25 +000043#define SAVE_GLOBALS()
44#define RESTORE_GLOBALS()
45
46#if defined(__sparc__) && !defined(HOST_SOLARIS)
47#include <features.h>
48#if defined(__GLIBC__) && ((__GLIBC__ < 2) || \
49 ((__GLIBC__ == 2) && (__GLIBC_MINOR__ <= 90)))
50// Work around ugly bugs in glibc that mangle global register contents
51
52static volatile void *saved_env;
53static volatile unsigned long saved_t0, saved_i7;
54#undef SAVE_GLOBALS
55#define SAVE_GLOBALS() do { \
56 saved_env = env; \
57 saved_t0 = T0; \
58 asm volatile ("st %%i7, [%0]" : : "r" (&saved_i7)); \
59 } while(0)
60
61#undef RESTORE_GLOBALS
62#define RESTORE_GLOBALS() do { \
63 env = (void *)saved_env; \
64 T0 = saved_t0; \
65 asm volatile ("ld [%0], %%i7" : : "r" (&saved_i7)); \
66 } while(0)
67
68static int sparc_setjmp(jmp_buf buf)
69{
70 int ret;
71
72 SAVE_GLOBALS();
73 ret = setjmp(buf);
74 RESTORE_GLOBALS();
75 return ret;
76}
77#undef setjmp
78#define setjmp(jmp_buf) sparc_setjmp(jmp_buf)
79
80static void sparc_longjmp(jmp_buf buf, int val)
81{
82 SAVE_GLOBALS();
83 longjmp(buf, val);
84}
85#define longjmp(jmp_buf, val) sparc_longjmp(jmp_buf, val)
86#endif
87#endif
88
bellarde4533c72003-06-15 19:51:39 +000089void cpu_loop_exit(void)
90{
thsbfed01f2007-06-03 17:44:37 +000091 /* NOTE: the register at this point must be saved by hand because
92 longjmp restore them */
93 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000094 longjmp(env->jmp_env, 1);
95}
thsbfed01f2007-06-03 17:44:37 +000096
pbrooke6e59062006-10-22 00:18:54 +000097#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000098#define reg_T2
99#endif
bellarde4533c72003-06-15 19:51:39 +0000100
bellardfbf9eeb2004-04-25 21:21:33 +0000101/* exit the current TB from a signal handler. The host registers are
102 restored in a state compatible with the CPU emulator
103 */
ths5fafdf22007-09-16 21:08:06 +0000104void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +0000105{
106#if !defined(CONFIG_SOFTMMU)
107 struct ucontext *uc = puc;
108#endif
109
110 env = env1;
111
112 /* XXX: restore cpu registers saved in host registers */
113
114#if !defined(CONFIG_SOFTMMU)
115 if (puc) {
116 /* XXX: use siglongjmp ? */
117 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
118 }
119#endif
120 longjmp(env->jmp_env, 1);
121}
122
bellard8a40a182005-11-20 10:35:40 +0000123static TranslationBlock *tb_find_slow(target_ulong pc,
124 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000125 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000126{
127 TranslationBlock *tb, **ptb1;
128 int code_gen_size;
129 unsigned int h;
130 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
131 uint8_t *tc_ptr;
ths3b46e622007-09-17 08:09:54 +0000132
bellard8a40a182005-11-20 10:35:40 +0000133 spin_lock(&tb_lock);
134
135 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000136
bellard8a40a182005-11-20 10:35:40 +0000137 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000138
bellard8a40a182005-11-20 10:35:40 +0000139 /* find translated block using physical mappings */
140 phys_pc = get_phys_addr_code(env, pc);
141 phys_page1 = phys_pc & TARGET_PAGE_MASK;
142 phys_page2 = -1;
143 h = tb_phys_hash_func(phys_pc);
144 ptb1 = &tb_phys_hash[h];
145 for(;;) {
146 tb = *ptb1;
147 if (!tb)
148 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000149 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000150 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000151 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000152 tb->flags == flags) {
153 /* check next page if needed */
154 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000155 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000156 TARGET_PAGE_SIZE;
157 phys_page2 = get_phys_addr_code(env, virt_page2);
158 if (tb->page_addr[1] == phys_page2)
159 goto found;
160 } else {
161 goto found;
162 }
163 }
164 ptb1 = &tb->phys_hash_next;
165 }
166 not_found:
167 /* if no translated code available, then translate it now */
168 tb = tb_alloc(pc);
169 if (!tb) {
170 /* flush must be done */
171 tb_flush(env);
172 /* cannot fail at this point */
173 tb = tb_alloc(pc);
174 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000175 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000176 }
177 tc_ptr = code_gen_ptr;
178 tb->tc_ptr = tc_ptr;
179 tb->cs_base = cs_base;
180 tb->flags = flags;
blueswir166f1cdb2007-12-11 19:39:25 +0000181 SAVE_GLOBALS();
blueswir1d07bde82007-12-11 19:35:45 +0000182 cpu_gen_code(env, tb, &code_gen_size);
blueswir166f1cdb2007-12-11 19:39:25 +0000183 RESTORE_GLOBALS();
bellard8a40a182005-11-20 10:35:40 +0000184 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000185
bellard8a40a182005-11-20 10:35:40 +0000186 /* check next page if needed */
187 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
188 phys_page2 = -1;
189 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
190 phys_page2 = get_phys_addr_code(env, virt_page2);
191 }
192 tb_link_phys(tb, phys_pc, phys_page2);
ths3b46e622007-09-17 08:09:54 +0000193
bellard8a40a182005-11-20 10:35:40 +0000194 found:
bellard8a40a182005-11-20 10:35:40 +0000195 /* we add the TB in the virtual pc hash table */
196 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
197 spin_unlock(&tb_lock);
198 return tb;
199}
200
201static inline TranslationBlock *tb_find_fast(void)
202{
203 TranslationBlock *tb;
204 target_ulong cs_base, pc;
j_mayerc0686882007-09-20 22:47:42 +0000205 uint64_t flags;
bellard8a40a182005-11-20 10:35:40 +0000206
207 /* we record a subset of the CPU state. It will
208 always be the same before a given translated block
209 is executed. */
210#if defined(TARGET_I386)
211 flags = env->hflags;
212 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
ths0573fbf2007-09-23 15:28:04 +0000213 flags |= env->intercept;
bellard8a40a182005-11-20 10:35:40 +0000214 cs_base = env->segs[R_CS].base;
215 pc = cs_base + env->eip;
216#elif defined(TARGET_ARM)
217 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000218 | (env->vfp.vec_stride << 4);
219 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
220 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000221 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
222 flags |= (1 << 7);
pbrook9ee6e8b2007-11-11 00:04:49 +0000223 flags |= (env->condexec_bits << 8);
bellard8a40a182005-11-20 10:35:40 +0000224 cs_base = 0;
225 pc = env->regs[15];
226#elif defined(TARGET_SPARC)
227#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000228 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
229 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
230 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000231#else
blueswir16d5f2372007-11-07 17:03:37 +0000232 // FPU enable . Supervisor
233 flags = (env->psref << 4) | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000234#endif
235 cs_base = env->npc;
236 pc = env->pc;
237#elif defined(TARGET_PPC)
j_mayer1527c872007-09-19 05:37:56 +0000238 flags = env->hflags;
bellard8a40a182005-11-20 10:35:40 +0000239 cs_base = 0;
240 pc = env->nip;
241#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000242 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000243 cs_base = 0;
thsead93602007-09-06 00:18:15 +0000244 pc = env->PC[env->current_tc];
pbrooke6e59062006-10-22 00:18:54 +0000245#elif defined(TARGET_M68K)
pbrookacf930a2007-05-29 14:57:59 +0000246 flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */
247 | (env->sr & SR_S) /* Bit 13 */
248 | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */
pbrooke6e59062006-10-22 00:18:54 +0000249 cs_base = 0;
250 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000251#elif defined(TARGET_SH4)
ths823029f2007-12-02 06:10:04 +0000252 flags = env->flags;
253 cs_base = 0;
bellardfdf9b3e2006-04-27 21:07:38 +0000254 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000255#elif defined(TARGET_ALPHA)
256 flags = env->ps;
257 cs_base = 0;
258 pc = env->pc;
thsf1ccf902007-10-08 13:16:14 +0000259#elif defined(TARGET_CRIS)
260 flags = 0;
261 cs_base = 0;
262 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000263#else
264#error unsupported CPU
265#endif
bellardbce61842008-02-01 22:18:51 +0000266 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
bellard8a40a182005-11-20 10:35:40 +0000267 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
268 tb->flags != flags, 0)) {
269 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000270 /* Note: we do it here to avoid a gcc bug on Mac OS X when
271 doing it in tb_find_slow */
272 if (tb_invalidated_flag) {
273 /* as some TB could have been invalidated because
274 of memory exceptions while generating the code, we
275 must recompute the hash index here */
276 T0 = 0;
277 }
bellard8a40a182005-11-20 10:35:40 +0000278 }
279 return tb;
280}
281
pbrook497ad682007-11-23 02:11:10 +0000282#define BREAK_CHAIN T0 = 0
bellard8a40a182005-11-20 10:35:40 +0000283
bellard7d132992003-03-06 23:23:54 +0000284/* main execution loop */
285
bellarde4533c72003-06-15 19:51:39 +0000286int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000287{
pbrook1057eaa2007-02-04 13:37:44 +0000288#define DECLARE_HOST_REGS 1
289#include "hostregs_helper.h"
290#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000291#if defined(reg_REGWPTR)
292 uint32_t *saved_regwptr;
293#endif
294#endif
bellard8a40a182005-11-20 10:35:40 +0000295 int ret, interrupt_request;
bellard57fec1f2008-02-01 10:50:11 +0000296 long (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000297 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000298 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000299
thsbfed01f2007-06-03 17:44:37 +0000300 if (cpu_halted(env1) == EXCP_HALTED)
301 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000302
ths5fafdf22007-09-16 21:08:06 +0000303 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000304
bellard7d132992003-03-06 23:23:54 +0000305 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000306#define SAVE_HOST_REGS 1
307#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000308 env = env1;
blueswir166f1cdb2007-12-11 19:39:25 +0000309 SAVE_GLOBALS();
bellarde4533c72003-06-15 19:51:39 +0000310
bellard0d1a29f2004-10-12 22:01:28 +0000311 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000312#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000313 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000314 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
315 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000316 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000317 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000318#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000319#if defined(reg_REGWPTR)
320 saved_regwptr = REGWPTR;
321#endif
pbrooke6e59062006-10-22 00:18:54 +0000322#elif defined(TARGET_M68K)
323 env->cc_op = CC_OP_FLAGS;
324 env->cc_dest = env->sr & 0xf;
325 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000326#elif defined(TARGET_ALPHA)
327#elif defined(TARGET_ARM)
328#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000329#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000330#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000331#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000332 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000333#else
334#error unsupported target CPU
335#endif
bellard3fb2ded2003-06-24 13:22:59 +0000336 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000337
bellard7d132992003-03-06 23:23:54 +0000338 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000339 for(;;) {
340 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000341 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000342 /* if an exception is pending, we execute it here */
343 if (env->exception_index >= 0) {
344 if (env->exception_index >= EXCP_INTERRUPT) {
345 /* exit request from the cpu execution loop */
346 ret = env->exception_index;
347 break;
348 } else if (env->user_mode_only) {
349 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000350 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000351 loop */
bellard83479e72003-06-25 16:12:37 +0000352#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000353 do_interrupt_user(env->exception_index,
354 env->exception_is_int,
355 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000356 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000357#endif
bellard3fb2ded2003-06-24 13:22:59 +0000358 ret = env->exception_index;
359 break;
360 } else {
bellard83479e72003-06-25 16:12:37 +0000361#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000362 /* simulate a real cpu exception. On i386, it can
363 trigger new exceptions, but we do not handle
364 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000365 do_interrupt(env->exception_index,
366 env->exception_is_int,
367 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000368 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000369 /* successfully delivered */
370 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000371#elif defined(TARGET_PPC)
372 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000373#elif defined(TARGET_MIPS)
374 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000375#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000376 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000377#elif defined(TARGET_ARM)
378 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000379#elif defined(TARGET_SH4)
380 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000381#elif defined(TARGET_ALPHA)
382 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000383#elif defined(TARGET_CRIS)
384 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000385#elif defined(TARGET_M68K)
386 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000387#endif
bellard3fb2ded2003-06-24 13:22:59 +0000388 }
389 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000390 }
bellard9df217a2005-02-10 22:05:51 +0000391#ifdef USE_KQEMU
392 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
393 int ret;
394 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
395 ret = kqemu_cpu_exec(env);
396 /* put eflags in CPU temporary format */
397 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
398 DF = 1 - (2 * ((env->eflags >> 10) & 1));
399 CC_OP = CC_OP_EFLAGS;
400 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
401 if (ret == 1) {
402 /* exception */
403 longjmp(env->jmp_env, 1);
404 } else if (ret == 2) {
405 /* softmmu execution needed */
406 } else {
407 if (env->interrupt_request != 0) {
408 /* hardware interrupt will be executed just after */
409 } else {
410 /* otherwise, we restart */
411 longjmp(env->jmp_env, 1);
412 }
413 }
bellard9de5e442003-03-23 16:49:39 +0000414 }
bellard9df217a2005-02-10 22:05:51 +0000415#endif
416
bellard3fb2ded2003-06-24 13:22:59 +0000417 T0 = 0; /* force lookup of first TB */
418 for(;;) {
blueswir166f1cdb2007-12-11 19:39:25 +0000419 SAVE_GLOBALS();
bellard68a79312003-06-30 13:12:32 +0000420 interrupt_request = env->interrupt_request;
ths0573fbf2007-09-23 15:28:04 +0000421 if (__builtin_expect(interrupt_request, 0)
422#if defined(TARGET_I386)
423 && env->hflags & HF_GIF_MASK
424#endif
425 ) {
pbrook6658ffb2007-03-16 23:58:11 +0000426 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
427 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
428 env->exception_index = EXCP_DEBUG;
429 cpu_loop_exit();
430 }
balroga90b7312007-05-01 01:28:01 +0000431#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000432 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000433 if (interrupt_request & CPU_INTERRUPT_HALT) {
434 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
435 env->halted = 1;
436 env->exception_index = EXCP_HLT;
437 cpu_loop_exit();
438 }
439#endif
bellard68a79312003-06-30 13:12:32 +0000440#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000441 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
442 !(env->hflags & HF_SMM_MASK)) {
ths0573fbf2007-09-23 15:28:04 +0000443 svm_check_intercept(SVM_EXIT_SMI);
bellard3b21e032006-09-24 18:41:56 +0000444 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
445 do_smm_enter();
pbrook497ad682007-11-23 02:11:10 +0000446 BREAK_CHAIN;
bellard3b21e032006-09-24 18:41:56 +0000447 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths0573fbf2007-09-23 15:28:04 +0000448 (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) &&
bellard3f337312003-08-20 23:02:09 +0000449 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000450 int intno;
ths0573fbf2007-09-23 15:28:04 +0000451 svm_check_intercept(SVM_EXIT_INTR);
ths52621682007-09-27 01:52:00 +0000452 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
bellarda541f292004-04-12 20:39:29 +0000453 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000454 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000455 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
456 }
bellardd05e66d2003-08-20 21:34:35 +0000457 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000458 /* ensure that no TB jump will be modified as
459 the program flow was changed */
pbrook497ad682007-11-23 02:11:10 +0000460 BREAK_CHAIN;
ths0573fbf2007-09-23 15:28:04 +0000461#if !defined(CONFIG_USER_ONLY)
462 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
463 (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
464 int intno;
465 /* FIXME: this should respect TPR */
466 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
ths52621682007-09-27 01:52:00 +0000467 svm_check_intercept(SVM_EXIT_VINTR);
ths0573fbf2007-09-23 15:28:04 +0000468 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
469 if (loglevel & CPU_LOG_TB_IN_ASM)
470 fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno);
471 do_interrupt(intno, 0, 0, -1, 1);
ths52621682007-09-27 01:52:00 +0000472 stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl),
473 ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK);
pbrook497ad682007-11-23 02:11:10 +0000474 BREAK_CHAIN;
ths0573fbf2007-09-23 15:28:04 +0000475#endif
bellard68a79312003-06-30 13:12:32 +0000476 }
bellardce097762004-01-04 23:53:18 +0000477#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000478#if 0
479 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
480 cpu_ppc_reset(env);
481 }
482#endif
j_mayer47103572007-03-30 09:38:04 +0000483 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000484 ppc_hw_interrupt(env);
485 if (env->pending_interrupts == 0)
486 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
pbrook497ad682007-11-23 02:11:10 +0000487 BREAK_CHAIN;
bellardce097762004-01-04 23:53:18 +0000488 }
bellard6af0bf92005-07-02 14:58:51 +0000489#elif defined(TARGET_MIPS)
490 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000491 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000492 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000493 !(env->CP0_Status & (1 << CP0St_EXL)) &&
494 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000495 !(env->hflags & MIPS_HFLAG_DM)) {
496 /* Raise it */
497 env->exception_index = EXCP_EXT_INTERRUPT;
498 env->error_code = 0;
499 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000500 BREAK_CHAIN;
bellard6af0bf92005-07-02 14:58:51 +0000501 }
bellarde95c8d52004-09-30 22:22:08 +0000502#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000503 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
504 (env->psret != 0)) {
505 int pil = env->interrupt_index & 15;
506 int type = env->interrupt_index & 0xf0;
507
508 if (((type == TT_EXTINT) &&
509 (pil == 15 || pil > env->psrpil)) ||
510 type != TT_EXTINT) {
511 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
512 do_interrupt(env->interrupt_index);
513 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000514#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
515 cpu_check_irqs(env);
516#endif
pbrook497ad682007-11-23 02:11:10 +0000517 BREAK_CHAIN;
bellard66321a12005-04-06 20:47:48 +0000518 }
bellarde95c8d52004-09-30 22:22:08 +0000519 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
520 //do_interrupt(0, 0, 0, 0, 0);
521 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000522 }
bellardb5ff1b32005-11-26 10:38:39 +0000523#elif defined(TARGET_ARM)
524 if (interrupt_request & CPU_INTERRUPT_FIQ
525 && !(env->uncached_cpsr & CPSR_F)) {
526 env->exception_index = EXCP_FIQ;
527 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000528 BREAK_CHAIN;
bellardb5ff1b32005-11-26 10:38:39 +0000529 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000530 /* ARMv7-M interrupt return works by loading a magic value
531 into the PC. On real hardware the load causes the
532 return to occur. The qemu implementation performs the
533 jump normally, then does the exception return when the
534 CPU tries to execute code at the magic address.
535 This will cause the magic PC value to be pushed to
536 the stack if an interrupt occured at the wrong time.
537 We avoid this by disabling interrupts when
538 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000539 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000540 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
541 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000542 env->exception_index = EXCP_IRQ;
543 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000544 BREAK_CHAIN;
bellardb5ff1b32005-11-26 10:38:39 +0000545 }
bellardfdf9b3e2006-04-27 21:07:38 +0000546#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000547 if (interrupt_request & CPU_INTERRUPT_HARD) {
548 do_interrupt(env);
549 BREAK_CHAIN;
550 }
j_mayereddf68a2007-04-05 07:22:49 +0000551#elif defined(TARGET_ALPHA)
552 if (interrupt_request & CPU_INTERRUPT_HARD) {
553 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000554 BREAK_CHAIN;
j_mayereddf68a2007-04-05 07:22:49 +0000555 }
thsf1ccf902007-10-08 13:16:14 +0000556#elif defined(TARGET_CRIS)
557 if (interrupt_request & CPU_INTERRUPT_HARD) {
558 do_interrupt(env);
pbrook497ad682007-11-23 02:11:10 +0000559 BREAK_CHAIN;
thsf1ccf902007-10-08 13:16:14 +0000560 }
pbrook06338792007-05-23 19:58:11 +0000561#elif defined(TARGET_M68K)
562 if (interrupt_request & CPU_INTERRUPT_HARD
563 && ((env->sr & SR_I) >> SR_I_SHIFT)
564 < env->pending_level) {
565 /* Real hardware gets the interrupt vector via an
566 IACK cycle at this point. Current emulated
567 hardware doesn't rely on this, so we
568 provide/save the vector when the interrupt is
569 first signalled. */
570 env->exception_index = env->pending_vector;
571 do_interrupt(1);
pbrook497ad682007-11-23 02:11:10 +0000572 BREAK_CHAIN;
pbrook06338792007-05-23 19:58:11 +0000573 }
bellard68a79312003-06-30 13:12:32 +0000574#endif
bellard9d050952006-05-22 22:03:52 +0000575 /* Don't use the cached interupt_request value,
576 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000577 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000578 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
579 /* ensure that no TB jump will be modified as
580 the program flow was changed */
pbrook497ad682007-11-23 02:11:10 +0000581 BREAK_CHAIN;
bellardbf3e8bf2004-02-16 21:58:54 +0000582 }
bellard68a79312003-06-30 13:12:32 +0000583 if (interrupt_request & CPU_INTERRUPT_EXIT) {
584 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
585 env->exception_index = EXCP_INTERRUPT;
586 cpu_loop_exit();
587 }
bellard3fb2ded2003-06-24 13:22:59 +0000588 }
589#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000590 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000591 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000592 regs_to_env();
593#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000594 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000595 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000596 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000597#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000598 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000599#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000600 REGWPTR = env->regbase + (env->cwp * 16);
601 env->regwptr = REGWPTR;
602 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000603#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000604 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000605#elif defined(TARGET_M68K)
606 cpu_m68k_flush_flags(env, env->cc_op);
607 env->cc_op = CC_OP_FLAGS;
608 env->sr = (env->sr & 0xffe0)
609 | env->cc_dest | (env->cc_x << 4);
610 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000611#elif defined(TARGET_MIPS)
612 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000613#elif defined(TARGET_SH4)
614 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000615#elif defined(TARGET_ALPHA)
616 cpu_dump_state(env, logfile, fprintf, 0);
thsf1ccf902007-10-08 13:16:14 +0000617#elif defined(TARGET_CRIS)
618 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000619#else
ths5fafdf22007-09-16 21:08:06 +0000620#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000621#endif
bellard3fb2ded2003-06-24 13:22:59 +0000622 }
bellard7d132992003-03-06 23:23:54 +0000623#endif
bellard8a40a182005-11-20 10:35:40 +0000624 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000625#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000626 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000627 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
628 (long)tb->tc_ptr, tb->pc,
629 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000630 }
bellard9d27abd2003-05-10 13:13:54 +0000631#endif
blueswir166f1cdb2007-12-11 19:39:25 +0000632 RESTORE_GLOBALS();
bellard8a40a182005-11-20 10:35:40 +0000633 /* see if we can patch the calling TB. When the TB
634 spans two pages, we cannot safely do a direct
635 jump. */
bellardc27004e2005-01-03 23:35:10 +0000636 {
bellard8a40a182005-11-20 10:35:40 +0000637 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000638#if USE_KQEMU
639 (env->kqemu_enabled != 2) &&
640#endif
bellardec6338b2007-11-08 14:25:03 +0000641 tb->page_addr[1] == -1) {
bellard3fb2ded2003-06-24 13:22:59 +0000642 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000643 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000644 spin_unlock(&tb_lock);
645 }
bellardc27004e2005-01-03 23:35:10 +0000646 }
bellard3fb2ded2003-06-24 13:22:59 +0000647 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000648 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000649 /* execute the generated code */
650 gen_func = (void *)tc_ptr;
651#if defined(__sparc__)
652 __asm__ __volatile__("call %0\n\t"
653 "mov %%o7,%%i0"
654 : /* no outputs */
ths5fafdf22007-09-16 21:08:06 +0000655 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000656 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000657 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000658 "l0", "l1", "l2", "l3", "l4", "l5",
659 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000660#elif defined(__arm__)
661 asm volatile ("mov pc, %0\n\t"
662 ".global exec_loop\n\t"
663 "exec_loop:\n\t"
664 : /* no outputs */
665 : "r" (gen_func)
666 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardb8076a72005-04-07 22:20:31 +0000667#elif defined(__ia64)
668 struct fptr {
669 void *ip;
670 void *gp;
671 } fp;
672
673 fp.ip = tc_ptr;
674 fp.gp = code_gen_buffer + 2 * (1 << 20);
675 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000676#else
bellard57fec1f2008-02-01 10:50:11 +0000677 T0 = gen_func();
bellard3fb2ded2003-06-24 13:22:59 +0000678#endif
bellard83479e72003-06-25 16:12:37 +0000679 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000680 /* reset soft MMU for next block (it can currently
681 only be set by a memory fault) */
682#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000683 if (env->hflags & HF_SOFTMMU_MASK) {
684 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000685 /* do not allow linking to another block */
686 T0 = 0;
687 }
688#endif
bellardf32fc642006-02-08 22:43:39 +0000689#if defined(USE_KQEMU)
690#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
691 if (kqemu_is_ok(env) &&
692 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
693 cpu_loop_exit();
694 }
695#endif
ths50a518e2007-06-03 18:52:15 +0000696 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000697 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000698 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000699 }
bellard3fb2ded2003-06-24 13:22:59 +0000700 } /* for(;;) */
701
bellard7d132992003-03-06 23:23:54 +0000702
bellarde4533c72003-06-15 19:51:39 +0000703#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000704 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000705 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000706#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000707 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000708#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000709#if defined(reg_REGWPTR)
710 REGWPTR = saved_regwptr;
711#endif
bellard67867302003-11-23 17:05:30 +0000712#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000713#elif defined(TARGET_M68K)
714 cpu_m68k_flush_flags(env, env->cc_op);
715 env->cc_op = CC_OP_FLAGS;
716 env->sr = (env->sr & 0xffe0)
717 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000718#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000719#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000720#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000721#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000722 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000723#else
724#error unsupported target CPU
725#endif
pbrook1057eaa2007-02-04 13:37:44 +0000726
727 /* restore global registers */
blueswir166f1cdb2007-12-11 19:39:25 +0000728 RESTORE_GLOBALS();
pbrook1057eaa2007-02-04 13:37:44 +0000729#include "hostregs_helper.h"
730
bellard6a00d602005-11-21 23:25:50 +0000731 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000732 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000733 return ret;
734}
bellard6dbad632003-03-16 18:05:05 +0000735
bellardfbf9eeb2004-04-25 21:21:33 +0000736/* must only be called from the generated code as an exception can be
737 generated */
738void tb_invalidate_page_range(target_ulong start, target_ulong end)
739{
bellarddc5d0b32004-06-22 18:43:30 +0000740 /* XXX: cannot enable it yet because it yields to MMU exception
741 where NIP != read address on PowerPC */
742#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000743 target_ulong phys_addr;
744 phys_addr = get_phys_addr_code(env, start);
745 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000746#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000747}
748
bellard1a18c712003-10-30 01:07:51 +0000749#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000750
bellard6dbad632003-03-16 18:05:05 +0000751void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
752{
753 CPUX86State *saved_env;
754
755 saved_env = env;
756 env = s;
bellarda412ac52003-07-26 18:01:40 +0000757 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000758 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000759 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000760 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000761 } else {
bellardb453b702004-01-04 15:45:21 +0000762 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000763 }
bellard6dbad632003-03-16 18:05:05 +0000764 env = saved_env;
765}
bellard9de5e442003-03-23 16:49:39 +0000766
bellard6f12a2a2007-11-11 22:16:56 +0000767void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000768{
769 CPUX86State *saved_env;
770
771 saved_env = env;
772 env = s;
ths3b46e622007-09-17 08:09:54 +0000773
bellard6f12a2a2007-11-11 22:16:56 +0000774 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000775
776 env = saved_env;
777}
778
bellard6f12a2a2007-11-11 22:16:56 +0000779void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000780{
781 CPUX86State *saved_env;
782
783 saved_env = env;
784 env = s;
ths3b46e622007-09-17 08:09:54 +0000785
bellard6f12a2a2007-11-11 22:16:56 +0000786 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000787
788 env = saved_env;
789}
790
bellarde4533c72003-06-15 19:51:39 +0000791#endif /* TARGET_I386 */
792
bellard67b915a2004-03-31 23:37:16 +0000793#if !defined(CONFIG_SOFTMMU)
794
bellard3fb2ded2003-06-24 13:22:59 +0000795#if defined(TARGET_I386)
796
bellardb56dad12003-05-08 15:38:04 +0000797/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000798 the effective address of the memory exception. 'is_write' is 1 if a
799 write caused the exception and otherwise 0'. 'old_set' is the
800 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000801static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000802 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000803 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000804{
bellarda513fe12003-05-27 23:29:48 +0000805 TranslationBlock *tb;
806 int ret;
bellard68a79312003-06-30 13:12:32 +0000807
bellard83479e72003-06-25 16:12:37 +0000808 if (cpu_single_env)
809 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000810#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000811 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000812 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000813#endif
bellard25eb4482003-05-14 21:50:54 +0000814 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000815 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000816 return 1;
817 }
bellardfbf9eeb2004-04-25 21:21:33 +0000818
bellard3fb2ded2003-06-24 13:22:59 +0000819 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000820 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000821 if (ret < 0)
822 return 0; /* not an MMU fault */
823 if (ret == 0)
824 return 1; /* the MMU fault was handled without causing real CPU fault */
825 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000826 tb = tb_find_pc(pc);
827 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000828 /* the PC is inside the translated code. It means that we have
829 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000830 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000831 }
bellard4cbf74b2003-08-10 21:48:43 +0000832 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000833#if 0
ths5fafdf22007-09-16 21:08:06 +0000834 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000835 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000836#endif
bellard4cbf74b2003-08-10 21:48:43 +0000837 /* we restore the process signal mask as the sigreturn should
838 do it (XXX: use sigsetjmp) */
839 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000840 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000841 } else {
842 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000843 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000844 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000845 }
bellard3fb2ded2003-06-24 13:22:59 +0000846 /* never comes here */
847 return 1;
848}
849
bellarde4533c72003-06-15 19:51:39 +0000850#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000851static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000852 int is_write, sigset_t *old_set,
853 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000854{
bellard68016c62005-02-07 23:12:27 +0000855 TranslationBlock *tb;
856 int ret;
857
858 if (cpu_single_env)
859 env = cpu_single_env; /* XXX: find a correct solution for multithread */
860#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000861 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000862 pc, address, is_write, *(unsigned long *)old_set);
863#endif
bellard9f0777e2005-02-02 20:42:01 +0000864 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000865 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000866 return 1;
867 }
bellard68016c62005-02-07 23:12:27 +0000868 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000869 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000870 if (ret < 0)
871 return 0; /* not an MMU fault */
872 if (ret == 0)
873 return 1; /* the MMU fault was handled without causing real CPU fault */
874 /* now we have a real cpu fault */
875 tb = tb_find_pc(pc);
876 if (tb) {
877 /* the PC is inside the translated code. It means that we have
878 a virtual CPU fault */
879 cpu_restore_state(tb, env, pc, puc);
880 }
881 /* we restore the process signal mask as the sigreturn should
882 do it (XXX: use sigsetjmp) */
883 sigprocmask(SIG_SETMASK, old_set, NULL);
884 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000885}
bellard93ac68b2003-09-30 20:57:29 +0000886#elif defined(TARGET_SPARC)
887static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000888 int is_write, sigset_t *old_set,
889 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000890{
bellard68016c62005-02-07 23:12:27 +0000891 TranslationBlock *tb;
892 int ret;
893
894 if (cpu_single_env)
895 env = cpu_single_env; /* XXX: find a correct solution for multithread */
896#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000897 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000898 pc, address, is_write, *(unsigned long *)old_set);
899#endif
bellardb453b702004-01-04 15:45:21 +0000900 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000901 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000902 return 1;
903 }
bellard68016c62005-02-07 23:12:27 +0000904 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000905 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000906 if (ret < 0)
907 return 0; /* not an MMU fault */
908 if (ret == 0)
909 return 1; /* the MMU fault was handled without causing real CPU fault */
910 /* now we have a real cpu fault */
911 tb = tb_find_pc(pc);
912 if (tb) {
913 /* the PC is inside the translated code. It means that we have
914 a virtual CPU fault */
915 cpu_restore_state(tb, env, pc, puc);
916 }
917 /* we restore the process signal mask as the sigreturn should
918 do it (XXX: use sigsetjmp) */
919 sigprocmask(SIG_SETMASK, old_set, NULL);
920 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +0000921}
bellard67867302003-11-23 17:05:30 +0000922#elif defined (TARGET_PPC)
923static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000924 int is_write, sigset_t *old_set,
925 void *puc)
bellard67867302003-11-23 17:05:30 +0000926{
927 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000928 int ret;
ths3b46e622007-09-17 08:09:54 +0000929
bellard67867302003-11-23 17:05:30 +0000930 if (cpu_single_env)
931 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000932#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000933 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000934 pc, address, is_write, *(unsigned long *)old_set);
935#endif
936 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000937 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000938 return 1;
939 }
940
bellardce097762004-01-04 23:53:18 +0000941 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000942 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000943 if (ret < 0)
944 return 0; /* not an MMU fault */
945 if (ret == 0)
946 return 1; /* the MMU fault was handled without causing real CPU fault */
947
bellard67867302003-11-23 17:05:30 +0000948 /* now we have a real cpu fault */
949 tb = tb_find_pc(pc);
950 if (tb) {
951 /* the PC is inside the translated code. It means that we have
952 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000953 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000954 }
bellardce097762004-01-04 23:53:18 +0000955 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000956#if 0
ths5fafdf22007-09-16 21:08:06 +0000957 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000958 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000959#endif
960 /* we restore the process signal mask as the sigreturn should
961 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000962 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +0000963 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +0000964 } else {
965 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000966 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000967 }
bellard67867302003-11-23 17:05:30 +0000968 /* never comes here */
969 return 1;
970}
bellard6af0bf92005-07-02 14:58:51 +0000971
pbrooke6e59062006-10-22 00:18:54 +0000972#elif defined(TARGET_M68K)
973static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
974 int is_write, sigset_t *old_set,
975 void *puc)
976{
977 TranslationBlock *tb;
978 int ret;
979
980 if (cpu_single_env)
981 env = cpu_single_env; /* XXX: find a correct solution for multithread */
982#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000983 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000984 pc, address, is_write, *(unsigned long *)old_set);
985#endif
986 /* XXX: locking issue */
987 if (is_write && page_unprotect(address, pc, puc)) {
988 return 1;
989 }
990 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000991 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000992 if (ret < 0)
993 return 0; /* not an MMU fault */
994 if (ret == 0)
995 return 1; /* the MMU fault was handled without causing real CPU fault */
996 /* now we have a real cpu fault */
997 tb = tb_find_pc(pc);
998 if (tb) {
999 /* the PC is inside the translated code. It means that we have
1000 a virtual CPU fault */
1001 cpu_restore_state(tb, env, pc, puc);
1002 }
1003 /* we restore the process signal mask as the sigreturn should
1004 do it (XXX: use sigsetjmp) */
1005 sigprocmask(SIG_SETMASK, old_set, NULL);
1006 cpu_loop_exit();
1007 /* never comes here */
1008 return 1;
1009}
1010
bellard6af0bf92005-07-02 14:58:51 +00001011#elif defined (TARGET_MIPS)
1012static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1013 int is_write, sigset_t *old_set,
1014 void *puc)
1015{
1016 TranslationBlock *tb;
1017 int ret;
ths3b46e622007-09-17 08:09:54 +00001018
bellard6af0bf92005-07-02 14:58:51 +00001019 if (cpu_single_env)
1020 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1021#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001022 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +00001023 pc, address, is_write, *(unsigned long *)old_set);
1024#endif
1025 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001026 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001027 return 1;
1028 }
1029
1030 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001031 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +00001032 if (ret < 0)
1033 return 0; /* not an MMU fault */
1034 if (ret == 0)
1035 return 1; /* the MMU fault was handled without causing real CPU fault */
1036
1037 /* now we have a real cpu fault */
1038 tb = tb_find_pc(pc);
1039 if (tb) {
1040 /* the PC is inside the translated code. It means that we have
1041 a virtual CPU fault */
1042 cpu_restore_state(tb, env, pc, puc);
1043 }
1044 if (ret == 1) {
1045#if 0
ths5fafdf22007-09-16 21:08:06 +00001046 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001047 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001048#endif
1049 /* we restore the process signal mask as the sigreturn should
1050 do it (XXX: use sigsetjmp) */
1051 sigprocmask(SIG_SETMASK, old_set, NULL);
1052 do_raise_exception_err(env->exception_index, env->error_code);
1053 } else {
1054 /* activate soft MMU for this block */
1055 cpu_resume_from_signal(env, puc);
1056 }
1057 /* never comes here */
1058 return 1;
1059}
1060
bellardfdf9b3e2006-04-27 21:07:38 +00001061#elif defined (TARGET_SH4)
1062static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1063 int is_write, sigset_t *old_set,
1064 void *puc)
1065{
1066 TranslationBlock *tb;
1067 int ret;
ths3b46e622007-09-17 08:09:54 +00001068
bellardfdf9b3e2006-04-27 21:07:38 +00001069 if (cpu_single_env)
1070 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1071#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001072 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001073 pc, address, is_write, *(unsigned long *)old_set);
1074#endif
1075 /* XXX: locking issue */
1076 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1077 return 1;
1078 }
1079
1080 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001081 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001082 if (ret < 0)
1083 return 0; /* not an MMU fault */
1084 if (ret == 0)
1085 return 1; /* the MMU fault was handled without causing real CPU fault */
1086
1087 /* now we have a real cpu fault */
1088 tb = tb_find_pc(pc);
1089 if (tb) {
1090 /* the PC is inside the translated code. It means that we have
1091 a virtual CPU fault */
1092 cpu_restore_state(tb, env, pc, puc);
1093 }
bellardfdf9b3e2006-04-27 21:07:38 +00001094#if 0
ths5fafdf22007-09-16 21:08:06 +00001095 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001096 env->nip, env->error_code, tb);
1097#endif
1098 /* we restore the process signal mask as the sigreturn should
1099 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001100 sigprocmask(SIG_SETMASK, old_set, NULL);
1101 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001102 /* never comes here */
1103 return 1;
1104}
j_mayereddf68a2007-04-05 07:22:49 +00001105
1106#elif defined (TARGET_ALPHA)
1107static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1108 int is_write, sigset_t *old_set,
1109 void *puc)
1110{
1111 TranslationBlock *tb;
1112 int ret;
ths3b46e622007-09-17 08:09:54 +00001113
j_mayereddf68a2007-04-05 07:22:49 +00001114 if (cpu_single_env)
1115 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1116#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001117 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001118 pc, address, is_write, *(unsigned long *)old_set);
1119#endif
1120 /* XXX: locking issue */
1121 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1122 return 1;
1123 }
1124
1125 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001126 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001127 if (ret < 0)
1128 return 0; /* not an MMU fault */
1129 if (ret == 0)
1130 return 1; /* the MMU fault was handled without causing real CPU fault */
1131
1132 /* now we have a real cpu fault */
1133 tb = tb_find_pc(pc);
1134 if (tb) {
1135 /* the PC is inside the translated code. It means that we have
1136 a virtual CPU fault */
1137 cpu_restore_state(tb, env, pc, puc);
1138 }
1139#if 0
ths5fafdf22007-09-16 21:08:06 +00001140 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001141 env->nip, env->error_code, tb);
1142#endif
1143 /* we restore the process signal mask as the sigreturn should
1144 do it (XXX: use sigsetjmp) */
1145 sigprocmask(SIG_SETMASK, old_set, NULL);
1146 cpu_loop_exit();
1147 /* never comes here */
1148 return 1;
1149}
thsf1ccf902007-10-08 13:16:14 +00001150#elif defined (TARGET_CRIS)
1151static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1152 int is_write, sigset_t *old_set,
1153 void *puc)
1154{
1155 TranslationBlock *tb;
1156 int ret;
1157
1158 if (cpu_single_env)
1159 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1160#if defined(DEBUG_SIGNAL)
1161 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1162 pc, address, is_write, *(unsigned long *)old_set);
1163#endif
1164 /* XXX: locking issue */
1165 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1166 return 1;
1167 }
1168
1169 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001170 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001171 if (ret < 0)
1172 return 0; /* not an MMU fault */
1173 if (ret == 0)
1174 return 1; /* the MMU fault was handled without causing real CPU fault */
1175
1176 /* now we have a real cpu fault */
1177 tb = tb_find_pc(pc);
1178 if (tb) {
1179 /* the PC is inside the translated code. It means that we have
1180 a virtual CPU fault */
1181 cpu_restore_state(tb, env, pc, puc);
1182 }
thsf1ccf902007-10-08 13:16:14 +00001183 /* we restore the process signal mask as the sigreturn should
1184 do it (XXX: use sigsetjmp) */
1185 sigprocmask(SIG_SETMASK, old_set, NULL);
1186 cpu_loop_exit();
1187 /* never comes here */
1188 return 1;
1189}
1190
bellarde4533c72003-06-15 19:51:39 +00001191#else
1192#error unsupported target CPU
1193#endif
bellard9de5e442003-03-23 16:49:39 +00001194
bellard2b413142003-05-14 23:01:10 +00001195#if defined(__i386__)
1196
bellardd8ecc0b2007-02-05 21:41:46 +00001197#if defined(__APPLE__)
1198# include <sys/ucontext.h>
1199
1200# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1201# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1202# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1203#else
1204# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1205# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1206# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1207#endif
1208
ths5fafdf22007-09-16 21:08:06 +00001209int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001210 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001211{
ths5a7b5422007-01-31 12:16:51 +00001212 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001213 struct ucontext *uc = puc;
1214 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001215 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001216
bellardd691f662003-03-24 21:58:34 +00001217#ifndef REG_EIP
1218/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001219#define REG_EIP EIP
1220#define REG_ERR ERR
1221#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001222#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001223 pc = EIP_sig(uc);
1224 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001225 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1226 trapno == 0xe ?
1227 (ERROR_sig(uc) >> 1) & 1 : 0,
1228 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001229}
1230
bellardbc51c5c2004-03-17 23:46:04 +00001231#elif defined(__x86_64__)
1232
ths5a7b5422007-01-31 12:16:51 +00001233int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001234 void *puc)
1235{
ths5a7b5422007-01-31 12:16:51 +00001236 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001237 struct ucontext *uc = puc;
1238 unsigned long pc;
1239
1240 pc = uc->uc_mcontext.gregs[REG_RIP];
ths5fafdf22007-09-16 21:08:06 +00001241 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1242 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
bellardbc51c5c2004-03-17 23:46:04 +00001243 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1244 &uc->uc_sigmask, puc);
1245}
1246
bellard83fb7ad2004-07-05 21:25:26 +00001247#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001248
bellard83fb7ad2004-07-05 21:25:26 +00001249/***********************************************************************
1250 * signal context platform-specific definitions
1251 * From Wine
1252 */
1253#ifdef linux
1254/* All Registers access - only for local access */
1255# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1256/* Gpr Registers access */
1257# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1258# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1259# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1260# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1261# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1262# define LR_sig(context) REG_sig(link, context) /* Link register */
1263# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1264/* Float Registers access */
1265# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1266# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1267/* Exception Registers access */
1268# define DAR_sig(context) REG_sig(dar, context)
1269# define DSISR_sig(context) REG_sig(dsisr, context)
1270# define TRAP_sig(context) REG_sig(trap, context)
1271#endif /* linux */
1272
1273#ifdef __APPLE__
1274# include <sys/ucontext.h>
1275typedef struct ucontext SIGCONTEXT;
1276/* All Registers access - only for local access */
1277# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1278# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1279# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1280# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1281/* Gpr Registers access */
1282# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1283# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1284# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1285# define CTR_sig(context) REG_sig(ctr, context)
1286# define XER_sig(context) REG_sig(xer, context) /* Link register */
1287# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1288# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1289/* Float Registers access */
1290# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1291# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1292/* Exception Registers access */
1293# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1294# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1295# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1296#endif /* __APPLE__ */
1297
ths5fafdf22007-09-16 21:08:06 +00001298int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001299 void *puc)
bellard2b413142003-05-14 23:01:10 +00001300{
ths5a7b5422007-01-31 12:16:51 +00001301 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001302 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001303 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001304 int is_write;
1305
bellard83fb7ad2004-07-05 21:25:26 +00001306 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001307 is_write = 0;
1308#if 0
1309 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001310 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001311 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001312#else
bellard83fb7ad2004-07-05 21:25:26 +00001313 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001314 is_write = 1;
1315#endif
ths5fafdf22007-09-16 21:08:06 +00001316 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001317 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001318}
bellard2b413142003-05-14 23:01:10 +00001319
bellard2f87c602003-06-02 20:38:09 +00001320#elif defined(__alpha__)
1321
ths5fafdf22007-09-16 21:08:06 +00001322int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001323 void *puc)
1324{
ths5a7b5422007-01-31 12:16:51 +00001325 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001326 struct ucontext *uc = puc;
1327 uint32_t *pc = uc->uc_mcontext.sc_pc;
1328 uint32_t insn = *pc;
1329 int is_write = 0;
1330
bellard8c6939c2003-06-09 15:28:00 +00001331 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001332 switch (insn >> 26) {
1333 case 0x0d: // stw
1334 case 0x0e: // stb
1335 case 0x0f: // stq_u
1336 case 0x24: // stf
1337 case 0x25: // stg
1338 case 0x26: // sts
1339 case 0x27: // stt
1340 case 0x2c: // stl
1341 case 0x2d: // stq
1342 case 0x2e: // stl_c
1343 case 0x2f: // stq_c
1344 is_write = 1;
1345 }
1346
ths5fafdf22007-09-16 21:08:06 +00001347 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001348 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001349}
bellard8c6939c2003-06-09 15:28:00 +00001350#elif defined(__sparc__)
1351
ths5fafdf22007-09-16 21:08:06 +00001352int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001353 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001354{
ths5a7b5422007-01-31 12:16:51 +00001355 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001356 uint32_t *regs = (uint32_t *)(info + 1);
1357 void *sigmask = (regs + 20);
1358 unsigned long pc;
1359 int is_write;
1360 uint32_t insn;
ths3b46e622007-09-17 08:09:54 +00001361
bellard8c6939c2003-06-09 15:28:00 +00001362 /* XXX: is there a standard glibc define ? */
1363 pc = regs[1];
1364 /* XXX: need kernel patch to get write flag faster */
1365 is_write = 0;
1366 insn = *(uint32_t *)pc;
1367 if ((insn >> 30) == 3) {
1368 switch((insn >> 19) & 0x3f) {
1369 case 0x05: // stb
1370 case 0x06: // sth
1371 case 0x04: // st
1372 case 0x07: // std
1373 case 0x24: // stf
1374 case 0x27: // stdf
1375 case 0x25: // stfsr
1376 is_write = 1;
1377 break;
1378 }
1379 }
ths5fafdf22007-09-16 21:08:06 +00001380 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001381 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001382}
1383
1384#elif defined(__arm__)
1385
ths5fafdf22007-09-16 21:08:06 +00001386int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001387 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001388{
ths5a7b5422007-01-31 12:16:51 +00001389 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001390 struct ucontext *uc = puc;
1391 unsigned long pc;
1392 int is_write;
ths3b46e622007-09-17 08:09:54 +00001393
bellard8c6939c2003-06-09 15:28:00 +00001394 pc = uc->uc_mcontext.gregs[R15];
1395 /* XXX: compute is_write */
1396 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001397 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001398 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001399 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001400}
1401
bellard38e584a2003-08-10 22:14:22 +00001402#elif defined(__mc68000)
1403
ths5fafdf22007-09-16 21:08:06 +00001404int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001405 void *puc)
1406{
ths5a7b5422007-01-31 12:16:51 +00001407 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001408 struct ucontext *uc = puc;
1409 unsigned long pc;
1410 int is_write;
ths3b46e622007-09-17 08:09:54 +00001411
bellard38e584a2003-08-10 22:14:22 +00001412 pc = uc->uc_mcontext.gregs[16];
1413 /* XXX: compute is_write */
1414 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001415 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001416 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001417 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001418}
1419
bellardb8076a72005-04-07 22:20:31 +00001420#elif defined(__ia64)
1421
1422#ifndef __ISR_VALID
1423 /* This ought to be in <bits/siginfo.h>... */
1424# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001425#endif
1426
ths5a7b5422007-01-31 12:16:51 +00001427int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001428{
ths5a7b5422007-01-31 12:16:51 +00001429 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001430 struct ucontext *uc = puc;
1431 unsigned long ip;
1432 int is_write = 0;
1433
1434 ip = uc->uc_mcontext.sc_ip;
1435 switch (host_signum) {
1436 case SIGILL:
1437 case SIGFPE:
1438 case SIGSEGV:
1439 case SIGBUS:
1440 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001441 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001442 /* ISR.W (write-access) is bit 33: */
1443 is_write = (info->si_isr >> 33) & 1;
1444 break;
1445
1446 default:
1447 break;
1448 }
1449 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1450 is_write,
1451 &uc->uc_sigmask, puc);
1452}
1453
bellard90cb9492005-07-24 15:11:38 +00001454#elif defined(__s390__)
1455
ths5fafdf22007-09-16 21:08:06 +00001456int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001457 void *puc)
1458{
ths5a7b5422007-01-31 12:16:51 +00001459 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001460 struct ucontext *uc = puc;
1461 unsigned long pc;
1462 int is_write;
ths3b46e622007-09-17 08:09:54 +00001463
bellard90cb9492005-07-24 15:11:38 +00001464 pc = uc->uc_mcontext.psw.addr;
1465 /* XXX: compute is_write */
1466 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001467 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001468 is_write, &uc->uc_sigmask, puc);
1469}
1470
1471#elif defined(__mips__)
1472
ths5fafdf22007-09-16 21:08:06 +00001473int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001474 void *puc)
1475{
ths9617efe2007-05-08 21:05:55 +00001476 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001477 struct ucontext *uc = puc;
1478 greg_t pc = uc->uc_mcontext.pc;
1479 int is_write;
ths3b46e622007-09-17 08:09:54 +00001480
thsc4b89d12007-05-05 19:23:11 +00001481 /* XXX: compute is_write */
1482 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001483 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001484 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001485}
1486
bellard2b413142003-05-14 23:01:10 +00001487#else
1488
bellard3fb2ded2003-06-24 13:22:59 +00001489#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001490
1491#endif
bellard67b915a2004-03-31 23:37:16 +00001492
1493#endif /* !defined(CONFIG_SOFTMMU) */