blob: 77516257b36694209d1031cbde93ea5b4ab9f9f4 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard7cb69ca2008-05-10 10:55:51 +000021#define CPU_NO_GLOBAL_REGS
bellard93ac68b2003-09-30 20:57:29 +000022#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000023#include "disas.h"
bellard7cb69ca2008-05-10 10:55:51 +000024#include "tcg.h"
aliguori7ba1e612008-11-05 16:04:33 +000025#include "kvm.h"
bellard7d132992003-03-06 23:23:54 +000026
bellardfbf9eeb2004-04-25 21:21:33 +000027#if !defined(CONFIG_SOFTMMU)
28#undef EAX
29#undef ECX
30#undef EDX
31#undef EBX
32#undef ESP
33#undef EBP
34#undef ESI
35#undef EDI
36#undef EIP
37#include <signal.h>
blueswir184778502008-10-26 20:33:16 +000038#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000039#include <sys/ucontext.h>
40#endif
blueswir184778502008-10-26 20:33:16 +000041#endif
bellardfbf9eeb2004-04-25 21:21:33 +000042
blueswir1572a9d42008-05-17 07:38:10 +000043#if defined(__sparc__) && !defined(HOST_SOLARIS)
44// Work around ugly bugs in glibc that mangle global register contents
45#undef env
46#define env cpu_single_env
47#endif
48
bellard36bdbe52003-11-19 22:12:02 +000049int tb_invalidated_flag;
50
bellarddc990652003-03-19 00:00:28 +000051//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000052//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000053
bellarde4533c72003-06-15 19:51:39 +000054void cpu_loop_exit(void)
55{
thsbfed01f2007-06-03 17:44:37 +000056 /* NOTE: the register at this point must be saved by hand because
57 longjmp restore them */
58 regs_to_env();
bellarde4533c72003-06-15 19:51:39 +000059 longjmp(env->jmp_env, 1);
60}
thsbfed01f2007-06-03 17:44:37 +000061
bellardfbf9eeb2004-04-25 21:21:33 +000062/* exit the current TB from a signal handler. The host registers are
63 restored in a state compatible with the CPU emulator
64 */
ths5fafdf22007-09-16 21:08:06 +000065void cpu_resume_from_signal(CPUState *env1, void *puc)
bellardfbf9eeb2004-04-25 21:21:33 +000066{
67#if !defined(CONFIG_SOFTMMU)
blueswir184778502008-10-26 20:33:16 +000068#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000069 struct ucontext *uc = puc;
blueswir184778502008-10-26 20:33:16 +000070#elif defined(__OpenBSD__)
71 struct sigcontext *uc = puc;
72#endif
bellardfbf9eeb2004-04-25 21:21:33 +000073#endif
74
75 env = env1;
76
77 /* XXX: restore cpu registers saved in host registers */
78
79#if !defined(CONFIG_SOFTMMU)
80 if (puc) {
81 /* XXX: use siglongjmp ? */
blueswir184778502008-10-26 20:33:16 +000082#ifdef __linux__
bellardfbf9eeb2004-04-25 21:21:33 +000083 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
blueswir184778502008-10-26 20:33:16 +000084#elif defined(__OpenBSD__)
85 sigprocmask(SIG_SETMASK, &uc->sc_mask, NULL);
86#endif
bellardfbf9eeb2004-04-25 21:21:33 +000087 }
88#endif
pbrook9a3ea652008-12-19 12:49:13 +000089 env->exception_index = -1;
bellardfbf9eeb2004-04-25 21:21:33 +000090 longjmp(env->jmp_env, 1);
91}
92
pbrook2e70f6e2008-06-29 01:03:05 +000093/* Execute the code without caching the generated code. An interpreter
94 could be used if available. */
95static void cpu_exec_nocache(int max_cycles, TranslationBlock *orig_tb)
96{
97 unsigned long next_tb;
98 TranslationBlock *tb;
99
100 /* Should never happen.
101 We only end up here when an existing TB is too long. */
102 if (max_cycles > CF_COUNT_MASK)
103 max_cycles = CF_COUNT_MASK;
104
105 tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags,
106 max_cycles);
107 env->current_tb = tb;
108 /* execute the generated code */
109 next_tb = tcg_qemu_tb_exec(tb->tc_ptr);
110
111 if ((next_tb & 3) == 2) {
112 /* Restore PC. This may happen if async event occurs before
113 the TB starts executing. */
aliguori622ed362008-11-18 19:36:03 +0000114 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000115 }
116 tb_phys_invalidate(tb, -1);
117 tb_free(tb);
118}
119
bellard8a40a182005-11-20 10:35:40 +0000120static TranslationBlock *tb_find_slow(target_ulong pc,
121 target_ulong cs_base,
j_mayerc0686882007-09-20 22:47:42 +0000122 uint64_t flags)
bellard8a40a182005-11-20 10:35:40 +0000123{
124 TranslationBlock *tb, **ptb1;
bellard8a40a182005-11-20 10:35:40 +0000125 unsigned int h;
126 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
ths3b46e622007-09-17 08:09:54 +0000127
bellard8a40a182005-11-20 10:35:40 +0000128 tb_invalidated_flag = 0;
ths3b46e622007-09-17 08:09:54 +0000129
bellard8a40a182005-11-20 10:35:40 +0000130 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
ths3b46e622007-09-17 08:09:54 +0000131
bellard8a40a182005-11-20 10:35:40 +0000132 /* find translated block using physical mappings */
133 phys_pc = get_phys_addr_code(env, pc);
134 phys_page1 = phys_pc & TARGET_PAGE_MASK;
135 phys_page2 = -1;
136 h = tb_phys_hash_func(phys_pc);
137 ptb1 = &tb_phys_hash[h];
138 for(;;) {
139 tb = *ptb1;
140 if (!tb)
141 goto not_found;
ths5fafdf22007-09-16 21:08:06 +0000142 if (tb->pc == pc &&
bellard8a40a182005-11-20 10:35:40 +0000143 tb->page_addr[0] == phys_page1 &&
ths5fafdf22007-09-16 21:08:06 +0000144 tb->cs_base == cs_base &&
bellard8a40a182005-11-20 10:35:40 +0000145 tb->flags == flags) {
146 /* check next page if needed */
147 if (tb->page_addr[1] != -1) {
ths5fafdf22007-09-16 21:08:06 +0000148 virt_page2 = (pc & TARGET_PAGE_MASK) +
bellard8a40a182005-11-20 10:35:40 +0000149 TARGET_PAGE_SIZE;
150 phys_page2 = get_phys_addr_code(env, virt_page2);
151 if (tb->page_addr[1] == phys_page2)
152 goto found;
153 } else {
154 goto found;
155 }
156 }
157 ptb1 = &tb->phys_hash_next;
158 }
159 not_found:
pbrook2e70f6e2008-06-29 01:03:05 +0000160 /* if no translated code available, then translate it now */
161 tb = tb_gen_code(env, pc, cs_base, flags, 0);
ths3b46e622007-09-17 08:09:54 +0000162
bellard8a40a182005-11-20 10:35:40 +0000163 found:
bellard8a40a182005-11-20 10:35:40 +0000164 /* we add the TB in the virtual pc hash table */
165 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
bellard8a40a182005-11-20 10:35:40 +0000166 return tb;
167}
168
169static inline TranslationBlock *tb_find_fast(void)
170{
171 TranslationBlock *tb;
172 target_ulong cs_base, pc;
aliguori6b917542008-11-18 19:46:41 +0000173 int flags;
bellard8a40a182005-11-20 10:35:40 +0000174
175 /* we record a subset of the CPU state. It will
176 always be the same before a given translated block
177 is executed. */
aliguori6b917542008-11-18 19:46:41 +0000178 cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags);
bellardbce61842008-02-01 22:18:51 +0000179 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
ths551bd272008-07-03 17:57:36 +0000180 if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base ||
181 tb->flags != flags)) {
bellard8a40a182005-11-20 10:35:40 +0000182 tb = tb_find_slow(pc, cs_base, flags);
183 }
184 return tb;
185}
186
aliguoridde23672008-11-18 20:50:36 +0000187static CPUDebugExcpHandler *debug_excp_handler;
188
189CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler)
190{
191 CPUDebugExcpHandler *old_handler = debug_excp_handler;
192
193 debug_excp_handler = handler;
194 return old_handler;
195}
196
aliguori6e140f22008-11-18 20:37:55 +0000197static void cpu_handle_debug_exception(CPUState *env)
198{
199 CPUWatchpoint *wp;
200
201 if (!env->watchpoint_hit)
aliguoric0ce9982008-11-25 22:13:57 +0000202 TAILQ_FOREACH(wp, &env->watchpoints, entry)
aliguori6e140f22008-11-18 20:37:55 +0000203 wp->flags &= ~BP_WATCHPOINT_HIT;
aliguoridde23672008-11-18 20:50:36 +0000204
205 if (debug_excp_handler)
206 debug_excp_handler(env);
aliguori6e140f22008-11-18 20:37:55 +0000207}
208
bellard7d132992003-03-06 23:23:54 +0000209/* main execution loop */
210
bellarde4533c72003-06-15 19:51:39 +0000211int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000212{
pbrook1057eaa2007-02-04 13:37:44 +0000213#define DECLARE_HOST_REGS 1
214#include "hostregs_helper.h"
bellard8a40a182005-11-20 10:35:40 +0000215 int ret, interrupt_request;
bellard8a40a182005-11-20 10:35:40 +0000216 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000217 uint8_t *tc_ptr;
pbrookd5975362008-06-07 20:50:51 +0000218 unsigned long next_tb;
bellard8c6939c2003-06-09 15:28:00 +0000219
thsbfed01f2007-06-03 17:44:37 +0000220 if (cpu_halted(env1) == EXCP_HALTED)
221 return EXCP_HALTED;
bellard5a1e3cf2005-11-23 21:02:53 +0000222
ths5fafdf22007-09-16 21:08:06 +0000223 cpu_single_env = env1;
bellard6a00d602005-11-21 23:25:50 +0000224
bellard7d132992003-03-06 23:23:54 +0000225 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000226#define SAVE_HOST_REGS 1
227#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000228 env = env1;
bellarde4533c72003-06-15 19:51:39 +0000229
bellard0d1a29f2004-10-12 22:01:28 +0000230 env_to_regs();
thsecb644f2007-06-03 18:45:53 +0000231#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000232 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000233 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
234 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000235 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000236 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellard93ac68b2003-09-30 20:57:29 +0000237#elif defined(TARGET_SPARC)
pbrooke6e59062006-10-22 00:18:54 +0000238#elif defined(TARGET_M68K)
239 env->cc_op = CC_OP_FLAGS;
240 env->cc_dest = env->sr & 0xf;
241 env->cc_x = (env->sr >> 4) & 1;
thsecb644f2007-06-03 18:45:53 +0000242#elif defined(TARGET_ALPHA)
243#elif defined(TARGET_ARM)
244#elif defined(TARGET_PPC)
bellard6af0bf92005-07-02 14:58:51 +0000245#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000246#elif defined(TARGET_SH4)
thsf1ccf902007-10-08 13:16:14 +0000247#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000248 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000249#else
250#error unsupported target CPU
251#endif
bellard3fb2ded2003-06-24 13:22:59 +0000252 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000253
bellard7d132992003-03-06 23:23:54 +0000254 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000255 for(;;) {
256 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000257 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000258 /* if an exception is pending, we execute it here */
259 if (env->exception_index >= 0) {
260 if (env->exception_index >= EXCP_INTERRUPT) {
261 /* exit request from the cpu execution loop */
262 ret = env->exception_index;
aliguori6e140f22008-11-18 20:37:55 +0000263 if (ret == EXCP_DEBUG)
264 cpu_handle_debug_exception(env);
bellard3fb2ded2003-06-24 13:22:59 +0000265 break;
aurel3272d239e2009-01-14 19:40:27 +0000266 } else {
267#if defined(CONFIG_USER_ONLY)
bellard3fb2ded2003-06-24 13:22:59 +0000268 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000269 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000270 loop */
bellard83479e72003-06-25 16:12:37 +0000271#if defined(TARGET_I386)
ths5fafdf22007-09-16 21:08:06 +0000272 do_interrupt_user(env->exception_index,
273 env->exception_is_int,
274 env->error_code,
bellard3fb2ded2003-06-24 13:22:59 +0000275 env->exception_next_eip);
bellardeba01622008-05-12 12:04:40 +0000276 /* successfully delivered */
277 env->old_exception = -1;
bellard83479e72003-06-25 16:12:37 +0000278#endif
bellard3fb2ded2003-06-24 13:22:59 +0000279 ret = env->exception_index;
280 break;
aurel3272d239e2009-01-14 19:40:27 +0000281#else
bellard83479e72003-06-25 16:12:37 +0000282#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000283 /* simulate a real cpu exception. On i386, it can
284 trigger new exceptions, but we do not handle
285 double or triple faults yet. */
ths5fafdf22007-09-16 21:08:06 +0000286 do_interrupt(env->exception_index,
287 env->exception_is_int,
288 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000289 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000290 /* successfully delivered */
291 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000292#elif defined(TARGET_PPC)
293 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000294#elif defined(TARGET_MIPS)
295 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000296#elif defined(TARGET_SPARC)
blueswir1f2bc7e72008-05-27 17:35:30 +0000297 do_interrupt(env);
bellardb5ff1b32005-11-26 10:38:39 +0000298#elif defined(TARGET_ARM)
299 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000300#elif defined(TARGET_SH4)
301 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000302#elif defined(TARGET_ALPHA)
303 do_interrupt(env);
thsf1ccf902007-10-08 13:16:14 +0000304#elif defined(TARGET_CRIS)
305 do_interrupt(env);
pbrook06338792007-05-23 19:58:11 +0000306#elif defined(TARGET_M68K)
307 do_interrupt(0);
bellard83479e72003-06-25 16:12:37 +0000308#endif
aurel3272d239e2009-01-14 19:40:27 +0000309#endif
bellard3fb2ded2003-06-24 13:22:59 +0000310 }
311 env->exception_index = -1;
ths5fafdf22007-09-16 21:08:06 +0000312 }
bellard9df217a2005-02-10 22:05:51 +0000313#ifdef USE_KQEMU
314 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
315 int ret;
pbrooka7812ae2008-11-17 14:43:54 +0000316 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellard9df217a2005-02-10 22:05:51 +0000317 ret = kqemu_cpu_exec(env);
318 /* put eflags in CPU temporary format */
319 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
320 DF = 1 - (2 * ((env->eflags >> 10) & 1));
321 CC_OP = CC_OP_EFLAGS;
322 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
323 if (ret == 1) {
324 /* exception */
325 longjmp(env->jmp_env, 1);
326 } else if (ret == 2) {
327 /* softmmu execution needed */
328 } else {
329 if (env->interrupt_request != 0) {
330 /* hardware interrupt will be executed just after */
331 } else {
332 /* otherwise, we restart */
333 longjmp(env->jmp_env, 1);
334 }
335 }
bellard9de5e442003-03-23 16:49:39 +0000336 }
bellard9df217a2005-02-10 22:05:51 +0000337#endif
338
aliguori7ba1e612008-11-05 16:04:33 +0000339 if (kvm_enabled()) {
aliguoribecfc392008-11-10 15:55:14 +0000340 kvm_cpu_exec(env);
341 longjmp(env->jmp_env, 1);
aliguori7ba1e612008-11-05 16:04:33 +0000342 }
343
blueswir1b5fc09a2008-05-04 06:38:18 +0000344 next_tb = 0; /* force lookup of first TB */
bellard3fb2ded2003-06-24 13:22:59 +0000345 for(;;) {
bellard68a79312003-06-30 13:12:32 +0000346 interrupt_request = env->interrupt_request;
malce1638bd2008-11-06 18:54:46 +0000347 if (unlikely(interrupt_request)) {
348 if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) {
349 /* Mask out external interrupts for this step. */
350 interrupt_request &= ~(CPU_INTERRUPT_HARD |
351 CPU_INTERRUPT_FIQ |
352 CPU_INTERRUPT_SMI |
353 CPU_INTERRUPT_NMI);
354 }
pbrook6658ffb2007-03-16 23:58:11 +0000355 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
356 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
357 env->exception_index = EXCP_DEBUG;
358 cpu_loop_exit();
359 }
balroga90b7312007-05-01 01:28:01 +0000360#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
thsf1ccf902007-10-08 13:16:14 +0000361 defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS)
balroga90b7312007-05-01 01:28:01 +0000362 if (interrupt_request & CPU_INTERRUPT_HALT) {
363 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
364 env->halted = 1;
365 env->exception_index = EXCP_HLT;
366 cpu_loop_exit();
367 }
368#endif
bellard68a79312003-06-30 13:12:32 +0000369#if defined(TARGET_I386)
bellarddb620f42008-06-04 17:02:19 +0000370 if (env->hflags2 & HF2_GIF_MASK) {
371 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
372 !(env->hflags & HF_SMM_MASK)) {
373 svm_check_intercept(SVM_EXIT_SMI);
374 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
375 do_smm_enter();
376 next_tb = 0;
377 } else if ((interrupt_request & CPU_INTERRUPT_NMI) &&
378 !(env->hflags2 & HF2_NMI_MASK)) {
379 env->interrupt_request &= ~CPU_INTERRUPT_NMI;
380 env->hflags2 |= HF2_NMI_MASK;
381 do_interrupt(EXCP02_NMI, 0, 0, 0, 1);
382 next_tb = 0;
383 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
384 (((env->hflags2 & HF2_VINTR_MASK) &&
385 (env->hflags2 & HF2_HIF_MASK)) ||
386 (!(env->hflags2 & HF2_VINTR_MASK) &&
387 (env->eflags & IF_MASK &&
388 !(env->hflags & HF_INHIBIT_IRQ_MASK))))) {
389 int intno;
390 svm_check_intercept(SVM_EXIT_INTR);
391 env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ);
392 intno = cpu_get_pic_interrupt(env);
aliguori93fcfe32009-01-15 22:34:14 +0000393 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000394 do_interrupt(intno, 0, 0, 0, 1);
395 /* ensure that no TB jump will be modified as
396 the program flow was changed */
397 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000398#if !defined(CONFIG_USER_ONLY)
bellarddb620f42008-06-04 17:02:19 +0000399 } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) &&
400 (env->eflags & IF_MASK) &&
401 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
402 int intno;
403 /* FIXME: this should respect TPR */
404 svm_check_intercept(SVM_EXIT_VINTR);
bellarddb620f42008-06-04 17:02:19 +0000405 intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector));
aliguori93fcfe32009-01-15 22:34:14 +0000406 qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno);
bellarddb620f42008-06-04 17:02:19 +0000407 do_interrupt(intno, 0, 0, 0, 1);
aurel32d40c54d2008-12-13 12:33:02 +0000408 env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
bellarddb620f42008-06-04 17:02:19 +0000409 next_tb = 0;
ths0573fbf2007-09-23 15:28:04 +0000410#endif
bellarddb620f42008-06-04 17:02:19 +0000411 }
bellard68a79312003-06-30 13:12:32 +0000412 }
bellardce097762004-01-04 23:53:18 +0000413#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000414#if 0
415 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
416 cpu_ppc_reset(env);
417 }
418#endif
j_mayer47103572007-03-30 09:38:04 +0000419 if (interrupt_request & CPU_INTERRUPT_HARD) {
j_mayere9df0142007-04-09 22:45:36 +0000420 ppc_hw_interrupt(env);
421 if (env->pending_interrupts == 0)
422 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1b5fc09a2008-05-04 06:38:18 +0000423 next_tb = 0;
bellardce097762004-01-04 23:53:18 +0000424 }
bellard6af0bf92005-07-02 14:58:51 +0000425#elif defined(TARGET_MIPS)
426 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000427 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000428 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000429 !(env->CP0_Status & (1 << CP0St_EXL)) &&
430 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000431 !(env->hflags & MIPS_HFLAG_DM)) {
432 /* Raise it */
433 env->exception_index = EXCP_EXT_INTERRUPT;
434 env->error_code = 0;
435 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000436 next_tb = 0;
bellard6af0bf92005-07-02 14:58:51 +0000437 }
bellarde95c8d52004-09-30 22:22:08 +0000438#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000439 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
440 (env->psret != 0)) {
441 int pil = env->interrupt_index & 15;
442 int type = env->interrupt_index & 0xf0;
443
444 if (((type == TT_EXTINT) &&
445 (pil == 15 || pil > env->psrpil)) ||
446 type != TT_EXTINT) {
447 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
blueswir1f2bc7e72008-05-27 17:35:30 +0000448 env->exception_index = env->interrupt_index;
449 do_interrupt(env);
bellard66321a12005-04-06 20:47:48 +0000450 env->interrupt_index = 0;
blueswir1327ac2e2007-08-04 10:50:30 +0000451#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
452 cpu_check_irqs(env);
453#endif
blueswir1b5fc09a2008-05-04 06:38:18 +0000454 next_tb = 0;
bellard66321a12005-04-06 20:47:48 +0000455 }
bellarde95c8d52004-09-30 22:22:08 +0000456 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
457 //do_interrupt(0, 0, 0, 0, 0);
458 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
balroga90b7312007-05-01 01:28:01 +0000459 }
bellardb5ff1b32005-11-26 10:38:39 +0000460#elif defined(TARGET_ARM)
461 if (interrupt_request & CPU_INTERRUPT_FIQ
462 && !(env->uncached_cpsr & CPSR_F)) {
463 env->exception_index = EXCP_FIQ;
464 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000465 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000466 }
pbrook9ee6e8b2007-11-11 00:04:49 +0000467 /* ARMv7-M interrupt return works by loading a magic value
468 into the PC. On real hardware the load causes the
469 return to occur. The qemu implementation performs the
470 jump normally, then does the exception return when the
471 CPU tries to execute code at the magic address.
472 This will cause the magic PC value to be pushed to
473 the stack if an interrupt occured at the wrong time.
474 We avoid this by disabling interrupts when
475 pc contains a magic address. */
bellardb5ff1b32005-11-26 10:38:39 +0000476 if (interrupt_request & CPU_INTERRUPT_HARD
pbrook9ee6e8b2007-11-11 00:04:49 +0000477 && ((IS_M(env) && env->regs[15] < 0xfffffff0)
478 || !(env->uncached_cpsr & CPSR_I))) {
bellardb5ff1b32005-11-26 10:38:39 +0000479 env->exception_index = EXCP_IRQ;
480 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000481 next_tb = 0;
bellardb5ff1b32005-11-26 10:38:39 +0000482 }
bellardfdf9b3e2006-04-27 21:07:38 +0000483#elif defined(TARGET_SH4)
thse96e2042007-12-02 06:18:24 +0000484 if (interrupt_request & CPU_INTERRUPT_HARD) {
485 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000486 next_tb = 0;
thse96e2042007-12-02 06:18:24 +0000487 }
j_mayereddf68a2007-04-05 07:22:49 +0000488#elif defined(TARGET_ALPHA)
489 if (interrupt_request & CPU_INTERRUPT_HARD) {
490 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000491 next_tb = 0;
j_mayereddf68a2007-04-05 07:22:49 +0000492 }
thsf1ccf902007-10-08 13:16:14 +0000493#elif defined(TARGET_CRIS)
edgar_igl1b1a38b2008-06-09 23:18:06 +0000494 if (interrupt_request & CPU_INTERRUPT_HARD
495 && (env->pregs[PR_CCS] & I_FLAG)) {
496 env->exception_index = EXCP_IRQ;
497 do_interrupt(env);
498 next_tb = 0;
499 }
500 if (interrupt_request & CPU_INTERRUPT_NMI
501 && (env->pregs[PR_CCS] & M_FLAG)) {
502 env->exception_index = EXCP_NMI;
thsf1ccf902007-10-08 13:16:14 +0000503 do_interrupt(env);
blueswir1b5fc09a2008-05-04 06:38:18 +0000504 next_tb = 0;
thsf1ccf902007-10-08 13:16:14 +0000505 }
pbrook06338792007-05-23 19:58:11 +0000506#elif defined(TARGET_M68K)
507 if (interrupt_request & CPU_INTERRUPT_HARD
508 && ((env->sr & SR_I) >> SR_I_SHIFT)
509 < env->pending_level) {
510 /* Real hardware gets the interrupt vector via an
511 IACK cycle at this point. Current emulated
512 hardware doesn't rely on this, so we
513 provide/save the vector when the interrupt is
514 first signalled. */
515 env->exception_index = env->pending_vector;
516 do_interrupt(1);
blueswir1b5fc09a2008-05-04 06:38:18 +0000517 next_tb = 0;
pbrook06338792007-05-23 19:58:11 +0000518 }
bellard68a79312003-06-30 13:12:32 +0000519#endif
bellard9d050952006-05-22 22:03:52 +0000520 /* Don't use the cached interupt_request value,
521 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000522 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000523 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
524 /* ensure that no TB jump will be modified as
525 the program flow was changed */
blueswir1b5fc09a2008-05-04 06:38:18 +0000526 next_tb = 0;
bellardbf3e8bf2004-02-16 21:58:54 +0000527 }
bellard68a79312003-06-30 13:12:32 +0000528 if (interrupt_request & CPU_INTERRUPT_EXIT) {
529 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
530 env->exception_index = EXCP_INTERRUPT;
531 cpu_loop_exit();
532 }
bellard3fb2ded2003-06-24 13:22:59 +0000533 }
534#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000535 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000536 /* restore flags in standard format */
thsecb644f2007-06-03 18:45:53 +0000537 regs_to_env();
538#if defined(TARGET_I386)
pbrooka7812ae2008-11-17 14:43:54 +0000539 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
aliguori93fcfe32009-01-15 22:34:14 +0000540 log_cpu_state(env, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000541 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000542#elif defined(TARGET_ARM)
aliguori93fcfe32009-01-15 22:34:14 +0000543 log_cpu_state(env, 0);
bellard93ac68b2003-09-30 20:57:29 +0000544#elif defined(TARGET_SPARC)
aliguori93fcfe32009-01-15 22:34:14 +0000545 log_cpu_state(env, 0);
bellard67867302003-11-23 17:05:30 +0000546#elif defined(TARGET_PPC)
aliguori93fcfe32009-01-15 22:34:14 +0000547 log_cpu_state(env, 0);
pbrooke6e59062006-10-22 00:18:54 +0000548#elif defined(TARGET_M68K)
549 cpu_m68k_flush_flags(env, env->cc_op);
550 env->cc_op = CC_OP_FLAGS;
551 env->sr = (env->sr & 0xffe0)
552 | env->cc_dest | (env->cc_x << 4);
aliguori93fcfe32009-01-15 22:34:14 +0000553 log_cpu_state(env, 0);
bellard6af0bf92005-07-02 14:58:51 +0000554#elif defined(TARGET_MIPS)
aliguori93fcfe32009-01-15 22:34:14 +0000555 log_cpu_state(env, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000556#elif defined(TARGET_SH4)
aliguori93fcfe32009-01-15 22:34:14 +0000557 log_cpu_state(env, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000558#elif defined(TARGET_ALPHA)
aliguori93fcfe32009-01-15 22:34:14 +0000559 log_cpu_state(env, 0);
thsf1ccf902007-10-08 13:16:14 +0000560#elif defined(TARGET_CRIS)
aliguori93fcfe32009-01-15 22:34:14 +0000561 log_cpu_state(env, 0);
bellarde4533c72003-06-15 19:51:39 +0000562#else
ths5fafdf22007-09-16 21:08:06 +0000563#error unsupported target CPU
bellarde4533c72003-06-15 19:51:39 +0000564#endif
bellard3fb2ded2003-06-24 13:22:59 +0000565 }
bellard7d132992003-03-06 23:23:54 +0000566#endif
pbrookd5975362008-06-07 20:50:51 +0000567 spin_lock(&tb_lock);
bellard8a40a182005-11-20 10:35:40 +0000568 tb = tb_find_fast();
pbrookd5975362008-06-07 20:50:51 +0000569 /* Note: we do it here to avoid a gcc bug on Mac OS X when
570 doing it in tb_find_slow */
571 if (tb_invalidated_flag) {
572 /* as some TB could have been invalidated because
573 of memory exceptions while generating the code, we
574 must recompute the hash index here */
575 next_tb = 0;
pbrook2e70f6e2008-06-29 01:03:05 +0000576 tb_invalidated_flag = 0;
pbrookd5975362008-06-07 20:50:51 +0000577 }
bellard9d27abd2003-05-10 13:13:54 +0000578#ifdef DEBUG_EXEC
aliguori93fcfe32009-01-15 22:34:14 +0000579 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
580 (long)tb->tc_ptr, tb->pc,
581 lookup_symbol(tb->pc));
bellard9d27abd2003-05-10 13:13:54 +0000582#endif
bellard8a40a182005-11-20 10:35:40 +0000583 /* see if we can patch the calling TB. When the TB
584 spans two pages, we cannot safely do a direct
585 jump. */
bellardc27004e2005-01-03 23:35:10 +0000586 {
blueswir1b5fc09a2008-05-04 06:38:18 +0000587 if (next_tb != 0 &&
blueswir14d7a0882008-05-10 10:14:22 +0000588#ifdef USE_KQEMU
bellardf32fc642006-02-08 22:43:39 +0000589 (env->kqemu_enabled != 2) &&
590#endif
bellardec6338b2007-11-08 14:25:03 +0000591 tb->page_addr[1] == -1) {
blueswir1b5fc09a2008-05-04 06:38:18 +0000592 tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb);
bellard3fb2ded2003-06-24 13:22:59 +0000593 }
bellardc27004e2005-01-03 23:35:10 +0000594 }
pbrookd5975362008-06-07 20:50:51 +0000595 spin_unlock(&tb_lock);
bellard83479e72003-06-25 16:12:37 +0000596 env->current_tb = tb;
malc55e8b852008-11-04 14:18:13 +0000597
598 /* cpu_interrupt might be called while translating the
599 TB, but before it is linked into a potentially
600 infinite loop and becomes env->current_tb. Avoid
601 starting execution if there is a pending interrupt. */
602 if (unlikely (env->interrupt_request & CPU_INTERRUPT_EXIT))
603 env->current_tb = NULL;
604
pbrook2e70f6e2008-06-29 01:03:05 +0000605 while (env->current_tb) {
606 tc_ptr = tb->tc_ptr;
bellard3fb2ded2003-06-24 13:22:59 +0000607 /* execute the generated code */
blueswir1572a9d42008-05-17 07:38:10 +0000608#if defined(__sparc__) && !defined(HOST_SOLARIS)
609#undef env
pbrook2e70f6e2008-06-29 01:03:05 +0000610 env = cpu_single_env;
blueswir1572a9d42008-05-17 07:38:10 +0000611#define env cpu_single_env
612#endif
pbrook2e70f6e2008-06-29 01:03:05 +0000613 next_tb = tcg_qemu_tb_exec(tc_ptr);
614 env->current_tb = NULL;
615 if ((next_tb & 3) == 2) {
thsbf20dc02008-06-30 17:22:19 +0000616 /* Instruction counter expired. */
pbrook2e70f6e2008-06-29 01:03:05 +0000617 int insns_left;
618 tb = (TranslationBlock *)(long)(next_tb & ~3);
619 /* Restore PC. */
aliguori622ed362008-11-18 19:36:03 +0000620 cpu_pc_from_tb(env, tb);
pbrook2e70f6e2008-06-29 01:03:05 +0000621 insns_left = env->icount_decr.u32;
622 if (env->icount_extra && insns_left >= 0) {
623 /* Refill decrementer and continue execution. */
624 env->icount_extra += insns_left;
625 if (env->icount_extra > 0xffff) {
626 insns_left = 0xffff;
627 } else {
628 insns_left = env->icount_extra;
629 }
630 env->icount_extra -= insns_left;
631 env->icount_decr.u16.low = insns_left;
632 } else {
633 if (insns_left > 0) {
634 /* Execute remaining instructions. */
635 cpu_exec_nocache(insns_left, tb);
636 }
637 env->exception_index = EXCP_INTERRUPT;
638 next_tb = 0;
639 cpu_loop_exit();
640 }
641 }
642 }
bellard4cbf74b2003-08-10 21:48:43 +0000643 /* reset soft MMU for next block (it can currently
644 only be set by a memory fault) */
bellardf32fc642006-02-08 22:43:39 +0000645#if defined(USE_KQEMU)
646#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
647 if (kqemu_is_ok(env) &&
648 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
649 cpu_loop_exit();
650 }
651#endif
ths50a518e2007-06-03 18:52:15 +0000652 } /* for(;;) */
bellard3fb2ded2003-06-24 13:22:59 +0000653 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000654 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000655 }
bellard3fb2ded2003-06-24 13:22:59 +0000656 } /* for(;;) */
657
bellard7d132992003-03-06 23:23:54 +0000658
bellarde4533c72003-06-15 19:51:39 +0000659#if defined(TARGET_I386)
bellard9de5e442003-03-23 16:49:39 +0000660 /* restore flags in standard format */
pbrooka7812ae2008-11-17 14:43:54 +0000661 env->eflags = env->eflags | helper_cc_compute_all(CC_OP) | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000662#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000663 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000664#elif defined(TARGET_SPARC)
bellard67867302003-11-23 17:05:30 +0000665#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000666#elif defined(TARGET_M68K)
667 cpu_m68k_flush_flags(env, env->cc_op);
668 env->cc_op = CC_OP_FLAGS;
669 env->sr = (env->sr & 0xffe0)
670 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000671#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000672#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000673#elif defined(TARGET_ALPHA)
thsf1ccf902007-10-08 13:16:14 +0000674#elif defined(TARGET_CRIS)
bellardfdf9b3e2006-04-27 21:07:38 +0000675 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000676#else
677#error unsupported target CPU
678#endif
pbrook1057eaa2007-02-04 13:37:44 +0000679
680 /* restore global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000681#include "hostregs_helper.h"
682
bellard6a00d602005-11-21 23:25:50 +0000683 /* fail safe : never use cpu_single_env outside cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000684 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000685 return ret;
686}
bellard6dbad632003-03-16 18:05:05 +0000687
bellardfbf9eeb2004-04-25 21:21:33 +0000688/* must only be called from the generated code as an exception can be
689 generated */
690void tb_invalidate_page_range(target_ulong start, target_ulong end)
691{
bellarddc5d0b32004-06-22 18:43:30 +0000692 /* XXX: cannot enable it yet because it yields to MMU exception
693 where NIP != read address on PowerPC */
694#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000695 target_ulong phys_addr;
696 phys_addr = get_phys_addr_code(env, start);
697 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000698#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000699}
700
bellard1a18c712003-10-30 01:07:51 +0000701#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000702
bellard6dbad632003-03-16 18:05:05 +0000703void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
704{
705 CPUX86State *saved_env;
706
707 saved_env = env;
708 env = s;
bellarda412ac52003-07-26 18:01:40 +0000709 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000710 selector &= 0xffff;
ths5fafdf22007-09-16 21:08:06 +0000711 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000712 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000713 } else {
bellard5d975592008-05-12 22:05:33 +0000714 helper_load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000715 }
bellard6dbad632003-03-16 18:05:05 +0000716 env = saved_env;
717}
bellard9de5e442003-03-23 16:49:39 +0000718
bellard6f12a2a2007-11-11 22:16:56 +0000719void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000720{
721 CPUX86State *saved_env;
722
723 saved_env = env;
724 env = s;
ths3b46e622007-09-17 08:09:54 +0000725
bellard6f12a2a2007-11-11 22:16:56 +0000726 helper_fsave(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000727
728 env = saved_env;
729}
730
bellard6f12a2a2007-11-11 22:16:56 +0000731void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32)
bellardd0a1ffc2003-05-29 20:04:28 +0000732{
733 CPUX86State *saved_env;
734
735 saved_env = env;
736 env = s;
ths3b46e622007-09-17 08:09:54 +0000737
bellard6f12a2a2007-11-11 22:16:56 +0000738 helper_frstor(ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000739
740 env = saved_env;
741}
742
bellarde4533c72003-06-15 19:51:39 +0000743#endif /* TARGET_I386 */
744
bellard67b915a2004-03-31 23:37:16 +0000745#if !defined(CONFIG_SOFTMMU)
746
bellard3fb2ded2003-06-24 13:22:59 +0000747#if defined(TARGET_I386)
748
bellardb56dad12003-05-08 15:38:04 +0000749/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000750 the effective address of the memory exception. 'is_write' is 1 if a
751 write caused the exception and otherwise 0'. 'old_set' is the
752 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000753static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
ths5fafdf22007-09-16 21:08:06 +0000754 int is_write, sigset_t *old_set,
bellardbf3e8bf2004-02-16 21:58:54 +0000755 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000756{
bellarda513fe12003-05-27 23:29:48 +0000757 TranslationBlock *tb;
758 int ret;
bellard68a79312003-06-30 13:12:32 +0000759
bellard83479e72003-06-25 16:12:37 +0000760 if (cpu_single_env)
761 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000762#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000763 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardbf3e8bf2004-02-16 21:58:54 +0000764 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000765#endif
bellard25eb4482003-05-14 21:50:54 +0000766 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000767 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000768 return 1;
769 }
bellardfbf9eeb2004-04-25 21:21:33 +0000770
bellard3fb2ded2003-06-24 13:22:59 +0000771 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000772 ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard3fb2ded2003-06-24 13:22:59 +0000773 if (ret < 0)
774 return 0; /* not an MMU fault */
775 if (ret == 0)
776 return 1; /* the MMU fault was handled without causing real CPU fault */
777 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000778 tb = tb_find_pc(pc);
779 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000780 /* the PC is inside the translated code. It means that we have
781 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000782 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000783 }
bellard4cbf74b2003-08-10 21:48:43 +0000784 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000785#if 0
ths5fafdf22007-09-16 21:08:06 +0000786 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
bellard4cbf74b2003-08-10 21:48:43 +0000787 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000788#endif
bellard4cbf74b2003-08-10 21:48:43 +0000789 /* we restore the process signal mask as the sigreturn should
790 do it (XXX: use sigsetjmp) */
791 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000792 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000793 } else {
794 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000795 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000796 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000797 }
bellard3fb2ded2003-06-24 13:22:59 +0000798 /* never comes here */
799 return 1;
800}
801
bellarde4533c72003-06-15 19:51:39 +0000802#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000803static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000804 int is_write, sigset_t *old_set,
805 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000806{
bellard68016c62005-02-07 23:12:27 +0000807 TranslationBlock *tb;
808 int ret;
809
810 if (cpu_single_env)
811 env = cpu_single_env; /* XXX: find a correct solution for multithread */
812#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000813 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000814 pc, address, is_write, *(unsigned long *)old_set);
815#endif
bellard9f0777e2005-02-02 20:42:01 +0000816 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000817 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000818 return 1;
819 }
bellard68016c62005-02-07 23:12:27 +0000820 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000821 ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000822 if (ret < 0)
823 return 0; /* not an MMU fault */
824 if (ret == 0)
825 return 1; /* the MMU fault was handled without causing real CPU fault */
826 /* now we have a real cpu fault */
827 tb = tb_find_pc(pc);
828 if (tb) {
829 /* the PC is inside the translated code. It means that we have
830 a virtual CPU fault */
831 cpu_restore_state(tb, env, pc, puc);
832 }
833 /* we restore the process signal mask as the sigreturn should
834 do it (XXX: use sigsetjmp) */
835 sigprocmask(SIG_SETMASK, old_set, NULL);
836 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000837 /* never comes here */
838 return 1;
bellard3fb2ded2003-06-24 13:22:59 +0000839}
bellard93ac68b2003-09-30 20:57:29 +0000840#elif defined(TARGET_SPARC)
841static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000842 int is_write, sigset_t *old_set,
843 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000844{
bellard68016c62005-02-07 23:12:27 +0000845 TranslationBlock *tb;
846 int ret;
847
848 if (cpu_single_env)
849 env = cpu_single_env; /* XXX: find a correct solution for multithread */
850#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000851 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard68016c62005-02-07 23:12:27 +0000852 pc, address, is_write, *(unsigned long *)old_set);
853#endif
bellardb453b702004-01-04 15:45:21 +0000854 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000855 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000856 return 1;
857 }
bellard68016c62005-02-07 23:12:27 +0000858 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000859 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard68016c62005-02-07 23:12:27 +0000860 if (ret < 0)
861 return 0; /* not an MMU fault */
862 if (ret == 0)
863 return 1; /* the MMU fault was handled without causing real CPU fault */
864 /* now we have a real cpu fault */
865 tb = tb_find_pc(pc);
866 if (tb) {
867 /* the PC is inside the translated code. It means that we have
868 a virtual CPU fault */
869 cpu_restore_state(tb, env, pc, puc);
870 }
871 /* we restore the process signal mask as the sigreturn should
872 do it (XXX: use sigsetjmp) */
873 sigprocmask(SIG_SETMASK, old_set, NULL);
874 cpu_loop_exit();
aurel32968c74d2008-04-11 04:55:17 +0000875 /* never comes here */
876 return 1;
bellard93ac68b2003-09-30 20:57:29 +0000877}
bellard67867302003-11-23 17:05:30 +0000878#elif defined (TARGET_PPC)
879static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000880 int is_write, sigset_t *old_set,
881 void *puc)
bellard67867302003-11-23 17:05:30 +0000882{
883 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +0000884 int ret;
ths3b46e622007-09-17 08:09:54 +0000885
bellard67867302003-11-23 17:05:30 +0000886 if (cpu_single_env)
887 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +0000888#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000889 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard67867302003-11-23 17:05:30 +0000890 pc, address, is_write, *(unsigned long *)old_set);
891#endif
892 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000893 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +0000894 return 1;
895 }
896
bellardce097762004-01-04 23:53:18 +0000897 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000898 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardce097762004-01-04 23:53:18 +0000899 if (ret < 0)
900 return 0; /* not an MMU fault */
901 if (ret == 0)
902 return 1; /* the MMU fault was handled without causing real CPU fault */
903
bellard67867302003-11-23 17:05:30 +0000904 /* now we have a real cpu fault */
905 tb = tb_find_pc(pc);
906 if (tb) {
907 /* the PC is inside the translated code. It means that we have
908 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000909 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +0000910 }
bellardce097762004-01-04 23:53:18 +0000911 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +0000912#if 0
ths5fafdf22007-09-16 21:08:06 +0000913 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardce097762004-01-04 23:53:18 +0000914 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +0000915#endif
916 /* we restore the process signal mask as the sigreturn should
917 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +0000918 sigprocmask(SIG_SETMASK, old_set, NULL);
aurel32e06fcd72008-12-11 22:42:14 +0000919 cpu_loop_exit();
bellardce097762004-01-04 23:53:18 +0000920 } else {
921 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +0000922 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +0000923 }
bellard67867302003-11-23 17:05:30 +0000924 /* never comes here */
925 return 1;
926}
bellard6af0bf92005-07-02 14:58:51 +0000927
pbrooke6e59062006-10-22 00:18:54 +0000928#elif defined(TARGET_M68K)
929static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
930 int is_write, sigset_t *old_set,
931 void *puc)
932{
933 TranslationBlock *tb;
934 int ret;
935
936 if (cpu_single_env)
937 env = cpu_single_env; /* XXX: find a correct solution for multithread */
938#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000939 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
pbrooke6e59062006-10-22 00:18:54 +0000940 pc, address, is_write, *(unsigned long *)old_set);
941#endif
942 /* XXX: locking issue */
943 if (is_write && page_unprotect(address, pc, puc)) {
944 return 1;
945 }
946 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000947 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
pbrooke6e59062006-10-22 00:18:54 +0000948 if (ret < 0)
949 return 0; /* not an MMU fault */
950 if (ret == 0)
951 return 1; /* the MMU fault was handled without causing real CPU fault */
952 /* now we have a real cpu fault */
953 tb = tb_find_pc(pc);
954 if (tb) {
955 /* the PC is inside the translated code. It means that we have
956 a virtual CPU fault */
957 cpu_restore_state(tb, env, pc, puc);
958 }
959 /* we restore the process signal mask as the sigreturn should
960 do it (XXX: use sigsetjmp) */
961 sigprocmask(SIG_SETMASK, old_set, NULL);
962 cpu_loop_exit();
963 /* never comes here */
964 return 1;
965}
966
bellard6af0bf92005-07-02 14:58:51 +0000967#elif defined (TARGET_MIPS)
968static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
969 int is_write, sigset_t *old_set,
970 void *puc)
971{
972 TranslationBlock *tb;
973 int ret;
ths3b46e622007-09-17 08:09:54 +0000974
bellard6af0bf92005-07-02 14:58:51 +0000975 if (cpu_single_env)
976 env = cpu_single_env; /* XXX: find a correct solution for multithread */
977#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +0000978 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellard6af0bf92005-07-02 14:58:51 +0000979 pc, address, is_write, *(unsigned long *)old_set);
980#endif
981 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000982 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +0000983 return 1;
984 }
985
986 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +0000987 ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellard6af0bf92005-07-02 14:58:51 +0000988 if (ret < 0)
989 return 0; /* not an MMU fault */
990 if (ret == 0)
991 return 1; /* the MMU fault was handled without causing real CPU fault */
992
993 /* now we have a real cpu fault */
994 tb = tb_find_pc(pc);
995 if (tb) {
996 /* the PC is inside the translated code. It means that we have
997 a virtual CPU fault */
998 cpu_restore_state(tb, env, pc, puc);
999 }
1000 if (ret == 1) {
1001#if 0
ths5fafdf22007-09-16 21:08:06 +00001002 printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n",
ths1eb52072007-05-12 16:57:42 +00001003 env->PC, env->error_code, tb);
bellard6af0bf92005-07-02 14:58:51 +00001004#endif
1005 /* we restore the process signal mask as the sigreturn should
1006 do it (XXX: use sigsetjmp) */
1007 sigprocmask(SIG_SETMASK, old_set, NULL);
thsf9480ff2008-12-20 19:42:14 +00001008 cpu_loop_exit();
bellard6af0bf92005-07-02 14:58:51 +00001009 } else {
1010 /* activate soft MMU for this block */
1011 cpu_resume_from_signal(env, puc);
1012 }
1013 /* never comes here */
1014 return 1;
1015}
1016
bellardfdf9b3e2006-04-27 21:07:38 +00001017#elif defined (TARGET_SH4)
1018static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1019 int is_write, sigset_t *old_set,
1020 void *puc)
1021{
1022 TranslationBlock *tb;
1023 int ret;
ths3b46e622007-09-17 08:09:54 +00001024
bellardfdf9b3e2006-04-27 21:07:38 +00001025 if (cpu_single_env)
1026 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1027#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001028 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001029 pc, address, is_write, *(unsigned long *)old_set);
1030#endif
1031 /* XXX: locking issue */
1032 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1033 return 1;
1034 }
1035
1036 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001037 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
bellardfdf9b3e2006-04-27 21:07:38 +00001038 if (ret < 0)
1039 return 0; /* not an MMU fault */
1040 if (ret == 0)
1041 return 1; /* the MMU fault was handled without causing real CPU fault */
1042
1043 /* now we have a real cpu fault */
1044 tb = tb_find_pc(pc);
1045 if (tb) {
1046 /* the PC is inside the translated code. It means that we have
1047 a virtual CPU fault */
1048 cpu_restore_state(tb, env, pc, puc);
1049 }
bellardfdf9b3e2006-04-27 21:07:38 +00001050#if 0
ths5fafdf22007-09-16 21:08:06 +00001051 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
bellardfdf9b3e2006-04-27 21:07:38 +00001052 env->nip, env->error_code, tb);
1053#endif
1054 /* we restore the process signal mask as the sigreturn should
1055 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001056 sigprocmask(SIG_SETMASK, old_set, NULL);
1057 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001058 /* never comes here */
1059 return 1;
1060}
j_mayereddf68a2007-04-05 07:22:49 +00001061
1062#elif defined (TARGET_ALPHA)
1063static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1064 int is_write, sigset_t *old_set,
1065 void *puc)
1066{
1067 TranslationBlock *tb;
1068 int ret;
ths3b46e622007-09-17 08:09:54 +00001069
j_mayereddf68a2007-04-05 07:22:49 +00001070 if (cpu_single_env)
1071 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1072#if defined(DEBUG_SIGNAL)
ths5fafdf22007-09-16 21:08:06 +00001073 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
j_mayereddf68a2007-04-05 07:22:49 +00001074 pc, address, is_write, *(unsigned long *)old_set);
1075#endif
1076 /* XXX: locking issue */
1077 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1078 return 1;
1079 }
1080
1081 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001082 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
j_mayereddf68a2007-04-05 07:22:49 +00001083 if (ret < 0)
1084 return 0; /* not an MMU fault */
1085 if (ret == 0)
1086 return 1; /* the MMU fault was handled without causing real CPU fault */
1087
1088 /* now we have a real cpu fault */
1089 tb = tb_find_pc(pc);
1090 if (tb) {
1091 /* the PC is inside the translated code. It means that we have
1092 a virtual CPU fault */
1093 cpu_restore_state(tb, env, pc, puc);
1094 }
1095#if 0
ths5fafdf22007-09-16 21:08:06 +00001096 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
j_mayereddf68a2007-04-05 07:22:49 +00001097 env->nip, env->error_code, tb);
1098#endif
1099 /* we restore the process signal mask as the sigreturn should
1100 do it (XXX: use sigsetjmp) */
1101 sigprocmask(SIG_SETMASK, old_set, NULL);
1102 cpu_loop_exit();
1103 /* never comes here */
1104 return 1;
1105}
thsf1ccf902007-10-08 13:16:14 +00001106#elif defined (TARGET_CRIS)
1107static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1108 int is_write, sigset_t *old_set,
1109 void *puc)
1110{
1111 TranslationBlock *tb;
1112 int ret;
1113
1114 if (cpu_single_env)
1115 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1116#if defined(DEBUG_SIGNAL)
1117 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1118 pc, address, is_write, *(unsigned long *)old_set);
1119#endif
1120 /* XXX: locking issue */
1121 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1122 return 1;
1123 }
1124
1125 /* see if it is an MMU fault */
j_mayer6ebbf392007-10-14 07:07:08 +00001126 ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0);
thsf1ccf902007-10-08 13:16:14 +00001127 if (ret < 0)
1128 return 0; /* not an MMU fault */
1129 if (ret == 0)
1130 return 1; /* the MMU fault was handled without causing real CPU fault */
1131
1132 /* now we have a real cpu fault */
1133 tb = tb_find_pc(pc);
1134 if (tb) {
1135 /* the PC is inside the translated code. It means that we have
1136 a virtual CPU fault */
1137 cpu_restore_state(tb, env, pc, puc);
1138 }
thsf1ccf902007-10-08 13:16:14 +00001139 /* we restore the process signal mask as the sigreturn should
1140 do it (XXX: use sigsetjmp) */
1141 sigprocmask(SIG_SETMASK, old_set, NULL);
1142 cpu_loop_exit();
1143 /* never comes here */
1144 return 1;
1145}
1146
bellarde4533c72003-06-15 19:51:39 +00001147#else
1148#error unsupported target CPU
1149#endif
bellard9de5e442003-03-23 16:49:39 +00001150
bellard2b413142003-05-14 23:01:10 +00001151#if defined(__i386__)
1152
bellardd8ecc0b2007-02-05 21:41:46 +00001153#if defined(__APPLE__)
1154# include <sys/ucontext.h>
1155
1156# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1157# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1158# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1159#else
1160# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1161# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1162# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1163#endif
1164
ths5fafdf22007-09-16 21:08:06 +00001165int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001166 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001167{
ths5a7b5422007-01-31 12:16:51 +00001168 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001169 struct ucontext *uc = puc;
1170 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001171 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001172
bellardd691f662003-03-24 21:58:34 +00001173#ifndef REG_EIP
1174/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001175#define REG_EIP EIP
1176#define REG_ERR ERR
1177#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001178#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001179 pc = EIP_sig(uc);
1180 trapno = TRAP_sig(uc);
bellardec6338b2007-11-08 14:25:03 +00001181 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1182 trapno == 0xe ?
1183 (ERROR_sig(uc) >> 1) & 1 : 0,
1184 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001185}
1186
bellardbc51c5c2004-03-17 23:46:04 +00001187#elif defined(__x86_64__)
1188
blueswir1b3efe5c2008-12-05 17:55:45 +00001189#ifdef __NetBSD__
1190#define REG_ERR _REG_ERR
1191#define REG_TRAPNO _REG_TRAPNO
1192
1193#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.__gregs[(reg)]
1194#define QEMU_UC_MACHINE_PC(uc) _UC_MACHINE_PC(uc)
1195#else
1196#define QEMU_UC_MCONTEXT_GREGS(uc, reg) (uc)->uc_mcontext.gregs[(reg)]
1197#define QEMU_UC_MACHINE_PC(uc) QEMU_UC_MCONTEXT_GREGS(uc, REG_RIP)
1198#endif
1199
ths5a7b5422007-01-31 12:16:51 +00001200int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001201 void *puc)
1202{
ths5a7b5422007-01-31 12:16:51 +00001203 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001204 unsigned long pc;
blueswir1b3efe5c2008-12-05 17:55:45 +00001205#ifdef __NetBSD__
1206 ucontext_t *uc = puc;
1207#else
1208 struct ucontext *uc = puc;
1209#endif
bellardbc51c5c2004-03-17 23:46:04 +00001210
blueswir1b3efe5c2008-12-05 17:55:45 +00001211 pc = QEMU_UC_MACHINE_PC(uc);
ths5fafdf22007-09-16 21:08:06 +00001212 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
blueswir1b3efe5c2008-12-05 17:55:45 +00001213 QEMU_UC_MCONTEXT_GREGS(uc, REG_TRAPNO) == 0xe ?
1214 (QEMU_UC_MCONTEXT_GREGS(uc, REG_ERR) >> 1) & 1 : 0,
bellardbc51c5c2004-03-17 23:46:04 +00001215 &uc->uc_sigmask, puc);
1216}
1217
malce58ffeb2009-01-14 18:39:49 +00001218#elif defined(_ARCH_PPC)
bellard2b413142003-05-14 23:01:10 +00001219
bellard83fb7ad2004-07-05 21:25:26 +00001220/***********************************************************************
1221 * signal context platform-specific definitions
1222 * From Wine
1223 */
1224#ifdef linux
1225/* All Registers access - only for local access */
1226# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1227/* Gpr Registers access */
1228# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1229# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1230# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1231# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1232# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1233# define LR_sig(context) REG_sig(link, context) /* Link register */
1234# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1235/* Float Registers access */
1236# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1237# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1238/* Exception Registers access */
1239# define DAR_sig(context) REG_sig(dar, context)
1240# define DSISR_sig(context) REG_sig(dsisr, context)
1241# define TRAP_sig(context) REG_sig(trap, context)
1242#endif /* linux */
1243
1244#ifdef __APPLE__
1245# include <sys/ucontext.h>
1246typedef struct ucontext SIGCONTEXT;
1247/* All Registers access - only for local access */
1248# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1249# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1250# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1251# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1252/* Gpr Registers access */
1253# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1254# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1255# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1256# define CTR_sig(context) REG_sig(ctr, context)
1257# define XER_sig(context) REG_sig(xer, context) /* Link register */
1258# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1259# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1260/* Float Registers access */
1261# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1262# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1263/* Exception Registers access */
1264# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1265# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1266# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1267#endif /* __APPLE__ */
1268
ths5fafdf22007-09-16 21:08:06 +00001269int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001270 void *puc)
bellard2b413142003-05-14 23:01:10 +00001271{
ths5a7b5422007-01-31 12:16:51 +00001272 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001273 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001274 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001275 int is_write;
1276
bellard83fb7ad2004-07-05 21:25:26 +00001277 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001278 is_write = 0;
1279#if 0
1280 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001281 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001282 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001283#else
bellard83fb7ad2004-07-05 21:25:26 +00001284 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001285 is_write = 1;
1286#endif
ths5fafdf22007-09-16 21:08:06 +00001287 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001288 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001289}
bellard2b413142003-05-14 23:01:10 +00001290
bellard2f87c602003-06-02 20:38:09 +00001291#elif defined(__alpha__)
1292
ths5fafdf22007-09-16 21:08:06 +00001293int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001294 void *puc)
1295{
ths5a7b5422007-01-31 12:16:51 +00001296 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001297 struct ucontext *uc = puc;
1298 uint32_t *pc = uc->uc_mcontext.sc_pc;
1299 uint32_t insn = *pc;
1300 int is_write = 0;
1301
bellard8c6939c2003-06-09 15:28:00 +00001302 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001303 switch (insn >> 26) {
1304 case 0x0d: // stw
1305 case 0x0e: // stb
1306 case 0x0f: // stq_u
1307 case 0x24: // stf
1308 case 0x25: // stg
1309 case 0x26: // sts
1310 case 0x27: // stt
1311 case 0x2c: // stl
1312 case 0x2d: // stq
1313 case 0x2e: // stl_c
1314 case 0x2f: // stq_c
1315 is_write = 1;
1316 }
1317
ths5fafdf22007-09-16 21:08:06 +00001318 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001319 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001320}
bellard8c6939c2003-06-09 15:28:00 +00001321#elif defined(__sparc__)
1322
ths5fafdf22007-09-16 21:08:06 +00001323int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001324 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001325{
ths5a7b5422007-01-31 12:16:51 +00001326 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001327 int is_write;
1328 uint32_t insn;
blueswir16b4c11c2008-05-19 17:20:01 +00001329#if !defined(__arch64__) || defined(HOST_SOLARIS)
blueswir1c9e1e2b2008-05-18 06:40:16 +00001330 uint32_t *regs = (uint32_t *)(info + 1);
1331 void *sigmask = (regs + 20);
bellard8c6939c2003-06-09 15:28:00 +00001332 /* XXX: is there a standard glibc define ? */
blueswir1c9e1e2b2008-05-18 06:40:16 +00001333 unsigned long pc = regs[1];
1334#else
blueswir184778502008-10-26 20:33:16 +00001335#ifdef __linux__
blueswir1c9e1e2b2008-05-18 06:40:16 +00001336 struct sigcontext *sc = puc;
1337 unsigned long pc = sc->sigc_regs.tpc;
1338 void *sigmask = (void *)sc->sigc_mask;
blueswir184778502008-10-26 20:33:16 +00001339#elif defined(__OpenBSD__)
1340 struct sigcontext *uc = puc;
1341 unsigned long pc = uc->sc_pc;
1342 void *sigmask = (void *)(long)uc->sc_mask;
1343#endif
blueswir1c9e1e2b2008-05-18 06:40:16 +00001344#endif
1345
bellard8c6939c2003-06-09 15:28:00 +00001346 /* XXX: need kernel patch to get write flag faster */
1347 is_write = 0;
1348 insn = *(uint32_t *)pc;
1349 if ((insn >> 30) == 3) {
1350 switch((insn >> 19) & 0x3f) {
1351 case 0x05: // stb
1352 case 0x06: // sth
1353 case 0x04: // st
1354 case 0x07: // std
1355 case 0x24: // stf
1356 case 0x27: // stdf
1357 case 0x25: // stfsr
1358 is_write = 1;
1359 break;
1360 }
1361 }
ths5fafdf22007-09-16 21:08:06 +00001362 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001363 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001364}
1365
1366#elif defined(__arm__)
1367
ths5fafdf22007-09-16 21:08:06 +00001368int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001369 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001370{
ths5a7b5422007-01-31 12:16:51 +00001371 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001372 struct ucontext *uc = puc;
1373 unsigned long pc;
1374 int is_write;
ths3b46e622007-09-17 08:09:54 +00001375
blueswir148bbf112008-07-08 18:35:02 +00001376#if (__GLIBC__ < 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ <= 3))
balrog5c49b362008-06-02 01:01:18 +00001377 pc = uc->uc_mcontext.gregs[R15];
1378#else
balrog4eee57f2008-05-06 14:47:19 +00001379 pc = uc->uc_mcontext.arm_pc;
balrog5c49b362008-06-02 01:01:18 +00001380#endif
bellard8c6939c2003-06-09 15:28:00 +00001381 /* XXX: compute is_write */
1382 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001383 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard8c6939c2003-06-09 15:28:00 +00001384 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001385 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001386}
1387
bellard38e584a2003-08-10 22:14:22 +00001388#elif defined(__mc68000)
1389
ths5fafdf22007-09-16 21:08:06 +00001390int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001391 void *puc)
1392{
ths5a7b5422007-01-31 12:16:51 +00001393 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001394 struct ucontext *uc = puc;
1395 unsigned long pc;
1396 int is_write;
ths3b46e622007-09-17 08:09:54 +00001397
bellard38e584a2003-08-10 22:14:22 +00001398 pc = uc->uc_mcontext.gregs[16];
1399 /* XXX: compute is_write */
1400 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001401 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellard38e584a2003-08-10 22:14:22 +00001402 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001403 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001404}
1405
bellardb8076a72005-04-07 22:20:31 +00001406#elif defined(__ia64)
1407
1408#ifndef __ISR_VALID
1409 /* This ought to be in <bits/siginfo.h>... */
1410# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001411#endif
1412
ths5a7b5422007-01-31 12:16:51 +00001413int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001414{
ths5a7b5422007-01-31 12:16:51 +00001415 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001416 struct ucontext *uc = puc;
1417 unsigned long ip;
1418 int is_write = 0;
1419
1420 ip = uc->uc_mcontext.sc_ip;
1421 switch (host_signum) {
1422 case SIGILL:
1423 case SIGFPE:
1424 case SIGSEGV:
1425 case SIGBUS:
1426 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001427 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001428 /* ISR.W (write-access) is bit 33: */
1429 is_write = (info->si_isr >> 33) & 1;
1430 break;
1431
1432 default:
1433 break;
1434 }
1435 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1436 is_write,
1437 &uc->uc_sigmask, puc);
1438}
1439
bellard90cb9492005-07-24 15:11:38 +00001440#elif defined(__s390__)
1441
ths5fafdf22007-09-16 21:08:06 +00001442int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001443 void *puc)
1444{
ths5a7b5422007-01-31 12:16:51 +00001445 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001446 struct ucontext *uc = puc;
1447 unsigned long pc;
1448 int is_write;
ths3b46e622007-09-17 08:09:54 +00001449
bellard90cb9492005-07-24 15:11:38 +00001450 pc = uc->uc_mcontext.psw.addr;
1451 /* XXX: compute is_write */
1452 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001453 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001454 is_write, &uc->uc_sigmask, puc);
1455}
1456
1457#elif defined(__mips__)
1458
ths5fafdf22007-09-16 21:08:06 +00001459int cpu_signal_handler(int host_signum, void *pinfo,
thsc4b89d12007-05-05 19:23:11 +00001460 void *puc)
1461{
ths9617efe2007-05-08 21:05:55 +00001462 siginfo_t *info = pinfo;
thsc4b89d12007-05-05 19:23:11 +00001463 struct ucontext *uc = puc;
1464 greg_t pc = uc->uc_mcontext.pc;
1465 int is_write;
ths3b46e622007-09-17 08:09:54 +00001466
thsc4b89d12007-05-05 19:23:11 +00001467 /* XXX: compute is_write */
1468 is_write = 0;
ths5fafdf22007-09-16 21:08:06 +00001469 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
thsc4b89d12007-05-05 19:23:11 +00001470 is_write, &uc->uc_sigmask, puc);
bellard90cb9492005-07-24 15:11:38 +00001471}
1472
aurel32f54b3f92008-04-12 20:14:54 +00001473#elif defined(__hppa__)
1474
1475int cpu_signal_handler(int host_signum, void *pinfo,
1476 void *puc)
1477{
1478 struct siginfo *info = pinfo;
1479 struct ucontext *uc = puc;
1480 unsigned long pc;
1481 int is_write;
1482
1483 pc = uc->uc_mcontext.sc_iaoq[0];
1484 /* FIXME: compute is_write */
1485 is_write = 0;
1486 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1487 is_write,
1488 &uc->uc_sigmask, puc);
1489}
1490
bellard2b413142003-05-14 23:01:10 +00001491#else
1492
bellard3fb2ded2003-06-24 13:22:59 +00001493#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001494
1495#endif
bellard67b915a2004-03-31 23:37:16 +00001496
1497#endif /* !defined(CONFIG_SOFTMMU) */