blob: c5bc13a66063677f4e0190d9e86bb9de5a20eba2 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
43#endif
bellard54936002003-05-13 00:25:15 +000044
bellardfd6ce8f2003-05-14 19:00:11 +000045//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000046//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000047//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000048//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000049
50/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000051//#define DEBUG_TB_CHECK
52//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000053
ths1196be32007-03-17 15:17:58 +000054//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000055//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000056
pbrook99773bd2006-04-16 15:14:59 +000057#if !defined(CONFIG_USER_ONLY)
58/* TB consistency checks only implemented for usermode emulation. */
59#undef DEBUG_TB_CHECK
60#endif
61
bellard9fa3e852004-01-04 18:06:42 +000062#define SMC_BITMAP_USE_THRESHOLD 10
63
bellard108c49b2005-07-24 12:55:09 +000064#if defined(TARGET_SPARC64)
65#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000066#elif defined(TARGET_SPARC)
67#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000068#elif defined(TARGET_ALPHA)
69#define TARGET_PHYS_ADDR_SPACE_BITS 42
70#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000071#elif defined(TARGET_PPC64)
72#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050073#elif defined(TARGET_X86_64)
aurel3200f82b82008-04-27 21:12:55 +000074#define TARGET_PHYS_ADDR_SPACE_BITS 42
Anthony Liguori4a1418e2009-08-10 17:07:24 -050075#elif defined(TARGET_I386)
aurel3200f82b82008-04-27 21:12:55 +000076#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000077#else
bellard108c49b2005-07-24 12:55:09 +000078#define TARGET_PHYS_ADDR_SPACE_BITS 32
79#endif
80
blueswir1bdaf78e2008-10-04 07:24:27 +000081static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000082int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000083TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000084static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000085/* any access to the tbs or the page table must use this lock */
86spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000087
blueswir1141ac462008-07-26 15:05:57 +000088#if defined(__arm__) || defined(__sparc_v9__)
89/* The prologue must be reachable with a direct jump. ARM and Sparc64
90 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000091 section close to code segment. */
92#define code_gen_section \
93 __attribute__((__section__(".gen_code"))) \
94 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020095#elif defined(_WIN32)
96/* Maximum alignment for Win32 is 16. */
97#define code_gen_section \
98 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +000099#else
100#define code_gen_section \
101 __attribute__((aligned (32)))
102#endif
103
104uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000105static uint8_t *code_gen_buffer;
106static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000107/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000108static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000109uint8_t *code_gen_ptr;
110
pbrooke2eef172008-06-08 01:09:01 +0000111#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000112int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000113uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000114static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000115
116typedef struct RAMBlock {
117 uint8_t *host;
118 ram_addr_t offset;
119 ram_addr_t length;
120 struct RAMBlock *next;
121} RAMBlock;
122
123static RAMBlock *ram_blocks;
124/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100125 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000126 of this variable will break. */
127ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000128#endif
bellard9fa3e852004-01-04 18:06:42 +0000129
bellard6a00d602005-11-21 23:25:50 +0000130CPUState *first_cpu;
131/* current CPU in the current thread. It is only valid inside
132 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000133CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000134/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000135 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000136 2 = Adaptive rate instruction counting. */
137int use_icount = 0;
138/* Current instruction counter. While executing translated code this may
139 include some instructions that have not yet been executed. */
140int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000141
bellard54936002003-05-13 00:25:15 +0000142typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000143 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000144 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000145 /* in order to optimize self modifying code, we count the number
146 of lookups we do to a given page to use a bitmap */
147 unsigned int code_write_count;
148 uint8_t *code_bitmap;
149#if defined(CONFIG_USER_ONLY)
150 unsigned long flags;
151#endif
bellard54936002003-05-13 00:25:15 +0000152} PageDesc;
153
bellard92e873b2004-05-21 14:52:29 +0000154typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000155 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000156 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000157 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000158} PhysPageDesc;
159
bellard54936002003-05-13 00:25:15 +0000160#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000161#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
162/* XXX: this is a temporary hack for alpha target.
163 * In the future, this is to be replaced by a multi-level table
164 * to actually be able to handle the complete 64 bits address space.
165 */
166#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
167#else
aurel3203875442008-04-22 20:45:18 +0000168#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000169#endif
bellard54936002003-05-13 00:25:15 +0000170
171#define L1_SIZE (1 << L1_BITS)
172#define L2_SIZE (1 << L2_BITS)
173
bellard83fb7ad2004-07-05 21:25:26 +0000174unsigned long qemu_real_host_page_size;
175unsigned long qemu_host_page_bits;
176unsigned long qemu_host_page_size;
177unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000178
bellard92e873b2004-05-21 14:52:29 +0000179/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000180static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000181static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000182
pbrooke2eef172008-06-08 01:09:01 +0000183#if !defined(CONFIG_USER_ONLY)
184static void io_mem_init(void);
185
bellard33417e72003-08-10 21:47:01 +0000186/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000187CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
188CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000189void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000190static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000191static int io_mem_watch;
192#endif
bellard33417e72003-08-10 21:47:01 +0000193
bellard34865132003-10-05 14:28:56 +0000194/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000195static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000196FILE *logfile;
197int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000198static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000199
bellarde3db7222005-01-26 22:00:47 +0000200/* statistics */
201static int tlb_flush_count;
202static int tb_flush_count;
203static int tb_phys_invalidate_count;
204
blueswir1db7b5422007-05-26 17:36:03 +0000205#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
206typedef struct subpage_t {
207 target_phys_addr_t base;
Blue Swirld60efc62009-08-25 18:29:31 +0000208 CPUReadMemoryFunc * const *mem_read[TARGET_PAGE_SIZE][4];
209 CPUWriteMemoryFunc * const *mem_write[TARGET_PAGE_SIZE][4];
blueswir13ee89922008-01-02 19:45:26 +0000210 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000211 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000212} subpage_t;
213
bellard7cb69ca2008-05-10 10:55:51 +0000214#ifdef _WIN32
215static void map_exec(void *addr, long size)
216{
217 DWORD old_protect;
218 VirtualProtect(addr, size,
219 PAGE_EXECUTE_READWRITE, &old_protect);
220
221}
222#else
223static void map_exec(void *addr, long size)
224{
bellard43694152008-05-29 09:35:57 +0000225 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000226
bellard43694152008-05-29 09:35:57 +0000227 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000228 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000229 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000230
231 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000232 end += page_size - 1;
233 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000234
235 mprotect((void *)start, end - start,
236 PROT_READ | PROT_WRITE | PROT_EXEC);
237}
238#endif
239
bellardb346ff42003-06-15 20:05:50 +0000240static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000241{
bellard83fb7ad2004-07-05 21:25:26 +0000242 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000243 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000244#ifdef _WIN32
245 {
246 SYSTEM_INFO system_info;
247
248 GetSystemInfo(&system_info);
249 qemu_real_host_page_size = system_info.dwPageSize;
250 }
251#else
252 qemu_real_host_page_size = getpagesize();
253#endif
bellard83fb7ad2004-07-05 21:25:26 +0000254 if (qemu_host_page_size == 0)
255 qemu_host_page_size = qemu_real_host_page_size;
256 if (qemu_host_page_size < TARGET_PAGE_SIZE)
257 qemu_host_page_size = TARGET_PAGE_SIZE;
258 qemu_host_page_bits = 0;
259 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
260 qemu_host_page_bits++;
261 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000262 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
263 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000264
265#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
266 {
267 long long startaddr, endaddr;
268 FILE *f;
269 int n;
270
pbrookc8a706f2008-06-02 16:16:42 +0000271 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000272 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000273 f = fopen("/proc/self/maps", "r");
274 if (f) {
275 do {
276 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
277 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000278 startaddr = MIN(startaddr,
279 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
280 endaddr = MIN(endaddr,
281 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000282 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000283 TARGET_PAGE_ALIGN(endaddr),
284 PAGE_RESERVED);
285 }
286 } while (!feof(f));
287 fclose(f);
288 }
pbrookc8a706f2008-06-02 16:16:42 +0000289 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000290 }
291#endif
bellard54936002003-05-13 00:25:15 +0000292}
293
aliguori434929b2008-09-15 15:56:30 +0000294static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000295{
pbrook17e23772008-06-09 13:47:45 +0000296#if TARGET_LONG_BITS > 32
297 /* Host memory outside guest VM. For 32-bit targets we have already
298 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000299 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000300 return NULL;
301#endif
aliguori434929b2008-09-15 15:56:30 +0000302 return &l1_map[index >> L2_BITS];
303}
304
305static inline PageDesc *page_find_alloc(target_ulong index)
306{
307 PageDesc **lp, *p;
308 lp = page_l1_map(index);
309 if (!lp)
310 return NULL;
311
bellard54936002003-05-13 00:25:15 +0000312 p = *lp;
313 if (!p) {
314 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000315#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000316 size_t len = sizeof(PageDesc) * L2_SIZE;
317 /* Don't use qemu_malloc because it may recurse. */
Blue Swirl660f11b2009-07-31 21:16:51 +0000318 p = mmap(NULL, len, PROT_READ | PROT_WRITE,
pbrook17e23772008-06-09 13:47:45 +0000319 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000320 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000321 if (h2g_valid(p)) {
322 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000323 page_set_flags(addr & TARGET_PAGE_MASK,
324 TARGET_PAGE_ALIGN(addr + len),
325 PAGE_RESERVED);
326 }
327#else
328 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
329 *lp = p;
330#endif
bellard54936002003-05-13 00:25:15 +0000331 }
332 return p + (index & (L2_SIZE - 1));
333}
334
aurel3200f82b82008-04-27 21:12:55 +0000335static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000336{
aliguori434929b2008-09-15 15:56:30 +0000337 PageDesc **lp, *p;
338 lp = page_l1_map(index);
339 if (!lp)
340 return NULL;
bellard54936002003-05-13 00:25:15 +0000341
aliguori434929b2008-09-15 15:56:30 +0000342 p = *lp;
Blue Swirl660f11b2009-07-31 21:16:51 +0000343 if (!p) {
344 return NULL;
345 }
bellardfd6ce8f2003-05-14 19:00:11 +0000346 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000347}
348
bellard108c49b2005-07-24 12:55:09 +0000349static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000350{
bellard108c49b2005-07-24 12:55:09 +0000351 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000352 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000353
bellard108c49b2005-07-24 12:55:09 +0000354 p = (void **)l1_phys_map;
355#if TARGET_PHYS_ADDR_SPACE_BITS > 32
356
357#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
358#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
359#endif
360 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000361 p = *lp;
362 if (!p) {
363 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000364 if (!alloc)
365 return NULL;
366 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
367 memset(p, 0, sizeof(void *) * L1_SIZE);
368 *lp = p;
369 }
370#endif
371 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000372 pd = *lp;
373 if (!pd) {
374 int i;
bellard108c49b2005-07-24 12:55:09 +0000375 /* allocate if not found */
376 if (!alloc)
377 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000378 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
379 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000380 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000381 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000382 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
383 }
bellard92e873b2004-05-21 14:52:29 +0000384 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000385 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000386}
387
bellard108c49b2005-07-24 12:55:09 +0000388static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000389{
bellard108c49b2005-07-24 12:55:09 +0000390 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000391}
392
bellard9fa3e852004-01-04 18:06:42 +0000393#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000394static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000395static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000396 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000397#define mmap_lock() do { } while(0)
398#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000399#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000400
bellard43694152008-05-29 09:35:57 +0000401#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
402
403#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100404/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000405 user mode. It will change when a dedicated libc will be used */
406#define USE_STATIC_CODE_GEN_BUFFER
407#endif
408
409#ifdef USE_STATIC_CODE_GEN_BUFFER
410static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
411#endif
412
blueswir18fcd3692008-08-17 20:26:25 +0000413static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000414{
bellard43694152008-05-29 09:35:57 +0000415#ifdef USE_STATIC_CODE_GEN_BUFFER
416 code_gen_buffer = static_code_gen_buffer;
417 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
418 map_exec(code_gen_buffer, code_gen_buffer_size);
419#else
bellard26a5f132008-05-28 12:30:31 +0000420 code_gen_buffer_size = tb_size;
421 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000422#if defined(CONFIG_USER_ONLY)
423 /* in user mode, phys_ram_size is not meaningful */
424 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
425#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100426 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000427 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000428#endif
bellard26a5f132008-05-28 12:30:31 +0000429 }
430 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
431 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
432 /* The code gen buffer location may have constraints depending on
433 the host cpu and OS */
434#if defined(__linux__)
435 {
436 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000437 void *start = NULL;
438
bellard26a5f132008-05-28 12:30:31 +0000439 flags = MAP_PRIVATE | MAP_ANONYMOUS;
440#if defined(__x86_64__)
441 flags |= MAP_32BIT;
442 /* Cannot map more than that */
443 if (code_gen_buffer_size > (800 * 1024 * 1024))
444 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000445#elif defined(__sparc_v9__)
446 // Map the buffer below 2G, so we can use direct calls and branches
447 flags |= MAP_FIXED;
448 start = (void *) 0x60000000UL;
449 if (code_gen_buffer_size > (512 * 1024 * 1024))
450 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000451#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000452 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000453 flags |= MAP_FIXED;
454 start = (void *) 0x01000000UL;
455 if (code_gen_buffer_size > 16 * 1024 * 1024)
456 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000457#endif
blueswir1141ac462008-07-26 15:05:57 +0000458 code_gen_buffer = mmap(start, code_gen_buffer_size,
459 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000460 flags, -1, 0);
461 if (code_gen_buffer == MAP_FAILED) {
462 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
463 exit(1);
464 }
465 }
blueswir1c5e97232009-03-07 20:06:23 +0000466#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000467 {
468 int flags;
469 void *addr = NULL;
470 flags = MAP_PRIVATE | MAP_ANONYMOUS;
471#if defined(__x86_64__)
472 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
473 * 0x40000000 is free */
474 flags |= MAP_FIXED;
475 addr = (void *)0x40000000;
476 /* Cannot map more than that */
477 if (code_gen_buffer_size > (800 * 1024 * 1024))
478 code_gen_buffer_size = (800 * 1024 * 1024);
479#endif
480 code_gen_buffer = mmap(addr, code_gen_buffer_size,
481 PROT_WRITE | PROT_READ | PROT_EXEC,
482 flags, -1, 0);
483 if (code_gen_buffer == MAP_FAILED) {
484 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
485 exit(1);
486 }
487 }
bellard26a5f132008-05-28 12:30:31 +0000488#else
489 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000490 map_exec(code_gen_buffer, code_gen_buffer_size);
491#endif
bellard43694152008-05-29 09:35:57 +0000492#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000493 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
494 code_gen_buffer_max_size = code_gen_buffer_size -
495 code_gen_max_block_size();
496 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
497 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
498}
499
500/* Must be called before using the QEMU cpus. 'tb_size' is the size
501 (in bytes) allocated to the translation buffer. Zero means default
502 size. */
503void cpu_exec_init_all(unsigned long tb_size)
504{
bellard26a5f132008-05-28 12:30:31 +0000505 cpu_gen_init();
506 code_gen_alloc(tb_size);
507 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000508 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000509#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000510 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000511#endif
bellard26a5f132008-05-28 12:30:31 +0000512}
513
pbrook9656f322008-07-01 20:01:19 +0000514#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
515
516#define CPU_COMMON_SAVE_VERSION 1
517
518static void cpu_common_save(QEMUFile *f, void *opaque)
519{
520 CPUState *env = opaque;
521
Avi Kivity4c0960c2009-08-17 23:19:53 +0300522 cpu_synchronize_state(env);
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200523
pbrook9656f322008-07-01 20:01:19 +0000524 qemu_put_be32s(f, &env->halted);
525 qemu_put_be32s(f, &env->interrupt_request);
526}
527
528static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
529{
530 CPUState *env = opaque;
531
Avi Kivity4c0960c2009-08-17 23:19:53 +0300532 cpu_synchronize_state(env);
pbrook9656f322008-07-01 20:01:19 +0000533 if (version_id != CPU_COMMON_SAVE_VERSION)
534 return -EINVAL;
535
536 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000537 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000538 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
539 version_id is increased. */
540 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000541 tlb_flush(env, 1);
542
543 return 0;
544}
545#endif
546
Glauber Costa950f1472009-06-09 12:15:18 -0400547CPUState *qemu_get_cpu(int cpu)
548{
549 CPUState *env = first_cpu;
550
551 while (env) {
552 if (env->cpu_index == cpu)
553 break;
554 env = env->next_cpu;
555 }
556
557 return env;
558}
559
bellard6a00d602005-11-21 23:25:50 +0000560void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000561{
bellard6a00d602005-11-21 23:25:50 +0000562 CPUState **penv;
563 int cpu_index;
564
pbrookc2764712009-03-07 15:24:59 +0000565#if defined(CONFIG_USER_ONLY)
566 cpu_list_lock();
567#endif
bellard6a00d602005-11-21 23:25:50 +0000568 env->next_cpu = NULL;
569 penv = &first_cpu;
570 cpu_index = 0;
571 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700572 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000573 cpu_index++;
574 }
575 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000576 env->numa_node = 0;
aliguoric0ce9982008-11-25 22:13:57 +0000577 TAILQ_INIT(&env->breakpoints);
578 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000579 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000580#if defined(CONFIG_USER_ONLY)
581 cpu_list_unlock();
582#endif
pbrookb3c77242008-06-30 16:31:04 +0000583#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000584 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
585 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000586 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
587 cpu_save, cpu_load, env);
588#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000589}
590
bellard9fa3e852004-01-04 18:06:42 +0000591static inline void invalidate_page_bitmap(PageDesc *p)
592{
593 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000594 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000595 p->code_bitmap = NULL;
596 }
597 p->code_write_count = 0;
598}
599
bellardfd6ce8f2003-05-14 19:00:11 +0000600/* set to NULL all the 'first_tb' fields in all PageDescs */
601static void page_flush_tb(void)
602{
603 int i, j;
604 PageDesc *p;
605
606 for(i = 0; i < L1_SIZE; i++) {
607 p = l1_map[i];
608 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000609 for(j = 0; j < L2_SIZE; j++) {
610 p->first_tb = NULL;
611 invalidate_page_bitmap(p);
612 p++;
613 }
bellardfd6ce8f2003-05-14 19:00:11 +0000614 }
615 }
616}
617
618/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000619/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000620void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
bellard6a00d602005-11-21 23:25:50 +0000622 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000623#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000624 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
625 (unsigned long)(code_gen_ptr - code_gen_buffer),
626 nb_tbs, nb_tbs > 0 ?
627 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000628#endif
bellard26a5f132008-05-28 12:30:31 +0000629 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000630 cpu_abort(env1, "Internal error: code buffer overflow\n");
631
bellardfd6ce8f2003-05-14 19:00:11 +0000632 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000633
bellard6a00d602005-11-21 23:25:50 +0000634 for(env = first_cpu; env != NULL; env = env->next_cpu) {
635 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
636 }
bellard9fa3e852004-01-04 18:06:42 +0000637
bellard8a8a6082004-10-03 13:36:49 +0000638 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000639 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000640
bellardfd6ce8f2003-05-14 19:00:11 +0000641 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000642 /* XXX: flush processor icache at this point if cache flush is
643 expensive */
bellarde3db7222005-01-26 22:00:47 +0000644 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000645}
646
647#ifdef DEBUG_TB_CHECK
648
j_mayerbc98a7e2007-04-04 07:55:12 +0000649static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000650{
651 TranslationBlock *tb;
652 int i;
653 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000654 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
655 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000656 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
657 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000658 printf("ERROR invalidate: address=" TARGET_FMT_lx
659 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000660 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000661 }
662 }
663 }
664}
665
666/* verify that all the pages have correct rights for code */
667static void tb_page_check(void)
668{
669 TranslationBlock *tb;
670 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000671
pbrook99773bd2006-04-16 15:14:59 +0000672 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
673 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000674 flags1 = page_get_flags(tb->pc);
675 flags2 = page_get_flags(tb->pc + tb->size - 1);
676 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
677 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000678 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000679 }
680 }
681 }
682}
683
684#endif
685
686/* invalidate one TB */
687static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
688 int next_offset)
689{
690 TranslationBlock *tb1;
691 for(;;) {
692 tb1 = *ptb;
693 if (tb1 == tb) {
694 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
695 break;
696 }
697 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
698 }
699}
700
bellard9fa3e852004-01-04 18:06:42 +0000701static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
702{
703 TranslationBlock *tb1;
704 unsigned int n1;
705
706 for(;;) {
707 tb1 = *ptb;
708 n1 = (long)tb1 & 3;
709 tb1 = (TranslationBlock *)((long)tb1 & ~3);
710 if (tb1 == tb) {
711 *ptb = tb1->page_next[n1];
712 break;
713 }
714 ptb = &tb1->page_next[n1];
715 }
716}
717
bellardd4e81642003-05-25 16:46:15 +0000718static inline void tb_jmp_remove(TranslationBlock *tb, int n)
719{
720 TranslationBlock *tb1, **ptb;
721 unsigned int n1;
722
723 ptb = &tb->jmp_next[n];
724 tb1 = *ptb;
725 if (tb1) {
726 /* find tb(n) in circular list */
727 for(;;) {
728 tb1 = *ptb;
729 n1 = (long)tb1 & 3;
730 tb1 = (TranslationBlock *)((long)tb1 & ~3);
731 if (n1 == n && tb1 == tb)
732 break;
733 if (n1 == 2) {
734 ptb = &tb1->jmp_first;
735 } else {
736 ptb = &tb1->jmp_next[n1];
737 }
738 }
739 /* now we can suppress tb(n) from the list */
740 *ptb = tb->jmp_next[n];
741
742 tb->jmp_next[n] = NULL;
743 }
744}
745
746/* reset the jump entry 'n' of a TB so that it is not chained to
747 another TB */
748static inline void tb_reset_jump(TranslationBlock *tb, int n)
749{
750 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
751}
752
pbrook2e70f6e2008-06-29 01:03:05 +0000753void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000754{
bellard6a00d602005-11-21 23:25:50 +0000755 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000756 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000757 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000758 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000759 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000760
bellard9fa3e852004-01-04 18:06:42 +0000761 /* remove the TB from the hash list */
762 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
763 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000764 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000765 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000766
bellard9fa3e852004-01-04 18:06:42 +0000767 /* remove the TB from the page list */
768 if (tb->page_addr[0] != page_addr) {
769 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
770 tb_page_remove(&p->first_tb, tb);
771 invalidate_page_bitmap(p);
772 }
773 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
774 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
775 tb_page_remove(&p->first_tb, tb);
776 invalidate_page_bitmap(p);
777 }
778
bellard8a40a182005-11-20 10:35:40 +0000779 tb_invalidated_flag = 1;
780
781 /* remove the TB from the hash list */
782 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000783 for(env = first_cpu; env != NULL; env = env->next_cpu) {
784 if (env->tb_jmp_cache[h] == tb)
785 env->tb_jmp_cache[h] = NULL;
786 }
bellard8a40a182005-11-20 10:35:40 +0000787
788 /* suppress this TB from the two jump lists */
789 tb_jmp_remove(tb, 0);
790 tb_jmp_remove(tb, 1);
791
792 /* suppress any remaining jumps to this TB */
793 tb1 = tb->jmp_first;
794 for(;;) {
795 n1 = (long)tb1 & 3;
796 if (n1 == 2)
797 break;
798 tb1 = (TranslationBlock *)((long)tb1 & ~3);
799 tb2 = tb1->jmp_next[n1];
800 tb_reset_jump(tb1, n1);
801 tb1->jmp_next[n1] = NULL;
802 tb1 = tb2;
803 }
804 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
805
bellarde3db7222005-01-26 22:00:47 +0000806 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000807}
808
809static inline void set_bits(uint8_t *tab, int start, int len)
810{
811 int end, mask, end1;
812
813 end = start + len;
814 tab += start >> 3;
815 mask = 0xff << (start & 7);
816 if ((start & ~7) == (end & ~7)) {
817 if (start < end) {
818 mask &= ~(0xff << (end & 7));
819 *tab |= mask;
820 }
821 } else {
822 *tab++ |= mask;
823 start = (start + 8) & ~7;
824 end1 = end & ~7;
825 while (start < end1) {
826 *tab++ = 0xff;
827 start += 8;
828 }
829 if (start < end) {
830 mask = ~(0xff << (end & 7));
831 *tab |= mask;
832 }
833 }
834}
835
836static void build_page_bitmap(PageDesc *p)
837{
838 int n, tb_start, tb_end;
839 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000840
pbrookb2a70812008-06-09 13:57:23 +0000841 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000842
843 tb = p->first_tb;
844 while (tb != NULL) {
845 n = (long)tb & 3;
846 tb = (TranslationBlock *)((long)tb & ~3);
847 /* NOTE: this is subtle as a TB may span two physical pages */
848 if (n == 0) {
849 /* NOTE: tb_end may be after the end of the page, but
850 it is not a problem */
851 tb_start = tb->pc & ~TARGET_PAGE_MASK;
852 tb_end = tb_start + tb->size;
853 if (tb_end > TARGET_PAGE_SIZE)
854 tb_end = TARGET_PAGE_SIZE;
855 } else {
856 tb_start = 0;
857 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
858 }
859 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
860 tb = tb->page_next[n];
861 }
862}
863
pbrook2e70f6e2008-06-29 01:03:05 +0000864TranslationBlock *tb_gen_code(CPUState *env,
865 target_ulong pc, target_ulong cs_base,
866 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000867{
868 TranslationBlock *tb;
869 uint8_t *tc_ptr;
870 target_ulong phys_pc, phys_page2, virt_page2;
871 int code_gen_size;
872
bellardc27004e2005-01-03 23:35:10 +0000873 phys_pc = get_phys_addr_code(env, pc);
874 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000875 if (!tb) {
876 /* flush must be done */
877 tb_flush(env);
878 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000879 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000880 /* Don't forget to invalidate previous TB info. */
881 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000882 }
883 tc_ptr = code_gen_ptr;
884 tb->tc_ptr = tc_ptr;
885 tb->cs_base = cs_base;
886 tb->flags = flags;
887 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000888 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000889 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000890
bellardd720b932004-04-25 17:57:43 +0000891 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000892 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000893 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000894 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000895 phys_page2 = get_phys_addr_code(env, virt_page2);
896 }
897 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000898 return tb;
bellardd720b932004-04-25 17:57:43 +0000899}
ths3b46e622007-09-17 08:09:54 +0000900
bellard9fa3e852004-01-04 18:06:42 +0000901/* invalidate all TBs which intersect with the target physical page
902 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000903 the same physical page. 'is_cpu_write_access' should be true if called
904 from a real cpu write access: the virtual CPU will exit the current
905 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000906void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000907 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000908{
aliguori6b917542008-11-18 19:46:41 +0000909 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000910 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000911 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000912 PageDesc *p;
913 int n;
914#ifdef TARGET_HAS_PRECISE_SMC
915 int current_tb_not_found = is_cpu_write_access;
916 TranslationBlock *current_tb = NULL;
917 int current_tb_modified = 0;
918 target_ulong current_pc = 0;
919 target_ulong current_cs_base = 0;
920 int current_flags = 0;
921#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000922
923 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000924 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000925 return;
ths5fafdf22007-09-16 21:08:06 +0000926 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000927 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
928 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000929 /* build code bitmap */
930 build_page_bitmap(p);
931 }
932
933 /* we remove all the TBs in the range [start, end[ */
934 /* XXX: see if in some cases it could be faster to invalidate all the code */
935 tb = p->first_tb;
936 while (tb != NULL) {
937 n = (long)tb & 3;
938 tb = (TranslationBlock *)((long)tb & ~3);
939 tb_next = tb->page_next[n];
940 /* NOTE: this is subtle as a TB may span two physical pages */
941 if (n == 0) {
942 /* NOTE: tb_end may be after the end of the page, but
943 it is not a problem */
944 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
945 tb_end = tb_start + tb->size;
946 } else {
947 tb_start = tb->page_addr[1];
948 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
949 }
950 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000951#ifdef TARGET_HAS_PRECISE_SMC
952 if (current_tb_not_found) {
953 current_tb_not_found = 0;
954 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000955 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000956 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000957 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000958 }
959 }
960 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000961 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000962 /* If we are modifying the current TB, we must stop
963 its execution. We could be more precise by checking
964 that the modification is after the current PC, but it
965 would require a specialized function to partially
966 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000967
bellardd720b932004-04-25 17:57:43 +0000968 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000969 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000970 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000971 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
972 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000973 }
974#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000975 /* we need to do that to handle the case where a signal
976 occurs while doing tb_phys_invalidate() */
977 saved_tb = NULL;
978 if (env) {
979 saved_tb = env->current_tb;
980 env->current_tb = NULL;
981 }
bellard9fa3e852004-01-04 18:06:42 +0000982 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000983 if (env) {
984 env->current_tb = saved_tb;
985 if (env->interrupt_request && env->current_tb)
986 cpu_interrupt(env, env->interrupt_request);
987 }
bellard9fa3e852004-01-04 18:06:42 +0000988 }
989 tb = tb_next;
990 }
991#if !defined(CONFIG_USER_ONLY)
992 /* if no code remaining, no need to continue to use slow writes */
993 if (!p->first_tb) {
994 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000995 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000996 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000997 }
998 }
999#endif
1000#ifdef TARGET_HAS_PRECISE_SMC
1001 if (current_tb_modified) {
1002 /* we generate a block containing just the instruction
1003 modifying the memory. It will ensure that it cannot modify
1004 itself */
bellardea1c1802004-06-14 18:56:36 +00001005 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001006 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001007 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001008 }
1009#endif
1010}
1011
1012/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001013static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001014{
1015 PageDesc *p;
1016 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001017#if 0
bellarda4193c82004-06-03 14:01:43 +00001018 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001019 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1020 cpu_single_env->mem_io_vaddr, len,
1021 cpu_single_env->eip,
1022 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001023 }
1024#endif
bellard9fa3e852004-01-04 18:06:42 +00001025 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001026 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001027 return;
1028 if (p->code_bitmap) {
1029 offset = start & ~TARGET_PAGE_MASK;
1030 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1031 if (b & ((1 << len) - 1))
1032 goto do_invalidate;
1033 } else {
1034 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001035 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001036 }
1037}
1038
bellard9fa3e852004-01-04 18:06:42 +00001039#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001040static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001041 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001042{
aliguori6b917542008-11-18 19:46:41 +00001043 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001044 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001045 int n;
bellardd720b932004-04-25 17:57:43 +00001046#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001047 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001048 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001049 int current_tb_modified = 0;
1050 target_ulong current_pc = 0;
1051 target_ulong current_cs_base = 0;
1052 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001053#endif
bellard9fa3e852004-01-04 18:06:42 +00001054
1055 addr &= TARGET_PAGE_MASK;
1056 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001057 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001058 return;
1059 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001060#ifdef TARGET_HAS_PRECISE_SMC
1061 if (tb && pc != 0) {
1062 current_tb = tb_find_pc(pc);
1063 }
1064#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001065 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001066 n = (long)tb & 3;
1067 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001068#ifdef TARGET_HAS_PRECISE_SMC
1069 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001070 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001071 /* If we are modifying the current TB, we must stop
1072 its execution. We could be more precise by checking
1073 that the modification is after the current PC, but it
1074 would require a specialized function to partially
1075 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001076
bellardd720b932004-04-25 17:57:43 +00001077 current_tb_modified = 1;
1078 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001079 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1080 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001081 }
1082#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001083 tb_phys_invalidate(tb, addr);
1084 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001085 }
1086 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001087#ifdef TARGET_HAS_PRECISE_SMC
1088 if (current_tb_modified) {
1089 /* we generate a block containing just the instruction
1090 modifying the memory. It will ensure that it cannot modify
1091 itself */
bellardea1c1802004-06-14 18:56:36 +00001092 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001093 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001094 cpu_resume_from_signal(env, puc);
1095 }
1096#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001097}
bellard9fa3e852004-01-04 18:06:42 +00001098#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001099
1100/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001101static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001102 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001103{
1104 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001105 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001106
bellard9fa3e852004-01-04 18:06:42 +00001107 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001108 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001109 tb->page_next[n] = p->first_tb;
1110 last_first_tb = p->first_tb;
1111 p->first_tb = (TranslationBlock *)((long)tb | n);
1112 invalidate_page_bitmap(p);
1113
bellard107db442004-06-22 18:48:46 +00001114#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001115
bellard9fa3e852004-01-04 18:06:42 +00001116#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001117 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001118 target_ulong addr;
1119 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001120 int prot;
1121
bellardfd6ce8f2003-05-14 19:00:11 +00001122 /* force the host page as non writable (writes will have a
1123 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001124 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001125 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001126 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1127 addr += TARGET_PAGE_SIZE) {
1128
1129 p2 = page_find (addr >> TARGET_PAGE_BITS);
1130 if (!p2)
1131 continue;
1132 prot |= p2->flags;
1133 p2->flags &= ~PAGE_WRITE;
1134 page_get_flags(addr);
1135 }
ths5fafdf22007-09-16 21:08:06 +00001136 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001137 (prot & PAGE_BITS) & ~PAGE_WRITE);
1138#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001139 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001140 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001141#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001142 }
bellard9fa3e852004-01-04 18:06:42 +00001143#else
1144 /* if some code is already present, then the pages are already
1145 protected. So we handle the case where only the first TB is
1146 allocated in a physical page */
1147 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001148 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001149 }
1150#endif
bellardd720b932004-04-25 17:57:43 +00001151
1152#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001153}
1154
1155/* Allocate a new translation block. Flush the translation buffer if
1156 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001157TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001158{
1159 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001160
bellard26a5f132008-05-28 12:30:31 +00001161 if (nb_tbs >= code_gen_max_blocks ||
1162 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001163 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001164 tb = &tbs[nb_tbs++];
1165 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001166 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001167 return tb;
1168}
1169
pbrook2e70f6e2008-06-29 01:03:05 +00001170void tb_free(TranslationBlock *tb)
1171{
thsbf20dc02008-06-30 17:22:19 +00001172 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001173 Ignore the hard cases and just back up if this TB happens to
1174 be the last one generated. */
1175 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1176 code_gen_ptr = tb->tc_ptr;
1177 nb_tbs--;
1178 }
1179}
1180
bellard9fa3e852004-01-04 18:06:42 +00001181/* add a new TB and link it to the physical page tables. phys_page2 is
1182 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001183void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001184 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001185{
bellard9fa3e852004-01-04 18:06:42 +00001186 unsigned int h;
1187 TranslationBlock **ptb;
1188
pbrookc8a706f2008-06-02 16:16:42 +00001189 /* Grab the mmap lock to stop another thread invalidating this TB
1190 before we are done. */
1191 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001192 /* add in the physical hash table */
1193 h = tb_phys_hash_func(phys_pc);
1194 ptb = &tb_phys_hash[h];
1195 tb->phys_hash_next = *ptb;
1196 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001197
1198 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001199 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1200 if (phys_page2 != -1)
1201 tb_alloc_page(tb, 1, phys_page2);
1202 else
1203 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001204
bellardd4e81642003-05-25 16:46:15 +00001205 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1206 tb->jmp_next[0] = NULL;
1207 tb->jmp_next[1] = NULL;
1208
1209 /* init original jump addresses */
1210 if (tb->tb_next_offset[0] != 0xffff)
1211 tb_reset_jump(tb, 0);
1212 if (tb->tb_next_offset[1] != 0xffff)
1213 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001214
1215#ifdef DEBUG_TB_CHECK
1216 tb_page_check();
1217#endif
pbrookc8a706f2008-06-02 16:16:42 +00001218 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001219}
1220
bellarda513fe12003-05-27 23:29:48 +00001221/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1222 tb[1].tc_ptr. Return NULL if not found */
1223TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1224{
1225 int m_min, m_max, m;
1226 unsigned long v;
1227 TranslationBlock *tb;
1228
1229 if (nb_tbs <= 0)
1230 return NULL;
1231 if (tc_ptr < (unsigned long)code_gen_buffer ||
1232 tc_ptr >= (unsigned long)code_gen_ptr)
1233 return NULL;
1234 /* binary search (cf Knuth) */
1235 m_min = 0;
1236 m_max = nb_tbs - 1;
1237 while (m_min <= m_max) {
1238 m = (m_min + m_max) >> 1;
1239 tb = &tbs[m];
1240 v = (unsigned long)tb->tc_ptr;
1241 if (v == tc_ptr)
1242 return tb;
1243 else if (tc_ptr < v) {
1244 m_max = m - 1;
1245 } else {
1246 m_min = m + 1;
1247 }
ths5fafdf22007-09-16 21:08:06 +00001248 }
bellarda513fe12003-05-27 23:29:48 +00001249 return &tbs[m_max];
1250}
bellard75012672003-06-21 13:11:07 +00001251
bellardea041c02003-06-25 16:16:50 +00001252static void tb_reset_jump_recursive(TranslationBlock *tb);
1253
1254static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1255{
1256 TranslationBlock *tb1, *tb_next, **ptb;
1257 unsigned int n1;
1258
1259 tb1 = tb->jmp_next[n];
1260 if (tb1 != NULL) {
1261 /* find head of list */
1262 for(;;) {
1263 n1 = (long)tb1 & 3;
1264 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1265 if (n1 == 2)
1266 break;
1267 tb1 = tb1->jmp_next[n1];
1268 }
1269 /* we are now sure now that tb jumps to tb1 */
1270 tb_next = tb1;
1271
1272 /* remove tb from the jmp_first list */
1273 ptb = &tb_next->jmp_first;
1274 for(;;) {
1275 tb1 = *ptb;
1276 n1 = (long)tb1 & 3;
1277 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1278 if (n1 == n && tb1 == tb)
1279 break;
1280 ptb = &tb1->jmp_next[n1];
1281 }
1282 *ptb = tb->jmp_next[n];
1283 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001284
bellardea041c02003-06-25 16:16:50 +00001285 /* suppress the jump to next tb in generated code */
1286 tb_reset_jump(tb, n);
1287
bellard01243112004-01-04 15:48:17 +00001288 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001289 tb_reset_jump_recursive(tb_next);
1290 }
1291}
1292
1293static void tb_reset_jump_recursive(TranslationBlock *tb)
1294{
1295 tb_reset_jump_recursive2(tb, 0);
1296 tb_reset_jump_recursive2(tb, 1);
1297}
1298
bellard1fddef42005-04-17 19:16:13 +00001299#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001300static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1301{
j_mayer9b3c35e2007-04-07 11:21:28 +00001302 target_phys_addr_t addr;
1303 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001304 ram_addr_t ram_addr;
1305 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001306
pbrookc2f07f82006-04-08 17:14:56 +00001307 addr = cpu_get_phys_page_debug(env, pc);
1308 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1309 if (!p) {
1310 pd = IO_MEM_UNASSIGNED;
1311 } else {
1312 pd = p->phys_offset;
1313 }
1314 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001315 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001316}
bellardc27004e2005-01-03 23:35:10 +00001317#endif
bellardd720b932004-04-25 17:57:43 +00001318
pbrook6658ffb2007-03-16 23:58:11 +00001319/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001320int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1321 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001322{
aliguorib4051332008-11-18 20:14:20 +00001323 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001324 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001325
aliguorib4051332008-11-18 20:14:20 +00001326 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1327 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1328 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1329 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1330 return -EINVAL;
1331 }
aliguoria1d1bb32008-11-18 20:07:32 +00001332 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001333
aliguoria1d1bb32008-11-18 20:07:32 +00001334 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001335 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001336 wp->flags = flags;
1337
aliguori2dc9f412008-11-18 20:56:59 +00001338 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001339 if (flags & BP_GDB)
1340 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1341 else
1342 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001343
pbrook6658ffb2007-03-16 23:58:11 +00001344 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001345
1346 if (watchpoint)
1347 *watchpoint = wp;
1348 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001349}
1350
aliguoria1d1bb32008-11-18 20:07:32 +00001351/* Remove a specific watchpoint. */
1352int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1353 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001354{
aliguorib4051332008-11-18 20:14:20 +00001355 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001356 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001357
aliguoric0ce9982008-11-25 22:13:57 +00001358 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001359 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001360 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001361 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001362 return 0;
1363 }
1364 }
aliguoria1d1bb32008-11-18 20:07:32 +00001365 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001366}
1367
aliguoria1d1bb32008-11-18 20:07:32 +00001368/* Remove a specific watchpoint by reference. */
1369void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1370{
aliguoric0ce9982008-11-25 22:13:57 +00001371 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001372
aliguoria1d1bb32008-11-18 20:07:32 +00001373 tlb_flush_page(env, watchpoint->vaddr);
1374
1375 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001376}
1377
aliguoria1d1bb32008-11-18 20:07:32 +00001378/* Remove all matching watchpoints. */
1379void cpu_watchpoint_remove_all(CPUState *env, int mask)
1380{
aliguoric0ce9982008-11-25 22:13:57 +00001381 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001382
aliguoric0ce9982008-11-25 22:13:57 +00001383 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001384 if (wp->flags & mask)
1385 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001386 }
aliguoria1d1bb32008-11-18 20:07:32 +00001387}
1388
1389/* Add a breakpoint. */
1390int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1391 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001392{
bellard1fddef42005-04-17 19:16:13 +00001393#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001394 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001395
aliguoria1d1bb32008-11-18 20:07:32 +00001396 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001397
1398 bp->pc = pc;
1399 bp->flags = flags;
1400
aliguori2dc9f412008-11-18 20:56:59 +00001401 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001402 if (flags & BP_GDB)
1403 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1404 else
1405 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001406
1407 breakpoint_invalidate(env, pc);
1408
1409 if (breakpoint)
1410 *breakpoint = bp;
1411 return 0;
1412#else
1413 return -ENOSYS;
1414#endif
1415}
1416
1417/* Remove a specific breakpoint. */
1418int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1419{
1420#if defined(TARGET_HAS_ICE)
1421 CPUBreakpoint *bp;
1422
aliguoric0ce9982008-11-25 22:13:57 +00001423 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001424 if (bp->pc == pc && bp->flags == flags) {
1425 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001426 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001427 }
bellard4c3a88a2003-07-26 12:06:08 +00001428 }
aliguoria1d1bb32008-11-18 20:07:32 +00001429 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001430#else
aliguoria1d1bb32008-11-18 20:07:32 +00001431 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001432#endif
1433}
1434
aliguoria1d1bb32008-11-18 20:07:32 +00001435/* Remove a specific breakpoint by reference. */
1436void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001437{
bellard1fddef42005-04-17 19:16:13 +00001438#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001439 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001440
aliguoria1d1bb32008-11-18 20:07:32 +00001441 breakpoint_invalidate(env, breakpoint->pc);
1442
1443 qemu_free(breakpoint);
1444#endif
1445}
1446
1447/* Remove all matching breakpoints. */
1448void cpu_breakpoint_remove_all(CPUState *env, int mask)
1449{
1450#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001451 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001452
aliguoric0ce9982008-11-25 22:13:57 +00001453 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001454 if (bp->flags & mask)
1455 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001456 }
bellard4c3a88a2003-07-26 12:06:08 +00001457#endif
1458}
1459
bellardc33a3462003-07-29 20:50:33 +00001460/* enable or disable single step mode. EXCP_DEBUG is returned by the
1461 CPU loop after each instruction */
1462void cpu_single_step(CPUState *env, int enabled)
1463{
bellard1fddef42005-04-17 19:16:13 +00001464#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001465 if (env->singlestep_enabled != enabled) {
1466 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001467 if (kvm_enabled())
1468 kvm_update_guest_debug(env, 0);
1469 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001470 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001471 /* XXX: only flush what is necessary */
1472 tb_flush(env);
1473 }
bellardc33a3462003-07-29 20:50:33 +00001474 }
1475#endif
1476}
1477
bellard34865132003-10-05 14:28:56 +00001478/* enable or disable low levels log */
1479void cpu_set_log(int log_flags)
1480{
1481 loglevel = log_flags;
1482 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001483 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001484 if (!logfile) {
1485 perror(logfilename);
1486 _exit(1);
1487 }
bellard9fa3e852004-01-04 18:06:42 +00001488#if !defined(CONFIG_SOFTMMU)
1489 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1490 {
blueswir1b55266b2008-09-20 08:07:15 +00001491 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001492 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1493 }
Filip Navarabf65f532009-07-27 10:02:04 -05001494#elif !defined(_WIN32)
1495 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001496 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001497#endif
pbrooke735b912007-06-30 13:53:24 +00001498 log_append = 1;
1499 }
1500 if (!loglevel && logfile) {
1501 fclose(logfile);
1502 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001503 }
1504}
1505
1506void cpu_set_log_filename(const char *filename)
1507{
1508 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001509 if (logfile) {
1510 fclose(logfile);
1511 logfile = NULL;
1512 }
1513 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001514}
bellardc33a3462003-07-29 20:50:33 +00001515
aurel323098dba2009-03-07 21:28:24 +00001516static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001517{
Juan Quintela2f7bb872009-07-27 16:13:24 +02001518#if defined(CONFIG_USE_NPTL)
pbrookd5975362008-06-07 20:50:51 +00001519 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1520 problem and hope the cpu will stop of its own accord. For userspace
1521 emulation this often isn't actually as bad as it sounds. Often
1522 signals are used primarily to interrupt blocking syscalls. */
1523#else
aurel323098dba2009-03-07 21:28:24 +00001524 TranslationBlock *tb;
1525 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1526
1527 tb = env->current_tb;
1528 /* if the cpu is currently executing code, we must unlink it and
1529 all the potentially executing TB */
1530 if (tb && !testandset(&interrupt_lock)) {
1531 env->current_tb = NULL;
1532 tb_reset_jump_recursive(tb);
1533 resetlock(&interrupt_lock);
1534 }
1535#endif
1536}
1537
1538/* mask must never be zero, except for A20 change call */
1539void cpu_interrupt(CPUState *env, int mask)
1540{
1541 int old_mask;
1542
1543 old_mask = env->interrupt_request;
1544 env->interrupt_request |= mask;
1545
aliguori8edac962009-04-24 18:03:45 +00001546#ifndef CONFIG_USER_ONLY
1547 /*
1548 * If called from iothread context, wake the target cpu in
1549 * case its halted.
1550 */
1551 if (!qemu_cpu_self(env)) {
1552 qemu_cpu_kick(env);
1553 return;
1554 }
1555#endif
1556
pbrook2e70f6e2008-06-29 01:03:05 +00001557 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001558 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001559#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001560 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001561 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001562 cpu_abort(env, "Raised interrupt while not in I/O function");
1563 }
1564#endif
1565 } else {
aurel323098dba2009-03-07 21:28:24 +00001566 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001567 }
1568}
1569
bellardb54ad042004-05-20 13:42:52 +00001570void cpu_reset_interrupt(CPUState *env, int mask)
1571{
1572 env->interrupt_request &= ~mask;
1573}
1574
aurel323098dba2009-03-07 21:28:24 +00001575void cpu_exit(CPUState *env)
1576{
1577 env->exit_request = 1;
1578 cpu_unlink_tb(env);
1579}
1580
blueswir1c7cd6a32008-10-02 18:27:46 +00001581const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001582 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001583 "show generated host assembly code for each compiled TB" },
1584 { CPU_LOG_TB_IN_ASM, "in_asm",
1585 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001586 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001587 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001588 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001589 "show micro ops "
1590#ifdef TARGET_I386
1591 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001592#endif
blueswir1e01a1152008-03-14 17:37:11 +00001593 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001594 { CPU_LOG_INT, "int",
1595 "show interrupts/exceptions in short format" },
1596 { CPU_LOG_EXEC, "exec",
1597 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001598 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001599 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001600#ifdef TARGET_I386
1601 { CPU_LOG_PCALL, "pcall",
1602 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001603 { CPU_LOG_RESET, "cpu_reset",
1604 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001605#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001606#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001607 { CPU_LOG_IOPORT, "ioport",
1608 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001609#endif
bellardf193c792004-03-21 17:06:25 +00001610 { 0, NULL, NULL },
1611};
1612
1613static int cmp1(const char *s1, int n, const char *s2)
1614{
1615 if (strlen(s2) != n)
1616 return 0;
1617 return memcmp(s1, s2, n) == 0;
1618}
ths3b46e622007-09-17 08:09:54 +00001619
bellardf193c792004-03-21 17:06:25 +00001620/* takes a comma separated list of log masks. Return 0 if error. */
1621int cpu_str_to_log_mask(const char *str)
1622{
blueswir1c7cd6a32008-10-02 18:27:46 +00001623 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001624 int mask;
1625 const char *p, *p1;
1626
1627 p = str;
1628 mask = 0;
1629 for(;;) {
1630 p1 = strchr(p, ',');
1631 if (!p1)
1632 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001633 if(cmp1(p,p1-p,"all")) {
1634 for(item = cpu_log_items; item->mask != 0; item++) {
1635 mask |= item->mask;
1636 }
1637 } else {
bellardf193c792004-03-21 17:06:25 +00001638 for(item = cpu_log_items; item->mask != 0; item++) {
1639 if (cmp1(p, p1 - p, item->name))
1640 goto found;
1641 }
1642 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001643 }
bellardf193c792004-03-21 17:06:25 +00001644 found:
1645 mask |= item->mask;
1646 if (*p1 != ',')
1647 break;
1648 p = p1 + 1;
1649 }
1650 return mask;
1651}
bellardea041c02003-06-25 16:16:50 +00001652
bellard75012672003-06-21 13:11:07 +00001653void cpu_abort(CPUState *env, const char *fmt, ...)
1654{
1655 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001656 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001657
1658 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001659 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001660 fprintf(stderr, "qemu: fatal: ");
1661 vfprintf(stderr, fmt, ap);
1662 fprintf(stderr, "\n");
1663#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001664 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1665#else
1666 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001667#endif
aliguori93fcfe32009-01-15 22:34:14 +00001668 if (qemu_log_enabled()) {
1669 qemu_log("qemu: fatal: ");
1670 qemu_log_vprintf(fmt, ap2);
1671 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001672#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001673 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001674#else
aliguori93fcfe32009-01-15 22:34:14 +00001675 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001676#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001677 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001678 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001679 }
pbrook493ae1f2007-11-23 16:53:59 +00001680 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001681 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001682 abort();
1683}
1684
thsc5be9f02007-02-28 20:20:53 +00001685CPUState *cpu_copy(CPUState *env)
1686{
ths01ba9812007-12-09 02:22:57 +00001687 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001688 CPUState *next_cpu = new_env->next_cpu;
1689 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001690#if defined(TARGET_HAS_ICE)
1691 CPUBreakpoint *bp;
1692 CPUWatchpoint *wp;
1693#endif
1694
thsc5be9f02007-02-28 20:20:53 +00001695 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001696
1697 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001698 new_env->next_cpu = next_cpu;
1699 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001700
1701 /* Clone all break/watchpoints.
1702 Note: Once we support ptrace with hw-debug register access, make sure
1703 BP_CPU break/watchpoints are handled correctly on clone. */
1704 TAILQ_INIT(&env->breakpoints);
1705 TAILQ_INIT(&env->watchpoints);
1706#if defined(TARGET_HAS_ICE)
1707 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1708 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1709 }
1710 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1711 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1712 wp->flags, NULL);
1713 }
1714#endif
1715
thsc5be9f02007-02-28 20:20:53 +00001716 return new_env;
1717}
1718
bellard01243112004-01-04 15:48:17 +00001719#if !defined(CONFIG_USER_ONLY)
1720
edgar_igl5c751e92008-05-06 08:44:21 +00001721static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1722{
1723 unsigned int i;
1724
1725 /* Discard jump cache entries for any tb which might potentially
1726 overlap the flushed page. */
1727 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1728 memset (&env->tb_jmp_cache[i], 0,
1729 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1730
1731 i = tb_jmp_cache_hash_page(addr);
1732 memset (&env->tb_jmp_cache[i], 0,
1733 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1734}
1735
Igor Kovalenko08738982009-07-12 02:15:40 +04001736static CPUTLBEntry s_cputlb_empty_entry = {
1737 .addr_read = -1,
1738 .addr_write = -1,
1739 .addr_code = -1,
1740 .addend = -1,
1741};
1742
bellardee8b7022004-02-03 23:35:10 +00001743/* NOTE: if flush_global is true, also flush global entries (not
1744 implemented yet) */
1745void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001746{
bellard33417e72003-08-10 21:47:01 +00001747 int i;
bellard01243112004-01-04 15:48:17 +00001748
bellard9fa3e852004-01-04 18:06:42 +00001749#if defined(DEBUG_TLB)
1750 printf("tlb_flush:\n");
1751#endif
bellard01243112004-01-04 15:48:17 +00001752 /* must reset current TB so that interrupts cannot modify the
1753 links while we are modifying them */
1754 env->current_tb = NULL;
1755
bellard33417e72003-08-10 21:47:01 +00001756 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001757 int mmu_idx;
1758 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001759 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001760 }
bellard33417e72003-08-10 21:47:01 +00001761 }
bellard9fa3e852004-01-04 18:06:42 +00001762
bellard8a40a182005-11-20 10:35:40 +00001763 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001764
bellarde3db7222005-01-26 22:00:47 +00001765 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001766}
1767
bellard274da6b2004-05-20 21:56:27 +00001768static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001769{
ths5fafdf22007-09-16 21:08:06 +00001770 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001771 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001772 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001773 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001774 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001775 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001776 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001777 }
bellard61382a52003-10-27 21:22:23 +00001778}
1779
bellard2e126692004-04-25 21:28:44 +00001780void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001781{
bellard8a40a182005-11-20 10:35:40 +00001782 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001783 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001784
bellard9fa3e852004-01-04 18:06:42 +00001785#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001786 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001787#endif
bellard01243112004-01-04 15:48:17 +00001788 /* must reset current TB so that interrupts cannot modify the
1789 links while we are modifying them */
1790 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001791
bellard61382a52003-10-27 21:22:23 +00001792 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001793 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001794 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1795 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001796
edgar_igl5c751e92008-05-06 08:44:21 +00001797 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001798}
1799
bellard9fa3e852004-01-04 18:06:42 +00001800/* update the TLBs so that writes to code in the virtual page 'addr'
1801 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001802static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001803{
ths5fafdf22007-09-16 21:08:06 +00001804 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001805 ram_addr + TARGET_PAGE_SIZE,
1806 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001807}
1808
bellard9fa3e852004-01-04 18:06:42 +00001809/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001810 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001811static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001812 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001813{
bellard3a7d9292005-08-21 09:26:42 +00001814 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001815}
1816
ths5fafdf22007-09-16 21:08:06 +00001817static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001818 unsigned long start, unsigned long length)
1819{
1820 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001821 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1822 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001823 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001824 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001825 }
1826 }
1827}
1828
pbrook5579c7f2009-04-11 14:47:08 +00001829/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001830void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001831 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001832{
1833 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001834 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001835 int i, mask, len;
1836 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001837
1838 start &= TARGET_PAGE_MASK;
1839 end = TARGET_PAGE_ALIGN(end);
1840
1841 length = end - start;
1842 if (length == 0)
1843 return;
bellard0a962c02005-02-10 22:00:27 +00001844 len = length >> TARGET_PAGE_BITS;
bellardf23db162005-08-21 19:12:28 +00001845 mask = ~dirty_flags;
1846 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1847 for(i = 0; i < len; i++)
1848 p[i] &= mask;
1849
bellard1ccde1c2004-02-06 19:46:14 +00001850 /* we modify the TLB cache so that the dirty bit will be set again
1851 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001852 start1 = (unsigned long)qemu_get_ram_ptr(start);
1853 /* Chek that we don't span multiple blocks - this breaks the
1854 address comparisons below. */
1855 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1856 != (end - 1) - start) {
1857 abort();
1858 }
1859
bellard6a00d602005-11-21 23:25:50 +00001860 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001861 int mmu_idx;
1862 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1863 for(i = 0; i < CPU_TLB_SIZE; i++)
1864 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
1865 start1, length);
1866 }
bellard6a00d602005-11-21 23:25:50 +00001867 }
bellard1ccde1c2004-02-06 19:46:14 +00001868}
1869
aliguori74576192008-10-06 14:02:03 +00001870int cpu_physical_memory_set_dirty_tracking(int enable)
1871{
1872 in_migration = enable;
Jan Kiszkab0a46a32009-05-02 00:22:51 +02001873 if (kvm_enabled()) {
1874 return kvm_set_migration_log(enable);
1875 }
aliguori74576192008-10-06 14:02:03 +00001876 return 0;
1877}
1878
1879int cpu_physical_memory_get_dirty_tracking(void)
1880{
1881 return in_migration;
1882}
1883
Jan Kiszka151f7742009-05-01 20:52:47 +02001884int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
1885 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00001886{
Jan Kiszka151f7742009-05-01 20:52:47 +02001887 int ret = 0;
1888
aliguori2bec46d2008-11-24 20:21:41 +00001889 if (kvm_enabled())
Jan Kiszka151f7742009-05-01 20:52:47 +02001890 ret = kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1891 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00001892}
1893
bellard3a7d9292005-08-21 09:26:42 +00001894static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1895{
1896 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001897 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001898
bellard84b7b8e2005-11-28 21:19:04 +00001899 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001900 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1901 + tlb_entry->addend);
1902 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001903 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001904 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001905 }
1906 }
1907}
1908
1909/* update the TLB according to the current state of the dirty bits */
1910void cpu_tlb_update_dirty(CPUState *env)
1911{
1912 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001913 int mmu_idx;
1914 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1915 for(i = 0; i < CPU_TLB_SIZE; i++)
1916 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
1917 }
bellard3a7d9292005-08-21 09:26:42 +00001918}
1919
pbrook0f459d12008-06-09 00:20:13 +00001920static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001921{
pbrook0f459d12008-06-09 00:20:13 +00001922 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1923 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001924}
1925
pbrook0f459d12008-06-09 00:20:13 +00001926/* update the TLB corresponding to virtual page vaddr
1927 so that it is no longer dirty */
1928static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001929{
bellard1ccde1c2004-02-06 19:46:14 +00001930 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001931 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00001932
pbrook0f459d12008-06-09 00:20:13 +00001933 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001934 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001935 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1936 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00001937}
1938
bellard59817cc2004-02-16 22:01:13 +00001939/* add a new TLB entry. At most one entry for a given virtual address
1940 is permitted. Return 0 if OK or 2 if the page could not be mapped
1941 (can only happen in non SOFTMMU mode for I/O pages or pages
1942 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001943int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1944 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001945 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001946{
bellard92e873b2004-05-21 14:52:29 +00001947 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001948 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001949 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001950 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001951 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001952 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001953 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001954 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001955 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001956 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001957
bellard92e873b2004-05-21 14:52:29 +00001958 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001959 if (!p) {
1960 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001961 } else {
1962 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001963 }
1964#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001965 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1966 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001967#endif
1968
1969 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001970 address = vaddr;
1971 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1972 /* IO memory case (romd handled later) */
1973 address |= TLB_MMIO;
1974 }
pbrook5579c7f2009-04-11 14:47:08 +00001975 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00001976 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1977 /* Normal RAM. */
1978 iotlb = pd & TARGET_PAGE_MASK;
1979 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1980 iotlb |= IO_MEM_NOTDIRTY;
1981 else
1982 iotlb |= IO_MEM_ROM;
1983 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001984 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00001985 It would be nice to pass an offset from the base address
1986 of that region. This would avoid having to special case RAM,
1987 and avoid full address decoding in every device.
1988 We can't use the high bits of pd for this because
1989 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00001990 iotlb = (pd & ~TARGET_PAGE_MASK);
1991 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00001992 iotlb += p->region_offset;
1993 } else {
1994 iotlb += paddr;
1995 }
pbrook0f459d12008-06-09 00:20:13 +00001996 }
pbrook6658ffb2007-03-16 23:58:11 +00001997
pbrook0f459d12008-06-09 00:20:13 +00001998 code_address = address;
1999 /* Make accesses to pages with watchpoints go via the
2000 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002001 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002002 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002003 iotlb = io_mem_watch + paddr;
2004 /* TODO: The memory case can be optimized by not trapping
2005 reads of pages with a write breakpoint. */
2006 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002007 }
pbrook0f459d12008-06-09 00:20:13 +00002008 }
balrogd79acba2007-06-26 20:01:13 +00002009
pbrook0f459d12008-06-09 00:20:13 +00002010 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2011 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2012 te = &env->tlb_table[mmu_idx][index];
2013 te->addend = addend - vaddr;
2014 if (prot & PAGE_READ) {
2015 te->addr_read = address;
2016 } else {
2017 te->addr_read = -1;
2018 }
edgar_igl5c751e92008-05-06 08:44:21 +00002019
pbrook0f459d12008-06-09 00:20:13 +00002020 if (prot & PAGE_EXEC) {
2021 te->addr_code = code_address;
2022 } else {
2023 te->addr_code = -1;
2024 }
2025 if (prot & PAGE_WRITE) {
2026 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2027 (pd & IO_MEM_ROMD)) {
2028 /* Write access calls the I/O callback. */
2029 te->addr_write = address | TLB_MMIO;
2030 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2031 !cpu_physical_memory_is_dirty(pd)) {
2032 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002033 } else {
pbrook0f459d12008-06-09 00:20:13 +00002034 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002035 }
pbrook0f459d12008-06-09 00:20:13 +00002036 } else {
2037 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002038 }
bellard9fa3e852004-01-04 18:06:42 +00002039 return ret;
2040}
2041
bellard01243112004-01-04 15:48:17 +00002042#else
2043
bellardee8b7022004-02-03 23:35:10 +00002044void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002045{
2046}
2047
bellard2e126692004-04-25 21:28:44 +00002048void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002049{
2050}
2051
ths5fafdf22007-09-16 21:08:06 +00002052int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2053 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002054 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002055{
bellard9fa3e852004-01-04 18:06:42 +00002056 return 0;
2057}
bellard33417e72003-08-10 21:47:01 +00002058
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002059/*
2060 * Walks guest process memory "regions" one by one
2061 * and calls callback function 'fn' for each region.
2062 */
2063int walk_memory_regions(void *priv,
2064 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002065{
2066 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002067 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002068 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002069 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002070
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002071 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002072 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002073
2074 for (i = 0; i <= L1_SIZE; i++) {
2075 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2076 for (j = 0; j < L2_SIZE; j++) {
2077 prot1 = (p == NULL) ? 0 : p[j].flags;
2078 /*
2079 * "region" is one continuous chunk of memory
2080 * that has same protection flags set.
2081 */
bellard9fa3e852004-01-04 18:06:42 +00002082 if (prot1 != prot) {
2083 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2084 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002085 rc = (*fn)(priv, start, end, prot);
2086 /* callback can stop iteration by returning != 0 */
2087 if (rc != 0)
2088 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002089 }
2090 if (prot1 != 0)
2091 start = end;
2092 else
2093 start = -1;
2094 prot = prot1;
2095 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002096 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002097 break;
2098 }
bellard33417e72003-08-10 21:47:01 +00002099 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002100 return (rc);
2101}
2102
2103static int dump_region(void *priv, unsigned long start,
2104 unsigned long end, unsigned long prot)
2105{
2106 FILE *f = (FILE *)priv;
2107
2108 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2109 start, end, end - start,
2110 ((prot & PAGE_READ) ? 'r' : '-'),
2111 ((prot & PAGE_WRITE) ? 'w' : '-'),
2112 ((prot & PAGE_EXEC) ? 'x' : '-'));
2113
2114 return (0);
2115}
2116
2117/* dump memory mappings */
2118void page_dump(FILE *f)
2119{
2120 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2121 "start", "end", "size", "prot");
2122 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002123}
2124
pbrook53a59602006-03-25 19:31:22 +00002125int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002126{
bellard9fa3e852004-01-04 18:06:42 +00002127 PageDesc *p;
2128
2129 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002130 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002131 return 0;
2132 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002133}
2134
bellard9fa3e852004-01-04 18:06:42 +00002135/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002136 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002137 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002138void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002139{
2140 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002141 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002142
pbrookc8a706f2008-06-02 16:16:42 +00002143 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002144 start = start & TARGET_PAGE_MASK;
2145 end = TARGET_PAGE_ALIGN(end);
2146 if (flags & PAGE_WRITE)
2147 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002148 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2149 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002150 /* We may be called for host regions that are outside guest
2151 address space. */
2152 if (!p)
2153 return;
bellard9fa3e852004-01-04 18:06:42 +00002154 /* if the write protection is set, then we invalidate the code
2155 inside */
ths5fafdf22007-09-16 21:08:06 +00002156 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002157 (flags & PAGE_WRITE) &&
2158 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002159 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002160 }
2161 p->flags = flags;
2162 }
bellard9fa3e852004-01-04 18:06:42 +00002163}
2164
ths3d97b402007-11-02 19:02:07 +00002165int page_check_range(target_ulong start, target_ulong len, int flags)
2166{
2167 PageDesc *p;
2168 target_ulong end;
2169 target_ulong addr;
2170
balrog55f280c2008-10-28 10:24:11 +00002171 if (start + len < start)
2172 /* we've wrapped around */
2173 return -1;
2174
ths3d97b402007-11-02 19:02:07 +00002175 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2176 start = start & TARGET_PAGE_MASK;
2177
ths3d97b402007-11-02 19:02:07 +00002178 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2179 p = page_find(addr >> TARGET_PAGE_BITS);
2180 if( !p )
2181 return -1;
2182 if( !(p->flags & PAGE_VALID) )
2183 return -1;
2184
bellarddae32702007-11-14 10:51:00 +00002185 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002186 return -1;
bellarddae32702007-11-14 10:51:00 +00002187 if (flags & PAGE_WRITE) {
2188 if (!(p->flags & PAGE_WRITE_ORG))
2189 return -1;
2190 /* unprotect the page if it was put read-only because it
2191 contains translated code */
2192 if (!(p->flags & PAGE_WRITE)) {
2193 if (!page_unprotect(addr, 0, NULL))
2194 return -1;
2195 }
2196 return 0;
2197 }
ths3d97b402007-11-02 19:02:07 +00002198 }
2199 return 0;
2200}
2201
bellard9fa3e852004-01-04 18:06:42 +00002202/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002203 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002204int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002205{
2206 unsigned int page_index, prot, pindex;
2207 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002208 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002209
pbrookc8a706f2008-06-02 16:16:42 +00002210 /* Technically this isn't safe inside a signal handler. However we
2211 know this only ever happens in a synchronous SEGV handler, so in
2212 practice it seems to be ok. */
2213 mmap_lock();
2214
bellard83fb7ad2004-07-05 21:25:26 +00002215 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002216 page_index = host_start >> TARGET_PAGE_BITS;
2217 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002218 if (!p1) {
2219 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002220 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002221 }
bellard83fb7ad2004-07-05 21:25:26 +00002222 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002223 p = p1;
2224 prot = 0;
2225 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2226 prot |= p->flags;
2227 p++;
2228 }
2229 /* if the page was really writable, then we change its
2230 protection back to writable */
2231 if (prot & PAGE_WRITE_ORG) {
2232 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2233 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002234 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002235 (prot & PAGE_BITS) | PAGE_WRITE);
2236 p1[pindex].flags |= PAGE_WRITE;
2237 /* and since the content will be modified, we must invalidate
2238 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002239 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002240#ifdef DEBUG_TB_CHECK
2241 tb_invalidate_check(address);
2242#endif
pbrookc8a706f2008-06-02 16:16:42 +00002243 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002244 return 1;
2245 }
2246 }
pbrookc8a706f2008-06-02 16:16:42 +00002247 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002248 return 0;
2249}
2250
bellard6a00d602005-11-21 23:25:50 +00002251static inline void tlb_set_dirty(CPUState *env,
2252 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002253{
2254}
bellard9fa3e852004-01-04 18:06:42 +00002255#endif /* defined(CONFIG_USER_ONLY) */
2256
pbrooke2eef172008-06-08 01:09:01 +00002257#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002258
blueswir1db7b5422007-05-26 17:36:03 +00002259static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002260 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002261static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002262 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002263#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2264 need_subpage) \
2265 do { \
2266 if (addr > start_addr) \
2267 start_addr2 = 0; \
2268 else { \
2269 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2270 if (start_addr2 > 0) \
2271 need_subpage = 1; \
2272 } \
2273 \
blueswir149e9fba2007-05-30 17:25:06 +00002274 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002275 end_addr2 = TARGET_PAGE_SIZE - 1; \
2276 else { \
2277 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2278 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2279 need_subpage = 1; \
2280 } \
2281 } while (0)
2282
bellard33417e72003-08-10 21:47:01 +00002283/* register physical memory. 'size' must be a multiple of the target
2284 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002285 io memory page. The address used when calling the IO function is
2286 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002287 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002288 before calculating this offset. This should not be a problem unless
2289 the low bits of start_addr and region_offset differ. */
2290void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2291 ram_addr_t size,
2292 ram_addr_t phys_offset,
2293 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002294{
bellard108c49b2005-07-24 12:55:09 +00002295 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002296 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002297 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002298 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002299 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002300
aliguori7ba1e612008-11-05 16:04:33 +00002301 if (kvm_enabled())
2302 kvm_set_phys_mem(start_addr, size, phys_offset);
2303
pbrook67c4d232009-02-23 13:16:07 +00002304 if (phys_offset == IO_MEM_UNASSIGNED) {
2305 region_offset = start_addr;
2306 }
pbrook8da3ff12008-12-01 18:59:50 +00002307 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002308 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002309 end_addr = start_addr + (target_phys_addr_t)size;
2310 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002311 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2312 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002313 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002314 target_phys_addr_t start_addr2, end_addr2;
2315 int need_subpage = 0;
2316
2317 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2318 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002319 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002320 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2321 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002322 &p->phys_offset, orig_memory,
2323 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002324 } else {
2325 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2326 >> IO_MEM_SHIFT];
2327 }
pbrook8da3ff12008-12-01 18:59:50 +00002328 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2329 region_offset);
2330 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002331 } else {
2332 p->phys_offset = phys_offset;
2333 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2334 (phys_offset & IO_MEM_ROMD))
2335 phys_offset += TARGET_PAGE_SIZE;
2336 }
2337 } else {
2338 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2339 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002340 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002341 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002342 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002343 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002344 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002345 target_phys_addr_t start_addr2, end_addr2;
2346 int need_subpage = 0;
2347
2348 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2349 end_addr2, need_subpage);
2350
blueswir14254fab2008-01-01 16:57:19 +00002351 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002352 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002353 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002354 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002355 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002356 phys_offset, region_offset);
2357 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002358 }
2359 }
2360 }
pbrook8da3ff12008-12-01 18:59:50 +00002361 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002362 }
ths3b46e622007-09-17 08:09:54 +00002363
bellard9d420372006-06-25 22:25:22 +00002364 /* since each CPU stores ram addresses in its TLB cache, we must
2365 reset the modified entries */
2366 /* XXX: slow ! */
2367 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2368 tlb_flush(env, 1);
2369 }
bellard33417e72003-08-10 21:47:01 +00002370}
2371
bellardba863452006-09-24 18:41:10 +00002372/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002373ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002374{
2375 PhysPageDesc *p;
2376
2377 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2378 if (!p)
2379 return IO_MEM_UNASSIGNED;
2380 return p->phys_offset;
2381}
2382
aliguorif65ed4c2008-12-09 20:09:57 +00002383void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2384{
2385 if (kvm_enabled())
2386 kvm_coalesce_mmio_region(addr, size);
2387}
2388
2389void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2390{
2391 if (kvm_enabled())
2392 kvm_uncoalesce_mmio_region(addr, size);
2393}
2394
pbrook94a6b542009-04-11 17:15:54 +00002395ram_addr_t qemu_ram_alloc(ram_addr_t size)
2396{
2397 RAMBlock *new_block;
2398
pbrook94a6b542009-04-11 17:15:54 +00002399 size = TARGET_PAGE_ALIGN(size);
2400 new_block = qemu_malloc(sizeof(*new_block));
2401
2402 new_block->host = qemu_vmalloc(size);
2403 new_block->offset = last_ram_offset;
2404 new_block->length = size;
2405
2406 new_block->next = ram_blocks;
2407 ram_blocks = new_block;
2408
2409 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2410 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2411 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2412 0xff, size >> TARGET_PAGE_BITS);
2413
2414 last_ram_offset += size;
2415
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002416 if (kvm_enabled())
2417 kvm_setup_guest_memory(new_block->host, size);
2418
pbrook94a6b542009-04-11 17:15:54 +00002419 return new_block->offset;
2420}
bellarde9a1ab12007-02-08 23:08:38 +00002421
2422void qemu_ram_free(ram_addr_t addr)
2423{
pbrook94a6b542009-04-11 17:15:54 +00002424 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002425}
2426
pbrookdc828ca2009-04-09 22:21:07 +00002427/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002428 With the exception of the softmmu code in this file, this should
2429 only be used for local memory (e.g. video ram) that the device owns,
2430 and knows it isn't going to access beyond the end of the block.
2431
2432 It should not be used for general purpose DMA.
2433 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2434 */
pbrookdc828ca2009-04-09 22:21:07 +00002435void *qemu_get_ram_ptr(ram_addr_t addr)
2436{
pbrook94a6b542009-04-11 17:15:54 +00002437 RAMBlock *prev;
2438 RAMBlock **prevp;
2439 RAMBlock *block;
2440
pbrook94a6b542009-04-11 17:15:54 +00002441 prev = NULL;
2442 prevp = &ram_blocks;
2443 block = ram_blocks;
2444 while (block && (block->offset > addr
2445 || block->offset + block->length <= addr)) {
2446 if (prev)
2447 prevp = &prev->next;
2448 prev = block;
2449 block = block->next;
2450 }
2451 if (!block) {
2452 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2453 abort();
2454 }
2455 /* Move this entry to to start of the list. */
2456 if (prev) {
2457 prev->next = block->next;
2458 block->next = *prevp;
2459 *prevp = block;
2460 }
2461 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002462}
2463
pbrook5579c7f2009-04-11 14:47:08 +00002464/* Some of the softmmu routines need to translate from a host pointer
2465 (typically a TLB entry) back to a ram offset. */
2466ram_addr_t qemu_ram_addr_from_host(void *ptr)
2467{
pbrook94a6b542009-04-11 17:15:54 +00002468 RAMBlock *prev;
2469 RAMBlock **prevp;
2470 RAMBlock *block;
2471 uint8_t *host = ptr;
2472
pbrook94a6b542009-04-11 17:15:54 +00002473 prev = NULL;
2474 prevp = &ram_blocks;
2475 block = ram_blocks;
2476 while (block && (block->host > host
2477 || block->host + block->length <= host)) {
2478 if (prev)
2479 prevp = &prev->next;
2480 prev = block;
2481 block = block->next;
2482 }
2483 if (!block) {
2484 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2485 abort();
2486 }
2487 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002488}
2489
bellarda4193c82004-06-03 14:01:43 +00002490static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002491{
pbrook67d3b952006-12-18 05:03:52 +00002492#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002493 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002494#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002495#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002496 do_unassigned_access(addr, 0, 0, 0, 1);
2497#endif
2498 return 0;
2499}
2500
2501static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2502{
2503#ifdef DEBUG_UNASSIGNED
2504 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2505#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002506#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002507 do_unassigned_access(addr, 0, 0, 0, 2);
2508#endif
2509 return 0;
2510}
2511
2512static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2513{
2514#ifdef DEBUG_UNASSIGNED
2515 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2516#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002517#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002518 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002519#endif
bellard33417e72003-08-10 21:47:01 +00002520 return 0;
2521}
2522
bellarda4193c82004-06-03 14:01:43 +00002523static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002524{
pbrook67d3b952006-12-18 05:03:52 +00002525#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002526 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002527#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002528#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002529 do_unassigned_access(addr, 1, 0, 0, 1);
2530#endif
2531}
2532
2533static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2534{
2535#ifdef DEBUG_UNASSIGNED
2536 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2537#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002538#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002539 do_unassigned_access(addr, 1, 0, 0, 2);
2540#endif
2541}
2542
2543static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2544{
2545#ifdef DEBUG_UNASSIGNED
2546 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2547#endif
Edgar E. Iglesiasfaed1c22009-09-03 13:25:09 +02002548#if defined(TARGET_SPARC) || defined(TARGET_MICROBLAZE)
blueswir1e18231a2008-10-06 18:46:28 +00002549 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002550#endif
bellard33417e72003-08-10 21:47:01 +00002551}
2552
Blue Swirld60efc62009-08-25 18:29:31 +00002553static CPUReadMemoryFunc * const unassigned_mem_read[3] = {
bellard33417e72003-08-10 21:47:01 +00002554 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002555 unassigned_mem_readw,
2556 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002557};
2558
Blue Swirld60efc62009-08-25 18:29:31 +00002559static CPUWriteMemoryFunc * const unassigned_mem_write[3] = {
bellard33417e72003-08-10 21:47:01 +00002560 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002561 unassigned_mem_writew,
2562 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002563};
2564
pbrook0f459d12008-06-09 00:20:13 +00002565static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2566 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002567{
bellard3a7d9292005-08-21 09:26:42 +00002568 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002569 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2570 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2571#if !defined(CONFIG_USER_ONLY)
2572 tb_invalidate_phys_page_fast(ram_addr, 1);
2573 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2574#endif
2575 }
pbrook5579c7f2009-04-11 14:47:08 +00002576 stb_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002577 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2578 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2579 /* we remove the notdirty callback only if the code has been
2580 flushed */
2581 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002582 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002583}
2584
pbrook0f459d12008-06-09 00:20:13 +00002585static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2586 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002587{
bellard3a7d9292005-08-21 09:26:42 +00002588 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002589 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2590 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2591#if !defined(CONFIG_USER_ONLY)
2592 tb_invalidate_phys_page_fast(ram_addr, 2);
2593 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2594#endif
2595 }
pbrook5579c7f2009-04-11 14:47:08 +00002596 stw_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002597 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2598 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2599 /* we remove the notdirty callback only if the code has been
2600 flushed */
2601 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002602 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002603}
2604
pbrook0f459d12008-06-09 00:20:13 +00002605static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2606 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002607{
bellard3a7d9292005-08-21 09:26:42 +00002608 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002609 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2610 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2611#if !defined(CONFIG_USER_ONLY)
2612 tb_invalidate_phys_page_fast(ram_addr, 4);
2613 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2614#endif
2615 }
pbrook5579c7f2009-04-11 14:47:08 +00002616 stl_p(qemu_get_ram_ptr(ram_addr), val);
bellardf23db162005-08-21 19:12:28 +00002617 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2618 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2619 /* we remove the notdirty callback only if the code has been
2620 flushed */
2621 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002622 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002623}
2624
Blue Swirld60efc62009-08-25 18:29:31 +00002625static CPUReadMemoryFunc * const error_mem_read[3] = {
bellard3a7d9292005-08-21 09:26:42 +00002626 NULL, /* never used */
2627 NULL, /* never used */
2628 NULL, /* never used */
2629};
2630
Blue Swirld60efc62009-08-25 18:29:31 +00002631static CPUWriteMemoryFunc * const notdirty_mem_write[3] = {
bellard1ccde1c2004-02-06 19:46:14 +00002632 notdirty_mem_writeb,
2633 notdirty_mem_writew,
2634 notdirty_mem_writel,
2635};
2636
pbrook0f459d12008-06-09 00:20:13 +00002637/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002638static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002639{
2640 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002641 target_ulong pc, cs_base;
2642 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002643 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002644 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002645 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002646
aliguori06d55cc2008-11-18 20:24:06 +00002647 if (env->watchpoint_hit) {
2648 /* We re-entered the check after replacing the TB. Now raise
2649 * the debug interrupt so that is will trigger after the
2650 * current instruction. */
2651 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2652 return;
2653 }
pbrook2e70f6e2008-06-29 01:03:05 +00002654 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002655 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002656 if ((vaddr == (wp->vaddr & len_mask) ||
2657 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002658 wp->flags |= BP_WATCHPOINT_HIT;
2659 if (!env->watchpoint_hit) {
2660 env->watchpoint_hit = wp;
2661 tb = tb_find_pc(env->mem_io_pc);
2662 if (!tb) {
2663 cpu_abort(env, "check_watchpoint: could not find TB for "
2664 "pc=%p", (void *)env->mem_io_pc);
2665 }
2666 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2667 tb_phys_invalidate(tb, -1);
2668 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2669 env->exception_index = EXCP_DEBUG;
2670 } else {
2671 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2672 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2673 }
2674 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002675 }
aliguori6e140f22008-11-18 20:37:55 +00002676 } else {
2677 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002678 }
2679 }
2680}
2681
pbrook6658ffb2007-03-16 23:58:11 +00002682/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2683 so these check for a hit then pass through to the normal out-of-line
2684 phys routines. */
2685static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2686{
aliguorib4051332008-11-18 20:14:20 +00002687 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002688 return ldub_phys(addr);
2689}
2690
2691static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2692{
aliguorib4051332008-11-18 20:14:20 +00002693 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002694 return lduw_phys(addr);
2695}
2696
2697static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2698{
aliguorib4051332008-11-18 20:14:20 +00002699 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002700 return ldl_phys(addr);
2701}
2702
pbrook6658ffb2007-03-16 23:58:11 +00002703static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2704 uint32_t val)
2705{
aliguorib4051332008-11-18 20:14:20 +00002706 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002707 stb_phys(addr, val);
2708}
2709
2710static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2711 uint32_t val)
2712{
aliguorib4051332008-11-18 20:14:20 +00002713 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002714 stw_phys(addr, val);
2715}
2716
2717static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2718 uint32_t val)
2719{
aliguorib4051332008-11-18 20:14:20 +00002720 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002721 stl_phys(addr, val);
2722}
2723
Blue Swirld60efc62009-08-25 18:29:31 +00002724static CPUReadMemoryFunc * const watch_mem_read[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002725 watch_mem_readb,
2726 watch_mem_readw,
2727 watch_mem_readl,
2728};
2729
Blue Swirld60efc62009-08-25 18:29:31 +00002730static CPUWriteMemoryFunc * const watch_mem_write[3] = {
pbrook6658ffb2007-03-16 23:58:11 +00002731 watch_mem_writeb,
2732 watch_mem_writew,
2733 watch_mem_writel,
2734};
pbrook6658ffb2007-03-16 23:58:11 +00002735
blueswir1db7b5422007-05-26 17:36:03 +00002736static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2737 unsigned int len)
2738{
blueswir1db7b5422007-05-26 17:36:03 +00002739 uint32_t ret;
2740 unsigned int idx;
2741
pbrook8da3ff12008-12-01 18:59:50 +00002742 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002743#if defined(DEBUG_SUBPAGE)
2744 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2745 mmio, len, addr, idx);
2746#endif
pbrook8da3ff12008-12-01 18:59:50 +00002747 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2748 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002749
2750 return ret;
2751}
2752
2753static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2754 uint32_t value, unsigned int len)
2755{
blueswir1db7b5422007-05-26 17:36:03 +00002756 unsigned int idx;
2757
pbrook8da3ff12008-12-01 18:59:50 +00002758 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002759#if defined(DEBUG_SUBPAGE)
2760 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2761 mmio, len, addr, idx, value);
2762#endif
pbrook8da3ff12008-12-01 18:59:50 +00002763 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2764 addr + mmio->region_offset[idx][1][len],
2765 value);
blueswir1db7b5422007-05-26 17:36:03 +00002766}
2767
2768static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2769{
2770#if defined(DEBUG_SUBPAGE)
2771 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2772#endif
2773
2774 return subpage_readlen(opaque, addr, 0);
2775}
2776
2777static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2778 uint32_t value)
2779{
2780#if defined(DEBUG_SUBPAGE)
2781 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2782#endif
2783 subpage_writelen(opaque, addr, value, 0);
2784}
2785
2786static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2787{
2788#if defined(DEBUG_SUBPAGE)
2789 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2790#endif
2791
2792 return subpage_readlen(opaque, addr, 1);
2793}
2794
2795static void subpage_writew (void *opaque, target_phys_addr_t addr,
2796 uint32_t value)
2797{
2798#if defined(DEBUG_SUBPAGE)
2799 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2800#endif
2801 subpage_writelen(opaque, addr, value, 1);
2802}
2803
2804static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2805{
2806#if defined(DEBUG_SUBPAGE)
2807 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2808#endif
2809
2810 return subpage_readlen(opaque, addr, 2);
2811}
2812
2813static void subpage_writel (void *opaque,
2814 target_phys_addr_t addr, uint32_t value)
2815{
2816#if defined(DEBUG_SUBPAGE)
2817 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2818#endif
2819 subpage_writelen(opaque, addr, value, 2);
2820}
2821
Blue Swirld60efc62009-08-25 18:29:31 +00002822static CPUReadMemoryFunc * const subpage_read[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002823 &subpage_readb,
2824 &subpage_readw,
2825 &subpage_readl,
2826};
2827
Blue Swirld60efc62009-08-25 18:29:31 +00002828static CPUWriteMemoryFunc * const subpage_write[] = {
blueswir1db7b5422007-05-26 17:36:03 +00002829 &subpage_writeb,
2830 &subpage_writew,
2831 &subpage_writel,
2832};
2833
2834static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002835 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002836{
2837 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002838 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002839
2840 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2841 return -1;
2842 idx = SUBPAGE_IDX(start);
2843 eidx = SUBPAGE_IDX(end);
2844#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00002845 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00002846 mmio, start, end, idx, eidx, memory);
2847#endif
2848 memory >>= IO_MEM_SHIFT;
2849 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002850 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002851 if (io_mem_read[memory][i]) {
2852 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2853 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002854 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002855 }
2856 if (io_mem_write[memory][i]) {
2857 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2858 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002859 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002860 }
blueswir14254fab2008-01-01 16:57:19 +00002861 }
blueswir1db7b5422007-05-26 17:36:03 +00002862 }
2863
2864 return 0;
2865}
2866
aurel3200f82b82008-04-27 21:12:55 +00002867static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002868 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002869{
2870 subpage_t *mmio;
2871 int subpage_memory;
2872
2873 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002874
2875 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03002876 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002877#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002878 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2879 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002880#endif
aliguori1eec6142009-02-05 22:06:18 +00002881 *phys = subpage_memory | IO_MEM_SUBPAGE;
2882 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002883 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002884
2885 return mmio;
2886}
2887
aliguori88715652009-02-11 15:20:58 +00002888static int get_free_io_mem_idx(void)
2889{
2890 int i;
2891
2892 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2893 if (!io_mem_used[i]) {
2894 io_mem_used[i] = 1;
2895 return i;
2896 }
2897
2898 return -1;
2899}
2900
bellard33417e72003-08-10 21:47:01 +00002901/* mem_read and mem_write are arrays of functions containing the
2902 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01002903 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00002904 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002905 modified. If it is zero, a new io zone is allocated. The return
2906 value can be used with cpu_register_physical_memory(). (-1) is
2907 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03002908static int cpu_register_io_memory_fixed(int io_index,
Blue Swirld60efc62009-08-25 18:29:31 +00002909 CPUReadMemoryFunc * const *mem_read,
2910 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03002911 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002912{
blueswir14254fab2008-01-01 16:57:19 +00002913 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002914
2915 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00002916 io_index = get_free_io_mem_idx();
2917 if (io_index == -1)
2918 return io_index;
bellard33417e72003-08-10 21:47:01 +00002919 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03002920 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00002921 if (io_index >= IO_MEM_NB_ENTRIES)
2922 return -1;
2923 }
bellardb5ff1b32005-11-26 10:38:39 +00002924
bellard33417e72003-08-10 21:47:01 +00002925 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002926 if (!mem_read[i] || !mem_write[i])
2927 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002928 io_mem_read[io_index][i] = mem_read[i];
2929 io_mem_write[io_index][i] = mem_write[i];
2930 }
bellarda4193c82004-06-03 14:01:43 +00002931 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002932 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002933}
bellard61382a52003-10-27 21:22:23 +00002934
Blue Swirld60efc62009-08-25 18:29:31 +00002935int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
2936 CPUWriteMemoryFunc * const *mem_write,
Avi Kivity1eed09c2009-06-14 11:38:51 +03002937 void *opaque)
2938{
2939 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
2940}
2941
aliguori88715652009-02-11 15:20:58 +00002942void cpu_unregister_io_memory(int io_table_address)
2943{
2944 int i;
2945 int io_index = io_table_address >> IO_MEM_SHIFT;
2946
2947 for (i=0;i < 3; i++) {
2948 io_mem_read[io_index][i] = unassigned_mem_read[i];
2949 io_mem_write[io_index][i] = unassigned_mem_write[i];
2950 }
2951 io_mem_opaque[io_index] = NULL;
2952 io_mem_used[io_index] = 0;
2953}
2954
Avi Kivitye9179ce2009-06-14 11:38:52 +03002955static void io_mem_init(void)
2956{
2957 int i;
2958
2959 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
2960 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
2961 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
2962 for (i=0; i<5; i++)
2963 io_mem_used[i] = 1;
2964
2965 io_mem_watch = cpu_register_io_memory(watch_mem_read,
2966 watch_mem_write, NULL);
Avi Kivitye9179ce2009-06-14 11:38:52 +03002967}
2968
pbrooke2eef172008-06-08 01:09:01 +00002969#endif /* !defined(CONFIG_USER_ONLY) */
2970
bellard13eb76e2004-01-24 15:23:36 +00002971/* physical memory access (slow version, mainly for debug) */
2972#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002973void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002974 int len, int is_write)
2975{
2976 int l, flags;
2977 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002978 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002979
2980 while (len > 0) {
2981 page = addr & TARGET_PAGE_MASK;
2982 l = (page + TARGET_PAGE_SIZE) - addr;
2983 if (l > len)
2984 l = len;
2985 flags = page_get_flags(page);
2986 if (!(flags & PAGE_VALID))
2987 return;
2988 if (is_write) {
2989 if (!(flags & PAGE_WRITE))
2990 return;
bellard579a97f2007-11-11 14:26:47 +00002991 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002992 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002993 /* FIXME - should this return an error rather than just fail? */
2994 return;
aurel3272fb7da2008-04-27 23:53:45 +00002995 memcpy(p, buf, l);
2996 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002997 } else {
2998 if (!(flags & PAGE_READ))
2999 return;
bellard579a97f2007-11-11 14:26:47 +00003000 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003001 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003002 /* FIXME - should this return an error rather than just fail? */
3003 return;
aurel3272fb7da2008-04-27 23:53:45 +00003004 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003005 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003006 }
3007 len -= l;
3008 buf += l;
3009 addr += l;
3010 }
3011}
bellard8df1cd02005-01-28 22:37:22 +00003012
bellard13eb76e2004-01-24 15:23:36 +00003013#else
ths5fafdf22007-09-16 21:08:06 +00003014void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003015 int len, int is_write)
3016{
3017 int l, io_index;
3018 uint8_t *ptr;
3019 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003020 target_phys_addr_t page;
3021 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003022 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003023
bellard13eb76e2004-01-24 15:23:36 +00003024 while (len > 0) {
3025 page = addr & TARGET_PAGE_MASK;
3026 l = (page + TARGET_PAGE_SIZE) - addr;
3027 if (l > len)
3028 l = len;
bellard92e873b2004-05-21 14:52:29 +00003029 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003030 if (!p) {
3031 pd = IO_MEM_UNASSIGNED;
3032 } else {
3033 pd = p->phys_offset;
3034 }
ths3b46e622007-09-17 08:09:54 +00003035
bellard13eb76e2004-01-24 15:23:36 +00003036 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003037 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003038 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003039 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003040 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003041 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003042 /* XXX: could force cpu_single_env to NULL to avoid
3043 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003044 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003045 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003046 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003047 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003048 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003049 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003050 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003051 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003052 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003053 l = 2;
3054 } else {
bellard1c213d12005-09-03 10:49:04 +00003055 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003056 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003057 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003058 l = 1;
3059 }
3060 } else {
bellardb448f2f2004-02-25 23:24:04 +00003061 unsigned long addr1;
3062 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003063 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003064 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003065 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003066 if (!cpu_physical_memory_is_dirty(addr1)) {
3067 /* invalidate code */
3068 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3069 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003070 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003071 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003072 }
bellard13eb76e2004-01-24 15:23:36 +00003073 }
3074 } else {
ths5fafdf22007-09-16 21:08:06 +00003075 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003076 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003077 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003078 /* I/O case */
3079 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003080 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003081 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3082 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003083 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003084 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003085 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003086 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003087 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003088 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003089 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003090 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003091 l = 2;
3092 } else {
bellard1c213d12005-09-03 10:49:04 +00003093 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003094 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003095 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003096 l = 1;
3097 }
3098 } else {
3099 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003100 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003101 (addr & ~TARGET_PAGE_MASK);
3102 memcpy(buf, ptr, l);
3103 }
3104 }
3105 len -= l;
3106 buf += l;
3107 addr += l;
3108 }
3109}
bellard8df1cd02005-01-28 22:37:22 +00003110
bellardd0ecd2a2006-04-23 17:14:48 +00003111/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003112void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003113 const uint8_t *buf, int len)
3114{
3115 int l;
3116 uint8_t *ptr;
3117 target_phys_addr_t page;
3118 unsigned long pd;
3119 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003120
bellardd0ecd2a2006-04-23 17:14:48 +00003121 while (len > 0) {
3122 page = addr & TARGET_PAGE_MASK;
3123 l = (page + TARGET_PAGE_SIZE) - addr;
3124 if (l > len)
3125 l = len;
3126 p = phys_page_find(page >> TARGET_PAGE_BITS);
3127 if (!p) {
3128 pd = IO_MEM_UNASSIGNED;
3129 } else {
3130 pd = p->phys_offset;
3131 }
ths3b46e622007-09-17 08:09:54 +00003132
bellardd0ecd2a2006-04-23 17:14:48 +00003133 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003134 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3135 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003136 /* do nothing */
3137 } else {
3138 unsigned long addr1;
3139 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3140 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003141 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003142 memcpy(ptr, buf, l);
3143 }
3144 len -= l;
3145 buf += l;
3146 addr += l;
3147 }
3148}
3149
aliguori6d16c2f2009-01-22 16:59:11 +00003150typedef struct {
3151 void *buffer;
3152 target_phys_addr_t addr;
3153 target_phys_addr_t len;
3154} BounceBuffer;
3155
3156static BounceBuffer bounce;
3157
aliguoriba223c22009-01-22 16:59:16 +00003158typedef struct MapClient {
3159 void *opaque;
3160 void (*callback)(void *opaque);
3161 LIST_ENTRY(MapClient) link;
3162} MapClient;
3163
3164static LIST_HEAD(map_client_list, MapClient) map_client_list
3165 = LIST_HEAD_INITIALIZER(map_client_list);
3166
3167void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3168{
3169 MapClient *client = qemu_malloc(sizeof(*client));
3170
3171 client->opaque = opaque;
3172 client->callback = callback;
3173 LIST_INSERT_HEAD(&map_client_list, client, link);
3174 return client;
3175}
3176
3177void cpu_unregister_map_client(void *_client)
3178{
3179 MapClient *client = (MapClient *)_client;
3180
3181 LIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003182 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003183}
3184
3185static void cpu_notify_map_clients(void)
3186{
3187 MapClient *client;
3188
3189 while (!LIST_EMPTY(&map_client_list)) {
3190 client = LIST_FIRST(&map_client_list);
3191 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003192 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003193 }
3194}
3195
aliguori6d16c2f2009-01-22 16:59:11 +00003196/* Map a physical memory region into a host virtual address.
3197 * May map a subset of the requested range, given by and returned in *plen.
3198 * May return NULL if resources needed to perform the mapping are exhausted.
3199 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003200 * Use cpu_register_map_client() to know when retrying the map operation is
3201 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003202 */
3203void *cpu_physical_memory_map(target_phys_addr_t addr,
3204 target_phys_addr_t *plen,
3205 int is_write)
3206{
3207 target_phys_addr_t len = *plen;
3208 target_phys_addr_t done = 0;
3209 int l;
3210 uint8_t *ret = NULL;
3211 uint8_t *ptr;
3212 target_phys_addr_t page;
3213 unsigned long pd;
3214 PhysPageDesc *p;
3215 unsigned long addr1;
3216
3217 while (len > 0) {
3218 page = addr & TARGET_PAGE_MASK;
3219 l = (page + TARGET_PAGE_SIZE) - addr;
3220 if (l > len)
3221 l = len;
3222 p = phys_page_find(page >> TARGET_PAGE_BITS);
3223 if (!p) {
3224 pd = IO_MEM_UNASSIGNED;
3225 } else {
3226 pd = p->phys_offset;
3227 }
3228
3229 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3230 if (done || bounce.buffer) {
3231 break;
3232 }
3233 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3234 bounce.addr = addr;
3235 bounce.len = l;
3236 if (!is_write) {
3237 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3238 }
3239 ptr = bounce.buffer;
3240 } else {
3241 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003242 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003243 }
3244 if (!done) {
3245 ret = ptr;
3246 } else if (ret + done != ptr) {
3247 break;
3248 }
3249
3250 len -= l;
3251 addr += l;
3252 done += l;
3253 }
3254 *plen = done;
3255 return ret;
3256}
3257
3258/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3259 * Will also mark the memory as dirty if is_write == 1. access_len gives
3260 * the amount of memory that was actually read or written by the caller.
3261 */
3262void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3263 int is_write, target_phys_addr_t access_len)
3264{
3265 if (buffer != bounce.buffer) {
3266 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003267 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003268 while (access_len) {
3269 unsigned l;
3270 l = TARGET_PAGE_SIZE;
3271 if (l > access_len)
3272 l = access_len;
3273 if (!cpu_physical_memory_is_dirty(addr1)) {
3274 /* invalidate code */
3275 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3276 /* set dirty bit */
3277 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3278 (0xff & ~CODE_DIRTY_FLAG);
3279 }
3280 addr1 += l;
3281 access_len -= l;
3282 }
3283 }
3284 return;
3285 }
3286 if (is_write) {
3287 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3288 }
3289 qemu_free(bounce.buffer);
3290 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003291 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003292}
bellardd0ecd2a2006-04-23 17:14:48 +00003293
bellard8df1cd02005-01-28 22:37:22 +00003294/* warning: addr must be aligned */
3295uint32_t ldl_phys(target_phys_addr_t addr)
3296{
3297 int io_index;
3298 uint8_t *ptr;
3299 uint32_t val;
3300 unsigned long pd;
3301 PhysPageDesc *p;
3302
3303 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3304 if (!p) {
3305 pd = IO_MEM_UNASSIGNED;
3306 } else {
3307 pd = p->phys_offset;
3308 }
ths3b46e622007-09-17 08:09:54 +00003309
ths5fafdf22007-09-16 21:08:06 +00003310 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003311 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003312 /* I/O case */
3313 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003314 if (p)
3315 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003316 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3317 } else {
3318 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003319 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003320 (addr & ~TARGET_PAGE_MASK);
3321 val = ldl_p(ptr);
3322 }
3323 return val;
3324}
3325
bellard84b7b8e2005-11-28 21:19:04 +00003326/* warning: addr must be aligned */
3327uint64_t ldq_phys(target_phys_addr_t addr)
3328{
3329 int io_index;
3330 uint8_t *ptr;
3331 uint64_t val;
3332 unsigned long pd;
3333 PhysPageDesc *p;
3334
3335 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3336 if (!p) {
3337 pd = IO_MEM_UNASSIGNED;
3338 } else {
3339 pd = p->phys_offset;
3340 }
ths3b46e622007-09-17 08:09:54 +00003341
bellard2a4188a2006-06-25 21:54:59 +00003342 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3343 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003344 /* I/O case */
3345 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003346 if (p)
3347 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003348#ifdef TARGET_WORDS_BIGENDIAN
3349 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3350 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3351#else
3352 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3353 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3354#endif
3355 } else {
3356 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003357 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003358 (addr & ~TARGET_PAGE_MASK);
3359 val = ldq_p(ptr);
3360 }
3361 return val;
3362}
3363
bellardaab33092005-10-30 20:48:42 +00003364/* XXX: optimize */
3365uint32_t ldub_phys(target_phys_addr_t addr)
3366{
3367 uint8_t val;
3368 cpu_physical_memory_read(addr, &val, 1);
3369 return val;
3370}
3371
3372/* XXX: optimize */
3373uint32_t lduw_phys(target_phys_addr_t addr)
3374{
3375 uint16_t val;
3376 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3377 return tswap16(val);
3378}
3379
bellard8df1cd02005-01-28 22:37:22 +00003380/* warning: addr must be aligned. The ram page is not masked as dirty
3381 and the code inside is not invalidated. It is useful if the dirty
3382 bits are used to track modified PTEs */
3383void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3384{
3385 int io_index;
3386 uint8_t *ptr;
3387 unsigned long pd;
3388 PhysPageDesc *p;
3389
3390 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3391 if (!p) {
3392 pd = IO_MEM_UNASSIGNED;
3393 } else {
3394 pd = p->phys_offset;
3395 }
ths3b46e622007-09-17 08:09:54 +00003396
bellard3a7d9292005-08-21 09:26:42 +00003397 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003398 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003399 if (p)
3400 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003401 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3402 } else {
aliguori74576192008-10-06 14:02:03 +00003403 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003404 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003405 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003406
3407 if (unlikely(in_migration)) {
3408 if (!cpu_physical_memory_is_dirty(addr1)) {
3409 /* invalidate code */
3410 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3411 /* set dirty bit */
3412 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3413 (0xff & ~CODE_DIRTY_FLAG);
3414 }
3415 }
bellard8df1cd02005-01-28 22:37:22 +00003416 }
3417}
3418
j_mayerbc98a7e2007-04-04 07:55:12 +00003419void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3420{
3421 int io_index;
3422 uint8_t *ptr;
3423 unsigned long pd;
3424 PhysPageDesc *p;
3425
3426 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3427 if (!p) {
3428 pd = IO_MEM_UNASSIGNED;
3429 } else {
3430 pd = p->phys_offset;
3431 }
ths3b46e622007-09-17 08:09:54 +00003432
j_mayerbc98a7e2007-04-04 07:55:12 +00003433 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3434 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003435 if (p)
3436 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003437#ifdef TARGET_WORDS_BIGENDIAN
3438 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3439 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3440#else
3441 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3442 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3443#endif
3444 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003445 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003446 (addr & ~TARGET_PAGE_MASK);
3447 stq_p(ptr, val);
3448 }
3449}
3450
bellard8df1cd02005-01-28 22:37:22 +00003451/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003452void stl_phys(target_phys_addr_t addr, uint32_t val)
3453{
3454 int io_index;
3455 uint8_t *ptr;
3456 unsigned long pd;
3457 PhysPageDesc *p;
3458
3459 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3460 if (!p) {
3461 pd = IO_MEM_UNASSIGNED;
3462 } else {
3463 pd = p->phys_offset;
3464 }
ths3b46e622007-09-17 08:09:54 +00003465
bellard3a7d9292005-08-21 09:26:42 +00003466 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003467 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003468 if (p)
3469 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003470 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3471 } else {
3472 unsigned long addr1;
3473 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3474 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003475 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003476 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003477 if (!cpu_physical_memory_is_dirty(addr1)) {
3478 /* invalidate code */
3479 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3480 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003481 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3482 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003483 }
bellard8df1cd02005-01-28 22:37:22 +00003484 }
3485}
3486
bellardaab33092005-10-30 20:48:42 +00003487/* XXX: optimize */
3488void stb_phys(target_phys_addr_t addr, uint32_t val)
3489{
3490 uint8_t v = val;
3491 cpu_physical_memory_write(addr, &v, 1);
3492}
3493
3494/* XXX: optimize */
3495void stw_phys(target_phys_addr_t addr, uint32_t val)
3496{
3497 uint16_t v = tswap16(val);
3498 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3499}
3500
3501/* XXX: optimize */
3502void stq_phys(target_phys_addr_t addr, uint64_t val)
3503{
3504 val = tswap64(val);
3505 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3506}
3507
bellard13eb76e2004-01-24 15:23:36 +00003508#endif
3509
aliguori5e2972f2009-03-28 17:51:36 +00003510/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003511int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003512 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003513{
3514 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003515 target_phys_addr_t phys_addr;
3516 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003517
3518 while (len > 0) {
3519 page = addr & TARGET_PAGE_MASK;
3520 phys_addr = cpu_get_phys_page_debug(env, page);
3521 /* if no physical page mapped, return an error */
3522 if (phys_addr == -1)
3523 return -1;
3524 l = (page + TARGET_PAGE_SIZE) - addr;
3525 if (l > len)
3526 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003527 phys_addr += (addr & ~TARGET_PAGE_MASK);
3528#if !defined(CONFIG_USER_ONLY)
3529 if (is_write)
3530 cpu_physical_memory_write_rom(phys_addr, buf, l);
3531 else
3532#endif
3533 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003534 len -= l;
3535 buf += l;
3536 addr += l;
3537 }
3538 return 0;
3539}
3540
pbrook2e70f6e2008-06-29 01:03:05 +00003541/* in deterministic execution mode, instructions doing device I/Os
3542 must be at the end of the TB */
3543void cpu_io_recompile(CPUState *env, void *retaddr)
3544{
3545 TranslationBlock *tb;
3546 uint32_t n, cflags;
3547 target_ulong pc, cs_base;
3548 uint64_t flags;
3549
3550 tb = tb_find_pc((unsigned long)retaddr);
3551 if (!tb) {
3552 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3553 retaddr);
3554 }
3555 n = env->icount_decr.u16.low + tb->icount;
3556 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3557 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003558 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003559 n = n - env->icount_decr.u16.low;
3560 /* Generate a new TB ending on the I/O insn. */
3561 n++;
3562 /* On MIPS and SH, delay slot instructions can only be restarted if
3563 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003564 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003565 branch. */
3566#if defined(TARGET_MIPS)
3567 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3568 env->active_tc.PC -= 4;
3569 env->icount_decr.u16.low++;
3570 env->hflags &= ~MIPS_HFLAG_BMASK;
3571 }
3572#elif defined(TARGET_SH4)
3573 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3574 && n > 1) {
3575 env->pc -= 2;
3576 env->icount_decr.u16.low++;
3577 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3578 }
3579#endif
3580 /* This should never happen. */
3581 if (n > CF_COUNT_MASK)
3582 cpu_abort(env, "TB too big during recompile");
3583
3584 cflags = n | CF_LAST_IO;
3585 pc = tb->pc;
3586 cs_base = tb->cs_base;
3587 flags = tb->flags;
3588 tb_phys_invalidate(tb, -1);
3589 /* FIXME: In theory this could raise an exception. In practice
3590 we have already translated the block once so it's probably ok. */
3591 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003592 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003593 the first in the TB) then we end up generating a whole new TB and
3594 repeating the fault, which is horribly inefficient.
3595 Better would be to execute just this insn uncached, or generate a
3596 second new TB. */
3597 cpu_resume_from_signal(env, NULL);
3598}
3599
bellarde3db7222005-01-26 22:00:47 +00003600void dump_exec_info(FILE *f,
3601 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3602{
3603 int i, target_code_size, max_target_code_size;
3604 int direct_jmp_count, direct_jmp2_count, cross_page;
3605 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003606
bellarde3db7222005-01-26 22:00:47 +00003607 target_code_size = 0;
3608 max_target_code_size = 0;
3609 cross_page = 0;
3610 direct_jmp_count = 0;
3611 direct_jmp2_count = 0;
3612 for(i = 0; i < nb_tbs; i++) {
3613 tb = &tbs[i];
3614 target_code_size += tb->size;
3615 if (tb->size > max_target_code_size)
3616 max_target_code_size = tb->size;
3617 if (tb->page_addr[1] != -1)
3618 cross_page++;
3619 if (tb->tb_next_offset[0] != 0xffff) {
3620 direct_jmp_count++;
3621 if (tb->tb_next_offset[1] != 0xffff) {
3622 direct_jmp2_count++;
3623 }
3624 }
3625 }
3626 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003627 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003628 cpu_fprintf(f, "gen code size %ld/%ld\n",
3629 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3630 cpu_fprintf(f, "TB count %d/%d\n",
3631 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003632 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003633 nb_tbs ? target_code_size / nb_tbs : 0,
3634 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003635 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003636 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3637 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003638 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3639 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003640 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3641 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003642 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003643 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3644 direct_jmp2_count,
3645 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003646 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003647 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3648 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3649 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003650 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003651}
3652
ths5fafdf22007-09-16 21:08:06 +00003653#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003654
3655#define MMUSUFFIX _cmmu
3656#define GETPC() NULL
3657#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003658#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003659
3660#define SHIFT 0
3661#include "softmmu_template.h"
3662
3663#define SHIFT 1
3664#include "softmmu_template.h"
3665
3666#define SHIFT 2
3667#include "softmmu_template.h"
3668
3669#define SHIFT 3
3670#include "softmmu_template.h"
3671
3672#undef env
3673
3674#endif