blob: e7cb78aed644b28a40c5bf9a8e7f178bc383f524 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jiang Liu74afab72014-10-27 16:12:00 +08002/*
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -06003 * Local APIC related interfaces to support IOAPIC, MSI, etc.
Jiang Liu74afab72014-10-27 16:12:00 +08004 *
5 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08007 * Jiang Liu <jiang.liu@linux.intel.com>
8 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08009 */
10#include <linux/interrupt.h>
Nicolai Stange447ae312018-07-29 12:15:33 +020011#include <linux/irq.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020012#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080013#include <linux/init.h>
14#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080016#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <asm/hw_irq.h>
Borislav Petkovad3bc252018-12-05 00:34:56 +010018#include <asm/traps.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020024#include <asm/trace/irq_vectors.h>
25
Jiang Liu7f3262e2015-04-14 10:30:03 +080026struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020027 struct irq_cfg hw_irq_cfg;
28 unsigned int vector;
29 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020030 unsigned int cpu;
31 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020032 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020033 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020034 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020035 is_managed : 1,
36 can_reserve : 1,
37 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080038};
39
Jiang Liub5dc8e62015-04-13 14:11:24 +080040struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000041EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080042static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020043static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080044static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020045static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020046#ifdef CONFIG_SMP
47static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
48#endif
Jiang Liu74afab72014-10-27 16:12:00 +080049
50void lock_vector_lock(void)
51{
52 /* Used to the online set of cpus does not change
53 * during assign_irq_vector.
54 */
55 raw_spin_lock(&vector_lock);
56}
57
58void unlock_vector_lock(void)
59{
60 raw_spin_unlock(&vector_lock);
61}
62
Thomas Gleixner99a14822017-09-13 23:29:36 +020063void init_irq_alloc_info(struct irq_alloc_info *info,
64 const struct cpumask *mask)
65{
66 memset(info, 0, sizeof(*info));
67 info->mask = mask;
68}
69
70void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
71{
72 if (src)
73 *dst = *src;
74 else
75 memset(dst, 0, sizeof(*dst));
76}
77
Thomas Gleixner86ba6552017-09-13 23:29:30 +020078static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080079{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020080 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080081 return NULL;
82
Thomas Gleixner86ba6552017-09-13 23:29:30 +020083 while (irqd->parent_data)
84 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080085
Thomas Gleixner86ba6552017-09-13 23:29:30 +020086 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080087}
88
Thomas Gleixner86ba6552017-09-13 23:29:30 +020089struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080090{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020091 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080092
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020093 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080094}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000095EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080096
97struct irq_cfg *irq_cfg(unsigned int irq)
98{
99 return irqd_cfg(irq_get_irq_data(irq));
100}
101
102static struct apic_chip_data *alloc_apic_chip_data(int node)
103{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200104 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800105
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200106 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200107 if (apicd)
108 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200109 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800110}
111
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200112static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800113{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200114 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800115}
116
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200117static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
118 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800119{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200120 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800121
Thomas Gleixner69cde002017-09-13 23:29:42 +0200122 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800123
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200124 apicd->hw_irq_cfg.vector = vector;
125 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
126 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
127 trace_vector_config(irqd->irq, vector, cpu,
128 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200129}
Jiang Liu74afab72014-10-27 16:12:00 +0800130
Thomas Gleixner69cde002017-09-13 23:29:42 +0200131static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
132 unsigned int newcpu)
133{
134 struct apic_chip_data *apicd = apic_chip_data(irqd);
135 struct irq_desc *desc = irq_data_to_desc(irqd);
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100136 bool managed = irqd_affinity_is_managed(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner69cde002017-09-13 23:29:42 +0200138 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000139
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200140 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800142
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100143 /*
144 * If there is no vector associated or if the associated vector is
145 * the shutdown vector, which is associated to make PCI/MSI
146 * shutdown mode work, then there is nothing to release. Clear out
147 * prev_vector for this and the offlined target case.
148 */
149 apicd->prev_vector = 0;
150 if (!apicd->vector || apicd->vector == MANAGED_IRQ_SHUTDOWN_VECTOR)
151 goto setnew;
152 /*
153 * If the target CPU of the previous vector is online, then mark
154 * the vector as move in progress and store it for cleanup when the
155 * first interrupt on the new vector arrives. If the target CPU is
156 * offline then the regular release mechanism via the cleanup
157 * vector is not possible and the vector can be immediately freed
158 * in the underlying matrix allocator.
159 */
160 if (cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200161 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200162 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200163 apicd->prev_cpu = apicd->cpu;
164 } else {
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100165 irq_matrix_free(vector_matrix, apicd->cpu, apicd->vector,
166 managed);
Jiang Liu74afab72014-10-27 16:12:00 +0800167 }
Jiang Liu74afab72014-10-27 16:12:00 +0800168
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100169setnew:
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200170 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200171 apicd->cpu = newcpu;
172 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
173 per_cpu(vector_irq, newcpu)[newvec] = desc;
174}
175
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200176static void vector_assign_managed_shutdown(struct irq_data *irqd)
177{
178 unsigned int cpu = cpumask_first(cpu_online_mask);
179
180 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
181}
182
183static int reserve_managed_vector(struct irq_data *irqd)
184{
185 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
186 struct apic_chip_data *apicd = apic_chip_data(irqd);
187 unsigned long flags;
188 int ret;
189
190 raw_spin_lock_irqsave(&vector_lock, flags);
191 apicd->is_managed = true;
192 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
193 raw_spin_unlock_irqrestore(&vector_lock, flags);
194 trace_vector_reserve_managed(irqd->irq, ret);
195 return ret;
196}
197
Thomas Gleixner4900be82017-09-13 23:29:51 +0200198static void reserve_irq_vector_locked(struct irq_data *irqd)
199{
200 struct apic_chip_data *apicd = apic_chip_data(irqd);
201
202 irq_matrix_reserve(vector_matrix);
203 apicd->can_reserve = true;
204 apicd->has_reserved = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100205 irqd_set_can_reserve(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200206 trace_vector_reserve(irqd->irq, 0);
207 vector_assign_managed_shutdown(irqd);
208}
209
210static int reserve_irq_vector(struct irq_data *irqd)
211{
212 unsigned long flags;
213
214 raw_spin_lock_irqsave(&vector_lock, flags);
215 reserve_irq_vector_locked(irqd);
216 raw_spin_unlock_irqrestore(&vector_lock, flags);
217 return 0;
218}
219
Dou Liyang27733972018-05-11 16:09:56 +0800220static int
221assign_vector_locked(struct irq_data *irqd, const struct cpumask *dest)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200222{
223 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200224 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200225 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200226 int vector = apicd->vector;
227
228 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200229
Thomas Gleixner847667e2015-12-31 16:30:50 +0000230 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200231 * If the current target CPU is online and in the new requested
232 * affinity mask, there is no point in moving the interrupt from
233 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000234 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200235 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
236 return 0;
237
Thomas Gleixner80ae7b12018-06-04 17:33:53 +0200238 /*
239 * Careful here. @apicd might either have move_in_progress set or
240 * be enqueued for cleanup. Assigning a new vector would either
241 * leave a stale vector on some CPU around or in case of a pending
242 * cleanup corrupt the hlist.
243 */
244 if (apicd->move_in_progress || !hlist_unhashed(&apicd->clist))
245 return -EBUSY;
246
Thomas Gleixner4900be82017-09-13 23:29:51 +0200247 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200248 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200249 if (vector < 0)
250 return vector;
Dou Liyang27733972018-05-11 16:09:56 +0800251 apic_update_vector(irqd, vector, cpu);
252 apic_update_irq_cfg(irqd, vector, cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200253
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000254 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800255}
256
Thomas Gleixner69cde002017-09-13 23:29:42 +0200257static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800258{
Jiang Liu74afab72014-10-27 16:12:00 +0800259 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200260 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800261
262 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200263 cpumask_and(vector_searchmask, dest, cpu_online_mask);
264 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800265 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200266 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800267}
268
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200269static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800270{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200271 /* Get the affinity mask - either irq_default_affinity or (user) set */
272 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200273 int node = irq_data_get_node(irqd);
274
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200275 if (node == NUMA_NO_NODE)
276 goto all;
277 /* Try the intersection of @affmsk and node mask */
278 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
279 if (!assign_vector_locked(irqd, vector_searchmask))
280 return 0;
281 /* Try the node mask */
282 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
283 return 0;
284all:
285 /* Try the full affinity mask */
286 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
287 if (!assign_vector_locked(irqd, vector_searchmask))
288 return 0;
289 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200290 return assign_vector_locked(irqd, cpu_online_mask);
291}
292
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200293static int
294assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
295{
296 if (irqd_affinity_is_managed(irqd))
297 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200298 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200299 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200300 /*
301 * Make only a global reservation with no guarantee. A real vector
302 * is associated at activation time.
303 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200304 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200305}
306
307static int
308assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
309{
310 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
311 struct apic_chip_data *apicd = apic_chip_data(irqd);
312 int vector, cpu;
313
Dou Liyang76f99ae2018-09-09 01:58:38 +0800314 cpumask_and(vector_searchmask, dest, affmsk);
315
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200316 /* set_affinity might call here for nothing */
317 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800318 return 0;
Dou Liyang76f99ae2018-09-09 01:58:38 +0800319 vector = irq_matrix_alloc_managed(vector_matrix, vector_searchmask,
320 &cpu);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200321 trace_vector_alloc_managed(irqd->irq, vector, vector);
322 if (vector < 0)
323 return vector;
324 apic_update_vector(irqd, vector, cpu);
325 apic_update_irq_cfg(irqd, vector, cpu);
326 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800327}
328
Thomas Gleixner69cde002017-09-13 23:29:42 +0200329static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800330{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200331 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200332 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200333 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800334
Thomas Gleixner69cde002017-09-13 23:29:42 +0200335 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200336
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200337 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600338 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800339
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200340 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200341 apicd->prev_cpu);
342
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200343 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200344 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200345 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800346
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200347 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200348 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200349 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800350 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800351
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200352 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200353 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200354 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200355 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200356 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800357}
358
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200359static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
360{
361 struct apic_chip_data *apicd = apic_chip_data(irqd);
362 unsigned long flags;
363
364 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200365 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200366
Thomas Gleixner4900be82017-09-13 23:29:51 +0200367 /* Regular fixed assigned interrupt */
368 if (!apicd->is_managed && !apicd->can_reserve)
369 return;
370 /* If the interrupt has a global reservation, nothing to do */
371 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200372 return;
373
374 raw_spin_lock_irqsave(&vector_lock, flags);
375 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200376 if (apicd->can_reserve)
377 reserve_irq_vector_locked(irqd);
378 else
379 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200380 raw_spin_unlock_irqrestore(&vector_lock, flags);
381}
382
Thomas Gleixner4900be82017-09-13 23:29:51 +0200383static int activate_reserved(struct irq_data *irqd)
384{
385 struct apic_chip_data *apicd = apic_chip_data(irqd);
386 int ret;
387
388 ret = assign_irq_vector_any_locked(irqd);
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100389 if (!ret) {
Thomas Gleixner4900be82017-09-13 23:29:51 +0200390 apicd->has_reserved = false;
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100391 /*
392 * Core might have disabled reservation mode after
393 * allocating the irq descriptor. Ideally this should
394 * happen before allocation time, but that would require
395 * completely convoluted ways of transporting that
396 * information.
397 */
398 if (!irqd_can_reserve(irqd))
399 apicd->can_reserve = false;
400 }
Thomas Gleixner4900be82017-09-13 23:29:51 +0200401 return ret;
402}
403
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200404static int activate_managed(struct irq_data *irqd)
405{
406 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
407 int ret;
408
409 cpumask_and(vector_searchmask, dest, cpu_online_mask);
410 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
411 /* Something in the core code broke! Survive gracefully */
412 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
Thomas Gleixner47b73602018-09-08 12:07:26 +0200413 return -EINVAL;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200414 }
415
416 ret = assign_managed_vector(irqd, vector_searchmask);
417 /*
418 * This should not happen. The vector reservation got buggered. Handle
419 * it gracefully.
420 */
421 if (WARN_ON_ONCE(ret < 0)) {
422 pr_err("Managed startup irq %u, no vector available\n",
423 irqd->irq);
424 }
Yi Wang843c4082018-07-27 14:15:03 +0800425 return ret;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200426}
427
428static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100429 bool reserve)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200430{
431 struct apic_chip_data *apicd = apic_chip_data(irqd);
432 unsigned long flags;
433 int ret = 0;
434
435 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100436 apicd->can_reserve, reserve);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200437
Thomas Gleixner4900be82017-09-13 23:29:51 +0200438 /* Nothing to do for fixed assigned vectors */
439 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200440 return 0;
441
442 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100443 if (reserve || irqd_is_managed_and_shutdown(irqd))
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200444 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200445 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200446 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200447 else if (apicd->has_reserved)
448 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200449 raw_spin_unlock_irqrestore(&vector_lock, flags);
450 return ret;
451}
452
453static void vector_free_reserved_and_managed(struct irq_data *irqd)
454{
455 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
456 struct apic_chip_data *apicd = apic_chip_data(irqd);
457
Thomas Gleixner4900be82017-09-13 23:29:51 +0200458 trace_vector_teardown(irqd->irq, apicd->is_managed,
459 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200460
Thomas Gleixner4900be82017-09-13 23:29:51 +0200461 if (apicd->has_reserved)
462 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200463 if (apicd->is_managed)
464 irq_matrix_remove_managed(vector_matrix, dest);
465}
466
Jiang Liub5dc8e62015-04-13 14:11:24 +0800467static void x86_vector_free_irqs(struct irq_domain *domain,
468 unsigned int virq, unsigned int nr_irqs)
469{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200470 struct apic_chip_data *apicd;
471 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000472 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800473 int i;
474
475 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200476 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
477 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000478 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200479 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200480 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200481 apicd = irqd->chip_data;
482 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000483 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200484 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800485 }
486 }
487}
488
Thomas Gleixner464d1232017-09-13 23:29:52 +0200489static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
490 struct apic_chip_data *apicd)
491{
492 unsigned long flags;
493 bool realloc = false;
494
495 apicd->vector = ISA_IRQ_VECTOR(virq);
496 apicd->cpu = 0;
497
498 raw_spin_lock_irqsave(&vector_lock, flags);
499 /*
500 * If the interrupt is activated, then it must stay at this vector
501 * position. That's usually the timer interrupt (0).
502 */
503 if (irqd_is_activated(irqd)) {
504 trace_vector_setup(virq, true, 0);
505 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
506 } else {
507 /* Release the vector */
508 apicd->can_reserve = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100509 irqd_set_can_reserve(irqd);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200510 clear_irq_vector(irqd);
511 realloc = true;
512 }
513 raw_spin_unlock_irqrestore(&vector_lock, flags);
514 return realloc;
515}
516
Jiang Liub5dc8e62015-04-13 14:11:24 +0800517static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
518 unsigned int nr_irqs, void *arg)
519{
520 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200521 struct apic_chip_data *apicd;
522 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800523 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800524
525 if (disable_apic)
526 return -ENXIO;
527
528 /* Currently vector allocator can't guarantee contiguous allocations */
529 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
530 return -ENOSYS;
531
Jiang Liub5dc8e62015-04-13 14:11:24 +0800532 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200533 irqd = irq_domain_get_irq_data(domain, virq + i);
534 BUG_ON(!irqd);
535 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200536 WARN_ON_ONCE(irqd->chip_data);
537 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200538 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800539 err = -ENOMEM;
540 goto error;
541 }
542
Thomas Gleixner69cde002017-09-13 23:29:42 +0200543 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200544 irqd->chip = &lapic_controller;
545 irqd->chip_data = apicd;
546 irqd->hwirq = virq + i;
547 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200548 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200549 * Legacy vectors are already assigned when the IOAPIC
550 * takes them over. They stay on the same vector. This is
551 * required for check_timer() to work correctly as it might
552 * switch back to legacy mode. Only update the hardware
553 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200554 */
555 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200556 if (!vector_configure_legacy(virq + i, irqd, apicd))
557 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200558 }
559
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200560 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200561 trace_vector_setup(virq + i, false, err);
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100562 if (err) {
563 irqd->chip_data = NULL;
564 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800565 goto error;
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100566 }
Jiang Liub5dc8e62015-04-13 14:11:24 +0800567 }
568
569 return 0;
570
571error:
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100572 x86_vector_free_irqs(domain, virq, i);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800573 return err;
574}
575
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200576#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
Colin Ian Kingd553d032017-12-06 17:33:58 +0000577static void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
578 struct irq_data *irqd, int ind)
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200579{
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200580 struct apic_chip_data apicd;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200581 unsigned long flags;
582 int irq;
583
584 if (!irqd) {
585 irq_matrix_debug_show(m, vector_matrix, ind);
586 return;
587 }
588
589 irq = irqd->irq;
590 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
591 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
592 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
593 return;
594 }
595
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200596 if (!irqd->chip_data) {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200597 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
598 return;
599 }
600
601 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200602 memcpy(&apicd, irqd->chip_data, sizeof(apicd));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200603 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200604
605 seq_printf(m, "%*sVector: %5u\n", ind, "", apicd.vector);
606 seq_printf(m, "%*sTarget: %5u\n", ind, "", apicd.cpu);
607 if (apicd.prev_vector) {
608 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", apicd.prev_vector);
609 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", apicd.prev_cpu);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200610 }
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200611 seq_printf(m, "%*smove_in_progress: %u\n", ind, "", apicd.move_in_progress ? 1 : 0);
612 seq_printf(m, "%*sis_managed: %u\n", ind, "", apicd.is_managed ? 1 : 0);
613 seq_printf(m, "%*scan_reserve: %u\n", ind, "", apicd.can_reserve ? 1 : 0);
614 seq_printf(m, "%*shas_reserved: %u\n", ind, "", apicd.has_reserved ? 1 : 0);
615 seq_printf(m, "%*scleanup_pending: %u\n", ind, "", !hlist_unhashed(&apicd.clist));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200616}
617#endif
618
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200619static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200620 .alloc = x86_vector_alloc_irqs,
621 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200622 .activate = x86_vector_activate,
623 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200624#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
625 .debug_show = x86_vector_debug_show,
626#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800627};
628
Jiang Liu11d686e2014-10-27 16:12:05 +0800629int __init arch_probe_nr_irqs(void)
630{
631 int nr;
632
633 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
634 nr_irqs = NR_VECTORS * nr_cpu_ids;
635
636 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -0600637#if defined(CONFIG_PCI_MSI)
Jiang Liu11d686e2014-10-27 16:12:05 +0800638 /*
639 * for MSI and HT dyn irq
640 */
641 if (gsi_top <= NR_IRQS_LEGACY)
642 nr += 8 * nr_cpu_ids;
643 else
644 nr += gsi_top * 16;
645#endif
646 if (nr < nr_irqs)
647 nr_irqs = nr;
648
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100649 /*
650 * We don't know if PIC is present at this point so we need to do
651 * probe() to get the right number of legacy IRQs.
652 */
653 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800654}
655
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200656void lapic_assign_legacy_vector(unsigned int irq, bool replace)
657{
658 /*
659 * Use assign system here so it wont get accounted as allocated
660 * and moveable in the cpu hotplug check and it prevents managed
661 * irq reservation from touching it.
662 */
663 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
664}
665
666void __init lapic_assign_system_vectors(void)
667{
668 unsigned int i, vector = 0;
669
670 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
671 irq_matrix_assign_system(vector_matrix, vector, false);
672
673 if (nr_legacy_irqs() > 1)
674 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
675
676 /* System vectors are reserved, online it */
677 irq_matrix_online(vector_matrix);
678
679 /* Mark the preallocated legacy interrupts */
680 for (i = 0; i < nr_legacy_irqs(); i++) {
681 if (i != PIC_CASCADE_IR)
682 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
683 }
684}
685
Jiang Liu11d686e2014-10-27 16:12:05 +0800686int __init arch_early_irq_init(void)
687{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200688 struct fwnode_handle *fn;
689
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200690 fn = irq_domain_alloc_named_fwnode("VECTOR");
691 BUG_ON(!fn);
692 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
693 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800694 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200695 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800696 irq_set_default_host(x86_vector_domain);
697
Jiang Liu52f518a2015-04-13 14:11:35 +0800698 arch_init_msi_domain(x86_vector_domain);
699
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000700 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800701
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200702 /*
703 * Allocate the vector matrix allocator data structure and limit the
704 * search area.
705 */
706 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
707 FIRST_SYSTEM_VECTOR);
708 BUG_ON(!vector_matrix);
709
Jiang Liu11d686e2014-10-27 16:12:05 +0800710 return arch_early_ioapic_init();
711}
712
Thomas Gleixnerba801642017-09-13 23:29:44 +0200713#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800714
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200715static struct irq_desc *__setup_vector_irq(int vector)
716{
717 int isairq = vector - ISA_IRQ_VECTOR(0);
718
719 /* Check whether the irq is in the legacy space */
720 if (isairq < 0 || isairq >= nr_legacy_irqs())
721 return VECTOR_UNUSED;
722 /* Check whether the irq is handled by the IOAPIC */
723 if (test_bit(isairq, &io_apic_irqs))
724 return VECTOR_UNUSED;
725 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800726}
727
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200728/* Online the local APIC infrastructure and initialize the vectors */
729void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800730{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200731 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800732
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000733 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200734
735 /* Online the vector matrix array for this CPU */
736 irq_matrix_online(vector_matrix);
737
Jiang Liu74afab72014-10-27 16:12:00 +0800738 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200739 * The interrupt affinity logic never targets interrupts to offline
740 * CPUs. The exception are the legacy PIC interrupts. In general
741 * they are only targeted to CPU0, but depending on the platform
742 * they can be distributed to any online CPU in hardware. The
743 * kernel has no influence on that. So all active legacy vectors
744 * must be installed on all CPUs. All non legacy interrupts can be
745 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800746 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200747 for (vector = 0; vector < NR_VECTORS; vector++)
748 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800749}
750
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200751void lapic_offline(void)
752{
753 lock_vector_lock();
754 irq_matrix_offline(vector_matrix);
755 unlock_vector_lock();
756}
757
Thomas Gleixnerba801642017-09-13 23:29:44 +0200758static int apic_set_affinity(struct irq_data *irqd,
759 const struct cpumask *dest, bool force)
760{
Thomas Gleixner02edee12017-10-12 11:05:28 +0200761 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200762 int err;
763
Thomas Gleixner02edee12017-10-12 11:05:28 +0200764 /*
765 * Core code can call here for inactive interrupts. For inactive
766 * interrupts which use managed or reservation mode there is no
767 * point in going through the vector assignment right now as the
768 * activation will assign a vector which fits the destination
769 * cpumask. Let the core code store the destination mask and be
770 * done with it.
771 */
772 if (!irqd_is_activated(irqd) &&
773 (apicd->is_managed || apicd->can_reserve))
774 return IRQ_SET_MASK_OK;
775
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200776 raw_spin_lock(&vector_lock);
777 cpumask_and(vector_searchmask, dest, cpu_online_mask);
778 if (irqd_affinity_is_managed(irqd))
779 err = assign_managed_vector(irqd, vector_searchmask);
780 else
781 err = assign_vector_locked(irqd, vector_searchmask);
782 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200783 return err ? err : IRQ_SET_MASK_OK;
784}
785
786#else
787# define apic_set_affinity NULL
788#endif
789
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200790static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800791{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200792 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800793 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800794
795 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200796 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800797 raw_spin_unlock_irqrestore(&vector_lock, flags);
798
799 return 1;
800}
801
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200802void apic_ack_irq(struct irq_data *irqd)
803{
804 irq_move_irq(irqd);
805 ack_APIC_irq();
806}
807
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200808void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800809{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200810 irq_complete_move(irqd_cfg(irqd));
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200811 apic_ack_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800812}
813
Jiang Liub5dc8e62015-04-13 14:11:24 +0800814static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200815 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800816 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800817 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800818 .irq_retrigger = apic_retrigger_irq,
819};
820
Jiang Liu74afab72014-10-27 16:12:00 +0800821#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200822
Thomas Gleixner69cde002017-09-13 23:29:42 +0200823static void free_moved_vector(struct apic_chip_data *apicd)
824{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200825 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200826 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200827 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200828
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200829 /*
830 * This should never happen. Managed interrupts are not
831 * migrated except on CPU down, which does not involve the
832 * cleanup vector. But try to keep the accounting correct
833 * nevertheless.
834 */
835 WARN_ON_ONCE(managed);
836
Thomas Gleixner0696d052017-10-16 16:16:19 +0200837 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200838 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200839 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200840 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200841 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200842 apicd->move_in_progress = 0;
843}
844
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200845asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
846{
847 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
848 struct apic_chip_data *apicd;
849 struct hlist_node *tmp;
850
851 entering_ack_irq();
852 /* Prevent vectors vanishing under us */
853 raw_spin_lock(&vector_lock);
854
855 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200856 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200857
858 /*
859 * Paranoia: Check if the vector that needs to be cleaned
860 * up is registered at the APICs IRR. If so, then this is
861 * not the best time to clean it up. Clean it up in the
862 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
863 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
864 * priority external vector, so on return from this
865 * interrupt the device interrupt will happen first.
866 */
867 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
868 if (irr & (1U << (vector % 32))) {
869 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
870 continue;
871 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200872 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200873 }
874
875 raw_spin_unlock(&vector_lock);
876 exiting_irq();
877}
878
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200879static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800880{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200881 unsigned int cpu;
882
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000883 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200884 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200885 cpu = apicd->prev_cpu;
886 if (cpu_online(cpu)) {
887 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
888 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
889 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200890 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200891 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000892 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800893}
894
Jiang Liuc6c20022015-04-14 10:30:02 +0800895void send_cleanup_vector(struct irq_cfg *cfg)
896{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200897 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800898
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200899 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200900 if (apicd->move_in_progress)
901 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800902}
903
Jiang Liu74afab72014-10-27 16:12:00 +0800904static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
905{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200906 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800907
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200908 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200909 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800910 return;
911
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200912 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200913 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800914}
915
916void irq_complete_move(struct irq_cfg *cfg)
917{
918 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
919}
920
Thomas Gleixner90a22822015-12-31 16:30:53 +0000921/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100922 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000923 */
924void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800925{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200926 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200927 struct irq_data *irqd;
928 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800929
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300930 /*
931 * The function is called for all descriptors regardless of which
932 * irqdomain they belong to. For example if an IRQ is provided by
933 * an irq_chip as part of a GPIO driver, the chip data for that
934 * descriptor is specific to the irq_chip in question.
935 *
936 * Check first that the chip_data is what we expect
937 * (apic_chip_data) before touching it any further.
938 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200939 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200940 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200941 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300942 return;
943
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200944 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200945 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200946 if (!apicd)
947 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000948
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000949 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200950 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200951 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200952 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200953 if (!vector)
954 goto unlock;
955
956 /*
957 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000958 * done yet, then the following setaffinity call will fail with
959 * -EBUSY. This can leave the interrupt in a stale state.
960 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100961 * All CPUs are stuck in stop machine with interrupts disabled so
962 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200963 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100964 * 1) The interrupt is in move_in_progress state. That means that we
965 * have not seen an interrupt since the io_apic was reprogrammed to
966 * the new vector.
967 *
968 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
969 * have not been processed yet.
970 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200971 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100972 /*
973 * In theory there is a race:
974 *
975 * set_ioapic(new_vector) <-- Interrupt is raised before update
976 * is effective, i.e. it's raised on
977 * the old vector.
978 *
979 * So if the target cpu cannot handle that interrupt before
980 * the old vector is cleaned up, we get a spurious interrupt
981 * and in the worst case the ioapic irq line becomes stale.
982 *
983 * But in case of cpu hotplug this should be a non issue
984 * because if the affinity update happens right before all
985 * cpus rendevouz in stop machine, there is no way that the
986 * interrupt can be blocked on the target cpu because all cpus
987 * loops first with interrupts enabled in stop machine, so the
988 * old vector is not yet cleaned up when the interrupt fires.
989 *
990 * So the only way to run into this issue is if the delivery
991 * of the interrupt on the apic/system bus would be delayed
992 * beyond the point where the target cpu disables interrupts
993 * in stop machine. I doubt that it can happen, but at least
994 * there is a theroretical chance. Virtualization might be
995 * able to expose this, but AFAICT the IOAPIC emulation is not
996 * as stupid as the real hardware.
997 *
998 * Anyway, there is nothing we can do about that at this point
999 * w/o refactoring the whole fixup_irq() business completely.
1000 * We print at least the irq number and the old vector number,
1001 * so we have the necessary information when a problem in that
1002 * area arises.
1003 */
1004 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001005 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +01001006 }
Thomas Gleixner69cde002017-09-13 23:29:42 +02001007 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001008unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001009 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +08001010}
Thomas Gleixner2cffad72017-09-13 23:29:53 +02001011
1012#ifdef CONFIG_HOTPLUG_CPU
1013/*
1014 * Note, this is not accurate accounting, but at least good enough to
1015 * prevent that the actual interrupt move will run out of vectors.
1016 */
1017int lapic_can_unplug_cpu(void)
1018{
1019 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
1020 int ret = 0;
1021
1022 raw_spin_lock(&vector_lock);
1023 tomove = irq_matrix_allocated(vector_matrix);
1024 avl = irq_matrix_available(vector_matrix, true);
1025 if (avl < tomove) {
1026 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
1027 cpu, tomove, avl);
1028 ret = -ENOSPC;
1029 goto out;
1030 }
1031 rsvd = irq_matrix_reserved(vector_matrix);
1032 if (avl < rsvd) {
1033 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
1034 rsvd, avl);
1035 }
1036out:
1037 raw_spin_unlock(&vector_lock);
1038 return ret;
1039}
1040#endif /* HOTPLUG_CPU */
1041#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001042
Jiang Liu74afab72014-10-27 16:12:00 +08001043static void __init print_APIC_field(int base)
1044{
1045 int i;
1046
1047 printk(KERN_DEBUG);
1048
1049 for (i = 0; i < 8; i++)
1050 pr_cont("%08x", apic_read(base + i*0x10));
1051
1052 pr_cont("\n");
1053}
1054
1055static void __init print_local_APIC(void *dummy)
1056{
1057 unsigned int i, v, ver, maxlvt;
1058 u64 icr;
1059
Jiang Liu849d3562014-10-27 16:12:01 +08001060 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1061 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001062 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001063 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001064 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001065 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001066 ver = GET_APIC_VERSION(v);
1067 maxlvt = lapic_get_maxlvt();
1068
1069 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001070 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001071
1072 /* !82489DX */
1073 if (APIC_INTEGRATED(ver)) {
1074 if (!APIC_XAPIC(ver)) {
1075 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001076 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1077 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001078 }
1079 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001080 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001081 }
1082
1083 /*
1084 * Remote read supported only in the 82489DX and local APIC for
1085 * Pentium processors.
1086 */
1087 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1088 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001089 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001090 }
1091
1092 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001093 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001094 if (!x2apic_enabled()) {
1095 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001096 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001097 }
1098 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001099 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001100
Jiang Liu849d3562014-10-27 16:12:01 +08001101 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001102 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001103 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001104 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001105 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001106 print_APIC_field(APIC_IRR);
1107
1108 /* !82489DX */
1109 if (APIC_INTEGRATED(ver)) {
1110 /* Due to the Pentium erratum 3AP. */
1111 if (maxlvt > 3)
1112 apic_write(APIC_ESR, 0);
1113
1114 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001115 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001116 }
1117
1118 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001119 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1120 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001121
1122 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001123 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001124
1125 if (maxlvt > 3) {
1126 /* PC is LVT#4. */
1127 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001128 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001129 }
1130 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001131 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001132 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001133 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001134
1135 if (maxlvt > 2) {
1136 /* ERR is LVT#3. */
1137 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001138 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001139 }
1140
1141 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001142 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001143 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001144 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001145 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001146 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001147
1148 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1149 v = apic_read(APIC_EFEAT);
1150 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001151 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001152 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001153 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001154 for (i = 0; i < maxlvt; i++) {
1155 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001156 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001157 }
1158 }
1159 pr_cont("\n");
1160}
1161
1162static void __init print_local_APICs(int maxcpu)
1163{
1164 int cpu;
1165
1166 if (!maxcpu)
1167 return;
1168
1169 preempt_disable();
1170 for_each_online_cpu(cpu) {
1171 if (cpu >= maxcpu)
1172 break;
1173 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1174 }
1175 preempt_enable();
1176}
1177
1178static void __init print_PIC(void)
1179{
1180 unsigned int v;
1181 unsigned long flags;
1182
1183 if (!nr_legacy_irqs())
1184 return;
1185
Jiang Liu849d3562014-10-27 16:12:01 +08001186 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001187
1188 raw_spin_lock_irqsave(&i8259A_lock, flags);
1189
1190 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001191 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001192
1193 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001194 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001195
1196 outb(0x0b, 0xa0);
1197 outb(0x0b, 0x20);
1198 v = inb(0xa0) << 8 | inb(0x20);
1199 outb(0x0a, 0xa0);
1200 outb(0x0a, 0x20);
1201
1202 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1203
Jiang Liu849d3562014-10-27 16:12:01 +08001204 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001205
1206 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001207 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001208}
1209
1210static int show_lapic __initdata = 1;
1211static __init int setup_show_lapic(char *arg)
1212{
1213 int num = -1;
1214
1215 if (strcmp(arg, "all") == 0) {
1216 show_lapic = CONFIG_NR_CPUS;
1217 } else {
1218 get_option(&arg, &num);
1219 if (num >= 0)
1220 show_lapic = num;
1221 }
1222
1223 return 1;
1224}
1225__setup("show_lapic=", setup_show_lapic);
1226
1227static int __init print_ICs(void)
1228{
1229 if (apic_verbosity == APIC_QUIET)
1230 return 0;
1231
1232 print_PIC();
1233
1234 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001235 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001236 return 0;
1237
1238 print_local_APICs(show_lapic);
1239 print_IO_APICs();
1240
1241 return 0;
1242}
1243
1244late_initcall(print_ICs);