blob: 14b21ca4483c5e56a18004193d69656583e117b1 [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020014#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/init.h>
16#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080018#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/hw_irq.h>
20#include <asm/apic.h>
21#include <asm/i8259.h>
22#include <asm/desc.h>
23#include <asm/irq_remapping.h>
24
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020025#include <asm/trace/irq_vectors.h>
26
Jiang Liu7f3262e2015-04-14 10:30:03 +080027struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020028 struct irq_cfg hw_irq_cfg;
29 unsigned int vector;
30 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020031 unsigned int cpu;
32 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020033 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020034 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020035 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020036 is_managed : 1,
37 can_reserve : 1,
38 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080039};
40
Jiang Liub5dc8e62015-04-13 14:11:24 +080041struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000042EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080043static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020044static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080045static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020046static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020047#ifdef CONFIG_SMP
48static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
49#endif
Jiang Liu74afab72014-10-27 16:12:00 +080050
51void lock_vector_lock(void)
52{
53 /* Used to the online set of cpus does not change
54 * during assign_irq_vector.
55 */
56 raw_spin_lock(&vector_lock);
57}
58
59void unlock_vector_lock(void)
60{
61 raw_spin_unlock(&vector_lock);
62}
63
Thomas Gleixner99a14822017-09-13 23:29:36 +020064void init_irq_alloc_info(struct irq_alloc_info *info,
65 const struct cpumask *mask)
66{
67 memset(info, 0, sizeof(*info));
68 info->mask = mask;
69}
70
71void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
72{
73 if (src)
74 *dst = *src;
75 else
76 memset(dst, 0, sizeof(*dst));
77}
78
Thomas Gleixner86ba6552017-09-13 23:29:30 +020079static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080080{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020081 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080082 return NULL;
83
Thomas Gleixner86ba6552017-09-13 23:29:30 +020084 while (irqd->parent_data)
85 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080086
Thomas Gleixner86ba6552017-09-13 23:29:30 +020087 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080088}
89
Thomas Gleixner86ba6552017-09-13 23:29:30 +020090struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080091{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020092 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080093
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020094 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080095}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000096EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080097
98struct irq_cfg *irq_cfg(unsigned int irq)
99{
100 return irqd_cfg(irq_get_irq_data(irq));
101}
102
103static struct apic_chip_data *alloc_apic_chip_data(int node)
104{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200105 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800106
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200107 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200108 if (apicd)
109 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200110 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800111}
112
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200113static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800114{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200115 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800116}
117
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200118static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
119 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800120{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200121 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800122
Thomas Gleixner69cde002017-09-13 23:29:42 +0200123 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800124
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200125 apicd->hw_irq_cfg.vector = vector;
126 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
127 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
128 trace_vector_config(irqd->irq, vector, cpu,
129 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200130}
Jiang Liu74afab72014-10-27 16:12:00 +0800131
Thomas Gleixner69cde002017-09-13 23:29:42 +0200132static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
133 unsigned int newcpu)
134{
135 struct apic_chip_data *apicd = apic_chip_data(irqd);
136 struct irq_desc *desc = irq_data_to_desc(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner69cde002017-09-13 23:29:42 +0200138 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000139
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200140 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800142
Thomas Gleixner69cde002017-09-13 23:29:42 +0200143 /* Setup the vector move, if required */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200144 if (apicd->vector && cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200145 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200146 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200147 apicd->prev_cpu = apicd->cpu;
148 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200149 apicd->prev_vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800150 }
Jiang Liu74afab72014-10-27 16:12:00 +0800151
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200152 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200153 apicd->cpu = newcpu;
154 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
155 per_cpu(vector_irq, newcpu)[newvec] = desc;
156}
157
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200158static void vector_assign_managed_shutdown(struct irq_data *irqd)
159{
160 unsigned int cpu = cpumask_first(cpu_online_mask);
161
162 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
163}
164
165static int reserve_managed_vector(struct irq_data *irqd)
166{
167 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
168 struct apic_chip_data *apicd = apic_chip_data(irqd);
169 unsigned long flags;
170 int ret;
171
172 raw_spin_lock_irqsave(&vector_lock, flags);
173 apicd->is_managed = true;
174 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
175 raw_spin_unlock_irqrestore(&vector_lock, flags);
176 trace_vector_reserve_managed(irqd->irq, ret);
177 return ret;
178}
179
Thomas Gleixner4900be82017-09-13 23:29:51 +0200180static void reserve_irq_vector_locked(struct irq_data *irqd)
181{
182 struct apic_chip_data *apicd = apic_chip_data(irqd);
183
184 irq_matrix_reserve(vector_matrix);
185 apicd->can_reserve = true;
186 apicd->has_reserved = true;
187 trace_vector_reserve(irqd->irq, 0);
188 vector_assign_managed_shutdown(irqd);
189}
190
191static int reserve_irq_vector(struct irq_data *irqd)
192{
193 unsigned long flags;
194
195 raw_spin_lock_irqsave(&vector_lock, flags);
196 reserve_irq_vector_locked(irqd);
197 raw_spin_unlock_irqrestore(&vector_lock, flags);
198 return 0;
199}
200
Thomas Gleixner69cde002017-09-13 23:29:42 +0200201static int allocate_vector(struct irq_data *irqd, const struct cpumask *dest)
202{
203 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200204 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200205 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200206 int vector = apicd->vector;
207
208 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200209
Thomas Gleixner847667e2015-12-31 16:30:50 +0000210 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200211 * If the current target CPU is online and in the new requested
212 * affinity mask, there is no point in moving the interrupt from
213 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000214 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200215 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
216 return 0;
217
Thomas Gleixner4900be82017-09-13 23:29:51 +0200218 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200219 if (vector > 0)
220 apic_update_vector(irqd, vector, cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200221 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200222 return vector;
223}
224
225static int assign_vector_locked(struct irq_data *irqd,
226 const struct cpumask *dest)
227{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200228 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200229 int vector = allocate_vector(irqd, dest);
230
231 if (vector < 0)
232 return vector;
233
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200234 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000235 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800236}
237
Thomas Gleixner69cde002017-09-13 23:29:42 +0200238static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800239{
Jiang Liu74afab72014-10-27 16:12:00 +0800240 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200241 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800242
243 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200244 cpumask_and(vector_searchmask, dest, cpu_online_mask);
245 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800246 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200247 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800248}
249
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200250static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800251{
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200252 int node = irq_data_get_node(irqd);
253
254 if (node != NUMA_NO_NODE) {
255 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
256 return 0;
257 }
258 return assign_vector_locked(irqd, cpu_online_mask);
259}
260
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200261static int
262assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
263{
264 if (irqd_affinity_is_managed(irqd))
265 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200266 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200267 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200268 /*
269 * Make only a global reservation with no guarantee. A real vector
270 * is associated at activation time.
271 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200272 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200273}
274
275static int
276assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
277{
278 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
279 struct apic_chip_data *apicd = apic_chip_data(irqd);
280 int vector, cpu;
281
282 cpumask_and(vector_searchmask, vector_searchmask, affmsk);
283 cpu = cpumask_first(vector_searchmask);
284 if (cpu >= nr_cpu_ids)
285 return -EINVAL;
286 /* set_affinity might call here for nothing */
287 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800288 return 0;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200289 vector = irq_matrix_alloc_managed(vector_matrix, cpu);
290 trace_vector_alloc_managed(irqd->irq, vector, vector);
291 if (vector < 0)
292 return vector;
293 apic_update_vector(irqd, vector, cpu);
294 apic_update_irq_cfg(irqd, vector, cpu);
295 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800296}
297
Thomas Gleixner69cde002017-09-13 23:29:42 +0200298static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800299{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200300 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200301 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200302 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800303
Thomas Gleixner69cde002017-09-13 23:29:42 +0200304 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200305
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200306 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600307 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800308
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200309 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200310 apicd->prev_cpu);
311
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200312 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200313 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200314 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800315
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200316 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200317 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200318 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800319 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800320
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200321 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200322 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200323 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200324 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200325 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800326}
327
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200328static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
329{
330 struct apic_chip_data *apicd = apic_chip_data(irqd);
331 unsigned long flags;
332
333 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200334 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200335
Thomas Gleixner4900be82017-09-13 23:29:51 +0200336 /* Regular fixed assigned interrupt */
337 if (!apicd->is_managed && !apicd->can_reserve)
338 return;
339 /* If the interrupt has a global reservation, nothing to do */
340 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200341 return;
342
343 raw_spin_lock_irqsave(&vector_lock, flags);
344 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200345 if (apicd->can_reserve)
346 reserve_irq_vector_locked(irqd);
347 else
348 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200349 raw_spin_unlock_irqrestore(&vector_lock, flags);
350}
351
Thomas Gleixner4900be82017-09-13 23:29:51 +0200352static int activate_reserved(struct irq_data *irqd)
353{
354 struct apic_chip_data *apicd = apic_chip_data(irqd);
355 int ret;
356
357 ret = assign_irq_vector_any_locked(irqd);
358 if (!ret)
359 apicd->has_reserved = false;
360 return ret;
361}
362
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200363static int activate_managed(struct irq_data *irqd)
364{
365 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
366 int ret;
367
368 cpumask_and(vector_searchmask, dest, cpu_online_mask);
369 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
370 /* Something in the core code broke! Survive gracefully */
371 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
372 return EINVAL;
373 }
374
375 ret = assign_managed_vector(irqd, vector_searchmask);
376 /*
377 * This should not happen. The vector reservation got buggered. Handle
378 * it gracefully.
379 */
380 if (WARN_ON_ONCE(ret < 0)) {
381 pr_err("Managed startup irq %u, no vector available\n",
382 irqd->irq);
383 }
384 return ret;
385}
386
387static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
388 bool early)
389{
390 struct apic_chip_data *apicd = apic_chip_data(irqd);
391 unsigned long flags;
392 int ret = 0;
393
394 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200395 apicd->can_reserve, early);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200396
Thomas Gleixner4900be82017-09-13 23:29:51 +0200397 /* Nothing to do for fixed assigned vectors */
398 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200399 return 0;
400
401 raw_spin_lock_irqsave(&vector_lock, flags);
402 if (early || irqd_is_managed_and_shutdown(irqd))
403 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200404 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200405 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200406 else if (apicd->has_reserved)
407 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200408 raw_spin_unlock_irqrestore(&vector_lock, flags);
409 return ret;
410}
411
412static void vector_free_reserved_and_managed(struct irq_data *irqd)
413{
414 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
415 struct apic_chip_data *apicd = apic_chip_data(irqd);
416
Thomas Gleixner4900be82017-09-13 23:29:51 +0200417 trace_vector_teardown(irqd->irq, apicd->is_managed,
418 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200419
Thomas Gleixner4900be82017-09-13 23:29:51 +0200420 if (apicd->has_reserved)
421 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200422 if (apicd->is_managed)
423 irq_matrix_remove_managed(vector_matrix, dest);
424}
425
Jiang Liub5dc8e62015-04-13 14:11:24 +0800426static void x86_vector_free_irqs(struct irq_domain *domain,
427 unsigned int virq, unsigned int nr_irqs)
428{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200429 struct apic_chip_data *apicd;
430 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000431 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800432 int i;
433
434 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200435 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
436 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000437 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200438 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200439 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200440 apicd = irqd->chip_data;
441 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000442 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200443 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800444 }
445 }
446}
447
Thomas Gleixner464d1232017-09-13 23:29:52 +0200448static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
449 struct apic_chip_data *apicd)
450{
451 unsigned long flags;
452 bool realloc = false;
453
454 apicd->vector = ISA_IRQ_VECTOR(virq);
455 apicd->cpu = 0;
456
457 raw_spin_lock_irqsave(&vector_lock, flags);
458 /*
459 * If the interrupt is activated, then it must stay at this vector
460 * position. That's usually the timer interrupt (0).
461 */
462 if (irqd_is_activated(irqd)) {
463 trace_vector_setup(virq, true, 0);
464 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
465 } else {
466 /* Release the vector */
467 apicd->can_reserve = true;
468 clear_irq_vector(irqd);
469 realloc = true;
470 }
471 raw_spin_unlock_irqrestore(&vector_lock, flags);
472 return realloc;
473}
474
Jiang Liub5dc8e62015-04-13 14:11:24 +0800475static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
476 unsigned int nr_irqs, void *arg)
477{
478 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200479 struct apic_chip_data *apicd;
480 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800481 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800482
483 if (disable_apic)
484 return -ENXIO;
485
486 /* Currently vector allocator can't guarantee contiguous allocations */
487 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
488 return -ENOSYS;
489
Jiang Liub5dc8e62015-04-13 14:11:24 +0800490 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200491 irqd = irq_domain_get_irq_data(domain, virq + i);
492 BUG_ON(!irqd);
493 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200494 WARN_ON_ONCE(irqd->chip_data);
495 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200496 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800497 err = -ENOMEM;
498 goto error;
499 }
500
Thomas Gleixner69cde002017-09-13 23:29:42 +0200501 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200502 irqd->chip = &lapic_controller;
503 irqd->chip_data = apicd;
504 irqd->hwirq = virq + i;
505 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200506 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200507 * Legacy vectors are already assigned when the IOAPIC
508 * takes them over. They stay on the same vector. This is
509 * required for check_timer() to work correctly as it might
510 * switch back to legacy mode. Only update the hardware
511 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200512 */
513 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200514 if (!vector_configure_legacy(virq + i, irqd, apicd))
515 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200516 }
517
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200518 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200519 trace_vector_setup(virq + i, false, err);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800520 if (err)
521 goto error;
522 }
523
524 return 0;
525
526error:
527 x86_vector_free_irqs(domain, virq, i + 1);
528 return err;
529}
530
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200531#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
532void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
533 struct irq_data *irqd, int ind)
534{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200535 unsigned int cpu, vector, prev_cpu, prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200536 struct apic_chip_data *apicd;
537 unsigned long flags;
538 int irq;
539
540 if (!irqd) {
541 irq_matrix_debug_show(m, vector_matrix, ind);
542 return;
543 }
544
545 irq = irqd->irq;
546 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
547 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
548 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
549 return;
550 }
551
552 apicd = irqd->chip_data;
553 if (!apicd) {
554 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
555 return;
556 }
557
558 raw_spin_lock_irqsave(&vector_lock, flags);
559 cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200560 vector = apicd->vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200561 prev_cpu = apicd->prev_cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200562 prev_vector = apicd->prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200563 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200564 seq_printf(m, "%*sVector: %5u\n", ind, "", vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200565 seq_printf(m, "%*sTarget: %5u\n", ind, "", cpu);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200566 if (prev_vector) {
567 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", prev_vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200568 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", prev_cpu);
569 }
570}
571#endif
572
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200573static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200574 .alloc = x86_vector_alloc_irqs,
575 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200576 .activate = x86_vector_activate,
577 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200578#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
579 .debug_show = x86_vector_debug_show,
580#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800581};
582
Jiang Liu11d686e2014-10-27 16:12:05 +0800583int __init arch_probe_nr_irqs(void)
584{
585 int nr;
586
587 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
588 nr_irqs = NR_VECTORS * nr_cpu_ids;
589
590 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
591#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
592 /*
593 * for MSI and HT dyn irq
594 */
595 if (gsi_top <= NR_IRQS_LEGACY)
596 nr += 8 * nr_cpu_ids;
597 else
598 nr += gsi_top * 16;
599#endif
600 if (nr < nr_irqs)
601 nr_irqs = nr;
602
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100603 /*
604 * We don't know if PIC is present at this point so we need to do
605 * probe() to get the right number of legacy IRQs.
606 */
607 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800608}
609
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200610void lapic_assign_legacy_vector(unsigned int irq, bool replace)
611{
612 /*
613 * Use assign system here so it wont get accounted as allocated
614 * and moveable in the cpu hotplug check and it prevents managed
615 * irq reservation from touching it.
616 */
617 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
618}
619
620void __init lapic_assign_system_vectors(void)
621{
622 unsigned int i, vector = 0;
623
624 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
625 irq_matrix_assign_system(vector_matrix, vector, false);
626
627 if (nr_legacy_irqs() > 1)
628 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
629
630 /* System vectors are reserved, online it */
631 irq_matrix_online(vector_matrix);
632
633 /* Mark the preallocated legacy interrupts */
634 for (i = 0; i < nr_legacy_irqs(); i++) {
635 if (i != PIC_CASCADE_IR)
636 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
637 }
638}
639
Jiang Liu11d686e2014-10-27 16:12:05 +0800640int __init arch_early_irq_init(void)
641{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200642 struct fwnode_handle *fn;
643
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200644 fn = irq_domain_alloc_named_fwnode("VECTOR");
645 BUG_ON(!fn);
646 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
647 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800648 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200649 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800650 irq_set_default_host(x86_vector_domain);
651
Jiang Liu52f518a2015-04-13 14:11:35 +0800652 arch_init_msi_domain(x86_vector_domain);
Jiang Liu49e07d82015-04-13 14:11:43 +0800653 arch_init_htirq_domain(x86_vector_domain);
Jiang Liu52f518a2015-04-13 14:11:35 +0800654
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000655 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800656
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200657 /*
658 * Allocate the vector matrix allocator data structure and limit the
659 * search area.
660 */
661 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
662 FIRST_SYSTEM_VECTOR);
663 BUG_ON(!vector_matrix);
664
Jiang Liu11d686e2014-10-27 16:12:05 +0800665 return arch_early_ioapic_init();
666}
667
Thomas Gleixnerba801642017-09-13 23:29:44 +0200668#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800669
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200670static struct irq_desc *__setup_vector_irq(int vector)
671{
672 int isairq = vector - ISA_IRQ_VECTOR(0);
673
674 /* Check whether the irq is in the legacy space */
675 if (isairq < 0 || isairq >= nr_legacy_irqs())
676 return VECTOR_UNUSED;
677 /* Check whether the irq is handled by the IOAPIC */
678 if (test_bit(isairq, &io_apic_irqs))
679 return VECTOR_UNUSED;
680 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800681}
682
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200683/* Online the local APIC infrastructure and initialize the vectors */
684void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800685{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200686 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800687
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000688 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200689
690 /* Online the vector matrix array for this CPU */
691 irq_matrix_online(vector_matrix);
692
Jiang Liu74afab72014-10-27 16:12:00 +0800693 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200694 * The interrupt affinity logic never targets interrupts to offline
695 * CPUs. The exception are the legacy PIC interrupts. In general
696 * they are only targeted to CPU0, but depending on the platform
697 * they can be distributed to any online CPU in hardware. The
698 * kernel has no influence on that. So all active legacy vectors
699 * must be installed on all CPUs. All non legacy interrupts can be
700 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800701 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200702 for (vector = 0; vector < NR_VECTORS; vector++)
703 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800704}
705
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200706void lapic_offline(void)
707{
708 lock_vector_lock();
709 irq_matrix_offline(vector_matrix);
710 unlock_vector_lock();
711}
712
Thomas Gleixnerba801642017-09-13 23:29:44 +0200713static int apic_set_affinity(struct irq_data *irqd,
714 const struct cpumask *dest, bool force)
715{
716 int err;
717
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200718 raw_spin_lock(&vector_lock);
719 cpumask_and(vector_searchmask, dest, cpu_online_mask);
720 if (irqd_affinity_is_managed(irqd))
721 err = assign_managed_vector(irqd, vector_searchmask);
722 else
723 err = assign_vector_locked(irqd, vector_searchmask);
724 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200725 return err ? err : IRQ_SET_MASK_OK;
726}
727
728#else
729# define apic_set_affinity NULL
730#endif
731
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200732static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800733{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200734 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800735 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800736
737 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200738 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800739 raw_spin_unlock_irqrestore(&vector_lock, flags);
740
741 return 1;
742}
743
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200744void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800745{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200746 irq_complete_move(irqd_cfg(irqd));
747 irq_move_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800748 ack_APIC_irq();
749}
750
Jiang Liub5dc8e62015-04-13 14:11:24 +0800751static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200752 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800753 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800754 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800755 .irq_retrigger = apic_retrigger_irq,
756};
757
Jiang Liu74afab72014-10-27 16:12:00 +0800758#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200759
Thomas Gleixner69cde002017-09-13 23:29:42 +0200760static void free_moved_vector(struct apic_chip_data *apicd)
761{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200762 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200763 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200764 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200765
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200766 /*
767 * This should never happen. Managed interrupts are not
768 * migrated except on CPU down, which does not involve the
769 * cleanup vector. But try to keep the accounting correct
770 * nevertheless.
771 */
772 WARN_ON_ONCE(managed);
773
774 trace_vector_free_moved(apicd->irq, vector, managed);
775 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200776 __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
777 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200778 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200779 apicd->move_in_progress = 0;
780}
781
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200782asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
783{
784 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
785 struct apic_chip_data *apicd;
786 struct hlist_node *tmp;
787
788 entering_ack_irq();
789 /* Prevent vectors vanishing under us */
790 raw_spin_lock(&vector_lock);
791
792 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200793 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200794
795 /*
796 * Paranoia: Check if the vector that needs to be cleaned
797 * up is registered at the APICs IRR. If so, then this is
798 * not the best time to clean it up. Clean it up in the
799 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
800 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
801 * priority external vector, so on return from this
802 * interrupt the device interrupt will happen first.
803 */
804 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
805 if (irr & (1U << (vector % 32))) {
806 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
807 continue;
808 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200809 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200810 }
811
812 raw_spin_unlock(&vector_lock);
813 exiting_irq();
814}
815
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200816static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800817{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200818 unsigned int cpu;
819
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000820 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200821 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200822 cpu = apicd->prev_cpu;
823 if (cpu_online(cpu)) {
824 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
825 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
826 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200827 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200828 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000829 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800830}
831
Jiang Liuc6c20022015-04-14 10:30:02 +0800832void send_cleanup_vector(struct irq_cfg *cfg)
833{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200834 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800835
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200836 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200837 if (apicd->move_in_progress)
838 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800839}
840
Jiang Liu74afab72014-10-27 16:12:00 +0800841static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
842{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200843 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800844
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200845 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200846 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800847 return;
848
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200849 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200850 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800851}
852
853void irq_complete_move(struct irq_cfg *cfg)
854{
855 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
856}
857
Thomas Gleixner90a22822015-12-31 16:30:53 +0000858/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100859 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000860 */
861void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800862{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200863 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200864 struct irq_data *irqd;
865 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800866
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300867 /*
868 * The function is called for all descriptors regardless of which
869 * irqdomain they belong to. For example if an IRQ is provided by
870 * an irq_chip as part of a GPIO driver, the chip data for that
871 * descriptor is specific to the irq_chip in question.
872 *
873 * Check first that the chip_data is what we expect
874 * (apic_chip_data) before touching it any further.
875 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200876 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200877 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200878 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300879 return;
880
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200881 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200882 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200883 if (!apicd)
884 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000885
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000886 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200887 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200888 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200889 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200890 if (!vector)
891 goto unlock;
892
893 /*
894 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000895 * done yet, then the following setaffinity call will fail with
896 * -EBUSY. This can leave the interrupt in a stale state.
897 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100898 * All CPUs are stuck in stop machine with interrupts disabled so
899 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200900 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100901 * 1) The interrupt is in move_in_progress state. That means that we
902 * have not seen an interrupt since the io_apic was reprogrammed to
903 * the new vector.
904 *
905 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
906 * have not been processed yet.
907 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200908 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100909 /*
910 * In theory there is a race:
911 *
912 * set_ioapic(new_vector) <-- Interrupt is raised before update
913 * is effective, i.e. it's raised on
914 * the old vector.
915 *
916 * So if the target cpu cannot handle that interrupt before
917 * the old vector is cleaned up, we get a spurious interrupt
918 * and in the worst case the ioapic irq line becomes stale.
919 *
920 * But in case of cpu hotplug this should be a non issue
921 * because if the affinity update happens right before all
922 * cpus rendevouz in stop machine, there is no way that the
923 * interrupt can be blocked on the target cpu because all cpus
924 * loops first with interrupts enabled in stop machine, so the
925 * old vector is not yet cleaned up when the interrupt fires.
926 *
927 * So the only way to run into this issue is if the delivery
928 * of the interrupt on the apic/system bus would be delayed
929 * beyond the point where the target cpu disables interrupts
930 * in stop machine. I doubt that it can happen, but at least
931 * there is a theroretical chance. Virtualization might be
932 * able to expose this, but AFAICT the IOAPIC emulation is not
933 * as stupid as the real hardware.
934 *
935 * Anyway, there is nothing we can do about that at this point
936 * w/o refactoring the whole fixup_irq() business completely.
937 * We print at least the irq number and the old vector number,
938 * so we have the necessary information when a problem in that
939 * area arises.
940 */
941 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200942 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100943 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200944 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200945unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000946 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800947}
Thomas Gleixner2cffad72017-09-13 23:29:53 +0200948
949#ifdef CONFIG_HOTPLUG_CPU
950/*
951 * Note, this is not accurate accounting, but at least good enough to
952 * prevent that the actual interrupt move will run out of vectors.
953 */
954int lapic_can_unplug_cpu(void)
955{
956 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
957 int ret = 0;
958
959 raw_spin_lock(&vector_lock);
960 tomove = irq_matrix_allocated(vector_matrix);
961 avl = irq_matrix_available(vector_matrix, true);
962 if (avl < tomove) {
963 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
964 cpu, tomove, avl);
965 ret = -ENOSPC;
966 goto out;
967 }
968 rsvd = irq_matrix_reserved(vector_matrix);
969 if (avl < rsvd) {
970 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
971 rsvd, avl);
972 }
973out:
974 raw_spin_unlock(&vector_lock);
975 return ret;
976}
977#endif /* HOTPLUG_CPU */
978#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +0800979
Jiang Liu74afab72014-10-27 16:12:00 +0800980static void __init print_APIC_field(int base)
981{
982 int i;
983
984 printk(KERN_DEBUG);
985
986 for (i = 0; i < 8; i++)
987 pr_cont("%08x", apic_read(base + i*0x10));
988
989 pr_cont("\n");
990}
991
992static void __init print_local_APIC(void *dummy)
993{
994 unsigned int i, v, ver, maxlvt;
995 u64 icr;
996
Jiang Liu849d3562014-10-27 16:12:01 +0800997 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
998 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +0800999 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001000 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001001 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001002 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001003 ver = GET_APIC_VERSION(v);
1004 maxlvt = lapic_get_maxlvt();
1005
1006 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001007 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001008
1009 /* !82489DX */
1010 if (APIC_INTEGRATED(ver)) {
1011 if (!APIC_XAPIC(ver)) {
1012 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001013 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1014 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001015 }
1016 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001017 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001018 }
1019
1020 /*
1021 * Remote read supported only in the 82489DX and local APIC for
1022 * Pentium processors.
1023 */
1024 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1025 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001026 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001027 }
1028
1029 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001030 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001031 if (!x2apic_enabled()) {
1032 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001033 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001034 }
1035 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001036 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001037
Jiang Liu849d3562014-10-27 16:12:01 +08001038 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001039 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001040 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001041 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001042 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001043 print_APIC_field(APIC_IRR);
1044
1045 /* !82489DX */
1046 if (APIC_INTEGRATED(ver)) {
1047 /* Due to the Pentium erratum 3AP. */
1048 if (maxlvt > 3)
1049 apic_write(APIC_ESR, 0);
1050
1051 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001052 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001053 }
1054
1055 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001056 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1057 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001058
1059 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001060 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001061
1062 if (maxlvt > 3) {
1063 /* PC is LVT#4. */
1064 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001065 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001066 }
1067 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001068 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001069 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001070 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001071
1072 if (maxlvt > 2) {
1073 /* ERR is LVT#3. */
1074 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001075 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001076 }
1077
1078 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001079 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001080 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001081 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001082 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001083 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001084
1085 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1086 v = apic_read(APIC_EFEAT);
1087 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001088 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001089 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001090 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001091 for (i = 0; i < maxlvt; i++) {
1092 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001093 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001094 }
1095 }
1096 pr_cont("\n");
1097}
1098
1099static void __init print_local_APICs(int maxcpu)
1100{
1101 int cpu;
1102
1103 if (!maxcpu)
1104 return;
1105
1106 preempt_disable();
1107 for_each_online_cpu(cpu) {
1108 if (cpu >= maxcpu)
1109 break;
1110 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1111 }
1112 preempt_enable();
1113}
1114
1115static void __init print_PIC(void)
1116{
1117 unsigned int v;
1118 unsigned long flags;
1119
1120 if (!nr_legacy_irqs())
1121 return;
1122
Jiang Liu849d3562014-10-27 16:12:01 +08001123 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001124
1125 raw_spin_lock_irqsave(&i8259A_lock, flags);
1126
1127 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001128 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001129
1130 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001131 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001132
1133 outb(0x0b, 0xa0);
1134 outb(0x0b, 0x20);
1135 v = inb(0xa0) << 8 | inb(0x20);
1136 outb(0x0a, 0xa0);
1137 outb(0x0a, 0x20);
1138
1139 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1140
Jiang Liu849d3562014-10-27 16:12:01 +08001141 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001142
1143 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001144 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001145}
1146
1147static int show_lapic __initdata = 1;
1148static __init int setup_show_lapic(char *arg)
1149{
1150 int num = -1;
1151
1152 if (strcmp(arg, "all") == 0) {
1153 show_lapic = CONFIG_NR_CPUS;
1154 } else {
1155 get_option(&arg, &num);
1156 if (num >= 0)
1157 show_lapic = num;
1158 }
1159
1160 return 1;
1161}
1162__setup("show_lapic=", setup_show_lapic);
1163
1164static int __init print_ICs(void)
1165{
1166 if (apic_verbosity == APIC_QUIET)
1167 return 0;
1168
1169 print_PIC();
1170
1171 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001172 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001173 return 0;
1174
1175 print_local_APICs(show_lapic);
1176 print_IO_APICs();
1177
1178 return 0;
1179}
1180
1181late_initcall(print_ICs);