Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc. |
| 3 | * |
| 4 | * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo |
| 5 | * Moved from arch/x86/kernel/apic/io_apic.c. |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 6 | * Jiang Liu <jiang.liu@linux.intel.com> |
| 7 | * Enable support of hierarchical irqdomains |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | #include <linux/interrupt.h> |
| 14 | #include <linux/init.h> |
| 15 | #include <linux/compiler.h> |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 16 | #include <linux/slab.h> |
Jiang Liu | d746d1e | 2015-04-14 10:30:09 +0800 | [diff] [blame] | 17 | #include <asm/irqdomain.h> |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 18 | #include <asm/hw_irq.h> |
| 19 | #include <asm/apic.h> |
| 20 | #include <asm/i8259.h> |
| 21 | #include <asm/desc.h> |
| 22 | #include <asm/irq_remapping.h> |
| 23 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 24 | struct apic_chip_data { |
| 25 | struct irq_cfg cfg; |
| 26 | cpumask_var_t domain; |
| 27 | cpumask_var_t old_domain; |
| 28 | u8 move_in_progress : 1; |
| 29 | }; |
| 30 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 31 | struct irq_domain *x86_vector_domain; |
Jake Oshins | c8f3e51 | 2015-12-10 17:52:59 +0000 | [diff] [blame] | 32 | EXPORT_SYMBOL_GPL(x86_vector_domain); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 33 | static DEFINE_RAW_SPINLOCK(vector_lock); |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 34 | static cpumask_var_t vector_cpumask, vector_searchmask, searched_cpumask; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 35 | static struct irq_chip lapic_controller; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 36 | #ifdef CONFIG_X86_IO_APIC |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 37 | static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY]; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 38 | #endif |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 39 | |
| 40 | void lock_vector_lock(void) |
| 41 | { |
| 42 | /* Used to the online set of cpus does not change |
| 43 | * during assign_irq_vector. |
| 44 | */ |
| 45 | raw_spin_lock(&vector_lock); |
| 46 | } |
| 47 | |
| 48 | void unlock_vector_lock(void) |
| 49 | { |
| 50 | raw_spin_unlock(&vector_lock); |
| 51 | } |
| 52 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 53 | static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 54 | { |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 55 | if (!irq_data) |
| 56 | return NULL; |
| 57 | |
| 58 | while (irq_data->parent_data) |
| 59 | irq_data = irq_data->parent_data; |
| 60 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 61 | return irq_data->chip_data; |
| 62 | } |
| 63 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 64 | struct irq_cfg *irqd_cfg(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 65 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 66 | struct apic_chip_data *data = apic_chip_data(irq_data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 67 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 68 | return data ? &data->cfg : NULL; |
| 69 | } |
Jake Oshins | c8f3e51 | 2015-12-10 17:52:59 +0000 | [diff] [blame] | 70 | EXPORT_SYMBOL_GPL(irqd_cfg); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 71 | |
| 72 | struct irq_cfg *irq_cfg(unsigned int irq) |
| 73 | { |
| 74 | return irqd_cfg(irq_get_irq_data(irq)); |
| 75 | } |
| 76 | |
| 77 | static struct apic_chip_data *alloc_apic_chip_data(int node) |
| 78 | { |
| 79 | struct apic_chip_data *data; |
| 80 | |
| 81 | data = kzalloc_node(sizeof(*data), GFP_KERNEL, node); |
| 82 | if (!data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 83 | return NULL; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 84 | if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node)) |
| 85 | goto out_data; |
| 86 | if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 87 | goto out_domain; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 88 | return data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 89 | out_domain: |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 90 | free_cpumask_var(data->domain); |
| 91 | out_data: |
| 92 | kfree(data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 93 | return NULL; |
| 94 | } |
| 95 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 96 | static void free_apic_chip_data(struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 97 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 98 | if (data) { |
| 99 | free_cpumask_var(data->domain); |
| 100 | free_cpumask_var(data->old_domain); |
| 101 | kfree(data); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 102 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 103 | } |
| 104 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 105 | static int __assign_irq_vector(int irq, struct apic_chip_data *d, |
| 106 | const struct cpumask *mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 107 | { |
| 108 | /* |
| 109 | * NOTE! The local APIC isn't very good at handling |
| 110 | * multiple interrupts at the same interrupt level. |
| 111 | * As the interrupt level is determined by taking the |
| 112 | * vector number and shifting that right by 4, we |
| 113 | * want to spread these out a bit so that they don't |
| 114 | * all fall in the same interrupt level. |
| 115 | * |
| 116 | * Also, we've got to be careful not to trash gate |
| 117 | * 0x80, because int 0x80 is hm, kind of importantish. ;) |
| 118 | */ |
| 119 | static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START; |
| 120 | static int current_offset = VECTOR_OFFSET_START % 16; |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 121 | int cpu, vector; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 122 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 123 | if (d->move_in_progress) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 124 | return -EBUSY; |
| 125 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 126 | /* Only try and allocate irqs on cpus that are present */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 127 | cpumask_clear(d->old_domain); |
Jiang Liu | 8a580f7 | 2015-12-31 16:30:46 +0000 | [diff] [blame] | 128 | cpumask_clear(searched_cpumask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 129 | cpu = cpumask_first_and(mask, cpu_online_mask); |
| 130 | while (cpu < nr_cpu_ids) { |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 131 | int new_cpu, offset; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 132 | |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 133 | /* Get the possible target cpus for @mask/@cpu from the apic */ |
Jiang Liu | f7fa7ae | 2015-04-14 10:30:10 +0800 | [diff] [blame] | 134 | apic->vector_allocation_domain(cpu, vector_cpumask, mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 135 | |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 136 | /* |
| 137 | * Clear the offline cpus from @vector_cpumask for searching |
| 138 | * and verify whether the result overlaps with @mask. If true, |
| 139 | * then the call to apic->cpu_mask_to_apicid_and() will |
| 140 | * succeed as well. If not, no point in trying to find a |
| 141 | * vector in this mask. |
| 142 | */ |
| 143 | cpumask_and(vector_searchmask, vector_cpumask, cpu_online_mask); |
| 144 | if (!cpumask_intersects(vector_searchmask, mask)) |
| 145 | goto next_cpu; |
| 146 | |
Jiang Liu | f7fa7ae | 2015-04-14 10:30:10 +0800 | [diff] [blame] | 147 | if (cpumask_subset(vector_cpumask, d->domain)) { |
Jiang Liu | f7fa7ae | 2015-04-14 10:30:10 +0800 | [diff] [blame] | 148 | if (cpumask_equal(vector_cpumask, d->domain)) |
Thomas Gleixner | 433cbd5 | 2015-12-31 16:30:46 +0000 | [diff] [blame] | 149 | goto success; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 150 | /* |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 151 | * Mark the cpus which are not longer in the mask for |
| 152 | * cleanup. |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 153 | */ |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 154 | cpumask_andnot(d->old_domain, d->domain, vector_cpumask); |
| 155 | vector = d->cfg.vector; |
| 156 | goto update; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | vector = current_vector; |
| 160 | offset = current_offset; |
| 161 | next: |
| 162 | vector += 16; |
| 163 | if (vector >= first_system_vector) { |
| 164 | offset = (offset + 1) % 16; |
| 165 | vector = FIRST_EXTERNAL_VECTOR + offset; |
| 166 | } |
| 167 | |
Thomas Gleixner | 95ffeb4 | 2015-12-31 16:30:47 +0000 | [diff] [blame] | 168 | /* If the search wrapped around, try the next cpu */ |
| 169 | if (unlikely(current_vector == vector)) |
| 170 | goto next_cpu; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 171 | |
| 172 | if (test_bit(vector, used_vectors)) |
| 173 | goto next; |
| 174 | |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 175 | for_each_cpu(new_cpu, vector_searchmask) { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 176 | if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector])) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 177 | goto next; |
| 178 | } |
| 179 | /* Found one! */ |
| 180 | current_vector = vector; |
| 181 | current_offset = offset; |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 182 | /* Schedule the old vector for cleanup on all cpus */ |
| 183 | if (d->cfg.vector) |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 184 | cpumask_copy(d->old_domain, d->domain); |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 185 | for_each_cpu(new_cpu, vector_searchmask) |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 186 | per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq); |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 187 | goto update; |
Thomas Gleixner | 95ffeb4 | 2015-12-31 16:30:47 +0000 | [diff] [blame] | 188 | |
| 189 | next_cpu: |
| 190 | /* |
| 191 | * We exclude the current @vector_cpumask from the requested |
| 192 | * @mask and try again with the next online cpu in the |
| 193 | * result. We cannot modify @mask, so we use @vector_cpumask |
| 194 | * as a temporary buffer here as it will be reassigned when |
| 195 | * calling apic->vector_allocation_domain() above. |
| 196 | */ |
| 197 | cpumask_or(searched_cpumask, searched_cpumask, vector_cpumask); |
| 198 | cpumask_andnot(vector_cpumask, mask, searched_cpumask); |
| 199 | cpu = cpumask_first_and(vector_cpumask, cpu_online_mask); |
| 200 | continue; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 201 | } |
Thomas Gleixner | 433cbd5 | 2015-12-31 16:30:46 +0000 | [diff] [blame] | 202 | return -ENOSPC; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 203 | |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 204 | update: |
Thomas Gleixner | 847667e | 2015-12-31 16:30:50 +0000 | [diff] [blame] | 205 | /* |
| 206 | * Exclude offline cpus from the cleanup mask and set the |
| 207 | * move_in_progress flag when the result is not empty. |
| 208 | */ |
| 209 | cpumask_and(d->old_domain, d->old_domain, cpu_online_mask); |
| 210 | d->move_in_progress = !cpumask_empty(d->old_domain); |
Thomas Gleixner | ab25ac0 | 2015-12-31 16:30:49 +0000 | [diff] [blame] | 211 | d->cfg.vector = vector; |
| 212 | cpumask_copy(d->domain, vector_cpumask); |
Thomas Gleixner | 433cbd5 | 2015-12-31 16:30:46 +0000 | [diff] [blame] | 213 | success: |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 214 | /* |
| 215 | * Cache destination APIC IDs into cfg->dest_apicid. This cannot fail |
| 216 | * as we already established, that mask & d->domain & cpu_online_mask |
| 217 | * is not empty. |
| 218 | */ |
| 219 | BUG_ON(apic->cpu_mask_to_apicid_and(mask, d->domain, |
| 220 | &d->cfg.dest_apicid)); |
| 221 | return 0; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 222 | } |
| 223 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 224 | static int assign_irq_vector(int irq, struct apic_chip_data *data, |
Jiang Liu | f970510 | 2015-04-14 10:30:00 +0800 | [diff] [blame] | 225 | const struct cpumask *mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 226 | { |
| 227 | int err; |
| 228 | unsigned long flags; |
| 229 | |
| 230 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 231 | err = __assign_irq_vector(irq, data, mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 232 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 233 | return err; |
| 234 | } |
| 235 | |
Jiang Liu | 486ca53 | 2015-05-07 10:53:56 +0800 | [diff] [blame] | 236 | static int assign_irq_vector_policy(int irq, int node, |
| 237 | struct apic_chip_data *data, |
| 238 | struct irq_alloc_info *info) |
| 239 | { |
| 240 | if (info && info->mask) |
| 241 | return assign_irq_vector(irq, data, info->mask); |
| 242 | if (node != NUMA_NO_NODE && |
| 243 | assign_irq_vector(irq, data, cpumask_of_node(node)) == 0) |
| 244 | return 0; |
| 245 | return assign_irq_vector(irq, data, apic->target_cpus()); |
| 246 | } |
| 247 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 248 | static void clear_irq_vector(int irq, struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 249 | { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 250 | struct irq_desc *desc; |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 251 | int cpu, vector; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 252 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 253 | BUG_ON(!data->cfg.vector); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 254 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 255 | vector = data->cfg.vector; |
| 256 | for_each_cpu_and(cpu, data->domain, cpu_online_mask) |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 257 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 258 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 259 | data->cfg.vector = 0; |
| 260 | cpumask_clear(data->domain); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 261 | |
Jiang Liu | 111abeb | 2015-12-31 16:30:44 +0000 | [diff] [blame] | 262 | if (likely(!data->move_in_progress)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 263 | return; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 264 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 265 | desc = irq_to_desc(irq); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 266 | for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) { |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 267 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; |
| 268 | vector++) { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 269 | if (per_cpu(vector_irq, cpu)[vector] != desc) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 270 | continue; |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 271 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 272 | break; |
| 273 | } |
| 274 | } |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 275 | data->move_in_progress = 0; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 276 | } |
| 277 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 278 | void init_irq_alloc_info(struct irq_alloc_info *info, |
| 279 | const struct cpumask *mask) |
| 280 | { |
| 281 | memset(info, 0, sizeof(*info)); |
| 282 | info->mask = mask; |
| 283 | } |
| 284 | |
| 285 | void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src) |
| 286 | { |
| 287 | if (src) |
| 288 | *dst = *src; |
| 289 | else |
| 290 | memset(dst, 0, sizeof(*dst)); |
| 291 | } |
| 292 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 293 | static void x86_vector_free_irqs(struct irq_domain *domain, |
| 294 | unsigned int virq, unsigned int nr_irqs) |
| 295 | { |
Jiang Liu | 111abeb | 2015-12-31 16:30:44 +0000 | [diff] [blame] | 296 | struct apic_chip_data *apic_data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 297 | struct irq_data *irq_data; |
Jiang Liu | 111abeb | 2015-12-31 16:30:44 +0000 | [diff] [blame] | 298 | unsigned long flags; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 299 | int i; |
| 300 | |
| 301 | for (i = 0; i < nr_irqs; i++) { |
| 302 | irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i); |
| 303 | if (irq_data && irq_data->chip_data) { |
Jiang Liu | 111abeb | 2015-12-31 16:30:44 +0000 | [diff] [blame] | 304 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 305 | clear_irq_vector(virq + i, irq_data->chip_data); |
Jiang Liu | 111abeb | 2015-12-31 16:30:44 +0000 | [diff] [blame] | 306 | apic_data = irq_data->chip_data; |
| 307 | irq_domain_reset_irq_data(irq_data); |
| 308 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 309 | free_apic_chip_data(apic_data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 310 | #ifdef CONFIG_X86_IO_APIC |
| 311 | if (virq + i < nr_legacy_irqs()) |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 312 | legacy_irq_data[virq + i] = NULL; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 313 | #endif |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 314 | } |
| 315 | } |
| 316 | } |
| 317 | |
| 318 | static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq, |
| 319 | unsigned int nr_irqs, void *arg) |
| 320 | { |
| 321 | struct irq_alloc_info *info = arg; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 322 | struct apic_chip_data *data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 323 | struct irq_data *irq_data; |
Jiang Liu | 5f2dbbc | 2015-06-01 16:05:14 +0800 | [diff] [blame] | 324 | int i, err, node; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 325 | |
| 326 | if (disable_apic) |
| 327 | return -ENXIO; |
| 328 | |
| 329 | /* Currently vector allocator can't guarantee contiguous allocations */ |
| 330 | if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1) |
| 331 | return -ENOSYS; |
| 332 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 333 | for (i = 0; i < nr_irqs; i++) { |
| 334 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 335 | BUG_ON(!irq_data); |
Jiang Liu | 5f2dbbc | 2015-06-01 16:05:14 +0800 | [diff] [blame] | 336 | node = irq_data_get_node(irq_data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 337 | #ifdef CONFIG_X86_IO_APIC |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 338 | if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i]) |
| 339 | data = legacy_irq_data[virq + i]; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 340 | else |
| 341 | #endif |
Jiang Liu | 5f2dbbc | 2015-06-01 16:05:14 +0800 | [diff] [blame] | 342 | data = alloc_apic_chip_data(node); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 343 | if (!data) { |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 344 | err = -ENOMEM; |
| 345 | goto error; |
| 346 | } |
| 347 | |
| 348 | irq_data->chip = &lapic_controller; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 349 | irq_data->chip_data = data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 350 | irq_data->hwirq = virq + i; |
Linus Torvalds | 43af987 | 2015-09-01 15:20:51 -0700 | [diff] [blame] | 351 | err = assign_irq_vector_policy(virq + i, node, data, info); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 352 | if (err) |
| 353 | goto error; |
| 354 | } |
| 355 | |
| 356 | return 0; |
| 357 | |
| 358 | error: |
| 359 | x86_vector_free_irqs(domain, virq, i + 1); |
| 360 | return err; |
| 361 | } |
| 362 | |
Thomas Gleixner | eb18cf5 | 2015-05-05 11:10:11 +0200 | [diff] [blame] | 363 | static const struct irq_domain_ops x86_vector_domain_ops = { |
| 364 | .alloc = x86_vector_alloc_irqs, |
| 365 | .free = x86_vector_free_irqs, |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 366 | }; |
| 367 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 368 | int __init arch_probe_nr_irqs(void) |
| 369 | { |
| 370 | int nr; |
| 371 | |
| 372 | if (nr_irqs > (NR_VECTORS * nr_cpu_ids)) |
| 373 | nr_irqs = NR_VECTORS * nr_cpu_ids; |
| 374 | |
| 375 | nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids; |
| 376 | #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ) |
| 377 | /* |
| 378 | * for MSI and HT dyn irq |
| 379 | */ |
| 380 | if (gsi_top <= NR_IRQS_LEGACY) |
| 381 | nr += 8 * nr_cpu_ids; |
| 382 | else |
| 383 | nr += gsi_top * 16; |
| 384 | #endif |
| 385 | if (nr < nr_irqs) |
| 386 | nr_irqs = nr; |
| 387 | |
Vitaly Kuznetsov | 8c058b0 | 2015-11-03 10:40:14 +0100 | [diff] [blame] | 388 | /* |
| 389 | * We don't know if PIC is present at this point so we need to do |
| 390 | * probe() to get the right number of legacy IRQs. |
| 391 | */ |
| 392 | return legacy_pic->probe(); |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 393 | } |
| 394 | |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 395 | #ifdef CONFIG_X86_IO_APIC |
| 396 | static void init_legacy_irqs(void) |
| 397 | { |
| 398 | int i, node = cpu_to_node(0); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 399 | struct apic_chip_data *data; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 400 | |
| 401 | /* |
| 402 | * For legacy IRQ's, start with assigning irq0 to irq15 to |
Ingo Molnar | 191a6635 | 2015-05-11 16:05:09 +0200 | [diff] [blame] | 403 | * ISA_IRQ_VECTOR(i) for all cpu's. |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 404 | */ |
| 405 | for (i = 0; i < nr_legacy_irqs(); i++) { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 406 | data = legacy_irq_data[i] = alloc_apic_chip_data(node); |
| 407 | BUG_ON(!data); |
Ingo Molnar | 191a6635 | 2015-05-11 16:05:09 +0200 | [diff] [blame] | 408 | |
| 409 | data->cfg.vector = ISA_IRQ_VECTOR(i); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 410 | cpumask_setall(data->domain); |
| 411 | irq_set_chip_data(i, data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 412 | } |
| 413 | } |
| 414 | #else |
| 415 | static void init_legacy_irqs(void) { } |
| 416 | #endif |
| 417 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 418 | int __init arch_early_irq_init(void) |
| 419 | { |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 420 | init_legacy_irqs(); |
| 421 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 422 | x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops, |
| 423 | NULL); |
| 424 | BUG_ON(x86_vector_domain == NULL); |
| 425 | irq_set_default_host(x86_vector_domain); |
| 426 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 427 | arch_init_msi_domain(x86_vector_domain); |
Jiang Liu | 49e07d8 | 2015-04-13 14:11:43 +0800 | [diff] [blame] | 428 | arch_init_htirq_domain(x86_vector_domain); |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 429 | |
Jiang Liu | f7fa7ae | 2015-04-14 10:30:10 +0800 | [diff] [blame] | 430 | BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL)); |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 431 | BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL)); |
Jiang Liu | 8a580f7 | 2015-12-31 16:30:46 +0000 | [diff] [blame] | 432 | BUG_ON(!alloc_cpumask_var(&searched_cpumask, GFP_KERNEL)); |
Jiang Liu | f7fa7ae | 2015-04-14 10:30:10 +0800 | [diff] [blame] | 433 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 434 | return arch_early_ioapic_init(); |
| 435 | } |
| 436 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 437 | /* Initialize vector_irq on a new cpu */ |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 438 | static void __setup_vector_irq(int cpu) |
| 439 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 440 | struct apic_chip_data *data; |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 441 | struct irq_desc *desc; |
| 442 | int irq, vector; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 443 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 444 | /* Mark the inuse vectors */ |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 445 | for_each_irq_desc(irq, desc) { |
| 446 | struct irq_data *idata = irq_desc_get_irq_data(desc); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 447 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 448 | data = apic_chip_data(idata); |
| 449 | if (!data || !cpumask_test_cpu(cpu, data->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 450 | continue; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 451 | vector = data->cfg.vector; |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 452 | per_cpu(vector_irq, cpu)[vector] = desc; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 453 | } |
| 454 | /* Mark the free vectors */ |
| 455 | for (vector = 0; vector < NR_VECTORS; ++vector) { |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 456 | desc = per_cpu(vector_irq, cpu)[vector]; |
| 457 | if (IS_ERR_OR_NULL(desc)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 458 | continue; |
| 459 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 460 | data = apic_chip_data(irq_desc_get_irq_data(desc)); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 461 | if (!cpumask_test_cpu(cpu, data->domain)) |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 462 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 463 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 464 | } |
| 465 | |
| 466 | /* |
Thomas Gleixner | 5a3f75e | 2015-07-05 17:12:32 +0000 | [diff] [blame] | 467 | * Setup the vector to irq mappings. Must be called with vector_lock held. |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 468 | */ |
| 469 | void setup_vector_irq(int cpu) |
| 470 | { |
| 471 | int irq; |
| 472 | |
Thomas Gleixner | 5a3f75e | 2015-07-05 17:12:32 +0000 | [diff] [blame] | 473 | lockdep_assert_held(&vector_lock); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 474 | /* |
| 475 | * On most of the platforms, legacy PIC delivers the interrupts on the |
| 476 | * boot cpu. But there are certain platforms where PIC interrupts are |
| 477 | * delivered to multiple cpu's. If the legacy IRQ is handled by the |
| 478 | * legacy PIC, for the new cpu that is coming online, setup the static |
| 479 | * legacy vector to irq mapping: |
| 480 | */ |
| 481 | for (irq = 0; irq < nr_legacy_irqs(); irq++) |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 482 | per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 483 | |
| 484 | __setup_vector_irq(cpu); |
| 485 | } |
| 486 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 487 | static int apic_retrigger_irq(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 488 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 489 | struct apic_chip_data *data = apic_chip_data(irq_data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 490 | unsigned long flags; |
| 491 | int cpu; |
| 492 | |
| 493 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 494 | cpu = cpumask_first_and(data->domain, cpu_online_mask); |
| 495 | apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 496 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 497 | |
| 498 | return 1; |
| 499 | } |
| 500 | |
| 501 | void apic_ack_edge(struct irq_data *data) |
| 502 | { |
Jiang Liu | a978609 | 2014-10-27 16:12:07 +0800 | [diff] [blame] | 503 | irq_complete_move(irqd_cfg(data)); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 504 | irq_move_irq(data); |
| 505 | ack_APIC_irq(); |
| 506 | } |
| 507 | |
Jiang Liu | 68f9f44 | 2015-04-14 10:30:01 +0800 | [diff] [blame] | 508 | static int apic_set_affinity(struct irq_data *irq_data, |
| 509 | const struct cpumask *dest, bool force) |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 510 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 511 | struct apic_chip_data *data = irq_data->chip_data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 512 | int err, irq = irq_data->irq; |
| 513 | |
| 514 | if (!config_enabled(CONFIG_SMP)) |
| 515 | return -EPERM; |
| 516 | |
| 517 | if (!cpumask_intersects(dest, cpu_online_mask)) |
| 518 | return -EINVAL; |
| 519 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 520 | err = assign_irq_vector(irq, data, dest); |
Thomas Gleixner | 3716fd2 | 2015-12-31 16:30:48 +0000 | [diff] [blame] | 521 | return err ? err : IRQ_SET_MASK_OK; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 522 | } |
| 523 | |
| 524 | static struct irq_chip lapic_controller = { |
| 525 | .irq_ack = apic_ack_edge, |
Jiang Liu | 68f9f44 | 2015-04-14 10:30:01 +0800 | [diff] [blame] | 526 | .irq_set_affinity = apic_set_affinity, |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 527 | .irq_retrigger = apic_retrigger_irq, |
| 528 | }; |
| 529 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 530 | #ifdef CONFIG_SMP |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 531 | static void __send_cleanup_vector(struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 532 | { |
Thomas Gleixner | c1684f5 | 2015-12-31 16:30:51 +0000 | [diff] [blame] | 533 | raw_spin_lock(&vector_lock); |
Thomas Gleixner | 5da0c12 | 2015-12-31 16:30:52 +0000 | [diff] [blame] | 534 | cpumask_and(data->old_domain, data->old_domain, cpu_online_mask); |
Thomas Gleixner | c1684f5 | 2015-12-31 16:30:51 +0000 | [diff] [blame] | 535 | data->move_in_progress = 0; |
Thomas Gleixner | 5da0c12 | 2015-12-31 16:30:52 +0000 | [diff] [blame] | 536 | if (!cpumask_empty(data->old_domain)) |
| 537 | apic->send_IPI_mask(data->old_domain, IRQ_MOVE_CLEANUP_VECTOR); |
Thomas Gleixner | c1684f5 | 2015-12-31 16:30:51 +0000 | [diff] [blame] | 538 | raw_spin_unlock(&vector_lock); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 539 | } |
| 540 | |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 541 | void send_cleanup_vector(struct irq_cfg *cfg) |
| 542 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 543 | struct apic_chip_data *data; |
| 544 | |
| 545 | data = container_of(cfg, struct apic_chip_data, cfg); |
| 546 | if (data->move_in_progress) |
| 547 | __send_cleanup_vector(data); |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 548 | } |
| 549 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 550 | asmlinkage __visible void smp_irq_move_cleanup_interrupt(void) |
| 551 | { |
| 552 | unsigned vector, me; |
| 553 | |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 554 | entering_ack_irq(); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 555 | |
Thomas Gleixner | df54c49 | 2015-08-02 20:38:23 +0000 | [diff] [blame] | 556 | /* Prevent vectors vanishing under us */ |
| 557 | raw_spin_lock(&vector_lock); |
| 558 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 559 | me = smp_processor_id(); |
| 560 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 561 | struct apic_chip_data *data; |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 562 | struct irq_desc *desc; |
| 563 | unsigned int irr; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 564 | |
Thomas Gleixner | df54c49 | 2015-08-02 20:38:23 +0000 | [diff] [blame] | 565 | retry: |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 566 | desc = __this_cpu_read(vector_irq[vector]); |
| 567 | if (IS_ERR_OR_NULL(desc)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 568 | continue; |
| 569 | |
Thomas Gleixner | df54c49 | 2015-08-02 20:38:23 +0000 | [diff] [blame] | 570 | if (!raw_spin_trylock(&desc->lock)) { |
| 571 | raw_spin_unlock(&vector_lock); |
| 572 | cpu_relax(); |
| 573 | raw_spin_lock(&vector_lock); |
| 574 | goto retry; |
| 575 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 576 | |
Thomas Gleixner | a782a7e | 2015-08-02 20:38:27 +0000 | [diff] [blame] | 577 | data = apic_chip_data(irq_desc_get_irq_data(desc)); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 578 | if (!data) |
Thomas Gleixner | df54c49 | 2015-08-02 20:38:23 +0000 | [diff] [blame] | 579 | goto unlock; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 580 | |
| 581 | /* |
| 582 | * Check if the irq migration is in progress. If so, we |
| 583 | * haven't received the cleanup request yet for this irq. |
| 584 | */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 585 | if (data->move_in_progress) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 586 | goto unlock; |
| 587 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 588 | if (vector == data->cfg.vector && |
| 589 | cpumask_test_cpu(me, data->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 590 | goto unlock; |
| 591 | |
| 592 | irr = apic_read(APIC_IRR + (vector / 32 * 0x10)); |
| 593 | /* |
| 594 | * Check if the vector that needs to be cleanedup is |
| 595 | * registered at the cpu's IRR. If so, then this is not |
| 596 | * the best time to clean it up. Lets clean it up in the |
| 597 | * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR |
| 598 | * to myself. |
| 599 | */ |
| 600 | if (irr & (1 << (vector % 32))) { |
| 601 | apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR); |
| 602 | goto unlock; |
| 603 | } |
Thomas Gleixner | 7276c6a | 2015-08-02 20:38:25 +0000 | [diff] [blame] | 604 | __this_cpu_write(vector_irq[vector], VECTOR_UNUSED); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 605 | unlock: |
| 606 | raw_spin_unlock(&desc->lock); |
| 607 | } |
| 608 | |
Thomas Gleixner | df54c49 | 2015-08-02 20:38:23 +0000 | [diff] [blame] | 609 | raw_spin_unlock(&vector_lock); |
| 610 | |
Thomas Gleixner | 6af7faf | 2015-05-15 15:48:25 +0200 | [diff] [blame] | 611 | exiting_irq(); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 612 | } |
| 613 | |
| 614 | static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector) |
| 615 | { |
| 616 | unsigned me; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 617 | struct apic_chip_data *data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 618 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 619 | data = container_of(cfg, struct apic_chip_data, cfg); |
| 620 | if (likely(!data->move_in_progress)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 621 | return; |
| 622 | |
| 623 | me = smp_processor_id(); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame] | 624 | if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain)) |
| 625 | __send_cleanup_vector(data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 626 | } |
| 627 | |
| 628 | void irq_complete_move(struct irq_cfg *cfg) |
| 629 | { |
| 630 | __irq_complete_move(cfg, ~get_irq_regs()->orig_ax); |
| 631 | } |
| 632 | |
| 633 | void irq_force_complete_move(int irq) |
| 634 | { |
| 635 | struct irq_cfg *cfg = irq_cfg(irq); |
Thomas Gleixner | 56d7d2f | 2015-12-31 16:30:52 +0000 | [diff] [blame^] | 636 | struct apic_chip_data *data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 637 | |
Thomas Gleixner | 56d7d2f | 2015-12-31 16:30:52 +0000 | [diff] [blame^] | 638 | if (!cfg) |
| 639 | return; |
| 640 | |
| 641 | __irq_complete_move(cfg, cfg->vector); |
| 642 | |
| 643 | /* |
| 644 | * Remove this cpu from the cleanup mask. The IPI might have been sent |
| 645 | * just before the cpu was removed from the offline mask, but has not |
| 646 | * been processed because the CPU has interrupts disabled and is on |
| 647 | * the way out. |
| 648 | */ |
| 649 | raw_spin_lock(&vector_lock); |
| 650 | data = container_of(cfg, struct apic_chip_data, cfg); |
| 651 | cpumask_clear_cpu(smp_processor_id(), data->old_domain); |
| 652 | raw_spin_unlock(&vector_lock); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 653 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 654 | #endif |
| 655 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 656 | static void __init print_APIC_field(int base) |
| 657 | { |
| 658 | int i; |
| 659 | |
| 660 | printk(KERN_DEBUG); |
| 661 | |
| 662 | for (i = 0; i < 8; i++) |
| 663 | pr_cont("%08x", apic_read(base + i*0x10)); |
| 664 | |
| 665 | pr_cont("\n"); |
| 666 | } |
| 667 | |
| 668 | static void __init print_local_APIC(void *dummy) |
| 669 | { |
| 670 | unsigned int i, v, ver, maxlvt; |
| 671 | u64 icr; |
| 672 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 673 | pr_debug("printing local APIC contents on CPU#%d/%d:\n", |
| 674 | smp_processor_id(), hard_smp_processor_id()); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 675 | v = apic_read(APIC_ID); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 676 | pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id()); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 677 | v = apic_read(APIC_LVR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 678 | pr_info("... APIC VERSION: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 679 | ver = GET_APIC_VERSION(v); |
| 680 | maxlvt = lapic_get_maxlvt(); |
| 681 | |
| 682 | v = apic_read(APIC_TASKPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 683 | pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 684 | |
| 685 | /* !82489DX */ |
| 686 | if (APIC_INTEGRATED(ver)) { |
| 687 | if (!APIC_XAPIC(ver)) { |
| 688 | v = apic_read(APIC_ARBPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 689 | pr_debug("... APIC ARBPRI: %08x (%02x)\n", |
| 690 | v, v & APIC_ARBPRI_MASK); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 691 | } |
| 692 | v = apic_read(APIC_PROCPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 693 | pr_debug("... APIC PROCPRI: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 694 | } |
| 695 | |
| 696 | /* |
| 697 | * Remote read supported only in the 82489DX and local APIC for |
| 698 | * Pentium processors. |
| 699 | */ |
| 700 | if (!APIC_INTEGRATED(ver) || maxlvt == 3) { |
| 701 | v = apic_read(APIC_RRR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 702 | pr_debug("... APIC RRR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | v = apic_read(APIC_LDR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 706 | pr_debug("... APIC LDR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 707 | if (!x2apic_enabled()) { |
| 708 | v = apic_read(APIC_DFR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 709 | pr_debug("... APIC DFR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 710 | } |
| 711 | v = apic_read(APIC_SPIV); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 712 | pr_debug("... APIC SPIV: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 713 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 714 | pr_debug("... APIC ISR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 715 | print_APIC_field(APIC_ISR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 716 | pr_debug("... APIC TMR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 717 | print_APIC_field(APIC_TMR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 718 | pr_debug("... APIC IRR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 719 | print_APIC_field(APIC_IRR); |
| 720 | |
| 721 | /* !82489DX */ |
| 722 | if (APIC_INTEGRATED(ver)) { |
| 723 | /* Due to the Pentium erratum 3AP. */ |
| 724 | if (maxlvt > 3) |
| 725 | apic_write(APIC_ESR, 0); |
| 726 | |
| 727 | v = apic_read(APIC_ESR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 728 | pr_debug("... APIC ESR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 729 | } |
| 730 | |
| 731 | icr = apic_icr_read(); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 732 | pr_debug("... APIC ICR: %08x\n", (u32)icr); |
| 733 | pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32)); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 734 | |
| 735 | v = apic_read(APIC_LVTT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 736 | pr_debug("... APIC LVTT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 737 | |
| 738 | if (maxlvt > 3) { |
| 739 | /* PC is LVT#4. */ |
| 740 | v = apic_read(APIC_LVTPC); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 741 | pr_debug("... APIC LVTPC: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 742 | } |
| 743 | v = apic_read(APIC_LVT0); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 744 | pr_debug("... APIC LVT0: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 745 | v = apic_read(APIC_LVT1); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 746 | pr_debug("... APIC LVT1: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 747 | |
| 748 | if (maxlvt > 2) { |
| 749 | /* ERR is LVT#3. */ |
| 750 | v = apic_read(APIC_LVTERR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 751 | pr_debug("... APIC LVTERR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 752 | } |
| 753 | |
| 754 | v = apic_read(APIC_TMICT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 755 | pr_debug("... APIC TMICT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 756 | v = apic_read(APIC_TMCCT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 757 | pr_debug("... APIC TMCCT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 758 | v = apic_read(APIC_TDCR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 759 | pr_debug("... APIC TDCR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 760 | |
| 761 | if (boot_cpu_has(X86_FEATURE_EXTAPIC)) { |
| 762 | v = apic_read(APIC_EFEAT); |
| 763 | maxlvt = (v >> 16) & 0xff; |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 764 | pr_debug("... APIC EFEAT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 765 | v = apic_read(APIC_ECTRL); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 766 | pr_debug("... APIC ECTRL: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 767 | for (i = 0; i < maxlvt; i++) { |
| 768 | v = apic_read(APIC_EILVTn(i)); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 769 | pr_debug("... APIC EILVT%d: %08x\n", i, v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 770 | } |
| 771 | } |
| 772 | pr_cont("\n"); |
| 773 | } |
| 774 | |
| 775 | static void __init print_local_APICs(int maxcpu) |
| 776 | { |
| 777 | int cpu; |
| 778 | |
| 779 | if (!maxcpu) |
| 780 | return; |
| 781 | |
| 782 | preempt_disable(); |
| 783 | for_each_online_cpu(cpu) { |
| 784 | if (cpu >= maxcpu) |
| 785 | break; |
| 786 | smp_call_function_single(cpu, print_local_APIC, NULL, 1); |
| 787 | } |
| 788 | preempt_enable(); |
| 789 | } |
| 790 | |
| 791 | static void __init print_PIC(void) |
| 792 | { |
| 793 | unsigned int v; |
| 794 | unsigned long flags; |
| 795 | |
| 796 | if (!nr_legacy_irqs()) |
| 797 | return; |
| 798 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 799 | pr_debug("\nprinting PIC contents\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 800 | |
| 801 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
| 802 | |
| 803 | v = inb(0xa1) << 8 | inb(0x21); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 804 | pr_debug("... PIC IMR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 805 | |
| 806 | v = inb(0xa0) << 8 | inb(0x20); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 807 | pr_debug("... PIC IRR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 808 | |
| 809 | outb(0x0b, 0xa0); |
| 810 | outb(0x0b, 0x20); |
| 811 | v = inb(0xa0) << 8 | inb(0x20); |
| 812 | outb(0x0a, 0xa0); |
| 813 | outb(0x0a, 0x20); |
| 814 | |
| 815 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
| 816 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 817 | pr_debug("... PIC ISR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 818 | |
| 819 | v = inb(0x4d1) << 8 | inb(0x4d0); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 820 | pr_debug("... PIC ELCR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 821 | } |
| 822 | |
| 823 | static int show_lapic __initdata = 1; |
| 824 | static __init int setup_show_lapic(char *arg) |
| 825 | { |
| 826 | int num = -1; |
| 827 | |
| 828 | if (strcmp(arg, "all") == 0) { |
| 829 | show_lapic = CONFIG_NR_CPUS; |
| 830 | } else { |
| 831 | get_option(&arg, &num); |
| 832 | if (num >= 0) |
| 833 | show_lapic = num; |
| 834 | } |
| 835 | |
| 836 | return 1; |
| 837 | } |
| 838 | __setup("show_lapic=", setup_show_lapic); |
| 839 | |
| 840 | static int __init print_ICs(void) |
| 841 | { |
| 842 | if (apic_verbosity == APIC_QUIET) |
| 843 | return 0; |
| 844 | |
| 845 | print_PIC(); |
| 846 | |
| 847 | /* don't print out if apic is not there */ |
| 848 | if (!cpu_has_apic && !apic_from_smp_config()) |
| 849 | return 0; |
| 850 | |
| 851 | print_local_APICs(show_lapic); |
| 852 | print_IO_APICs(); |
| 853 | |
| 854 | return 0; |
| 855 | } |
| 856 | |
| 857 | late_initcall(print_ICs); |