blob: 9a6d11258684f7ce6cdf577e28b3870c8acd4afd [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
14#include <linux/init.h>
15#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080016#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080017#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080018#include <asm/hw_irq.h>
19#include <asm/apic.h>
20#include <asm/i8259.h>
21#include <asm/desc.h>
22#include <asm/irq_remapping.h>
23
Jiang Liu7f3262e2015-04-14 10:30:03 +080024struct apic_chip_data {
25 struct irq_cfg cfg;
26 cpumask_var_t domain;
27 cpumask_var_t old_domain;
28 u8 move_in_progress : 1;
29};
30
Jiang Liub5dc8e62015-04-13 14:11:24 +080031struct irq_domain *x86_vector_domain;
Jiang Liu74afab72014-10-27 16:12:00 +080032static DEFINE_RAW_SPINLOCK(vector_lock);
Jiang Liuf7fa7ae2015-04-14 10:30:10 +080033static cpumask_var_t vector_cpumask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080034static struct irq_chip lapic_controller;
Jiang Liu13315322015-04-13 14:11:56 +080035#ifdef CONFIG_X86_IO_APIC
Jiang Liu7f3262e2015-04-14 10:30:03 +080036static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
Jiang Liu13315322015-04-13 14:11:56 +080037#endif
Jiang Liu74afab72014-10-27 16:12:00 +080038
39void lock_vector_lock(void)
40{
41 /* Used to the online set of cpus does not change
42 * during assign_irq_vector.
43 */
44 raw_spin_lock(&vector_lock);
45}
46
47void unlock_vector_lock(void)
48{
49 raw_spin_unlock(&vector_lock);
50}
51
Jiang Liu7f3262e2015-04-14 10:30:03 +080052static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +080053{
Jiang Liub5dc8e62015-04-13 14:11:24 +080054 if (!irq_data)
55 return NULL;
56
57 while (irq_data->parent_data)
58 irq_data = irq_data->parent_data;
59
Jiang Liu74afab72014-10-27 16:12:00 +080060 return irq_data->chip_data;
61}
62
Jiang Liu7f3262e2015-04-14 10:30:03 +080063struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +080064{
Jiang Liu7f3262e2015-04-14 10:30:03 +080065 struct apic_chip_data *data = apic_chip_data(irq_data);
Jiang Liu74afab72014-10-27 16:12:00 +080066
Jiang Liu7f3262e2015-04-14 10:30:03 +080067 return data ? &data->cfg : NULL;
68}
69
70struct irq_cfg *irq_cfg(unsigned int irq)
71{
72 return irqd_cfg(irq_get_irq_data(irq));
73}
74
75static struct apic_chip_data *alloc_apic_chip_data(int node)
76{
77 struct apic_chip_data *data;
78
79 data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
80 if (!data)
Jiang Liu74afab72014-10-27 16:12:00 +080081 return NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080082 if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
83 goto out_data;
84 if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
Jiang Liu74afab72014-10-27 16:12:00 +080085 goto out_domain;
Jiang Liu7f3262e2015-04-14 10:30:03 +080086 return data;
Jiang Liu74afab72014-10-27 16:12:00 +080087out_domain:
Jiang Liu7f3262e2015-04-14 10:30:03 +080088 free_cpumask_var(data->domain);
89out_data:
90 kfree(data);
Jiang Liu74afab72014-10-27 16:12:00 +080091 return NULL;
92}
93
Jiang Liu7f3262e2015-04-14 10:30:03 +080094static void free_apic_chip_data(struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +080095{
Jiang Liu7f3262e2015-04-14 10:30:03 +080096 if (data) {
97 free_cpumask_var(data->domain);
98 free_cpumask_var(data->old_domain);
99 kfree(data);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800100 }
Jiang Liu74afab72014-10-27 16:12:00 +0800101}
102
Jiang Liu7f3262e2015-04-14 10:30:03 +0800103static int __assign_irq_vector(int irq, struct apic_chip_data *d,
104 const struct cpumask *mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800105{
106 /*
107 * NOTE! The local APIC isn't very good at handling
108 * multiple interrupts at the same interrupt level.
109 * As the interrupt level is determined by taking the
110 * vector number and shifting that right by 4, we
111 * want to spread these out a bit so that they don't
112 * all fall in the same interrupt level.
113 *
114 * Also, we've got to be careful not to trash gate
115 * 0x80, because int 0x80 is hm, kind of importantish. ;)
116 */
117 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
118 static int current_offset = VECTOR_OFFSET_START % 16;
119 int cpu, err;
Jiang Liu74afab72014-10-27 16:12:00 +0800120
Jiang Liu7f3262e2015-04-14 10:30:03 +0800121 if (d->move_in_progress)
Jiang Liu74afab72014-10-27 16:12:00 +0800122 return -EBUSY;
123
Jiang Liu74afab72014-10-27 16:12:00 +0800124 /* Only try and allocate irqs on cpus that are present */
125 err = -ENOSPC;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800126 cpumask_clear(d->old_domain);
Jiang Liu74afab72014-10-27 16:12:00 +0800127 cpu = cpumask_first_and(mask, cpu_online_mask);
128 while (cpu < nr_cpu_ids) {
129 int new_cpu, vector, offset;
130
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800131 apic->vector_allocation_domain(cpu, vector_cpumask, mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800132
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800133 if (cpumask_subset(vector_cpumask, d->domain)) {
Jiang Liu74afab72014-10-27 16:12:00 +0800134 err = 0;
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800135 if (cpumask_equal(vector_cpumask, d->domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800136 break;
137 /*
138 * New cpumask using the vector is a proper subset of
139 * the current in use mask. So cleanup the vector
140 * allocation for the members that are not used anymore.
141 */
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800142 cpumask_andnot(d->old_domain, d->domain,
143 vector_cpumask);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800144 d->move_in_progress =
145 cpumask_intersects(d->old_domain, cpu_online_mask);
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800146 cpumask_and(d->domain, d->domain, vector_cpumask);
Jiang Liu74afab72014-10-27 16:12:00 +0800147 break;
148 }
149
150 vector = current_vector;
151 offset = current_offset;
152next:
153 vector += 16;
154 if (vector >= first_system_vector) {
155 offset = (offset + 1) % 16;
156 vector = FIRST_EXTERNAL_VECTOR + offset;
157 }
158
159 if (unlikely(current_vector == vector)) {
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800160 cpumask_or(d->old_domain, d->old_domain,
161 vector_cpumask);
162 cpumask_andnot(vector_cpumask, mask, d->old_domain);
163 cpu = cpumask_first_and(vector_cpumask,
164 cpu_online_mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800165 continue;
166 }
167
168 if (test_bit(vector, used_vectors))
169 goto next;
170
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800171 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000172 if (per_cpu(vector_irq, new_cpu)[vector] > VECTOR_UNUSED)
Jiang Liu74afab72014-10-27 16:12:00 +0800173 goto next;
174 }
175 /* Found one! */
176 current_vector = vector;
177 current_offset = offset;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800178 if (d->cfg.vector) {
179 cpumask_copy(d->old_domain, d->domain);
180 d->move_in_progress =
181 cpumask_intersects(d->old_domain, cpu_online_mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800182 }
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800183 for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800184 per_cpu(vector_irq, new_cpu)[vector] = irq;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800185 d->cfg.vector = vector;
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800186 cpumask_copy(d->domain, vector_cpumask);
Jiang Liu74afab72014-10-27 16:12:00 +0800187 err = 0;
188 break;
189 }
Jiang Liu74afab72014-10-27 16:12:00 +0800190
Jiang Liu5f0052f2015-04-13 14:11:23 +0800191 if (!err) {
192 /* cache destination APIC IDs into cfg->dest_apicid */
Jiang Liu7f3262e2015-04-14 10:30:03 +0800193 err = apic->cpu_mask_to_apicid_and(mask, d->domain,
194 &d->cfg.dest_apicid);
Jiang Liu5f0052f2015-04-13 14:11:23 +0800195 }
196
Jiang Liu74afab72014-10-27 16:12:00 +0800197 return err;
198}
199
Jiang Liu7f3262e2015-04-14 10:30:03 +0800200static int assign_irq_vector(int irq, struct apic_chip_data *data,
Jiang Liuf9705102015-04-14 10:30:00 +0800201 const struct cpumask *mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800202{
203 int err;
204 unsigned long flags;
205
206 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800207 err = __assign_irq_vector(irq, data, mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800208 raw_spin_unlock_irqrestore(&vector_lock, flags);
209 return err;
210}
211
Jiang Liu486ca532015-05-07 10:53:56 +0800212static int assign_irq_vector_policy(int irq, int node,
213 struct apic_chip_data *data,
214 struct irq_alloc_info *info)
215{
216 if (info && info->mask)
217 return assign_irq_vector(irq, data, info->mask);
218 if (node != NUMA_NO_NODE &&
219 assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
220 return 0;
221 return assign_irq_vector(irq, data, apic->target_cpus());
222}
223
Jiang Liu7f3262e2015-04-14 10:30:03 +0800224static void clear_irq_vector(int irq, struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +0800225{
226 int cpu, vector;
227 unsigned long flags;
228
229 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800230 BUG_ON(!data->cfg.vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800231
Jiang Liu7f3262e2015-04-14 10:30:03 +0800232 vector = data->cfg.vector;
233 for_each_cpu_and(cpu, data->domain, cpu_online_mask)
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000234 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800235
Jiang Liu7f3262e2015-04-14 10:30:03 +0800236 data->cfg.vector = 0;
237 cpumask_clear(data->domain);
Jiang Liu74afab72014-10-27 16:12:00 +0800238
Jiang Liu7f3262e2015-04-14 10:30:03 +0800239 if (likely(!data->move_in_progress)) {
Jiang Liu74afab72014-10-27 16:12:00 +0800240 raw_spin_unlock_irqrestore(&vector_lock, flags);
241 return;
242 }
243
Jiang Liu7f3262e2015-04-14 10:30:03 +0800244 for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
Jiang Liu74afab72014-10-27 16:12:00 +0800245 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
246 vector++) {
247 if (per_cpu(vector_irq, cpu)[vector] != irq)
248 continue;
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000249 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800250 break;
251 }
252 }
Jiang Liu7f3262e2015-04-14 10:30:03 +0800253 data->move_in_progress = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800254 raw_spin_unlock_irqrestore(&vector_lock, flags);
255}
256
Jiang Liub5dc8e62015-04-13 14:11:24 +0800257void init_irq_alloc_info(struct irq_alloc_info *info,
258 const struct cpumask *mask)
259{
260 memset(info, 0, sizeof(*info));
261 info->mask = mask;
262}
263
264void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
265{
266 if (src)
267 *dst = *src;
268 else
269 memset(dst, 0, sizeof(*dst));
270}
271
Jiang Liub5dc8e62015-04-13 14:11:24 +0800272static void x86_vector_free_irqs(struct irq_domain *domain,
273 unsigned int virq, unsigned int nr_irqs)
274{
275 struct irq_data *irq_data;
276 int i;
277
278 for (i = 0; i < nr_irqs; i++) {
279 irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
280 if (irq_data && irq_data->chip_data) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800281 clear_irq_vector(virq + i, irq_data->chip_data);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800282 free_apic_chip_data(irq_data->chip_data);
Jiang Liu13315322015-04-13 14:11:56 +0800283#ifdef CONFIG_X86_IO_APIC
284 if (virq + i < nr_legacy_irqs())
Jiang Liu7f3262e2015-04-14 10:30:03 +0800285 legacy_irq_data[virq + i] = NULL;
Jiang Liu13315322015-04-13 14:11:56 +0800286#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800287 irq_domain_reset_irq_data(irq_data);
288 }
289 }
290}
291
292static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
293 unsigned int nr_irqs, void *arg)
294{
295 struct irq_alloc_info *info = arg;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800296 struct apic_chip_data *data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800297 struct irq_data *irq_data;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800298 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800299
300 if (disable_apic)
301 return -ENXIO;
302
303 /* Currently vector allocator can't guarantee contiguous allocations */
304 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
305 return -ENOSYS;
306
Jiang Liub5dc8e62015-04-13 14:11:24 +0800307 for (i = 0; i < nr_irqs; i++) {
308 irq_data = irq_domain_get_irq_data(domain, virq + i);
309 BUG_ON(!irq_data);
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800310 node = irq_data_get_node(irq_data);
Jiang Liu13315322015-04-13 14:11:56 +0800311#ifdef CONFIG_X86_IO_APIC
Jiang Liu7f3262e2015-04-14 10:30:03 +0800312 if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
313 data = legacy_irq_data[virq + i];
Jiang Liu13315322015-04-13 14:11:56 +0800314 else
315#endif
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800316 data = alloc_apic_chip_data(node);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800317 if (!data) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800318 err = -ENOMEM;
319 goto error;
320 }
321
322 irq_data->chip = &lapic_controller;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800323 irq_data->chip_data = data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800324 irq_data->hwirq = virq + i;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800325 err = assign_irq_vector_policy(virq, node, data, info);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800326 if (err)
327 goto error;
328 }
329
330 return 0;
331
332error:
333 x86_vector_free_irqs(domain, virq, i + 1);
334 return err;
335}
336
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200337static const struct irq_domain_ops x86_vector_domain_ops = {
338 .alloc = x86_vector_alloc_irqs,
339 .free = x86_vector_free_irqs,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800340};
341
Jiang Liu11d686e2014-10-27 16:12:05 +0800342int __init arch_probe_nr_irqs(void)
343{
344 int nr;
345
346 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
347 nr_irqs = NR_VECTORS * nr_cpu_ids;
348
349 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
350#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
351 /*
352 * for MSI and HT dyn irq
353 */
354 if (gsi_top <= NR_IRQS_LEGACY)
355 nr += 8 * nr_cpu_ids;
356 else
357 nr += gsi_top * 16;
358#endif
359 if (nr < nr_irqs)
360 nr_irqs = nr;
361
362 return nr_legacy_irqs();
363}
364
Jiang Liu13315322015-04-13 14:11:56 +0800365#ifdef CONFIG_X86_IO_APIC
366static void init_legacy_irqs(void)
367{
368 int i, node = cpu_to_node(0);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800369 struct apic_chip_data *data;
Jiang Liu13315322015-04-13 14:11:56 +0800370
371 /*
372 * For legacy IRQ's, start with assigning irq0 to irq15 to
Ingo Molnar191a66352015-05-11 16:05:09 +0200373 * ISA_IRQ_VECTOR(i) for all cpu's.
Jiang Liu13315322015-04-13 14:11:56 +0800374 */
375 for (i = 0; i < nr_legacy_irqs(); i++) {
Jiang Liu7f3262e2015-04-14 10:30:03 +0800376 data = legacy_irq_data[i] = alloc_apic_chip_data(node);
377 BUG_ON(!data);
Ingo Molnar191a66352015-05-11 16:05:09 +0200378
379 data->cfg.vector = ISA_IRQ_VECTOR(i);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800380 cpumask_setall(data->domain);
381 irq_set_chip_data(i, data);
Jiang Liu13315322015-04-13 14:11:56 +0800382 }
383}
384#else
385static void init_legacy_irqs(void) { }
386#endif
387
Jiang Liu11d686e2014-10-27 16:12:05 +0800388int __init arch_early_irq_init(void)
389{
Jiang Liu13315322015-04-13 14:11:56 +0800390 init_legacy_irqs();
391
Jiang Liub5dc8e62015-04-13 14:11:24 +0800392 x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
393 NULL);
394 BUG_ON(x86_vector_domain == NULL);
395 irq_set_default_host(x86_vector_domain);
396
Jiang Liu52f518a2015-04-13 14:11:35 +0800397 arch_init_msi_domain(x86_vector_domain);
Jiang Liu49e07d82015-04-13 14:11:43 +0800398 arch_init_htirq_domain(x86_vector_domain);
Jiang Liu52f518a2015-04-13 14:11:35 +0800399
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800400 BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
401
Jiang Liu11d686e2014-10-27 16:12:05 +0800402 return arch_early_ioapic_init();
403}
404
Jiang Liu74afab72014-10-27 16:12:00 +0800405static void __setup_vector_irq(int cpu)
406{
407 /* Initialize vector_irq on a new cpu */
408 int irq, vector;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800409 struct apic_chip_data *data;
Jiang Liu74afab72014-10-27 16:12:00 +0800410
Jiang Liu74afab72014-10-27 16:12:00 +0800411 /* Mark the inuse vectors */
412 for_each_active_irq(irq) {
Jiang Liu7f3262e2015-04-14 10:30:03 +0800413 data = apic_chip_data(irq_get_irq_data(irq));
414 if (!data)
Jiang Liu74afab72014-10-27 16:12:00 +0800415 continue;
416
Jiang Liu7f3262e2015-04-14 10:30:03 +0800417 if (!cpumask_test_cpu(cpu, data->domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800418 continue;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800419 vector = data->cfg.vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800420 per_cpu(vector_irq, cpu)[vector] = irq;
421 }
422 /* Mark the free vectors */
423 for (vector = 0; vector < NR_VECTORS; ++vector) {
424 irq = per_cpu(vector_irq, cpu)[vector];
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000425 if (irq <= VECTOR_UNUSED)
Jiang Liu74afab72014-10-27 16:12:00 +0800426 continue;
427
Jiang Liu7f3262e2015-04-14 10:30:03 +0800428 data = apic_chip_data(irq_get_irq_data(irq));
429 if (!cpumask_test_cpu(cpu, data->domain))
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000430 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Jiang Liu74afab72014-10-27 16:12:00 +0800431 }
Jiang Liu74afab72014-10-27 16:12:00 +0800432}
433
434/*
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000435 * Setup the vector to irq mappings. Must be called with vector_lock held.
Jiang Liu74afab72014-10-27 16:12:00 +0800436 */
437void setup_vector_irq(int cpu)
438{
439 int irq;
440
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000441 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800442 /*
443 * On most of the platforms, legacy PIC delivers the interrupts on the
444 * boot cpu. But there are certain platforms where PIC interrupts are
445 * delivered to multiple cpu's. If the legacy IRQ is handled by the
446 * legacy PIC, for the new cpu that is coming online, setup the static
447 * legacy vector to irq mapping:
448 */
449 for (irq = 0; irq < nr_legacy_irqs(); irq++)
Brian Gerst8b455e62015-05-09 11:36:53 -0400450 per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq;
Jiang Liu74afab72014-10-27 16:12:00 +0800451
452 __setup_vector_irq(cpu);
453}
454
Jiang Liu7f3262e2015-04-14 10:30:03 +0800455static int apic_retrigger_irq(struct irq_data *irq_data)
Jiang Liu74afab72014-10-27 16:12:00 +0800456{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800457 struct apic_chip_data *data = apic_chip_data(irq_data);
Jiang Liu74afab72014-10-27 16:12:00 +0800458 unsigned long flags;
459 int cpu;
460
461 raw_spin_lock_irqsave(&vector_lock, flags);
Jiang Liu7f3262e2015-04-14 10:30:03 +0800462 cpu = cpumask_first_and(data->domain, cpu_online_mask);
463 apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800464 raw_spin_unlock_irqrestore(&vector_lock, flags);
465
466 return 1;
467}
468
469void apic_ack_edge(struct irq_data *data)
470{
Jiang Liua9786092014-10-27 16:12:07 +0800471 irq_complete_move(irqd_cfg(data));
Jiang Liu74afab72014-10-27 16:12:00 +0800472 irq_move_irq(data);
473 ack_APIC_irq();
474}
475
Jiang Liu68f9f442015-04-14 10:30:01 +0800476static int apic_set_affinity(struct irq_data *irq_data,
477 const struct cpumask *dest, bool force)
Jiang Liub5dc8e62015-04-13 14:11:24 +0800478{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800479 struct apic_chip_data *data = irq_data->chip_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800480 int err, irq = irq_data->irq;
481
482 if (!config_enabled(CONFIG_SMP))
483 return -EPERM;
484
485 if (!cpumask_intersects(dest, cpu_online_mask))
486 return -EINVAL;
487
Jiang Liu7f3262e2015-04-14 10:30:03 +0800488 err = assign_irq_vector(irq, data, dest);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800489 if (err) {
490 struct irq_data *top = irq_get_irq_data(irq);
491
Jiang Liuc149e4c2015-06-03 11:46:22 +0800492 if (assign_irq_vector(irq, data,
493 irq_data_get_affinity_mask(top)))
Jiang Liub5dc8e62015-04-13 14:11:24 +0800494 pr_err("Failed to recover vector for irq %d\n", irq);
495 return err;
496 }
497
498 return IRQ_SET_MASK_OK;
499}
500
501static struct irq_chip lapic_controller = {
502 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800503 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800504 .irq_retrigger = apic_retrigger_irq,
505};
506
Jiang Liu74afab72014-10-27 16:12:00 +0800507#ifdef CONFIG_SMP
Jiang Liu7f3262e2015-04-14 10:30:03 +0800508static void __send_cleanup_vector(struct apic_chip_data *data)
Jiang Liu74afab72014-10-27 16:12:00 +0800509{
510 cpumask_var_t cleanup_mask;
511
512 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
513 unsigned int i;
514
Jiang Liu7f3262e2015-04-14 10:30:03 +0800515 for_each_cpu_and(i, data->old_domain, cpu_online_mask)
Jiang Liu74afab72014-10-27 16:12:00 +0800516 apic->send_IPI_mask(cpumask_of(i),
517 IRQ_MOVE_CLEANUP_VECTOR);
518 } else {
Jiang Liu7f3262e2015-04-14 10:30:03 +0800519 cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
Jiang Liu74afab72014-10-27 16:12:00 +0800520 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
521 free_cpumask_var(cleanup_mask);
522 }
Jiang Liu7f3262e2015-04-14 10:30:03 +0800523 data->move_in_progress = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800524}
525
Jiang Liuc6c20022015-04-14 10:30:02 +0800526void send_cleanup_vector(struct irq_cfg *cfg)
527{
Jiang Liu7f3262e2015-04-14 10:30:03 +0800528 struct apic_chip_data *data;
529
530 data = container_of(cfg, struct apic_chip_data, cfg);
531 if (data->move_in_progress)
532 __send_cleanup_vector(data);
Jiang Liuc6c20022015-04-14 10:30:02 +0800533}
534
Jiang Liu74afab72014-10-27 16:12:00 +0800535asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
536{
537 unsigned vector, me;
538
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200539 entering_ack_irq();
Jiang Liu74afab72014-10-27 16:12:00 +0800540
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000541 /* Prevent vectors vanishing under us */
542 raw_spin_lock(&vector_lock);
543
Jiang Liu74afab72014-10-27 16:12:00 +0800544 me = smp_processor_id();
545 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
546 int irq;
547 unsigned int irr;
548 struct irq_desc *desc;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800549 struct apic_chip_data *data;
Jiang Liu74afab72014-10-27 16:12:00 +0800550
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000551 retry:
Jiang Liu74afab72014-10-27 16:12:00 +0800552 irq = __this_cpu_read(vector_irq[vector]);
553
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000554 if (irq <= VECTOR_UNUSED)
Jiang Liu74afab72014-10-27 16:12:00 +0800555 continue;
556
557 desc = irq_to_desc(irq);
558 if (!desc)
559 continue;
560
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000561 if (!raw_spin_trylock(&desc->lock)) {
562 raw_spin_unlock(&vector_lock);
563 cpu_relax();
564 raw_spin_lock(&vector_lock);
565 goto retry;
566 }
567
Jiang Liu7f3262e2015-04-14 10:30:03 +0800568 data = apic_chip_data(&desc->irq_data);
569 if (!data)
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000570 goto unlock;
Jiang Liu74afab72014-10-27 16:12:00 +0800571 /*
572 * Check if the irq migration is in progress. If so, we
573 * haven't received the cleanup request yet for this irq.
574 */
Jiang Liu7f3262e2015-04-14 10:30:03 +0800575 if (data->move_in_progress)
Jiang Liu74afab72014-10-27 16:12:00 +0800576 goto unlock;
577
Jiang Liu7f3262e2015-04-14 10:30:03 +0800578 if (vector == data->cfg.vector &&
579 cpumask_test_cpu(me, data->domain))
Jiang Liu74afab72014-10-27 16:12:00 +0800580 goto unlock;
581
582 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
583 /*
584 * Check if the vector that needs to be cleanedup is
585 * registered at the cpu's IRR. If so, then this is not
586 * the best time to clean it up. Lets clean it up in the
587 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
588 * to myself.
589 */
590 if (irr & (1 << (vector % 32))) {
591 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
592 goto unlock;
593 }
Thomas Gleixner7276c6a2015-08-02 20:38:25 +0000594 __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
Jiang Liu74afab72014-10-27 16:12:00 +0800595unlock:
596 raw_spin_unlock(&desc->lock);
597 }
598
Thomas Gleixnerdf54c492015-08-02 20:38:23 +0000599 raw_spin_unlock(&vector_lock);
600
Thomas Gleixner6af7faf2015-05-15 15:48:25 +0200601 exiting_irq();
Jiang Liu74afab72014-10-27 16:12:00 +0800602}
603
604static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
605{
606 unsigned me;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800607 struct apic_chip_data *data;
Jiang Liu74afab72014-10-27 16:12:00 +0800608
Jiang Liu7f3262e2015-04-14 10:30:03 +0800609 data = container_of(cfg, struct apic_chip_data, cfg);
610 if (likely(!data->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800611 return;
612
613 me = smp_processor_id();
Jiang Liu7f3262e2015-04-14 10:30:03 +0800614 if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
615 __send_cleanup_vector(data);
Jiang Liu74afab72014-10-27 16:12:00 +0800616}
617
618void irq_complete_move(struct irq_cfg *cfg)
619{
620 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
621}
622
623void irq_force_complete_move(int irq)
624{
625 struct irq_cfg *cfg = irq_cfg(irq);
626
Jiang Liu7f3262e2015-04-14 10:30:03 +0800627 if (cfg)
628 __irq_complete_move(cfg, cfg->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800629}
Jiang Liu74afab72014-10-27 16:12:00 +0800630#endif
631
Jiang Liu74afab72014-10-27 16:12:00 +0800632static void __init print_APIC_field(int base)
633{
634 int i;
635
636 printk(KERN_DEBUG);
637
638 for (i = 0; i < 8; i++)
639 pr_cont("%08x", apic_read(base + i*0x10));
640
641 pr_cont("\n");
642}
643
644static void __init print_local_APIC(void *dummy)
645{
646 unsigned int i, v, ver, maxlvt;
647 u64 icr;
648
Jiang Liu849d3562014-10-27 16:12:01 +0800649 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
650 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +0800651 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +0800652 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +0800653 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +0800654 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800655 ver = GET_APIC_VERSION(v);
656 maxlvt = lapic_get_maxlvt();
657
658 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800659 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +0800660
661 /* !82489DX */
662 if (APIC_INTEGRATED(ver)) {
663 if (!APIC_XAPIC(ver)) {
664 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800665 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
666 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +0800667 }
668 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +0800669 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800670 }
671
672 /*
673 * Remote read supported only in the 82489DX and local APIC for
674 * Pentium processors.
675 */
676 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
677 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +0800678 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800679 }
680
681 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +0800682 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800683 if (!x2apic_enabled()) {
684 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +0800685 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800686 }
687 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +0800688 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800689
Jiang Liu849d3562014-10-27 16:12:01 +0800690 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800691 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +0800692 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800693 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +0800694 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800695 print_APIC_field(APIC_IRR);
696
697 /* !82489DX */
698 if (APIC_INTEGRATED(ver)) {
699 /* Due to the Pentium erratum 3AP. */
700 if (maxlvt > 3)
701 apic_write(APIC_ESR, 0);
702
703 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +0800704 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800705 }
706
707 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +0800708 pr_debug("... APIC ICR: %08x\n", (u32)icr);
709 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +0800710
711 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +0800712 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800713
714 if (maxlvt > 3) {
715 /* PC is LVT#4. */
716 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +0800717 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800718 }
719 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +0800720 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800721 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +0800722 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800723
724 if (maxlvt > 2) {
725 /* ERR is LVT#3. */
726 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +0800727 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800728 }
729
730 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +0800731 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800732 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +0800733 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800734 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +0800735 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800736
737 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
738 v = apic_read(APIC_EFEAT);
739 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +0800740 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800741 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +0800742 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800743 for (i = 0; i < maxlvt; i++) {
744 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +0800745 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +0800746 }
747 }
748 pr_cont("\n");
749}
750
751static void __init print_local_APICs(int maxcpu)
752{
753 int cpu;
754
755 if (!maxcpu)
756 return;
757
758 preempt_disable();
759 for_each_online_cpu(cpu) {
760 if (cpu >= maxcpu)
761 break;
762 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
763 }
764 preempt_enable();
765}
766
767static void __init print_PIC(void)
768{
769 unsigned int v;
770 unsigned long flags;
771
772 if (!nr_legacy_irqs())
773 return;
774
Jiang Liu849d3562014-10-27 16:12:01 +0800775 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +0800776
777 raw_spin_lock_irqsave(&i8259A_lock, flags);
778
779 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +0800780 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800781
782 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +0800783 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800784
785 outb(0x0b, 0xa0);
786 outb(0x0b, 0x20);
787 v = inb(0xa0) << 8 | inb(0x20);
788 outb(0x0a, 0xa0);
789 outb(0x0a, 0x20);
790
791 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
792
Jiang Liu849d3562014-10-27 16:12:01 +0800793 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800794
795 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +0800796 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +0800797}
798
799static int show_lapic __initdata = 1;
800static __init int setup_show_lapic(char *arg)
801{
802 int num = -1;
803
804 if (strcmp(arg, "all") == 0) {
805 show_lapic = CONFIG_NR_CPUS;
806 } else {
807 get_option(&arg, &num);
808 if (num >= 0)
809 show_lapic = num;
810 }
811
812 return 1;
813}
814__setup("show_lapic=", setup_show_lapic);
815
816static int __init print_ICs(void)
817{
818 if (apic_verbosity == APIC_QUIET)
819 return 0;
820
821 print_PIC();
822
823 /* don't print out if apic is not there */
824 if (!cpu_has_apic && !apic_from_smp_config())
825 return 0;
826
827 print_local_APICs(show_lapic);
828 print_IO_APICs();
829
830 return 0;
831}
832
833late_initcall(print_ICs);