Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc. |
| 3 | * |
| 4 | * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo |
| 5 | * Moved from arch/x86/kernel/apic/io_apic.c. |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 6 | * Jiang Liu <jiang.liu@linux.intel.com> |
| 7 | * Enable support of hierarchical irqdomains |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | #include <linux/interrupt.h> |
| 14 | #include <linux/init.h> |
| 15 | #include <linux/compiler.h> |
| 16 | #include <linux/irqdomain.h> |
| 17 | #include <linux/slab.h> |
| 18 | #include <asm/hw_irq.h> |
| 19 | #include <asm/apic.h> |
| 20 | #include <asm/i8259.h> |
| 21 | #include <asm/desc.h> |
| 22 | #include <asm/irq_remapping.h> |
| 23 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 24 | struct apic_chip_data { |
| 25 | struct irq_cfg cfg; |
| 26 | cpumask_var_t domain; |
| 27 | cpumask_var_t old_domain; |
| 28 | u8 move_in_progress : 1; |
| 29 | }; |
| 30 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 31 | struct irq_domain *x86_vector_domain; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 32 | static DEFINE_RAW_SPINLOCK(vector_lock); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 33 | static struct irq_chip lapic_controller; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 34 | #ifdef CONFIG_X86_IO_APIC |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 35 | static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY]; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 36 | #endif |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 37 | |
| 38 | void lock_vector_lock(void) |
| 39 | { |
| 40 | /* Used to the online set of cpus does not change |
| 41 | * during assign_irq_vector. |
| 42 | */ |
| 43 | raw_spin_lock(&vector_lock); |
| 44 | } |
| 45 | |
| 46 | void unlock_vector_lock(void) |
| 47 | { |
| 48 | raw_spin_unlock(&vector_lock); |
| 49 | } |
| 50 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 51 | static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 52 | { |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 53 | if (!irq_data) |
| 54 | return NULL; |
| 55 | |
| 56 | while (irq_data->parent_data) |
| 57 | irq_data = irq_data->parent_data; |
| 58 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 59 | return irq_data->chip_data; |
| 60 | } |
| 61 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 62 | struct irq_cfg *irqd_cfg(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 63 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 64 | struct apic_chip_data *data = apic_chip_data(irq_data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 65 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 66 | return data ? &data->cfg : NULL; |
| 67 | } |
| 68 | |
| 69 | struct irq_cfg *irq_cfg(unsigned int irq) |
| 70 | { |
| 71 | return irqd_cfg(irq_get_irq_data(irq)); |
| 72 | } |
| 73 | |
| 74 | static struct apic_chip_data *alloc_apic_chip_data(int node) |
| 75 | { |
| 76 | struct apic_chip_data *data; |
| 77 | |
| 78 | data = kzalloc_node(sizeof(*data), GFP_KERNEL, node); |
| 79 | if (!data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 80 | return NULL; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 81 | if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node)) |
| 82 | goto out_data; |
| 83 | if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 84 | goto out_domain; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 85 | return data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 86 | out_domain: |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 87 | free_cpumask_var(data->domain); |
| 88 | out_data: |
| 89 | kfree(data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 90 | return NULL; |
| 91 | } |
| 92 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 93 | static void free_apic_chip_data(struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 94 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 95 | if (data) { |
| 96 | free_cpumask_var(data->domain); |
| 97 | free_cpumask_var(data->old_domain); |
| 98 | kfree(data); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 99 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 100 | } |
| 101 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 102 | static int __assign_irq_vector(int irq, struct apic_chip_data *d, |
| 103 | const struct cpumask *mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 104 | { |
| 105 | /* |
| 106 | * NOTE! The local APIC isn't very good at handling |
| 107 | * multiple interrupts at the same interrupt level. |
| 108 | * As the interrupt level is determined by taking the |
| 109 | * vector number and shifting that right by 4, we |
| 110 | * want to spread these out a bit so that they don't |
| 111 | * all fall in the same interrupt level. |
| 112 | * |
| 113 | * Also, we've got to be careful not to trash gate |
| 114 | * 0x80, because int 0x80 is hm, kind of importantish. ;) |
| 115 | */ |
| 116 | static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START; |
| 117 | static int current_offset = VECTOR_OFFSET_START % 16; |
| 118 | int cpu, err; |
| 119 | cpumask_var_t tmp_mask; |
| 120 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 121 | if (d->move_in_progress) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 122 | return -EBUSY; |
| 123 | |
| 124 | if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC)) |
| 125 | return -ENOMEM; |
| 126 | |
| 127 | /* Only try and allocate irqs on cpus that are present */ |
| 128 | err = -ENOSPC; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 129 | cpumask_clear(d->old_domain); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 130 | cpu = cpumask_first_and(mask, cpu_online_mask); |
| 131 | while (cpu < nr_cpu_ids) { |
| 132 | int new_cpu, vector, offset; |
| 133 | |
| 134 | apic->vector_allocation_domain(cpu, tmp_mask, mask); |
| 135 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 136 | if (cpumask_subset(tmp_mask, d->domain)) { |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 137 | err = 0; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 138 | if (cpumask_equal(tmp_mask, d->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 139 | break; |
| 140 | /* |
| 141 | * New cpumask using the vector is a proper subset of |
| 142 | * the current in use mask. So cleanup the vector |
| 143 | * allocation for the members that are not used anymore. |
| 144 | */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 145 | cpumask_andnot(d->old_domain, d->domain, tmp_mask); |
| 146 | d->move_in_progress = |
| 147 | cpumask_intersects(d->old_domain, cpu_online_mask); |
| 148 | cpumask_and(d->domain, d->domain, tmp_mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 149 | break; |
| 150 | } |
| 151 | |
| 152 | vector = current_vector; |
| 153 | offset = current_offset; |
| 154 | next: |
| 155 | vector += 16; |
| 156 | if (vector >= first_system_vector) { |
| 157 | offset = (offset + 1) % 16; |
| 158 | vector = FIRST_EXTERNAL_VECTOR + offset; |
| 159 | } |
| 160 | |
| 161 | if (unlikely(current_vector == vector)) { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 162 | cpumask_or(d->old_domain, d->old_domain, tmp_mask); |
| 163 | cpumask_andnot(tmp_mask, mask, d->old_domain); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 164 | cpu = cpumask_first_and(tmp_mask, cpu_online_mask); |
| 165 | continue; |
| 166 | } |
| 167 | |
| 168 | if (test_bit(vector, used_vectors)) |
| 169 | goto next; |
| 170 | |
| 171 | for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) { |
| 172 | if (per_cpu(vector_irq, new_cpu)[vector] > |
| 173 | VECTOR_UNDEFINED) |
| 174 | goto next; |
| 175 | } |
| 176 | /* Found one! */ |
| 177 | current_vector = vector; |
| 178 | current_offset = offset; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 179 | if (d->cfg.vector) { |
| 180 | cpumask_copy(d->old_domain, d->domain); |
| 181 | d->move_in_progress = |
| 182 | cpumask_intersects(d->old_domain, cpu_online_mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 183 | } |
| 184 | for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask) |
| 185 | per_cpu(vector_irq, new_cpu)[vector] = irq; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 186 | d->cfg.vector = vector; |
| 187 | cpumask_copy(d->domain, tmp_mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 188 | err = 0; |
| 189 | break; |
| 190 | } |
| 191 | free_cpumask_var(tmp_mask); |
| 192 | |
Jiang Liu | 5f0052f | 2015-04-13 14:11:23 +0800 | [diff] [blame] | 193 | if (!err) { |
| 194 | /* cache destination APIC IDs into cfg->dest_apicid */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 195 | err = apic->cpu_mask_to_apicid_and(mask, d->domain, |
| 196 | &d->cfg.dest_apicid); |
Jiang Liu | 5f0052f | 2015-04-13 14:11:23 +0800 | [diff] [blame] | 197 | } |
| 198 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 199 | return err; |
| 200 | } |
| 201 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 202 | static int assign_irq_vector(int irq, struct apic_chip_data *data, |
Jiang Liu | f970510 | 2015-04-14 10:30:00 +0800 | [diff] [blame] | 203 | const struct cpumask *mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 204 | { |
| 205 | int err; |
| 206 | unsigned long flags; |
| 207 | |
| 208 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 209 | err = __assign_irq_vector(irq, data, mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 210 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 211 | return err; |
| 212 | } |
| 213 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 214 | static void clear_irq_vector(int irq, struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 215 | { |
| 216 | int cpu, vector; |
| 217 | unsigned long flags; |
| 218 | |
| 219 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 220 | BUG_ON(!data->cfg.vector); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 221 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 222 | vector = data->cfg.vector; |
| 223 | for_each_cpu_and(cpu, data->domain, cpu_online_mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 224 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED; |
| 225 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 226 | data->cfg.vector = 0; |
| 227 | cpumask_clear(data->domain); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 228 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 229 | if (likely(!data->move_in_progress)) { |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 230 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 231 | return; |
| 232 | } |
| 233 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 234 | for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) { |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 235 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; |
| 236 | vector++) { |
| 237 | if (per_cpu(vector_irq, cpu)[vector] != irq) |
| 238 | continue; |
| 239 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED; |
| 240 | break; |
| 241 | } |
| 242 | } |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 243 | data->move_in_progress = 0; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 244 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 245 | } |
| 246 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 247 | void init_irq_alloc_info(struct irq_alloc_info *info, |
| 248 | const struct cpumask *mask) |
| 249 | { |
| 250 | memset(info, 0, sizeof(*info)); |
| 251 | info->mask = mask; |
| 252 | } |
| 253 | |
| 254 | void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src) |
| 255 | { |
| 256 | if (src) |
| 257 | *dst = *src; |
| 258 | else |
| 259 | memset(dst, 0, sizeof(*dst)); |
| 260 | } |
| 261 | |
| 262 | static inline const struct cpumask * |
| 263 | irq_alloc_info_get_mask(struct irq_alloc_info *info) |
| 264 | { |
| 265 | return (!info || !info->mask) ? apic->target_cpus() : info->mask; |
| 266 | } |
| 267 | |
| 268 | static void x86_vector_free_irqs(struct irq_domain *domain, |
| 269 | unsigned int virq, unsigned int nr_irqs) |
| 270 | { |
| 271 | struct irq_data *irq_data; |
| 272 | int i; |
| 273 | |
| 274 | for (i = 0; i < nr_irqs; i++) { |
| 275 | irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i); |
| 276 | if (irq_data && irq_data->chip_data) { |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 277 | clear_irq_vector(virq + i, irq_data->chip_data); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 278 | free_apic_chip_data(irq_data->chip_data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 279 | #ifdef CONFIG_X86_IO_APIC |
| 280 | if (virq + i < nr_legacy_irqs()) |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 281 | legacy_irq_data[virq + i] = NULL; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 282 | #endif |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 283 | irq_domain_reset_irq_data(irq_data); |
| 284 | } |
| 285 | } |
| 286 | } |
| 287 | |
| 288 | static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq, |
| 289 | unsigned int nr_irqs, void *arg) |
| 290 | { |
| 291 | struct irq_alloc_info *info = arg; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 292 | struct apic_chip_data *data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 293 | const struct cpumask *mask; |
| 294 | struct irq_data *irq_data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 295 | int i, err; |
| 296 | |
| 297 | if (disable_apic) |
| 298 | return -ENXIO; |
| 299 | |
| 300 | /* Currently vector allocator can't guarantee contiguous allocations */ |
| 301 | if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1) |
| 302 | return -ENOSYS; |
| 303 | |
| 304 | mask = irq_alloc_info_get_mask(info); |
| 305 | for (i = 0; i < nr_irqs; i++) { |
| 306 | irq_data = irq_domain_get_irq_data(domain, virq + i); |
| 307 | BUG_ON(!irq_data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 308 | #ifdef CONFIG_X86_IO_APIC |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 309 | if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i]) |
| 310 | data = legacy_irq_data[virq + i]; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 311 | else |
| 312 | #endif |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 313 | data = alloc_apic_chip_data(irq_data->node); |
| 314 | if (!data) { |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 315 | err = -ENOMEM; |
| 316 | goto error; |
| 317 | } |
| 318 | |
| 319 | irq_data->chip = &lapic_controller; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 320 | irq_data->chip_data = data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 321 | irq_data->hwirq = virq + i; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 322 | err = assign_irq_vector(virq, data, mask); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 323 | if (err) |
| 324 | goto error; |
| 325 | } |
| 326 | |
| 327 | return 0; |
| 328 | |
| 329 | error: |
| 330 | x86_vector_free_irqs(domain, virq, i + 1); |
| 331 | return err; |
| 332 | } |
| 333 | |
| 334 | static struct irq_domain_ops x86_vector_domain_ops = { |
| 335 | .alloc = x86_vector_alloc_irqs, |
| 336 | .free = x86_vector_free_irqs, |
| 337 | }; |
| 338 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 339 | int __init arch_probe_nr_irqs(void) |
| 340 | { |
| 341 | int nr; |
| 342 | |
| 343 | if (nr_irqs > (NR_VECTORS * nr_cpu_ids)) |
| 344 | nr_irqs = NR_VECTORS * nr_cpu_ids; |
| 345 | |
| 346 | nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids; |
| 347 | #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ) |
| 348 | /* |
| 349 | * for MSI and HT dyn irq |
| 350 | */ |
| 351 | if (gsi_top <= NR_IRQS_LEGACY) |
| 352 | nr += 8 * nr_cpu_ids; |
| 353 | else |
| 354 | nr += gsi_top * 16; |
| 355 | #endif |
| 356 | if (nr < nr_irqs) |
| 357 | nr_irqs = nr; |
| 358 | |
| 359 | return nr_legacy_irqs(); |
| 360 | } |
| 361 | |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 362 | #ifdef CONFIG_X86_IO_APIC |
| 363 | static void init_legacy_irqs(void) |
| 364 | { |
| 365 | int i, node = cpu_to_node(0); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 366 | struct apic_chip_data *data; |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 367 | |
| 368 | /* |
| 369 | * For legacy IRQ's, start with assigning irq0 to irq15 to |
| 370 | * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's. |
| 371 | */ |
| 372 | for (i = 0; i < nr_legacy_irqs(); i++) { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 373 | data = legacy_irq_data[i] = alloc_apic_chip_data(node); |
| 374 | BUG_ON(!data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 375 | /* |
| 376 | * For legacy IRQ's, start with assigning irq0 to irq15 to |
| 377 | * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's. |
| 378 | */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 379 | data->cfg.vector = IRQ0_VECTOR + i; |
| 380 | cpumask_setall(data->domain); |
| 381 | irq_set_chip_data(i, data); |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 382 | } |
| 383 | } |
| 384 | #else |
| 385 | static void init_legacy_irqs(void) { } |
| 386 | #endif |
| 387 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 388 | int __init arch_early_irq_init(void) |
| 389 | { |
Jiang Liu | 1331532 | 2015-04-13 14:11:56 +0800 | [diff] [blame] | 390 | init_legacy_irqs(); |
| 391 | |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 392 | x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops, |
| 393 | NULL); |
| 394 | BUG_ON(x86_vector_domain == NULL); |
| 395 | irq_set_default_host(x86_vector_domain); |
| 396 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 397 | arch_init_msi_domain(x86_vector_domain); |
Jiang Liu | 49e07d8 | 2015-04-13 14:11:43 +0800 | [diff] [blame] | 398 | arch_init_htirq_domain(x86_vector_domain); |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 399 | |
Jiang Liu | 11d686e | 2014-10-27 16:12:05 +0800 | [diff] [blame] | 400 | return arch_early_ioapic_init(); |
| 401 | } |
| 402 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 403 | static void __setup_vector_irq(int cpu) |
| 404 | { |
| 405 | /* Initialize vector_irq on a new cpu */ |
| 406 | int irq, vector; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 407 | struct apic_chip_data *data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 408 | |
| 409 | /* |
| 410 | * vector_lock will make sure that we don't run into irq vector |
| 411 | * assignments that might be happening on another cpu in parallel, |
| 412 | * while we setup our initial vector to irq mappings. |
| 413 | */ |
| 414 | raw_spin_lock(&vector_lock); |
| 415 | /* Mark the inuse vectors */ |
| 416 | for_each_active_irq(irq) { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 417 | data = apic_chip_data(irq_get_irq_data(irq)); |
| 418 | if (!data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 419 | continue; |
| 420 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 421 | if (!cpumask_test_cpu(cpu, data->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 422 | continue; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 423 | vector = data->cfg.vector; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 424 | per_cpu(vector_irq, cpu)[vector] = irq; |
| 425 | } |
| 426 | /* Mark the free vectors */ |
| 427 | for (vector = 0; vector < NR_VECTORS; ++vector) { |
| 428 | irq = per_cpu(vector_irq, cpu)[vector]; |
| 429 | if (irq <= VECTOR_UNDEFINED) |
| 430 | continue; |
| 431 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 432 | data = apic_chip_data(irq_get_irq_data(irq)); |
| 433 | if (!cpumask_test_cpu(cpu, data->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 434 | per_cpu(vector_irq, cpu)[vector] = VECTOR_UNDEFINED; |
| 435 | } |
| 436 | raw_spin_unlock(&vector_lock); |
| 437 | } |
| 438 | |
| 439 | /* |
| 440 | * Setup the vector to irq mappings. |
| 441 | */ |
| 442 | void setup_vector_irq(int cpu) |
| 443 | { |
| 444 | int irq; |
| 445 | |
| 446 | /* |
| 447 | * On most of the platforms, legacy PIC delivers the interrupts on the |
| 448 | * boot cpu. But there are certain platforms where PIC interrupts are |
| 449 | * delivered to multiple cpu's. If the legacy IRQ is handled by the |
| 450 | * legacy PIC, for the new cpu that is coming online, setup the static |
| 451 | * legacy vector to irq mapping: |
| 452 | */ |
| 453 | for (irq = 0; irq < nr_legacy_irqs(); irq++) |
| 454 | per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq; |
| 455 | |
| 456 | __setup_vector_irq(cpu); |
| 457 | } |
| 458 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 459 | static int apic_retrigger_irq(struct irq_data *irq_data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 460 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 461 | struct apic_chip_data *data = apic_chip_data(irq_data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 462 | unsigned long flags; |
| 463 | int cpu; |
| 464 | |
| 465 | raw_spin_lock_irqsave(&vector_lock, flags); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 466 | cpu = cpumask_first_and(data->domain, cpu_online_mask); |
| 467 | apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 468 | raw_spin_unlock_irqrestore(&vector_lock, flags); |
| 469 | |
| 470 | return 1; |
| 471 | } |
| 472 | |
| 473 | void apic_ack_edge(struct irq_data *data) |
| 474 | { |
Jiang Liu | a978609 | 2014-10-27 16:12:07 +0800 | [diff] [blame] | 475 | irq_complete_move(irqd_cfg(data)); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 476 | irq_move_irq(data); |
| 477 | ack_APIC_irq(); |
| 478 | } |
| 479 | |
Jiang Liu | 68f9f44 | 2015-04-14 10:30:01 +0800 | [diff] [blame] | 480 | static int apic_set_affinity(struct irq_data *irq_data, |
| 481 | const struct cpumask *dest, bool force) |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 482 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 483 | struct apic_chip_data *data = irq_data->chip_data; |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 484 | int err, irq = irq_data->irq; |
| 485 | |
| 486 | if (!config_enabled(CONFIG_SMP)) |
| 487 | return -EPERM; |
| 488 | |
| 489 | if (!cpumask_intersects(dest, cpu_online_mask)) |
| 490 | return -EINVAL; |
| 491 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 492 | err = assign_irq_vector(irq, data, dest); |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 493 | if (err) { |
| 494 | struct irq_data *top = irq_get_irq_data(irq); |
| 495 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 496 | if (assign_irq_vector(irq, data, top->affinity)) |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 497 | pr_err("Failed to recover vector for irq %d\n", irq); |
| 498 | return err; |
| 499 | } |
| 500 | |
| 501 | return IRQ_SET_MASK_OK; |
| 502 | } |
| 503 | |
| 504 | static struct irq_chip lapic_controller = { |
| 505 | .irq_ack = apic_ack_edge, |
Jiang Liu | 68f9f44 | 2015-04-14 10:30:01 +0800 | [diff] [blame] | 506 | .irq_set_affinity = apic_set_affinity, |
Jiang Liu | b5dc8e6 | 2015-04-13 14:11:24 +0800 | [diff] [blame] | 507 | .irq_retrigger = apic_retrigger_irq, |
| 508 | }; |
| 509 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 510 | #ifdef CONFIG_SMP |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 511 | static void __send_cleanup_vector(struct apic_chip_data *data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 512 | { |
| 513 | cpumask_var_t cleanup_mask; |
| 514 | |
| 515 | if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) { |
| 516 | unsigned int i; |
| 517 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 518 | for_each_cpu_and(i, data->old_domain, cpu_online_mask) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 519 | apic->send_IPI_mask(cpumask_of(i), |
| 520 | IRQ_MOVE_CLEANUP_VECTOR); |
| 521 | } else { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 522 | cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 523 | apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR); |
| 524 | free_cpumask_var(cleanup_mask); |
| 525 | } |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 526 | data->move_in_progress = 0; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 527 | } |
| 528 | |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 529 | void send_cleanup_vector(struct irq_cfg *cfg) |
| 530 | { |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 531 | struct apic_chip_data *data; |
| 532 | |
| 533 | data = container_of(cfg, struct apic_chip_data, cfg); |
| 534 | if (data->move_in_progress) |
| 535 | __send_cleanup_vector(data); |
Jiang Liu | c6c2002 | 2015-04-14 10:30:02 +0800 | [diff] [blame] | 536 | } |
| 537 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 538 | asmlinkage __visible void smp_irq_move_cleanup_interrupt(void) |
| 539 | { |
| 540 | unsigned vector, me; |
| 541 | |
| 542 | ack_APIC_irq(); |
| 543 | irq_enter(); |
| 544 | exit_idle(); |
| 545 | |
| 546 | me = smp_processor_id(); |
| 547 | for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) { |
| 548 | int irq; |
| 549 | unsigned int irr; |
| 550 | struct irq_desc *desc; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 551 | struct apic_chip_data *data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 552 | |
| 553 | irq = __this_cpu_read(vector_irq[vector]); |
| 554 | |
| 555 | if (irq <= VECTOR_UNDEFINED) |
| 556 | continue; |
| 557 | |
| 558 | desc = irq_to_desc(irq); |
| 559 | if (!desc) |
| 560 | continue; |
| 561 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 562 | data = apic_chip_data(&desc->irq_data); |
| 563 | if (!data) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 564 | continue; |
| 565 | |
| 566 | raw_spin_lock(&desc->lock); |
| 567 | |
| 568 | /* |
| 569 | * Check if the irq migration is in progress. If so, we |
| 570 | * haven't received the cleanup request yet for this irq. |
| 571 | */ |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 572 | if (data->move_in_progress) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 573 | goto unlock; |
| 574 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 575 | if (vector == data->cfg.vector && |
| 576 | cpumask_test_cpu(me, data->domain)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 577 | goto unlock; |
| 578 | |
| 579 | irr = apic_read(APIC_IRR + (vector / 32 * 0x10)); |
| 580 | /* |
| 581 | * Check if the vector that needs to be cleanedup is |
| 582 | * registered at the cpu's IRR. If so, then this is not |
| 583 | * the best time to clean it up. Lets clean it up in the |
| 584 | * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR |
| 585 | * to myself. |
| 586 | */ |
| 587 | if (irr & (1 << (vector % 32))) { |
| 588 | apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR); |
| 589 | goto unlock; |
| 590 | } |
| 591 | __this_cpu_write(vector_irq[vector], VECTOR_UNDEFINED); |
| 592 | unlock: |
| 593 | raw_spin_unlock(&desc->lock); |
| 594 | } |
| 595 | |
| 596 | irq_exit(); |
| 597 | } |
| 598 | |
| 599 | static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector) |
| 600 | { |
| 601 | unsigned me; |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 602 | struct apic_chip_data *data; |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 603 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 604 | data = container_of(cfg, struct apic_chip_data, cfg); |
| 605 | if (likely(!data->move_in_progress)) |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 606 | return; |
| 607 | |
| 608 | me = smp_processor_id(); |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 609 | if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain)) |
| 610 | __send_cleanup_vector(data); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 611 | } |
| 612 | |
| 613 | void irq_complete_move(struct irq_cfg *cfg) |
| 614 | { |
| 615 | __irq_complete_move(cfg, ~get_irq_regs()->orig_ax); |
| 616 | } |
| 617 | |
| 618 | void irq_force_complete_move(int irq) |
| 619 | { |
| 620 | struct irq_cfg *cfg = irq_cfg(irq); |
| 621 | |
Jiang Liu | 7f3262e | 2015-04-14 10:30:03 +0800 | [diff] [blame^] | 622 | if (cfg) |
| 623 | __irq_complete_move(cfg, cfg->vector); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 624 | } |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 625 | #endif |
| 626 | |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 627 | static void __init print_APIC_field(int base) |
| 628 | { |
| 629 | int i; |
| 630 | |
| 631 | printk(KERN_DEBUG); |
| 632 | |
| 633 | for (i = 0; i < 8; i++) |
| 634 | pr_cont("%08x", apic_read(base + i*0x10)); |
| 635 | |
| 636 | pr_cont("\n"); |
| 637 | } |
| 638 | |
| 639 | static void __init print_local_APIC(void *dummy) |
| 640 | { |
| 641 | unsigned int i, v, ver, maxlvt; |
| 642 | u64 icr; |
| 643 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 644 | pr_debug("printing local APIC contents on CPU#%d/%d:\n", |
| 645 | smp_processor_id(), hard_smp_processor_id()); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 646 | v = apic_read(APIC_ID); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 647 | pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id()); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 648 | v = apic_read(APIC_LVR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 649 | pr_info("... APIC VERSION: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 650 | ver = GET_APIC_VERSION(v); |
| 651 | maxlvt = lapic_get_maxlvt(); |
| 652 | |
| 653 | v = apic_read(APIC_TASKPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 654 | pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 655 | |
| 656 | /* !82489DX */ |
| 657 | if (APIC_INTEGRATED(ver)) { |
| 658 | if (!APIC_XAPIC(ver)) { |
| 659 | v = apic_read(APIC_ARBPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 660 | pr_debug("... APIC ARBPRI: %08x (%02x)\n", |
| 661 | v, v & APIC_ARBPRI_MASK); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 662 | } |
| 663 | v = apic_read(APIC_PROCPRI); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 664 | pr_debug("... APIC PROCPRI: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 665 | } |
| 666 | |
| 667 | /* |
| 668 | * Remote read supported only in the 82489DX and local APIC for |
| 669 | * Pentium processors. |
| 670 | */ |
| 671 | if (!APIC_INTEGRATED(ver) || maxlvt == 3) { |
| 672 | v = apic_read(APIC_RRR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 673 | pr_debug("... APIC RRR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 674 | } |
| 675 | |
| 676 | v = apic_read(APIC_LDR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 677 | pr_debug("... APIC LDR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 678 | if (!x2apic_enabled()) { |
| 679 | v = apic_read(APIC_DFR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 680 | pr_debug("... APIC DFR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 681 | } |
| 682 | v = apic_read(APIC_SPIV); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 683 | pr_debug("... APIC SPIV: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 684 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 685 | pr_debug("... APIC ISR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 686 | print_APIC_field(APIC_ISR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 687 | pr_debug("... APIC TMR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 688 | print_APIC_field(APIC_TMR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 689 | pr_debug("... APIC IRR field:\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 690 | print_APIC_field(APIC_IRR); |
| 691 | |
| 692 | /* !82489DX */ |
| 693 | if (APIC_INTEGRATED(ver)) { |
| 694 | /* Due to the Pentium erratum 3AP. */ |
| 695 | if (maxlvt > 3) |
| 696 | apic_write(APIC_ESR, 0); |
| 697 | |
| 698 | v = apic_read(APIC_ESR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 699 | pr_debug("... APIC ESR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 700 | } |
| 701 | |
| 702 | icr = apic_icr_read(); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 703 | pr_debug("... APIC ICR: %08x\n", (u32)icr); |
| 704 | pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32)); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 705 | |
| 706 | v = apic_read(APIC_LVTT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 707 | pr_debug("... APIC LVTT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 708 | |
| 709 | if (maxlvt > 3) { |
| 710 | /* PC is LVT#4. */ |
| 711 | v = apic_read(APIC_LVTPC); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 712 | pr_debug("... APIC LVTPC: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 713 | } |
| 714 | v = apic_read(APIC_LVT0); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 715 | pr_debug("... APIC LVT0: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 716 | v = apic_read(APIC_LVT1); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 717 | pr_debug("... APIC LVT1: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 718 | |
| 719 | if (maxlvt > 2) { |
| 720 | /* ERR is LVT#3. */ |
| 721 | v = apic_read(APIC_LVTERR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 722 | pr_debug("... APIC LVTERR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 723 | } |
| 724 | |
| 725 | v = apic_read(APIC_TMICT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 726 | pr_debug("... APIC TMICT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 727 | v = apic_read(APIC_TMCCT); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 728 | pr_debug("... APIC TMCCT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 729 | v = apic_read(APIC_TDCR); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 730 | pr_debug("... APIC TDCR: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 731 | |
| 732 | if (boot_cpu_has(X86_FEATURE_EXTAPIC)) { |
| 733 | v = apic_read(APIC_EFEAT); |
| 734 | maxlvt = (v >> 16) & 0xff; |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 735 | pr_debug("... APIC EFEAT: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 736 | v = apic_read(APIC_ECTRL); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 737 | pr_debug("... APIC ECTRL: %08x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 738 | for (i = 0; i < maxlvt; i++) { |
| 739 | v = apic_read(APIC_EILVTn(i)); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 740 | pr_debug("... APIC EILVT%d: %08x\n", i, v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 741 | } |
| 742 | } |
| 743 | pr_cont("\n"); |
| 744 | } |
| 745 | |
| 746 | static void __init print_local_APICs(int maxcpu) |
| 747 | { |
| 748 | int cpu; |
| 749 | |
| 750 | if (!maxcpu) |
| 751 | return; |
| 752 | |
| 753 | preempt_disable(); |
| 754 | for_each_online_cpu(cpu) { |
| 755 | if (cpu >= maxcpu) |
| 756 | break; |
| 757 | smp_call_function_single(cpu, print_local_APIC, NULL, 1); |
| 758 | } |
| 759 | preempt_enable(); |
| 760 | } |
| 761 | |
| 762 | static void __init print_PIC(void) |
| 763 | { |
| 764 | unsigned int v; |
| 765 | unsigned long flags; |
| 766 | |
| 767 | if (!nr_legacy_irqs()) |
| 768 | return; |
| 769 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 770 | pr_debug("\nprinting PIC contents\n"); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 771 | |
| 772 | raw_spin_lock_irqsave(&i8259A_lock, flags); |
| 773 | |
| 774 | v = inb(0xa1) << 8 | inb(0x21); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 775 | pr_debug("... PIC IMR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 776 | |
| 777 | v = inb(0xa0) << 8 | inb(0x20); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 778 | pr_debug("... PIC IRR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 779 | |
| 780 | outb(0x0b, 0xa0); |
| 781 | outb(0x0b, 0x20); |
| 782 | v = inb(0xa0) << 8 | inb(0x20); |
| 783 | outb(0x0a, 0xa0); |
| 784 | outb(0x0a, 0x20); |
| 785 | |
| 786 | raw_spin_unlock_irqrestore(&i8259A_lock, flags); |
| 787 | |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 788 | pr_debug("... PIC ISR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 789 | |
| 790 | v = inb(0x4d1) << 8 | inb(0x4d0); |
Jiang Liu | 849d356 | 2014-10-27 16:12:01 +0800 | [diff] [blame] | 791 | pr_debug("... PIC ELCR: %04x\n", v); |
Jiang Liu | 74afab7 | 2014-10-27 16:12:00 +0800 | [diff] [blame] | 792 | } |
| 793 | |
| 794 | static int show_lapic __initdata = 1; |
| 795 | static __init int setup_show_lapic(char *arg) |
| 796 | { |
| 797 | int num = -1; |
| 798 | |
| 799 | if (strcmp(arg, "all") == 0) { |
| 800 | show_lapic = CONFIG_NR_CPUS; |
| 801 | } else { |
| 802 | get_option(&arg, &num); |
| 803 | if (num >= 0) |
| 804 | show_lapic = num; |
| 805 | } |
| 806 | |
| 807 | return 1; |
| 808 | } |
| 809 | __setup("show_lapic=", setup_show_lapic); |
| 810 | |
| 811 | static int __init print_ICs(void) |
| 812 | { |
| 813 | if (apic_verbosity == APIC_QUIET) |
| 814 | return 0; |
| 815 | |
| 816 | print_PIC(); |
| 817 | |
| 818 | /* don't print out if apic is not there */ |
| 819 | if (!cpu_has_apic && !apic_from_smp_config()) |
| 820 | return 0; |
| 821 | |
| 822 | print_local_APICs(show_lapic); |
| 823 | print_IO_APICs(); |
| 824 | |
| 825 | return 0; |
| 826 | } |
| 827 | |
| 828 | late_initcall(print_ICs); |