blob: 3173e07d3791bef133a94563db30299c1b53abca [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -06002 * Local APIC related interfaces to support IOAPIC, MSI, etc.
Jiang Liu74afab72014-10-27 16:12:00 +08003 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
Nicolai Stange447ae312018-07-29 12:15:33 +020014#include <linux/irq.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020015#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080016#include <linux/init.h>
17#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080018#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080019#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080020#include <asm/hw_irq.h>
Borislav Petkovad3bc252018-12-05 00:34:56 +010021#include <asm/traps.h>
Jiang Liu74afab72014-10-27 16:12:00 +080022#include <asm/apic.h>
23#include <asm/i8259.h>
24#include <asm/desc.h>
25#include <asm/irq_remapping.h>
26
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020027#include <asm/trace/irq_vectors.h>
28
Jiang Liu7f3262e2015-04-14 10:30:03 +080029struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020030 struct irq_cfg hw_irq_cfg;
31 unsigned int vector;
32 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020033 unsigned int cpu;
34 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020035 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020036 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020037 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020038 is_managed : 1,
39 can_reserve : 1,
40 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080041};
42
Jiang Liub5dc8e62015-04-13 14:11:24 +080043struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000044EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080045static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020046static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080047static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020048static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020049#ifdef CONFIG_SMP
50static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
51#endif
Jiang Liu74afab72014-10-27 16:12:00 +080052
53void lock_vector_lock(void)
54{
55 /* Used to the online set of cpus does not change
56 * during assign_irq_vector.
57 */
58 raw_spin_lock(&vector_lock);
59}
60
61void unlock_vector_lock(void)
62{
63 raw_spin_unlock(&vector_lock);
64}
65
Thomas Gleixner99a14822017-09-13 23:29:36 +020066void init_irq_alloc_info(struct irq_alloc_info *info,
67 const struct cpumask *mask)
68{
69 memset(info, 0, sizeof(*info));
70 info->mask = mask;
71}
72
73void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
74{
75 if (src)
76 *dst = *src;
77 else
78 memset(dst, 0, sizeof(*dst));
79}
80
Thomas Gleixner86ba6552017-09-13 23:29:30 +020081static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080082{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020083 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080084 return NULL;
85
Thomas Gleixner86ba6552017-09-13 23:29:30 +020086 while (irqd->parent_data)
87 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080088
Thomas Gleixner86ba6552017-09-13 23:29:30 +020089 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080090}
91
Thomas Gleixner86ba6552017-09-13 23:29:30 +020092struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080093{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020094 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080095
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020096 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080097}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000098EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080099
100struct irq_cfg *irq_cfg(unsigned int irq)
101{
102 return irqd_cfg(irq_get_irq_data(irq));
103}
104
105static struct apic_chip_data *alloc_apic_chip_data(int node)
106{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200107 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800108
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200109 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200110 if (apicd)
111 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200112 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800113}
114
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200115static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800116{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200117 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800118}
119
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200120static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
121 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800122{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200123 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800124
Thomas Gleixner69cde002017-09-13 23:29:42 +0200125 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800126
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200127 apicd->hw_irq_cfg.vector = vector;
128 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
129 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
130 trace_vector_config(irqd->irq, vector, cpu,
131 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200132}
Jiang Liu74afab72014-10-27 16:12:00 +0800133
Thomas Gleixner69cde002017-09-13 23:29:42 +0200134static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
135 unsigned int newcpu)
136{
137 struct apic_chip_data *apicd = apic_chip_data(irqd);
138 struct irq_desc *desc = irq_data_to_desc(irqd);
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100139 bool managed = irqd_affinity_is_managed(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800140
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000142
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200143 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200144 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800145
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100146 /*
147 * If there is no vector associated or if the associated vector is
148 * the shutdown vector, which is associated to make PCI/MSI
149 * shutdown mode work, then there is nothing to release. Clear out
150 * prev_vector for this and the offlined target case.
151 */
152 apicd->prev_vector = 0;
153 if (!apicd->vector || apicd->vector == MANAGED_IRQ_SHUTDOWN_VECTOR)
154 goto setnew;
155 /*
156 * If the target CPU of the previous vector is online, then mark
157 * the vector as move in progress and store it for cleanup when the
158 * first interrupt on the new vector arrives. If the target CPU is
159 * offline then the regular release mechanism via the cleanup
160 * vector is not possible and the vector can be immediately freed
161 * in the underlying matrix allocator.
162 */
163 if (cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200164 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200165 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200166 apicd->prev_cpu = apicd->cpu;
167 } else {
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100168 irq_matrix_free(vector_matrix, apicd->cpu, apicd->vector,
169 managed);
Jiang Liu74afab72014-10-27 16:12:00 +0800170 }
Jiang Liu74afab72014-10-27 16:12:00 +0800171
Thomas Gleixnere84cf6a2018-02-22 12:08:06 +0100172setnew:
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200173 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200174 apicd->cpu = newcpu;
175 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
176 per_cpu(vector_irq, newcpu)[newvec] = desc;
177}
178
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200179static void vector_assign_managed_shutdown(struct irq_data *irqd)
180{
181 unsigned int cpu = cpumask_first(cpu_online_mask);
182
183 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
184}
185
186static int reserve_managed_vector(struct irq_data *irqd)
187{
188 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
189 struct apic_chip_data *apicd = apic_chip_data(irqd);
190 unsigned long flags;
191 int ret;
192
193 raw_spin_lock_irqsave(&vector_lock, flags);
194 apicd->is_managed = true;
195 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
196 raw_spin_unlock_irqrestore(&vector_lock, flags);
197 trace_vector_reserve_managed(irqd->irq, ret);
198 return ret;
199}
200
Thomas Gleixner4900be82017-09-13 23:29:51 +0200201static void reserve_irq_vector_locked(struct irq_data *irqd)
202{
203 struct apic_chip_data *apicd = apic_chip_data(irqd);
204
205 irq_matrix_reserve(vector_matrix);
206 apicd->can_reserve = true;
207 apicd->has_reserved = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100208 irqd_set_can_reserve(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200209 trace_vector_reserve(irqd->irq, 0);
210 vector_assign_managed_shutdown(irqd);
211}
212
213static int reserve_irq_vector(struct irq_data *irqd)
214{
215 unsigned long flags;
216
217 raw_spin_lock_irqsave(&vector_lock, flags);
218 reserve_irq_vector_locked(irqd);
219 raw_spin_unlock_irqrestore(&vector_lock, flags);
220 return 0;
221}
222
Dou Liyang27733972018-05-11 16:09:56 +0800223static int
224assign_vector_locked(struct irq_data *irqd, const struct cpumask *dest)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200225{
226 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200227 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200228 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200229 int vector = apicd->vector;
230
231 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200232
Thomas Gleixner847667e2015-12-31 16:30:50 +0000233 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200234 * If the current target CPU is online and in the new requested
235 * affinity mask, there is no point in moving the interrupt from
236 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000237 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200238 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
239 return 0;
240
Thomas Gleixner80ae7b12018-06-04 17:33:53 +0200241 /*
242 * Careful here. @apicd might either have move_in_progress set or
243 * be enqueued for cleanup. Assigning a new vector would either
244 * leave a stale vector on some CPU around or in case of a pending
245 * cleanup corrupt the hlist.
246 */
247 if (apicd->move_in_progress || !hlist_unhashed(&apicd->clist))
248 return -EBUSY;
249
Thomas Gleixner4900be82017-09-13 23:29:51 +0200250 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200251 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200252 if (vector < 0)
253 return vector;
Dou Liyang27733972018-05-11 16:09:56 +0800254 apic_update_vector(irqd, vector, cpu);
255 apic_update_irq_cfg(irqd, vector, cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200256
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000257 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800258}
259
Thomas Gleixner69cde002017-09-13 23:29:42 +0200260static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800261{
Jiang Liu74afab72014-10-27 16:12:00 +0800262 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200263 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800264
265 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200266 cpumask_and(vector_searchmask, dest, cpu_online_mask);
267 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800268 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200269 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800270}
271
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200272static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800273{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200274 /* Get the affinity mask - either irq_default_affinity or (user) set */
275 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200276 int node = irq_data_get_node(irqd);
277
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200278 if (node == NUMA_NO_NODE)
279 goto all;
280 /* Try the intersection of @affmsk and node mask */
281 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
282 if (!assign_vector_locked(irqd, vector_searchmask))
283 return 0;
284 /* Try the node mask */
285 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
286 return 0;
287all:
288 /* Try the full affinity mask */
289 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
290 if (!assign_vector_locked(irqd, vector_searchmask))
291 return 0;
292 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200293 return assign_vector_locked(irqd, cpu_online_mask);
294}
295
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200296static int
297assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
298{
299 if (irqd_affinity_is_managed(irqd))
300 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200301 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200302 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200303 /*
304 * Make only a global reservation with no guarantee. A real vector
305 * is associated at activation time.
306 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200307 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200308}
309
310static int
311assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
312{
313 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
314 struct apic_chip_data *apicd = apic_chip_data(irqd);
315 int vector, cpu;
316
Dou Liyang76f99ae2018-09-09 01:58:38 +0800317 cpumask_and(vector_searchmask, dest, affmsk);
318
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200319 /* set_affinity might call here for nothing */
320 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800321 return 0;
Dou Liyang76f99ae2018-09-09 01:58:38 +0800322 vector = irq_matrix_alloc_managed(vector_matrix, vector_searchmask,
323 &cpu);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200324 trace_vector_alloc_managed(irqd->irq, vector, vector);
325 if (vector < 0)
326 return vector;
327 apic_update_vector(irqd, vector, cpu);
328 apic_update_irq_cfg(irqd, vector, cpu);
329 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800330}
331
Thomas Gleixner69cde002017-09-13 23:29:42 +0200332static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800333{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200334 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200335 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200336 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800337
Thomas Gleixner69cde002017-09-13 23:29:42 +0200338 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200339
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200340 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600341 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800342
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200343 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200344 apicd->prev_cpu);
345
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200346 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200347 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200348 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800349
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200350 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200351 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200352 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800353 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800354
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200355 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200356 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200357 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200358 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200359 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800360}
361
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200362static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
363{
364 struct apic_chip_data *apicd = apic_chip_data(irqd);
365 unsigned long flags;
366
367 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200368 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200369
Thomas Gleixner4900be82017-09-13 23:29:51 +0200370 /* Regular fixed assigned interrupt */
371 if (!apicd->is_managed && !apicd->can_reserve)
372 return;
373 /* If the interrupt has a global reservation, nothing to do */
374 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200375 return;
376
377 raw_spin_lock_irqsave(&vector_lock, flags);
378 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200379 if (apicd->can_reserve)
380 reserve_irq_vector_locked(irqd);
381 else
382 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200383 raw_spin_unlock_irqrestore(&vector_lock, flags);
384}
385
Thomas Gleixner4900be82017-09-13 23:29:51 +0200386static int activate_reserved(struct irq_data *irqd)
387{
388 struct apic_chip_data *apicd = apic_chip_data(irqd);
389 int ret;
390
391 ret = assign_irq_vector_any_locked(irqd);
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100392 if (!ret) {
Thomas Gleixner4900be82017-09-13 23:29:51 +0200393 apicd->has_reserved = false;
Thomas Gleixnerbc976232017-12-29 10:47:22 +0100394 /*
395 * Core might have disabled reservation mode after
396 * allocating the irq descriptor. Ideally this should
397 * happen before allocation time, but that would require
398 * completely convoluted ways of transporting that
399 * information.
400 */
401 if (!irqd_can_reserve(irqd))
402 apicd->can_reserve = false;
403 }
Thomas Gleixner4900be82017-09-13 23:29:51 +0200404 return ret;
405}
406
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200407static int activate_managed(struct irq_data *irqd)
408{
409 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
410 int ret;
411
412 cpumask_and(vector_searchmask, dest, cpu_online_mask);
413 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
414 /* Something in the core code broke! Survive gracefully */
415 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
Thomas Gleixner47b73602018-09-08 12:07:26 +0200416 return -EINVAL;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200417 }
418
419 ret = assign_managed_vector(irqd, vector_searchmask);
420 /*
421 * This should not happen. The vector reservation got buggered. Handle
422 * it gracefully.
423 */
424 if (WARN_ON_ONCE(ret < 0)) {
425 pr_err("Managed startup irq %u, no vector available\n",
426 irqd->irq);
427 }
Yi Wang843c4082018-07-27 14:15:03 +0800428 return ret;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200429}
430
431static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100432 bool reserve)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200433{
434 struct apic_chip_data *apicd = apic_chip_data(irqd);
435 unsigned long flags;
436 int ret = 0;
437
438 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100439 apicd->can_reserve, reserve);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200440
Thomas Gleixner4900be82017-09-13 23:29:51 +0200441 /* Nothing to do for fixed assigned vectors */
442 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200443 return 0;
444
445 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100446 if (reserve || irqd_is_managed_and_shutdown(irqd))
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200447 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200448 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200449 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200450 else if (apicd->has_reserved)
451 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200452 raw_spin_unlock_irqrestore(&vector_lock, flags);
453 return ret;
454}
455
456static void vector_free_reserved_and_managed(struct irq_data *irqd)
457{
458 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
459 struct apic_chip_data *apicd = apic_chip_data(irqd);
460
Thomas Gleixner4900be82017-09-13 23:29:51 +0200461 trace_vector_teardown(irqd->irq, apicd->is_managed,
462 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200463
Thomas Gleixner4900be82017-09-13 23:29:51 +0200464 if (apicd->has_reserved)
465 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200466 if (apicd->is_managed)
467 irq_matrix_remove_managed(vector_matrix, dest);
468}
469
Jiang Liub5dc8e62015-04-13 14:11:24 +0800470static void x86_vector_free_irqs(struct irq_domain *domain,
471 unsigned int virq, unsigned int nr_irqs)
472{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200473 struct apic_chip_data *apicd;
474 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000475 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800476 int i;
477
478 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200479 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
480 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000481 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200482 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200483 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200484 apicd = irqd->chip_data;
485 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000486 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200487 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800488 }
489 }
490}
491
Thomas Gleixner464d1232017-09-13 23:29:52 +0200492static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
493 struct apic_chip_data *apicd)
494{
495 unsigned long flags;
496 bool realloc = false;
497
498 apicd->vector = ISA_IRQ_VECTOR(virq);
499 apicd->cpu = 0;
500
501 raw_spin_lock_irqsave(&vector_lock, flags);
502 /*
503 * If the interrupt is activated, then it must stay at this vector
504 * position. That's usually the timer interrupt (0).
505 */
506 if (irqd_is_activated(irqd)) {
507 trace_vector_setup(virq, true, 0);
508 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
509 } else {
510 /* Release the vector */
511 apicd->can_reserve = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100512 irqd_set_can_reserve(irqd);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200513 clear_irq_vector(irqd);
514 realloc = true;
515 }
516 raw_spin_unlock_irqrestore(&vector_lock, flags);
517 return realloc;
518}
519
Jiang Liub5dc8e62015-04-13 14:11:24 +0800520static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
521 unsigned int nr_irqs, void *arg)
522{
523 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200524 struct apic_chip_data *apicd;
525 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800526 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800527
528 if (disable_apic)
529 return -ENXIO;
530
531 /* Currently vector allocator can't guarantee contiguous allocations */
532 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
533 return -ENOSYS;
534
Jiang Liub5dc8e62015-04-13 14:11:24 +0800535 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200536 irqd = irq_domain_get_irq_data(domain, virq + i);
537 BUG_ON(!irqd);
538 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200539 WARN_ON_ONCE(irqd->chip_data);
540 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200541 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800542 err = -ENOMEM;
543 goto error;
544 }
545
Thomas Gleixner69cde002017-09-13 23:29:42 +0200546 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200547 irqd->chip = &lapic_controller;
548 irqd->chip_data = apicd;
549 irqd->hwirq = virq + i;
550 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200551 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200552 * Legacy vectors are already assigned when the IOAPIC
553 * takes them over. They stay on the same vector. This is
554 * required for check_timer() to work correctly as it might
555 * switch back to legacy mode. Only update the hardware
556 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200557 */
558 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200559 if (!vector_configure_legacy(virq + i, irqd, apicd))
560 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200561 }
562
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200563 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200564 trace_vector_setup(virq + i, false, err);
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100565 if (err) {
566 irqd->chip_data = NULL;
567 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800568 goto error;
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100569 }
Jiang Liub5dc8e62015-04-13 14:11:24 +0800570 }
571
572 return 0;
573
574error:
Thomas Gleixner45d55e72018-01-16 12:20:18 +0100575 x86_vector_free_irqs(domain, virq, i);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800576 return err;
577}
578
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200579#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
Colin Ian Kingd553d032017-12-06 17:33:58 +0000580static void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
581 struct irq_data *irqd, int ind)
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200582{
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200583 struct apic_chip_data apicd;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200584 unsigned long flags;
585 int irq;
586
587 if (!irqd) {
588 irq_matrix_debug_show(m, vector_matrix, ind);
589 return;
590 }
591
592 irq = irqd->irq;
593 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
594 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
595 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
596 return;
597 }
598
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200599 if (!irqd->chip_data) {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200600 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
601 return;
602 }
603
604 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200605 memcpy(&apicd, irqd->chip_data, sizeof(apicd));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200606 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200607
608 seq_printf(m, "%*sVector: %5u\n", ind, "", apicd.vector);
609 seq_printf(m, "%*sTarget: %5u\n", ind, "", apicd.cpu);
610 if (apicd.prev_vector) {
611 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", apicd.prev_vector);
612 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", apicd.prev_cpu);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200613 }
Thomas Gleixnera07771a2018-06-04 17:34:00 +0200614 seq_printf(m, "%*smove_in_progress: %u\n", ind, "", apicd.move_in_progress ? 1 : 0);
615 seq_printf(m, "%*sis_managed: %u\n", ind, "", apicd.is_managed ? 1 : 0);
616 seq_printf(m, "%*scan_reserve: %u\n", ind, "", apicd.can_reserve ? 1 : 0);
617 seq_printf(m, "%*shas_reserved: %u\n", ind, "", apicd.has_reserved ? 1 : 0);
618 seq_printf(m, "%*scleanup_pending: %u\n", ind, "", !hlist_unhashed(&apicd.clist));
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200619}
620#endif
621
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200622static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200623 .alloc = x86_vector_alloc_irqs,
624 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200625 .activate = x86_vector_activate,
626 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200627#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
628 .debug_show = x86_vector_debug_show,
629#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800630};
631
Jiang Liu11d686e2014-10-27 16:12:05 +0800632int __init arch_probe_nr_irqs(void)
633{
634 int nr;
635
636 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
637 nr_irqs = NR_VECTORS * nr_cpu_ids;
638
639 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -0600640#if defined(CONFIG_PCI_MSI)
Jiang Liu11d686e2014-10-27 16:12:05 +0800641 /*
642 * for MSI and HT dyn irq
643 */
644 if (gsi_top <= NR_IRQS_LEGACY)
645 nr += 8 * nr_cpu_ids;
646 else
647 nr += gsi_top * 16;
648#endif
649 if (nr < nr_irqs)
650 nr_irqs = nr;
651
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100652 /*
653 * We don't know if PIC is present at this point so we need to do
654 * probe() to get the right number of legacy IRQs.
655 */
656 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800657}
658
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200659void lapic_assign_legacy_vector(unsigned int irq, bool replace)
660{
661 /*
662 * Use assign system here so it wont get accounted as allocated
663 * and moveable in the cpu hotplug check and it prevents managed
664 * irq reservation from touching it.
665 */
666 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
667}
668
669void __init lapic_assign_system_vectors(void)
670{
671 unsigned int i, vector = 0;
672
673 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
674 irq_matrix_assign_system(vector_matrix, vector, false);
675
676 if (nr_legacy_irqs() > 1)
677 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
678
679 /* System vectors are reserved, online it */
680 irq_matrix_online(vector_matrix);
681
682 /* Mark the preallocated legacy interrupts */
683 for (i = 0; i < nr_legacy_irqs(); i++) {
684 if (i != PIC_CASCADE_IR)
685 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
686 }
687}
688
Jiang Liu11d686e2014-10-27 16:12:05 +0800689int __init arch_early_irq_init(void)
690{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200691 struct fwnode_handle *fn;
692
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200693 fn = irq_domain_alloc_named_fwnode("VECTOR");
694 BUG_ON(!fn);
695 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
696 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800697 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200698 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800699 irq_set_default_host(x86_vector_domain);
700
Jiang Liu52f518a2015-04-13 14:11:35 +0800701 arch_init_msi_domain(x86_vector_domain);
702
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000703 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800704
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200705 /*
706 * Allocate the vector matrix allocator data structure and limit the
707 * search area.
708 */
709 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
710 FIRST_SYSTEM_VECTOR);
711 BUG_ON(!vector_matrix);
712
Jiang Liu11d686e2014-10-27 16:12:05 +0800713 return arch_early_ioapic_init();
714}
715
Thomas Gleixnerba801642017-09-13 23:29:44 +0200716#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800717
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200718static struct irq_desc *__setup_vector_irq(int vector)
719{
720 int isairq = vector - ISA_IRQ_VECTOR(0);
721
722 /* Check whether the irq is in the legacy space */
723 if (isairq < 0 || isairq >= nr_legacy_irqs())
724 return VECTOR_UNUSED;
725 /* Check whether the irq is handled by the IOAPIC */
726 if (test_bit(isairq, &io_apic_irqs))
727 return VECTOR_UNUSED;
728 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800729}
730
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200731/* Online the local APIC infrastructure and initialize the vectors */
732void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800733{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200734 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800735
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000736 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200737
738 /* Online the vector matrix array for this CPU */
739 irq_matrix_online(vector_matrix);
740
Jiang Liu74afab72014-10-27 16:12:00 +0800741 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200742 * The interrupt affinity logic never targets interrupts to offline
743 * CPUs. The exception are the legacy PIC interrupts. In general
744 * they are only targeted to CPU0, but depending on the platform
745 * they can be distributed to any online CPU in hardware. The
746 * kernel has no influence on that. So all active legacy vectors
747 * must be installed on all CPUs. All non legacy interrupts can be
748 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800749 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200750 for (vector = 0; vector < NR_VECTORS; vector++)
751 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800752}
753
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200754void lapic_offline(void)
755{
756 lock_vector_lock();
757 irq_matrix_offline(vector_matrix);
758 unlock_vector_lock();
759}
760
Thomas Gleixnerba801642017-09-13 23:29:44 +0200761static int apic_set_affinity(struct irq_data *irqd,
762 const struct cpumask *dest, bool force)
763{
Thomas Gleixner02edee12017-10-12 11:05:28 +0200764 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200765 int err;
766
Thomas Gleixner02edee12017-10-12 11:05:28 +0200767 /*
768 * Core code can call here for inactive interrupts. For inactive
769 * interrupts which use managed or reservation mode there is no
770 * point in going through the vector assignment right now as the
771 * activation will assign a vector which fits the destination
772 * cpumask. Let the core code store the destination mask and be
773 * done with it.
774 */
775 if (!irqd_is_activated(irqd) &&
776 (apicd->is_managed || apicd->can_reserve))
777 return IRQ_SET_MASK_OK;
778
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200779 raw_spin_lock(&vector_lock);
780 cpumask_and(vector_searchmask, dest, cpu_online_mask);
781 if (irqd_affinity_is_managed(irqd))
782 err = assign_managed_vector(irqd, vector_searchmask);
783 else
784 err = assign_vector_locked(irqd, vector_searchmask);
785 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200786 return err ? err : IRQ_SET_MASK_OK;
787}
788
789#else
790# define apic_set_affinity NULL
791#endif
792
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200793static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800794{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200795 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800796 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800797
798 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200799 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800800 raw_spin_unlock_irqrestore(&vector_lock, flags);
801
802 return 1;
803}
804
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200805void apic_ack_irq(struct irq_data *irqd)
806{
807 irq_move_irq(irqd);
808 ack_APIC_irq();
809}
810
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200811void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800812{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200813 irq_complete_move(irqd_cfg(irqd));
Thomas Gleixnerc0255772018-06-04 17:33:55 +0200814 apic_ack_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800815}
816
Jiang Liub5dc8e62015-04-13 14:11:24 +0800817static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200818 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800819 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800820 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800821 .irq_retrigger = apic_retrigger_irq,
822};
823
Jiang Liu74afab72014-10-27 16:12:00 +0800824#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200825
Thomas Gleixner69cde002017-09-13 23:29:42 +0200826static void free_moved_vector(struct apic_chip_data *apicd)
827{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200828 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200829 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200830 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200831
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200832 /*
833 * This should never happen. Managed interrupts are not
834 * migrated except on CPU down, which does not involve the
835 * cleanup vector. But try to keep the accounting correct
836 * nevertheless.
837 */
838 WARN_ON_ONCE(managed);
839
Thomas Gleixner0696d052017-10-16 16:16:19 +0200840 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200841 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200842 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200843 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200844 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200845 apicd->move_in_progress = 0;
846}
847
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200848asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
849{
850 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
851 struct apic_chip_data *apicd;
852 struct hlist_node *tmp;
853
854 entering_ack_irq();
855 /* Prevent vectors vanishing under us */
856 raw_spin_lock(&vector_lock);
857
858 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200859 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200860
861 /*
862 * Paranoia: Check if the vector that needs to be cleaned
863 * up is registered at the APICs IRR. If so, then this is
864 * not the best time to clean it up. Clean it up in the
865 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
866 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
867 * priority external vector, so on return from this
868 * interrupt the device interrupt will happen first.
869 */
870 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
871 if (irr & (1U << (vector % 32))) {
872 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
873 continue;
874 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200875 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200876 }
877
878 raw_spin_unlock(&vector_lock);
879 exiting_irq();
880}
881
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200882static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800883{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200884 unsigned int cpu;
885
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000886 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200887 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200888 cpu = apicd->prev_cpu;
889 if (cpu_online(cpu)) {
890 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
891 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
892 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200893 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200894 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000895 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800896}
897
Jiang Liuc6c20022015-04-14 10:30:02 +0800898void send_cleanup_vector(struct irq_cfg *cfg)
899{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200900 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800901
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200902 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200903 if (apicd->move_in_progress)
904 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800905}
906
Jiang Liu74afab72014-10-27 16:12:00 +0800907static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
908{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200909 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800910
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200911 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200912 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800913 return;
914
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200915 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200916 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800917}
918
919void irq_complete_move(struct irq_cfg *cfg)
920{
921 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
922}
923
Thomas Gleixner90a22822015-12-31 16:30:53 +0000924/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100925 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000926 */
927void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800928{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200929 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200930 struct irq_data *irqd;
931 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800932
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300933 /*
934 * The function is called for all descriptors regardless of which
935 * irqdomain they belong to. For example if an IRQ is provided by
936 * an irq_chip as part of a GPIO driver, the chip data for that
937 * descriptor is specific to the irq_chip in question.
938 *
939 * Check first that the chip_data is what we expect
940 * (apic_chip_data) before touching it any further.
941 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200942 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200943 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200944 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300945 return;
946
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200947 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200948 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200949 if (!apicd)
950 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000951
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000952 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200953 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200954 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200955 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200956 if (!vector)
957 goto unlock;
958
959 /*
960 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000961 * done yet, then the following setaffinity call will fail with
962 * -EBUSY. This can leave the interrupt in a stale state.
963 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100964 * All CPUs are stuck in stop machine with interrupts disabled so
965 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200966 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100967 * 1) The interrupt is in move_in_progress state. That means that we
968 * have not seen an interrupt since the io_apic was reprogrammed to
969 * the new vector.
970 *
971 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
972 * have not been processed yet.
973 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200974 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100975 /*
976 * In theory there is a race:
977 *
978 * set_ioapic(new_vector) <-- Interrupt is raised before update
979 * is effective, i.e. it's raised on
980 * the old vector.
981 *
982 * So if the target cpu cannot handle that interrupt before
983 * the old vector is cleaned up, we get a spurious interrupt
984 * and in the worst case the ioapic irq line becomes stale.
985 *
986 * But in case of cpu hotplug this should be a non issue
987 * because if the affinity update happens right before all
988 * cpus rendevouz in stop machine, there is no way that the
989 * interrupt can be blocked on the target cpu because all cpus
990 * loops first with interrupts enabled in stop machine, so the
991 * old vector is not yet cleaned up when the interrupt fires.
992 *
993 * So the only way to run into this issue is if the delivery
994 * of the interrupt on the apic/system bus would be delayed
995 * beyond the point where the target cpu disables interrupts
996 * in stop machine. I doubt that it can happen, but at least
997 * there is a theroretical chance. Virtualization might be
998 * able to expose this, but AFAICT the IOAPIC emulation is not
999 * as stupid as the real hardware.
1000 *
1001 * Anyway, there is nothing we can do about that at this point
1002 * w/o refactoring the whole fixup_irq() business completely.
1003 * We print at least the irq number and the old vector number,
1004 * so we have the necessary information when a problem in that
1005 * area arises.
1006 */
1007 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001008 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +01001009 }
Thomas Gleixner69cde002017-09-13 23:29:42 +02001010 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +02001011unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +00001012 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +08001013}
Thomas Gleixner2cffad72017-09-13 23:29:53 +02001014
1015#ifdef CONFIG_HOTPLUG_CPU
1016/*
1017 * Note, this is not accurate accounting, but at least good enough to
1018 * prevent that the actual interrupt move will run out of vectors.
1019 */
1020int lapic_can_unplug_cpu(void)
1021{
1022 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
1023 int ret = 0;
1024
1025 raw_spin_lock(&vector_lock);
1026 tomove = irq_matrix_allocated(vector_matrix);
1027 avl = irq_matrix_available(vector_matrix, true);
1028 if (avl < tomove) {
1029 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
1030 cpu, tomove, avl);
1031 ret = -ENOSPC;
1032 goto out;
1033 }
1034 rsvd = irq_matrix_reserved(vector_matrix);
1035 if (avl < rsvd) {
1036 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
1037 rsvd, avl);
1038 }
1039out:
1040 raw_spin_unlock(&vector_lock);
1041 return ret;
1042}
1043#endif /* HOTPLUG_CPU */
1044#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001045
Jiang Liu74afab72014-10-27 16:12:00 +08001046static void __init print_APIC_field(int base)
1047{
1048 int i;
1049
1050 printk(KERN_DEBUG);
1051
1052 for (i = 0; i < 8; i++)
1053 pr_cont("%08x", apic_read(base + i*0x10));
1054
1055 pr_cont("\n");
1056}
1057
1058static void __init print_local_APIC(void *dummy)
1059{
1060 unsigned int i, v, ver, maxlvt;
1061 u64 icr;
1062
Jiang Liu849d3562014-10-27 16:12:01 +08001063 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1064 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001065 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001066 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001067 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001068 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001069 ver = GET_APIC_VERSION(v);
1070 maxlvt = lapic_get_maxlvt();
1071
1072 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001073 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001074
1075 /* !82489DX */
1076 if (APIC_INTEGRATED(ver)) {
1077 if (!APIC_XAPIC(ver)) {
1078 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001079 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1080 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001081 }
1082 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001083 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001084 }
1085
1086 /*
1087 * Remote read supported only in the 82489DX and local APIC for
1088 * Pentium processors.
1089 */
1090 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1091 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001092 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001093 }
1094
1095 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001096 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001097 if (!x2apic_enabled()) {
1098 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001099 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001100 }
1101 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001102 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001103
Jiang Liu849d3562014-10-27 16:12:01 +08001104 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001105 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001106 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001107 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001108 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001109 print_APIC_field(APIC_IRR);
1110
1111 /* !82489DX */
1112 if (APIC_INTEGRATED(ver)) {
1113 /* Due to the Pentium erratum 3AP. */
1114 if (maxlvt > 3)
1115 apic_write(APIC_ESR, 0);
1116
1117 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001118 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001119 }
1120
1121 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001122 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1123 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001124
1125 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001126 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001127
1128 if (maxlvt > 3) {
1129 /* PC is LVT#4. */
1130 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001131 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001132 }
1133 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001134 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001135 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001136 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001137
1138 if (maxlvt > 2) {
1139 /* ERR is LVT#3. */
1140 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001141 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001142 }
1143
1144 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001145 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001146 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001147 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001148 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001149 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001150
1151 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1152 v = apic_read(APIC_EFEAT);
1153 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001154 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001155 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001156 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001157 for (i = 0; i < maxlvt; i++) {
1158 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001159 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001160 }
1161 }
1162 pr_cont("\n");
1163}
1164
1165static void __init print_local_APICs(int maxcpu)
1166{
1167 int cpu;
1168
1169 if (!maxcpu)
1170 return;
1171
1172 preempt_disable();
1173 for_each_online_cpu(cpu) {
1174 if (cpu >= maxcpu)
1175 break;
1176 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1177 }
1178 preempt_enable();
1179}
1180
1181static void __init print_PIC(void)
1182{
1183 unsigned int v;
1184 unsigned long flags;
1185
1186 if (!nr_legacy_irqs())
1187 return;
1188
Jiang Liu849d3562014-10-27 16:12:01 +08001189 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001190
1191 raw_spin_lock_irqsave(&i8259A_lock, flags);
1192
1193 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001194 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001195
1196 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001197 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001198
1199 outb(0x0b, 0xa0);
1200 outb(0x0b, 0x20);
1201 v = inb(0xa0) << 8 | inb(0x20);
1202 outb(0x0a, 0xa0);
1203 outb(0x0a, 0x20);
1204
1205 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1206
Jiang Liu849d3562014-10-27 16:12:01 +08001207 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001208
1209 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001210 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001211}
1212
1213static int show_lapic __initdata = 1;
1214static __init int setup_show_lapic(char *arg)
1215{
1216 int num = -1;
1217
1218 if (strcmp(arg, "all") == 0) {
1219 show_lapic = CONFIG_NR_CPUS;
1220 } else {
1221 get_option(&arg, &num);
1222 if (num >= 0)
1223 show_lapic = num;
1224 }
1225
1226 return 1;
1227}
1228__setup("show_lapic=", setup_show_lapic);
1229
1230static int __init print_ICs(void)
1231{
1232 if (apic_verbosity == APIC_QUIET)
1233 return 0;
1234
1235 print_PIC();
1236
1237 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001238 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001239 return 0;
1240
1241 print_local_APICs(show_lapic);
1242 print_IO_APICs();
1243
1244 return 0;
1245}
1246
1247late_initcall(print_ICs);