blob: 05c85e693a5d4c9d9e17da19337f2318f29aa621 [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
2 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020014#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/init.h>
16#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080018#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/hw_irq.h>
20#include <asm/apic.h>
21#include <asm/i8259.h>
22#include <asm/desc.h>
23#include <asm/irq_remapping.h>
24
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020025#include <asm/trace/irq_vectors.h>
26
Jiang Liu7f3262e2015-04-14 10:30:03 +080027struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020028 struct irq_cfg hw_irq_cfg;
29 unsigned int vector;
30 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020031 unsigned int cpu;
32 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020033 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020034 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020035 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020036 is_managed : 1,
37 can_reserve : 1,
38 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080039};
40
Jiang Liub5dc8e62015-04-13 14:11:24 +080041struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000042EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080043static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020044static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080045static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020046static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020047#ifdef CONFIG_SMP
48static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
49#endif
Jiang Liu74afab72014-10-27 16:12:00 +080050
51void lock_vector_lock(void)
52{
53 /* Used to the online set of cpus does not change
54 * during assign_irq_vector.
55 */
56 raw_spin_lock(&vector_lock);
57}
58
59void unlock_vector_lock(void)
60{
61 raw_spin_unlock(&vector_lock);
62}
63
Thomas Gleixner99a14822017-09-13 23:29:36 +020064void init_irq_alloc_info(struct irq_alloc_info *info,
65 const struct cpumask *mask)
66{
67 memset(info, 0, sizeof(*info));
68 info->mask = mask;
69}
70
71void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
72{
73 if (src)
74 *dst = *src;
75 else
76 memset(dst, 0, sizeof(*dst));
77}
78
Thomas Gleixner86ba6552017-09-13 23:29:30 +020079static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080080{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020081 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080082 return NULL;
83
Thomas Gleixner86ba6552017-09-13 23:29:30 +020084 while (irqd->parent_data)
85 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080086
Thomas Gleixner86ba6552017-09-13 23:29:30 +020087 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080088}
89
Thomas Gleixner86ba6552017-09-13 23:29:30 +020090struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080091{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020092 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080093
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020094 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080095}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000096EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080097
98struct irq_cfg *irq_cfg(unsigned int irq)
99{
100 return irqd_cfg(irq_get_irq_data(irq));
101}
102
103static struct apic_chip_data *alloc_apic_chip_data(int node)
104{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200105 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800106
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200107 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200108 if (apicd)
109 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200110 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800111}
112
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200113static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800114{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200115 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800116}
117
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200118static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
119 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800120{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200121 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800122
Thomas Gleixner69cde002017-09-13 23:29:42 +0200123 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800124
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200125 apicd->hw_irq_cfg.vector = vector;
126 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
127 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
128 trace_vector_config(irqd->irq, vector, cpu,
129 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200130}
Jiang Liu74afab72014-10-27 16:12:00 +0800131
Thomas Gleixner69cde002017-09-13 23:29:42 +0200132static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
133 unsigned int newcpu)
134{
135 struct apic_chip_data *apicd = apic_chip_data(irqd);
136 struct irq_desc *desc = irq_data_to_desc(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner69cde002017-09-13 23:29:42 +0200138 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000139
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200140 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800142
Thomas Gleixner69cde002017-09-13 23:29:42 +0200143 /* Setup the vector move, if required */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200144 if (apicd->vector && cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200145 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200146 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200147 apicd->prev_cpu = apicd->cpu;
148 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200149 apicd->prev_vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800150 }
Jiang Liu74afab72014-10-27 16:12:00 +0800151
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200152 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200153 apicd->cpu = newcpu;
154 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
155 per_cpu(vector_irq, newcpu)[newvec] = desc;
156}
157
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200158static void vector_assign_managed_shutdown(struct irq_data *irqd)
159{
160 unsigned int cpu = cpumask_first(cpu_online_mask);
161
162 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
163}
164
165static int reserve_managed_vector(struct irq_data *irqd)
166{
167 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
168 struct apic_chip_data *apicd = apic_chip_data(irqd);
169 unsigned long flags;
170 int ret;
171
172 raw_spin_lock_irqsave(&vector_lock, flags);
173 apicd->is_managed = true;
174 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
175 raw_spin_unlock_irqrestore(&vector_lock, flags);
176 trace_vector_reserve_managed(irqd->irq, ret);
177 return ret;
178}
179
Thomas Gleixner4900be82017-09-13 23:29:51 +0200180static void reserve_irq_vector_locked(struct irq_data *irqd)
181{
182 struct apic_chip_data *apicd = apic_chip_data(irqd);
183
184 irq_matrix_reserve(vector_matrix);
185 apicd->can_reserve = true;
186 apicd->has_reserved = true;
187 trace_vector_reserve(irqd->irq, 0);
188 vector_assign_managed_shutdown(irqd);
189}
190
191static int reserve_irq_vector(struct irq_data *irqd)
192{
193 unsigned long flags;
194
195 raw_spin_lock_irqsave(&vector_lock, flags);
196 reserve_irq_vector_locked(irqd);
197 raw_spin_unlock_irqrestore(&vector_lock, flags);
198 return 0;
199}
200
Thomas Gleixner69cde002017-09-13 23:29:42 +0200201static int allocate_vector(struct irq_data *irqd, const struct cpumask *dest)
202{
203 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200204 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200205 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200206 int vector = apicd->vector;
207
208 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200209
Thomas Gleixner847667e2015-12-31 16:30:50 +0000210 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200211 * If the current target CPU is online and in the new requested
212 * affinity mask, there is no point in moving the interrupt from
213 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000214 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200215 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
216 return 0;
217
Thomas Gleixner4900be82017-09-13 23:29:51 +0200218 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200219 if (vector > 0)
220 apic_update_vector(irqd, vector, cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200221 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200222 return vector;
223}
224
225static int assign_vector_locked(struct irq_data *irqd,
226 const struct cpumask *dest)
227{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200228 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200229 int vector = allocate_vector(irqd, dest);
230
231 if (vector < 0)
232 return vector;
233
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200234 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000235 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800236}
237
Thomas Gleixner69cde002017-09-13 23:29:42 +0200238static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800239{
Jiang Liu74afab72014-10-27 16:12:00 +0800240 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200241 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800242
243 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200244 cpumask_and(vector_searchmask, dest, cpu_online_mask);
245 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800246 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200247 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800248}
249
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200250static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800251{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200252 /* Get the affinity mask - either irq_default_affinity or (user) set */
253 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200254 int node = irq_data_get_node(irqd);
255
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200256 if (node == NUMA_NO_NODE)
257 goto all;
258 /* Try the intersection of @affmsk and node mask */
259 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
260 if (!assign_vector_locked(irqd, vector_searchmask))
261 return 0;
262 /* Try the node mask */
263 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
264 return 0;
265all:
266 /* Try the full affinity mask */
267 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
268 if (!assign_vector_locked(irqd, vector_searchmask))
269 return 0;
270 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200271 return assign_vector_locked(irqd, cpu_online_mask);
272}
273
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200274static int
275assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
276{
277 if (irqd_affinity_is_managed(irqd))
278 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200279 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200280 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200281 /*
282 * Make only a global reservation with no guarantee. A real vector
283 * is associated at activation time.
284 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200285 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200286}
287
288static int
289assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
290{
291 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
292 struct apic_chip_data *apicd = apic_chip_data(irqd);
293 int vector, cpu;
294
295 cpumask_and(vector_searchmask, vector_searchmask, affmsk);
296 cpu = cpumask_first(vector_searchmask);
297 if (cpu >= nr_cpu_ids)
298 return -EINVAL;
299 /* set_affinity might call here for nothing */
300 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800301 return 0;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200302 vector = irq_matrix_alloc_managed(vector_matrix, cpu);
303 trace_vector_alloc_managed(irqd->irq, vector, vector);
304 if (vector < 0)
305 return vector;
306 apic_update_vector(irqd, vector, cpu);
307 apic_update_irq_cfg(irqd, vector, cpu);
308 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800309}
310
Thomas Gleixner69cde002017-09-13 23:29:42 +0200311static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800312{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200313 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200314 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200315 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800316
Thomas Gleixner69cde002017-09-13 23:29:42 +0200317 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200318
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200319 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600320 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800321
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200322 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200323 apicd->prev_cpu);
324
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200325 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200326 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200327 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800328
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200329 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200330 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200331 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800332 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800333
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200334 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200335 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200336 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200337 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200338 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800339}
340
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200341static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
342{
343 struct apic_chip_data *apicd = apic_chip_data(irqd);
344 unsigned long flags;
345
346 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200347 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200348
Thomas Gleixner4900be82017-09-13 23:29:51 +0200349 /* Regular fixed assigned interrupt */
350 if (!apicd->is_managed && !apicd->can_reserve)
351 return;
352 /* If the interrupt has a global reservation, nothing to do */
353 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200354 return;
355
356 raw_spin_lock_irqsave(&vector_lock, flags);
357 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200358 if (apicd->can_reserve)
359 reserve_irq_vector_locked(irqd);
360 else
361 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200362 raw_spin_unlock_irqrestore(&vector_lock, flags);
363}
364
Thomas Gleixner4900be82017-09-13 23:29:51 +0200365static int activate_reserved(struct irq_data *irqd)
366{
367 struct apic_chip_data *apicd = apic_chip_data(irqd);
368 int ret;
369
370 ret = assign_irq_vector_any_locked(irqd);
371 if (!ret)
372 apicd->has_reserved = false;
373 return ret;
374}
375
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200376static int activate_managed(struct irq_data *irqd)
377{
378 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
379 int ret;
380
381 cpumask_and(vector_searchmask, dest, cpu_online_mask);
382 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
383 /* Something in the core code broke! Survive gracefully */
384 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
385 return EINVAL;
386 }
387
388 ret = assign_managed_vector(irqd, vector_searchmask);
389 /*
390 * This should not happen. The vector reservation got buggered. Handle
391 * it gracefully.
392 */
393 if (WARN_ON_ONCE(ret < 0)) {
394 pr_err("Managed startup irq %u, no vector available\n",
395 irqd->irq);
396 }
397 return ret;
398}
399
400static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
401 bool early)
402{
403 struct apic_chip_data *apicd = apic_chip_data(irqd);
404 unsigned long flags;
405 int ret = 0;
406
407 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200408 apicd->can_reserve, early);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200409
Thomas Gleixner4900be82017-09-13 23:29:51 +0200410 /* Nothing to do for fixed assigned vectors */
411 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200412 return 0;
413
414 raw_spin_lock_irqsave(&vector_lock, flags);
415 if (early || irqd_is_managed_and_shutdown(irqd))
416 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200417 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200418 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200419 else if (apicd->has_reserved)
420 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200421 raw_spin_unlock_irqrestore(&vector_lock, flags);
422 return ret;
423}
424
425static void vector_free_reserved_and_managed(struct irq_data *irqd)
426{
427 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
428 struct apic_chip_data *apicd = apic_chip_data(irqd);
429
Thomas Gleixner4900be82017-09-13 23:29:51 +0200430 trace_vector_teardown(irqd->irq, apicd->is_managed,
431 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200432
Thomas Gleixner4900be82017-09-13 23:29:51 +0200433 if (apicd->has_reserved)
434 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200435 if (apicd->is_managed)
436 irq_matrix_remove_managed(vector_matrix, dest);
437}
438
Jiang Liub5dc8e62015-04-13 14:11:24 +0800439static void x86_vector_free_irqs(struct irq_domain *domain,
440 unsigned int virq, unsigned int nr_irqs)
441{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200442 struct apic_chip_data *apicd;
443 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000444 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800445 int i;
446
447 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200448 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
449 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000450 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200451 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200452 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200453 apicd = irqd->chip_data;
454 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000455 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200456 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800457 }
458 }
459}
460
Thomas Gleixner464d1232017-09-13 23:29:52 +0200461static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
462 struct apic_chip_data *apicd)
463{
464 unsigned long flags;
465 bool realloc = false;
466
467 apicd->vector = ISA_IRQ_VECTOR(virq);
468 apicd->cpu = 0;
469
470 raw_spin_lock_irqsave(&vector_lock, flags);
471 /*
472 * If the interrupt is activated, then it must stay at this vector
473 * position. That's usually the timer interrupt (0).
474 */
475 if (irqd_is_activated(irqd)) {
476 trace_vector_setup(virq, true, 0);
477 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
478 } else {
479 /* Release the vector */
480 apicd->can_reserve = true;
481 clear_irq_vector(irqd);
482 realloc = true;
483 }
484 raw_spin_unlock_irqrestore(&vector_lock, flags);
485 return realloc;
486}
487
Jiang Liub5dc8e62015-04-13 14:11:24 +0800488static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
489 unsigned int nr_irqs, void *arg)
490{
491 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200492 struct apic_chip_data *apicd;
493 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800494 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800495
496 if (disable_apic)
497 return -ENXIO;
498
499 /* Currently vector allocator can't guarantee contiguous allocations */
500 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
501 return -ENOSYS;
502
Jiang Liub5dc8e62015-04-13 14:11:24 +0800503 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200504 irqd = irq_domain_get_irq_data(domain, virq + i);
505 BUG_ON(!irqd);
506 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200507 WARN_ON_ONCE(irqd->chip_data);
508 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200509 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800510 err = -ENOMEM;
511 goto error;
512 }
513
Thomas Gleixner69cde002017-09-13 23:29:42 +0200514 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200515 irqd->chip = &lapic_controller;
516 irqd->chip_data = apicd;
517 irqd->hwirq = virq + i;
518 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200519 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200520 * Legacy vectors are already assigned when the IOAPIC
521 * takes them over. They stay on the same vector. This is
522 * required for check_timer() to work correctly as it might
523 * switch back to legacy mode. Only update the hardware
524 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200525 */
526 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200527 if (!vector_configure_legacy(virq + i, irqd, apicd))
528 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200529 }
530
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200531 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200532 trace_vector_setup(virq + i, false, err);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800533 if (err)
534 goto error;
535 }
536
537 return 0;
538
539error:
540 x86_vector_free_irqs(domain, virq, i + 1);
541 return err;
542}
543
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200544#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
545void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
546 struct irq_data *irqd, int ind)
547{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200548 unsigned int cpu, vector, prev_cpu, prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200549 struct apic_chip_data *apicd;
550 unsigned long flags;
551 int irq;
552
553 if (!irqd) {
554 irq_matrix_debug_show(m, vector_matrix, ind);
555 return;
556 }
557
558 irq = irqd->irq;
559 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
560 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
561 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
562 return;
563 }
564
565 apicd = irqd->chip_data;
566 if (!apicd) {
567 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
568 return;
569 }
570
571 raw_spin_lock_irqsave(&vector_lock, flags);
572 cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200573 vector = apicd->vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200574 prev_cpu = apicd->prev_cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200575 prev_vector = apicd->prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200576 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200577 seq_printf(m, "%*sVector: %5u\n", ind, "", vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200578 seq_printf(m, "%*sTarget: %5u\n", ind, "", cpu);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200579 if (prev_vector) {
580 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", prev_vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200581 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", prev_cpu);
582 }
583}
584#endif
585
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200586static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200587 .alloc = x86_vector_alloc_irqs,
588 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200589 .activate = x86_vector_activate,
590 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200591#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
592 .debug_show = x86_vector_debug_show,
593#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800594};
595
Jiang Liu11d686e2014-10-27 16:12:05 +0800596int __init arch_probe_nr_irqs(void)
597{
598 int nr;
599
600 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
601 nr_irqs = NR_VECTORS * nr_cpu_ids;
602
603 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
604#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
605 /*
606 * for MSI and HT dyn irq
607 */
608 if (gsi_top <= NR_IRQS_LEGACY)
609 nr += 8 * nr_cpu_ids;
610 else
611 nr += gsi_top * 16;
612#endif
613 if (nr < nr_irqs)
614 nr_irqs = nr;
615
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100616 /*
617 * We don't know if PIC is present at this point so we need to do
618 * probe() to get the right number of legacy IRQs.
619 */
620 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800621}
622
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200623void lapic_assign_legacy_vector(unsigned int irq, bool replace)
624{
625 /*
626 * Use assign system here so it wont get accounted as allocated
627 * and moveable in the cpu hotplug check and it prevents managed
628 * irq reservation from touching it.
629 */
630 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
631}
632
633void __init lapic_assign_system_vectors(void)
634{
635 unsigned int i, vector = 0;
636
637 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
638 irq_matrix_assign_system(vector_matrix, vector, false);
639
640 if (nr_legacy_irqs() > 1)
641 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
642
643 /* System vectors are reserved, online it */
644 irq_matrix_online(vector_matrix);
645
646 /* Mark the preallocated legacy interrupts */
647 for (i = 0; i < nr_legacy_irqs(); i++) {
648 if (i != PIC_CASCADE_IR)
649 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
650 }
651}
652
Jiang Liu11d686e2014-10-27 16:12:05 +0800653int __init arch_early_irq_init(void)
654{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200655 struct fwnode_handle *fn;
656
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200657 fn = irq_domain_alloc_named_fwnode("VECTOR");
658 BUG_ON(!fn);
659 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
660 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800661 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200662 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800663 irq_set_default_host(x86_vector_domain);
664
Jiang Liu52f518a2015-04-13 14:11:35 +0800665 arch_init_msi_domain(x86_vector_domain);
Jiang Liu49e07d82015-04-13 14:11:43 +0800666 arch_init_htirq_domain(x86_vector_domain);
Jiang Liu52f518a2015-04-13 14:11:35 +0800667
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000668 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800669
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200670 /*
671 * Allocate the vector matrix allocator data structure and limit the
672 * search area.
673 */
674 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
675 FIRST_SYSTEM_VECTOR);
676 BUG_ON(!vector_matrix);
677
Jiang Liu11d686e2014-10-27 16:12:05 +0800678 return arch_early_ioapic_init();
679}
680
Thomas Gleixnerba801642017-09-13 23:29:44 +0200681#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800682
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200683static struct irq_desc *__setup_vector_irq(int vector)
684{
685 int isairq = vector - ISA_IRQ_VECTOR(0);
686
687 /* Check whether the irq is in the legacy space */
688 if (isairq < 0 || isairq >= nr_legacy_irqs())
689 return VECTOR_UNUSED;
690 /* Check whether the irq is handled by the IOAPIC */
691 if (test_bit(isairq, &io_apic_irqs))
692 return VECTOR_UNUSED;
693 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800694}
695
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200696/* Online the local APIC infrastructure and initialize the vectors */
697void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800698{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200699 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800700
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000701 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200702
703 /* Online the vector matrix array for this CPU */
704 irq_matrix_online(vector_matrix);
705
Jiang Liu74afab72014-10-27 16:12:00 +0800706 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200707 * The interrupt affinity logic never targets interrupts to offline
708 * CPUs. The exception are the legacy PIC interrupts. In general
709 * they are only targeted to CPU0, but depending on the platform
710 * they can be distributed to any online CPU in hardware. The
711 * kernel has no influence on that. So all active legacy vectors
712 * must be installed on all CPUs. All non legacy interrupts can be
713 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800714 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200715 for (vector = 0; vector < NR_VECTORS; vector++)
716 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800717}
718
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200719void lapic_offline(void)
720{
721 lock_vector_lock();
722 irq_matrix_offline(vector_matrix);
723 unlock_vector_lock();
724}
725
Thomas Gleixnerba801642017-09-13 23:29:44 +0200726static int apic_set_affinity(struct irq_data *irqd,
727 const struct cpumask *dest, bool force)
728{
Thomas Gleixner02edee12017-10-12 11:05:28 +0200729 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200730 int err;
731
Thomas Gleixner02edee12017-10-12 11:05:28 +0200732 /*
733 * Core code can call here for inactive interrupts. For inactive
734 * interrupts which use managed or reservation mode there is no
735 * point in going through the vector assignment right now as the
736 * activation will assign a vector which fits the destination
737 * cpumask. Let the core code store the destination mask and be
738 * done with it.
739 */
740 if (!irqd_is_activated(irqd) &&
741 (apicd->is_managed || apicd->can_reserve))
742 return IRQ_SET_MASK_OK;
743
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200744 raw_spin_lock(&vector_lock);
745 cpumask_and(vector_searchmask, dest, cpu_online_mask);
746 if (irqd_affinity_is_managed(irqd))
747 err = assign_managed_vector(irqd, vector_searchmask);
748 else
749 err = assign_vector_locked(irqd, vector_searchmask);
750 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200751 return err ? err : IRQ_SET_MASK_OK;
752}
753
754#else
755# define apic_set_affinity NULL
756#endif
757
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200758static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800759{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200760 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800761 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800762
763 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200764 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800765 raw_spin_unlock_irqrestore(&vector_lock, flags);
766
767 return 1;
768}
769
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200770void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800771{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200772 irq_complete_move(irqd_cfg(irqd));
773 irq_move_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800774 ack_APIC_irq();
775}
776
Jiang Liub5dc8e62015-04-13 14:11:24 +0800777static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200778 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800779 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800780 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800781 .irq_retrigger = apic_retrigger_irq,
782};
783
Jiang Liu74afab72014-10-27 16:12:00 +0800784#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200785
Thomas Gleixner69cde002017-09-13 23:29:42 +0200786static void free_moved_vector(struct apic_chip_data *apicd)
787{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200788 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200789 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200790 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200791
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200792 /*
793 * This should never happen. Managed interrupts are not
794 * migrated except on CPU down, which does not involve the
795 * cleanup vector. But try to keep the accounting correct
796 * nevertheless.
797 */
798 WARN_ON_ONCE(managed);
799
Thomas Gleixner0696d052017-10-16 16:16:19 +0200800 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200801 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200802 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200803 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200804 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200805 apicd->move_in_progress = 0;
806}
807
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200808asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
809{
810 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
811 struct apic_chip_data *apicd;
812 struct hlist_node *tmp;
813
814 entering_ack_irq();
815 /* Prevent vectors vanishing under us */
816 raw_spin_lock(&vector_lock);
817
818 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200819 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200820
821 /*
822 * Paranoia: Check if the vector that needs to be cleaned
823 * up is registered at the APICs IRR. If so, then this is
824 * not the best time to clean it up. Clean it up in the
825 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
826 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
827 * priority external vector, so on return from this
828 * interrupt the device interrupt will happen first.
829 */
830 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
831 if (irr & (1U << (vector % 32))) {
832 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
833 continue;
834 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200835 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200836 }
837
838 raw_spin_unlock(&vector_lock);
839 exiting_irq();
840}
841
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200842static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800843{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200844 unsigned int cpu;
845
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000846 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200847 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200848 cpu = apicd->prev_cpu;
849 if (cpu_online(cpu)) {
850 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
851 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
852 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200853 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200854 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000855 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800856}
857
Jiang Liuc6c20022015-04-14 10:30:02 +0800858void send_cleanup_vector(struct irq_cfg *cfg)
859{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200860 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800861
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200862 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200863 if (apicd->move_in_progress)
864 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800865}
866
Jiang Liu74afab72014-10-27 16:12:00 +0800867static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
868{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200869 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800870
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200871 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200872 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800873 return;
874
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200875 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200876 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800877}
878
879void irq_complete_move(struct irq_cfg *cfg)
880{
881 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
882}
883
Thomas Gleixner90a22822015-12-31 16:30:53 +0000884/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100885 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000886 */
887void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800888{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200889 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200890 struct irq_data *irqd;
891 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800892
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300893 /*
894 * The function is called for all descriptors regardless of which
895 * irqdomain they belong to. For example if an IRQ is provided by
896 * an irq_chip as part of a GPIO driver, the chip data for that
897 * descriptor is specific to the irq_chip in question.
898 *
899 * Check first that the chip_data is what we expect
900 * (apic_chip_data) before touching it any further.
901 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200902 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200903 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200904 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300905 return;
906
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200907 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200908 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200909 if (!apicd)
910 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000911
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000912 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200913 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200914 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200915 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200916 if (!vector)
917 goto unlock;
918
919 /*
920 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000921 * done yet, then the following setaffinity call will fail with
922 * -EBUSY. This can leave the interrupt in a stale state.
923 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100924 * All CPUs are stuck in stop machine with interrupts disabled so
925 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200926 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100927 * 1) The interrupt is in move_in_progress state. That means that we
928 * have not seen an interrupt since the io_apic was reprogrammed to
929 * the new vector.
930 *
931 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
932 * have not been processed yet.
933 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200934 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100935 /*
936 * In theory there is a race:
937 *
938 * set_ioapic(new_vector) <-- Interrupt is raised before update
939 * is effective, i.e. it's raised on
940 * the old vector.
941 *
942 * So if the target cpu cannot handle that interrupt before
943 * the old vector is cleaned up, we get a spurious interrupt
944 * and in the worst case the ioapic irq line becomes stale.
945 *
946 * But in case of cpu hotplug this should be a non issue
947 * because if the affinity update happens right before all
948 * cpus rendevouz in stop machine, there is no way that the
949 * interrupt can be blocked on the target cpu because all cpus
950 * loops first with interrupts enabled in stop machine, so the
951 * old vector is not yet cleaned up when the interrupt fires.
952 *
953 * So the only way to run into this issue is if the delivery
954 * of the interrupt on the apic/system bus would be delayed
955 * beyond the point where the target cpu disables interrupts
956 * in stop machine. I doubt that it can happen, but at least
957 * there is a theroretical chance. Virtualization might be
958 * able to expose this, but AFAICT the IOAPIC emulation is not
959 * as stupid as the real hardware.
960 *
961 * Anyway, there is nothing we can do about that at this point
962 * w/o refactoring the whole fixup_irq() business completely.
963 * We print at least the irq number and the old vector number,
964 * so we have the necessary information when a problem in that
965 * area arises.
966 */
967 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200968 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100969 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200970 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200971unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000972 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800973}
Thomas Gleixner2cffad72017-09-13 23:29:53 +0200974
975#ifdef CONFIG_HOTPLUG_CPU
976/*
977 * Note, this is not accurate accounting, but at least good enough to
978 * prevent that the actual interrupt move will run out of vectors.
979 */
980int lapic_can_unplug_cpu(void)
981{
982 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
983 int ret = 0;
984
985 raw_spin_lock(&vector_lock);
986 tomove = irq_matrix_allocated(vector_matrix);
987 avl = irq_matrix_available(vector_matrix, true);
988 if (avl < tomove) {
989 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
990 cpu, tomove, avl);
991 ret = -ENOSPC;
992 goto out;
993 }
994 rsvd = irq_matrix_reserved(vector_matrix);
995 if (avl < rsvd) {
996 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
997 rsvd, avl);
998 }
999out:
1000 raw_spin_unlock(&vector_lock);
1001 return ret;
1002}
1003#endif /* HOTPLUG_CPU */
1004#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001005
Jiang Liu74afab72014-10-27 16:12:00 +08001006static void __init print_APIC_field(int base)
1007{
1008 int i;
1009
1010 printk(KERN_DEBUG);
1011
1012 for (i = 0; i < 8; i++)
1013 pr_cont("%08x", apic_read(base + i*0x10));
1014
1015 pr_cont("\n");
1016}
1017
1018static void __init print_local_APIC(void *dummy)
1019{
1020 unsigned int i, v, ver, maxlvt;
1021 u64 icr;
1022
Jiang Liu849d3562014-10-27 16:12:01 +08001023 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1024 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001025 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001026 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001027 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001028 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001029 ver = GET_APIC_VERSION(v);
1030 maxlvt = lapic_get_maxlvt();
1031
1032 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001033 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001034
1035 /* !82489DX */
1036 if (APIC_INTEGRATED(ver)) {
1037 if (!APIC_XAPIC(ver)) {
1038 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001039 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1040 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001041 }
1042 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001043 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001044 }
1045
1046 /*
1047 * Remote read supported only in the 82489DX and local APIC for
1048 * Pentium processors.
1049 */
1050 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1051 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001052 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001053 }
1054
1055 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001056 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001057 if (!x2apic_enabled()) {
1058 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001059 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001060 }
1061 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001062 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001063
Jiang Liu849d3562014-10-27 16:12:01 +08001064 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001065 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001066 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001067 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001068 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001069 print_APIC_field(APIC_IRR);
1070
1071 /* !82489DX */
1072 if (APIC_INTEGRATED(ver)) {
1073 /* Due to the Pentium erratum 3AP. */
1074 if (maxlvt > 3)
1075 apic_write(APIC_ESR, 0);
1076
1077 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001078 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001079 }
1080
1081 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001082 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1083 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001084
1085 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001086 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001087
1088 if (maxlvt > 3) {
1089 /* PC is LVT#4. */
1090 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001091 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001092 }
1093 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001094 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001095 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001096 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001097
1098 if (maxlvt > 2) {
1099 /* ERR is LVT#3. */
1100 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001101 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001102 }
1103
1104 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001105 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001106 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001107 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001108 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001109 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001110
1111 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1112 v = apic_read(APIC_EFEAT);
1113 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001114 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001115 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001116 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001117 for (i = 0; i < maxlvt; i++) {
1118 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001119 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001120 }
1121 }
1122 pr_cont("\n");
1123}
1124
1125static void __init print_local_APICs(int maxcpu)
1126{
1127 int cpu;
1128
1129 if (!maxcpu)
1130 return;
1131
1132 preempt_disable();
1133 for_each_online_cpu(cpu) {
1134 if (cpu >= maxcpu)
1135 break;
1136 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1137 }
1138 preempt_enable();
1139}
1140
1141static void __init print_PIC(void)
1142{
1143 unsigned int v;
1144 unsigned long flags;
1145
1146 if (!nr_legacy_irqs())
1147 return;
1148
Jiang Liu849d3562014-10-27 16:12:01 +08001149 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001150
1151 raw_spin_lock_irqsave(&i8259A_lock, flags);
1152
1153 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001154 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001155
1156 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001157 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001158
1159 outb(0x0b, 0xa0);
1160 outb(0x0b, 0x20);
1161 v = inb(0xa0) << 8 | inb(0x20);
1162 outb(0x0a, 0xa0);
1163 outb(0x0a, 0x20);
1164
1165 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1166
Jiang Liu849d3562014-10-27 16:12:01 +08001167 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001168
1169 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001170 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001171}
1172
1173static int show_lapic __initdata = 1;
1174static __init int setup_show_lapic(char *arg)
1175{
1176 int num = -1;
1177
1178 if (strcmp(arg, "all") == 0) {
1179 show_lapic = CONFIG_NR_CPUS;
1180 } else {
1181 get_option(&arg, &num);
1182 if (num >= 0)
1183 show_lapic = num;
1184 }
1185
1186 return 1;
1187}
1188__setup("show_lapic=", setup_show_lapic);
1189
1190static int __init print_ICs(void)
1191{
1192 if (apic_verbosity == APIC_QUIET)
1193 return 0;
1194
1195 print_PIC();
1196
1197 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001198 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001199 return 0;
1200
1201 print_local_APICs(show_lapic);
1202 print_IO_APICs();
1203
1204 return 0;
1205}
1206
1207late_initcall(print_ICs);