blob: 52c85c8147e94ca11554cb66e732a39420869fc0 [file] [log] [blame]
Jiang Liu74afab72014-10-27 16:12:00 +08001/*
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -06002 * Local APIC related interfaces to support IOAPIC, MSI, etc.
Jiang Liu74afab72014-10-27 16:12:00 +08003 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liub5dc8e62015-04-13 14:11:24 +08006 * Jiang Liu <jiang.liu@linux.intel.com>
7 * Enable support of hierarchical irqdomains
Jiang Liu74afab72014-10-27 16:12:00 +08008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/interrupt.h>
Thomas Gleixner65d7ed52017-09-13 23:29:39 +020014#include <linux/seq_file.h>
Jiang Liu74afab72014-10-27 16:12:00 +080015#include <linux/init.h>
16#include <linux/compiler.h>
Jiang Liu74afab72014-10-27 16:12:00 +080017#include <linux/slab.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080018#include <asm/irqdomain.h>
Jiang Liu74afab72014-10-27 16:12:00 +080019#include <asm/hw_irq.h>
20#include <asm/apic.h>
21#include <asm/i8259.h>
22#include <asm/desc.h>
23#include <asm/irq_remapping.h>
24
Thomas Gleixner8d1e3dc2017-09-13 23:29:41 +020025#include <asm/trace/irq_vectors.h>
26
Jiang Liu7f3262e2015-04-14 10:30:03 +080027struct apic_chip_data {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020028 struct irq_cfg hw_irq_cfg;
29 unsigned int vector;
30 unsigned int prev_vector;
Thomas Gleixner029c6e12017-09-13 23:29:31 +020031 unsigned int cpu;
32 unsigned int prev_cpu;
Thomas Gleixner69cde002017-09-13 23:29:42 +020033 unsigned int irq;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020034 struct hlist_node clist;
Thomas Gleixner2db1f952017-09-13 23:29:50 +020035 unsigned int move_in_progress : 1,
Thomas Gleixner4900be82017-09-13 23:29:51 +020036 is_managed : 1,
37 can_reserve : 1,
38 has_reserved : 1;
Jiang Liu7f3262e2015-04-14 10:30:03 +080039};
40
Jiang Liub5dc8e62015-04-13 14:11:24 +080041struct irq_domain *x86_vector_domain;
Jake Oshinsc8f3e512015-12-10 17:52:59 +000042EXPORT_SYMBOL_GPL(x86_vector_domain);
Jiang Liu74afab72014-10-27 16:12:00 +080043static DEFINE_RAW_SPINLOCK(vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +020044static cpumask_var_t vector_searchmask;
Jiang Liub5dc8e62015-04-13 14:11:24 +080045static struct irq_chip lapic_controller;
Thomas Gleixner0fa115d2017-09-13 23:29:38 +020046static struct irq_matrix *vector_matrix;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +020047#ifdef CONFIG_SMP
48static DEFINE_PER_CPU(struct hlist_head, cleanup_list);
49#endif
Jiang Liu74afab72014-10-27 16:12:00 +080050
51void lock_vector_lock(void)
52{
53 /* Used to the online set of cpus does not change
54 * during assign_irq_vector.
55 */
56 raw_spin_lock(&vector_lock);
57}
58
59void unlock_vector_lock(void)
60{
61 raw_spin_unlock(&vector_lock);
62}
63
Thomas Gleixner99a14822017-09-13 23:29:36 +020064void init_irq_alloc_info(struct irq_alloc_info *info,
65 const struct cpumask *mask)
66{
67 memset(info, 0, sizeof(*info));
68 info->mask = mask;
69}
70
71void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
72{
73 if (src)
74 *dst = *src;
75 else
76 memset(dst, 0, sizeof(*dst));
77}
78
Thomas Gleixner86ba6552017-09-13 23:29:30 +020079static struct apic_chip_data *apic_chip_data(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080080{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020081 if (!irqd)
Jiang Liub5dc8e62015-04-13 14:11:24 +080082 return NULL;
83
Thomas Gleixner86ba6552017-09-13 23:29:30 +020084 while (irqd->parent_data)
85 irqd = irqd->parent_data;
Jiang Liub5dc8e62015-04-13 14:11:24 +080086
Thomas Gleixner86ba6552017-09-13 23:29:30 +020087 return irqd->chip_data;
Jiang Liu74afab72014-10-27 16:12:00 +080088}
89
Thomas Gleixner86ba6552017-09-13 23:29:30 +020090struct irq_cfg *irqd_cfg(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +080091{
Thomas Gleixner86ba6552017-09-13 23:29:30 +020092 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +080093
Thomas Gleixnerba224fe2017-09-13 23:29:45 +020094 return apicd ? &apicd->hw_irq_cfg : NULL;
Jiang Liu7f3262e2015-04-14 10:30:03 +080095}
Jake Oshinsc8f3e512015-12-10 17:52:59 +000096EXPORT_SYMBOL_GPL(irqd_cfg);
Jiang Liu7f3262e2015-04-14 10:30:03 +080097
98struct irq_cfg *irq_cfg(unsigned int irq)
99{
100 return irqd_cfg(irq_get_irq_data(irq));
101}
102
103static struct apic_chip_data *alloc_apic_chip_data(int node)
104{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200105 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800106
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200107 apicd = kzalloc_node(sizeof(*apicd), GFP_KERNEL, node);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200108 if (apicd)
109 INIT_HLIST_NODE(&apicd->clist);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200110 return apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800111}
112
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200113static void free_apic_chip_data(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800114{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200115 kfree(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800116}
117
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200118static void apic_update_irq_cfg(struct irq_data *irqd, unsigned int vector,
119 unsigned int cpu)
Jiang Liu74afab72014-10-27 16:12:00 +0800120{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200121 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800122
Thomas Gleixner69cde002017-09-13 23:29:42 +0200123 lockdep_assert_held(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800124
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200125 apicd->hw_irq_cfg.vector = vector;
126 apicd->hw_irq_cfg.dest_apicid = apic->calc_dest_apicid(cpu);
127 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
128 trace_vector_config(irqd->irq, vector, cpu,
129 apicd->hw_irq_cfg.dest_apicid);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200130}
Jiang Liu74afab72014-10-27 16:12:00 +0800131
Thomas Gleixner69cde002017-09-13 23:29:42 +0200132static void apic_update_vector(struct irq_data *irqd, unsigned int newvec,
133 unsigned int newcpu)
134{
135 struct apic_chip_data *apicd = apic_chip_data(irqd);
136 struct irq_desc *desc = irq_data_to_desc(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800137
Thomas Gleixner69cde002017-09-13 23:29:42 +0200138 lockdep_assert_held(&vector_lock);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000139
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200140 trace_vector_update(irqd->irq, newvec, newcpu, apicd->vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200141 apicd->cpu);
Jiang Liu74afab72014-10-27 16:12:00 +0800142
Thomas Gleixner69cde002017-09-13 23:29:42 +0200143 /* Setup the vector move, if required */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200144 if (apicd->vector && cpu_online(apicd->cpu)) {
Thomas Gleixner69cde002017-09-13 23:29:42 +0200145 apicd->move_in_progress = true;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200146 apicd->prev_vector = apicd->vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200147 apicd->prev_cpu = apicd->cpu;
148 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200149 apicd->prev_vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800150 }
Jiang Liu74afab72014-10-27 16:12:00 +0800151
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200152 apicd->vector = newvec;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200153 apicd->cpu = newcpu;
154 BUG_ON(!IS_ERR_OR_NULL(per_cpu(vector_irq, newcpu)[newvec]));
155 per_cpu(vector_irq, newcpu)[newvec] = desc;
156}
157
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200158static void vector_assign_managed_shutdown(struct irq_data *irqd)
159{
160 unsigned int cpu = cpumask_first(cpu_online_mask);
161
162 apic_update_irq_cfg(irqd, MANAGED_IRQ_SHUTDOWN_VECTOR, cpu);
163}
164
165static int reserve_managed_vector(struct irq_data *irqd)
166{
167 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
168 struct apic_chip_data *apicd = apic_chip_data(irqd);
169 unsigned long flags;
170 int ret;
171
172 raw_spin_lock_irqsave(&vector_lock, flags);
173 apicd->is_managed = true;
174 ret = irq_matrix_reserve_managed(vector_matrix, affmsk);
175 raw_spin_unlock_irqrestore(&vector_lock, flags);
176 trace_vector_reserve_managed(irqd->irq, ret);
177 return ret;
178}
179
Thomas Gleixner4900be82017-09-13 23:29:51 +0200180static void reserve_irq_vector_locked(struct irq_data *irqd)
181{
182 struct apic_chip_data *apicd = apic_chip_data(irqd);
183
184 irq_matrix_reserve(vector_matrix);
185 apicd->can_reserve = true;
186 apicd->has_reserved = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100187 irqd_set_can_reserve(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200188 trace_vector_reserve(irqd->irq, 0);
189 vector_assign_managed_shutdown(irqd);
190}
191
192static int reserve_irq_vector(struct irq_data *irqd)
193{
194 unsigned long flags;
195
196 raw_spin_lock_irqsave(&vector_lock, flags);
197 reserve_irq_vector_locked(irqd);
198 raw_spin_unlock_irqrestore(&vector_lock, flags);
199 return 0;
200}
201
Thomas Gleixner69cde002017-09-13 23:29:42 +0200202static int allocate_vector(struct irq_data *irqd, const struct cpumask *dest)
203{
204 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200205 bool resvd = apicd->has_reserved;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200206 unsigned int cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200207 int vector = apicd->vector;
208
209 lockdep_assert_held(&vector_lock);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200210
Thomas Gleixner847667e2015-12-31 16:30:50 +0000211 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200212 * If the current target CPU is online and in the new requested
213 * affinity mask, there is no point in moving the interrupt from
214 * one CPU to another.
Thomas Gleixner847667e2015-12-31 16:30:50 +0000215 */
Thomas Gleixner69cde002017-09-13 23:29:42 +0200216 if (vector && cpu_online(cpu) && cpumask_test_cpu(cpu, dest))
217 return 0;
218
Thomas Gleixner4900be82017-09-13 23:29:51 +0200219 vector = irq_matrix_alloc(vector_matrix, dest, resvd, &cpu);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200220 if (vector > 0)
221 apic_update_vector(irqd, vector, cpu);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200222 trace_vector_alloc(irqd->irq, vector, resvd, vector);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200223 return vector;
224}
225
226static int assign_vector_locked(struct irq_data *irqd,
227 const struct cpumask *dest)
228{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200229 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200230 int vector = allocate_vector(irqd, dest);
231
232 if (vector < 0)
233 return vector;
234
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200235 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000236 return 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800237}
238
Thomas Gleixner69cde002017-09-13 23:29:42 +0200239static int assign_irq_vector(struct irq_data *irqd, const struct cpumask *dest)
Jiang Liu74afab72014-10-27 16:12:00 +0800240{
Jiang Liu74afab72014-10-27 16:12:00 +0800241 unsigned long flags;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200242 int ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800243
244 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200245 cpumask_and(vector_searchmask, dest, cpu_online_mask);
246 ret = assign_vector_locked(irqd, vector_searchmask);
Jiang Liu74afab72014-10-27 16:12:00 +0800247 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200248 return ret;
Jiang Liu74afab72014-10-27 16:12:00 +0800249}
250
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200251static int assign_irq_vector_any_locked(struct irq_data *irqd)
Jiang Liu486ca532015-05-07 10:53:56 +0800252{
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200253 /* Get the affinity mask - either irq_default_affinity or (user) set */
254 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200255 int node = irq_data_get_node(irqd);
256
Thomas Gleixnerd6ffc6a2017-09-13 23:29:54 +0200257 if (node == NUMA_NO_NODE)
258 goto all;
259 /* Try the intersection of @affmsk and node mask */
260 cpumask_and(vector_searchmask, cpumask_of_node(node), affmsk);
261 if (!assign_vector_locked(irqd, vector_searchmask))
262 return 0;
263 /* Try the node mask */
264 if (!assign_vector_locked(irqd, cpumask_of_node(node)))
265 return 0;
266all:
267 /* Try the full affinity mask */
268 cpumask_and(vector_searchmask, affmsk, cpu_online_mask);
269 if (!assign_vector_locked(irqd, vector_searchmask))
270 return 0;
271 /* Try the full online mask */
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200272 return assign_vector_locked(irqd, cpu_online_mask);
273}
274
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200275static int
276assign_irq_vector_policy(struct irq_data *irqd, struct irq_alloc_info *info)
277{
278 if (irqd_affinity_is_managed(irqd))
279 return reserve_managed_vector(irqd);
Thomas Gleixner258d86e2017-09-13 23:29:35 +0200280 if (info->mask)
Thomas Gleixner69cde002017-09-13 23:29:42 +0200281 return assign_irq_vector(irqd, info->mask);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200282 /*
283 * Make only a global reservation with no guarantee. A real vector
284 * is associated at activation time.
285 */
Thomas Gleixner4900be82017-09-13 23:29:51 +0200286 return reserve_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200287}
288
289static int
290assign_managed_vector(struct irq_data *irqd, const struct cpumask *dest)
291{
292 const struct cpumask *affmsk = irq_data_get_affinity_mask(irqd);
293 struct apic_chip_data *apicd = apic_chip_data(irqd);
294 int vector, cpu;
295
296 cpumask_and(vector_searchmask, vector_searchmask, affmsk);
297 cpu = cpumask_first(vector_searchmask);
298 if (cpu >= nr_cpu_ids)
299 return -EINVAL;
300 /* set_affinity might call here for nothing */
301 if (apicd->vector && cpumask_test_cpu(apicd->cpu, vector_searchmask))
Jiang Liu486ca532015-05-07 10:53:56 +0800302 return 0;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200303 vector = irq_matrix_alloc_managed(vector_matrix, cpu);
304 trace_vector_alloc_managed(irqd->irq, vector, vector);
305 if (vector < 0)
306 return vector;
307 apic_update_vector(irqd, vector, cpu);
308 apic_update_irq_cfg(irqd, vector, cpu);
309 return 0;
Jiang Liu486ca532015-05-07 10:53:56 +0800310}
311
Thomas Gleixner69cde002017-09-13 23:29:42 +0200312static void clear_irq_vector(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800313{
Thomas Gleixner69cde002017-09-13 23:29:42 +0200314 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200315 bool managed = irqd_affinity_is_managed(irqd);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200316 unsigned int vector = apicd->vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800317
Thomas Gleixner69cde002017-09-13 23:29:42 +0200318 lockdep_assert_held(&vector_lock);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200319
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200320 if (!vector)
Keith Busch1bdb8972016-04-27 14:22:32 -0600321 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800322
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200323 trace_vector_clear(irqd->irq, vector, apicd->cpu, apicd->prev_vector,
Thomas Gleixner69cde002017-09-13 23:29:42 +0200324 apicd->prev_cpu);
325
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200326 per_cpu(vector_irq, apicd->cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200327 irq_matrix_free(vector_matrix, apicd->cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200328 apicd->vector = 0;
Jiang Liu74afab72014-10-27 16:12:00 +0800329
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200330 /* Clean up move in progress */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200331 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200332 if (!vector)
Jiang Liu74afab72014-10-27 16:12:00 +0800333 return;
Jiang Liu74afab72014-10-27 16:12:00 +0800334
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200335 per_cpu(vector_irq, apicd->prev_cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200336 irq_matrix_free(vector_matrix, apicd->prev_cpu, vector, managed);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200337 apicd->prev_vector = 0;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200338 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200339 hlist_del_init(&apicd->clist);
Jiang Liu74afab72014-10-27 16:12:00 +0800340}
341
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200342static void x86_vector_deactivate(struct irq_domain *dom, struct irq_data *irqd)
343{
344 struct apic_chip_data *apicd = apic_chip_data(irqd);
345 unsigned long flags;
346
347 trace_vector_deactivate(irqd->irq, apicd->is_managed,
Thomas Gleixner4900be82017-09-13 23:29:51 +0200348 apicd->can_reserve, false);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200349
Thomas Gleixner4900be82017-09-13 23:29:51 +0200350 /* Regular fixed assigned interrupt */
351 if (!apicd->is_managed && !apicd->can_reserve)
352 return;
353 /* If the interrupt has a global reservation, nothing to do */
354 if (apicd->has_reserved)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200355 return;
356
357 raw_spin_lock_irqsave(&vector_lock, flags);
358 clear_irq_vector(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200359 if (apicd->can_reserve)
360 reserve_irq_vector_locked(irqd);
361 else
362 vector_assign_managed_shutdown(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200363 raw_spin_unlock_irqrestore(&vector_lock, flags);
364}
365
Thomas Gleixner4900be82017-09-13 23:29:51 +0200366static int activate_reserved(struct irq_data *irqd)
367{
368 struct apic_chip_data *apicd = apic_chip_data(irqd);
369 int ret;
370
371 ret = assign_irq_vector_any_locked(irqd);
372 if (!ret)
373 apicd->has_reserved = false;
374 return ret;
375}
376
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200377static int activate_managed(struct irq_data *irqd)
378{
379 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
380 int ret;
381
382 cpumask_and(vector_searchmask, dest, cpu_online_mask);
383 if (WARN_ON_ONCE(cpumask_empty(vector_searchmask))) {
384 /* Something in the core code broke! Survive gracefully */
385 pr_err("Managed startup for irq %u, but no CPU\n", irqd->irq);
386 return EINVAL;
387 }
388
389 ret = assign_managed_vector(irqd, vector_searchmask);
390 /*
391 * This should not happen. The vector reservation got buggered. Handle
392 * it gracefully.
393 */
394 if (WARN_ON_ONCE(ret < 0)) {
395 pr_err("Managed startup irq %u, no vector available\n",
396 irqd->irq);
397 }
398 return ret;
399}
400
401static int x86_vector_activate(struct irq_domain *dom, struct irq_data *irqd,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100402 bool reserve)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200403{
404 struct apic_chip_data *apicd = apic_chip_data(irqd);
405 unsigned long flags;
406 int ret = 0;
407
408 trace_vector_activate(irqd->irq, apicd->is_managed,
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100409 apicd->can_reserve, reserve);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200410
Thomas Gleixner4900be82017-09-13 23:29:51 +0200411 /* Nothing to do for fixed assigned vectors */
412 if (!apicd->can_reserve && !apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200413 return 0;
414
415 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner702cb0a2017-12-29 16:59:06 +0100416 if (reserve || irqd_is_managed_and_shutdown(irqd))
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200417 vector_assign_managed_shutdown(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200418 else if (apicd->is_managed)
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200419 ret = activate_managed(irqd);
Thomas Gleixner4900be82017-09-13 23:29:51 +0200420 else if (apicd->has_reserved)
421 ret = activate_reserved(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200422 raw_spin_unlock_irqrestore(&vector_lock, flags);
423 return ret;
424}
425
426static void vector_free_reserved_and_managed(struct irq_data *irqd)
427{
428 const struct cpumask *dest = irq_data_get_affinity_mask(irqd);
429 struct apic_chip_data *apicd = apic_chip_data(irqd);
430
Thomas Gleixner4900be82017-09-13 23:29:51 +0200431 trace_vector_teardown(irqd->irq, apicd->is_managed,
432 apicd->has_reserved);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200433
Thomas Gleixner4900be82017-09-13 23:29:51 +0200434 if (apicd->has_reserved)
435 irq_matrix_remove_reserved(vector_matrix);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200436 if (apicd->is_managed)
437 irq_matrix_remove_managed(vector_matrix, dest);
438}
439
Jiang Liub5dc8e62015-04-13 14:11:24 +0800440static void x86_vector_free_irqs(struct irq_domain *domain,
441 unsigned int virq, unsigned int nr_irqs)
442{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200443 struct apic_chip_data *apicd;
444 struct irq_data *irqd;
Jiang Liu111abeb2015-12-31 16:30:44 +0000445 unsigned long flags;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800446 int i;
447
448 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200449 irqd = irq_domain_get_irq_data(x86_vector_domain, virq + i);
450 if (irqd && irqd->chip_data) {
Jiang Liu111abeb2015-12-31 16:30:44 +0000451 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200452 clear_irq_vector(irqd);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200453 vector_free_reserved_and_managed(irqd);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200454 apicd = irqd->chip_data;
455 irq_domain_reset_irq_data(irqd);
Jiang Liu111abeb2015-12-31 16:30:44 +0000456 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200457 free_apic_chip_data(apicd);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800458 }
459 }
460}
461
Thomas Gleixner464d1232017-09-13 23:29:52 +0200462static bool vector_configure_legacy(unsigned int virq, struct irq_data *irqd,
463 struct apic_chip_data *apicd)
464{
465 unsigned long flags;
466 bool realloc = false;
467
468 apicd->vector = ISA_IRQ_VECTOR(virq);
469 apicd->cpu = 0;
470
471 raw_spin_lock_irqsave(&vector_lock, flags);
472 /*
473 * If the interrupt is activated, then it must stay at this vector
474 * position. That's usually the timer interrupt (0).
475 */
476 if (irqd_is_activated(irqd)) {
477 trace_vector_setup(virq, true, 0);
478 apic_update_irq_cfg(irqd, apicd->vector, apicd->cpu);
479 } else {
480 /* Release the vector */
481 apicd->can_reserve = true;
Thomas Gleixner945f50a2017-12-29 16:57:00 +0100482 irqd_set_can_reserve(irqd);
Thomas Gleixner464d1232017-09-13 23:29:52 +0200483 clear_irq_vector(irqd);
484 realloc = true;
485 }
486 raw_spin_unlock_irqrestore(&vector_lock, flags);
487 return realloc;
488}
489
Jiang Liub5dc8e62015-04-13 14:11:24 +0800490static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
491 unsigned int nr_irqs, void *arg)
492{
493 struct irq_alloc_info *info = arg;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200494 struct apic_chip_data *apicd;
495 struct irq_data *irqd;
Jiang Liu5f2dbbc2015-06-01 16:05:14 +0800496 int i, err, node;
Jiang Liub5dc8e62015-04-13 14:11:24 +0800497
498 if (disable_apic)
499 return -ENXIO;
500
501 /* Currently vector allocator can't guarantee contiguous allocations */
502 if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
503 return -ENOSYS;
504
Jiang Liub5dc8e62015-04-13 14:11:24 +0800505 for (i = 0; i < nr_irqs; i++) {
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200506 irqd = irq_domain_get_irq_data(domain, virq + i);
507 BUG_ON(!irqd);
508 node = irq_data_get_node(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200509 WARN_ON_ONCE(irqd->chip_data);
510 apicd = alloc_apic_chip_data(node);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200511 if (!apicd) {
Jiang Liub5dc8e62015-04-13 14:11:24 +0800512 err = -ENOMEM;
513 goto error;
514 }
515
Thomas Gleixner69cde002017-09-13 23:29:42 +0200516 apicd->irq = virq + i;
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200517 irqd->chip = &lapic_controller;
518 irqd->chip_data = apicd;
519 irqd->hwirq = virq + i;
520 irqd_set_single_target(irqd);
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200521 /*
Thomas Gleixner69cde002017-09-13 23:29:42 +0200522 * Legacy vectors are already assigned when the IOAPIC
523 * takes them over. They stay on the same vector. This is
524 * required for check_timer() to work correctly as it might
525 * switch back to legacy mode. Only update the hardware
526 * config.
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200527 */
528 if (info->flags & X86_IRQ_ALLOC_LEGACY) {
Thomas Gleixner464d1232017-09-13 23:29:52 +0200529 if (!vector_configure_legacy(virq + i, irqd, apicd))
530 continue;
Thomas Gleixner4ef76eb2017-09-13 23:29:34 +0200531 }
532
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200533 err = assign_irq_vector_policy(irqd, info);
Thomas Gleixner69cde002017-09-13 23:29:42 +0200534 trace_vector_setup(virq + i, false, err);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800535 if (err)
536 goto error;
537 }
538
539 return 0;
540
541error:
542 x86_vector_free_irqs(domain, virq, i + 1);
543 return err;
544}
545
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200546#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
Colin Ian Kingd553d032017-12-06 17:33:58 +0000547static void x86_vector_debug_show(struct seq_file *m, struct irq_domain *d,
548 struct irq_data *irqd, int ind)
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200549{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200550 unsigned int cpu, vector, prev_cpu, prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200551 struct apic_chip_data *apicd;
552 unsigned long flags;
553 int irq;
554
555 if (!irqd) {
556 irq_matrix_debug_show(m, vector_matrix, ind);
557 return;
558 }
559
560 irq = irqd->irq;
561 if (irq < nr_legacy_irqs() && !test_bit(irq, &io_apic_irqs)) {
562 seq_printf(m, "%*sVector: %5d\n", ind, "", ISA_IRQ_VECTOR(irq));
563 seq_printf(m, "%*sTarget: Legacy PIC all CPUs\n", ind, "");
564 return;
565 }
566
567 apicd = irqd->chip_data;
568 if (!apicd) {
569 seq_printf(m, "%*sVector: Not assigned\n", ind, "");
570 return;
571 }
572
573 raw_spin_lock_irqsave(&vector_lock, flags);
574 cpu = apicd->cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200575 vector = apicd->vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200576 prev_cpu = apicd->prev_cpu;
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200577 prev_vector = apicd->prev_vector;
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200578 raw_spin_unlock_irqrestore(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200579 seq_printf(m, "%*sVector: %5u\n", ind, "", vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200580 seq_printf(m, "%*sTarget: %5u\n", ind, "", cpu);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200581 if (prev_vector) {
582 seq_printf(m, "%*sPrevious vector: %5u\n", ind, "", prev_vector);
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200583 seq_printf(m, "%*sPrevious target: %5u\n", ind, "", prev_cpu);
584 }
585}
586#endif
587
Thomas Gleixnereb18cf52015-05-05 11:10:11 +0200588static const struct irq_domain_ops x86_vector_domain_ops = {
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200589 .alloc = x86_vector_alloc_irqs,
590 .free = x86_vector_free_irqs,
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200591 .activate = x86_vector_activate,
592 .deactivate = x86_vector_deactivate,
Thomas Gleixner65d7ed52017-09-13 23:29:39 +0200593#ifdef CONFIG_GENERIC_IRQ_DEBUGFS
594 .debug_show = x86_vector_debug_show,
595#endif
Jiang Liub5dc8e62015-04-13 14:11:24 +0800596};
597
Jiang Liu11d686e2014-10-27 16:12:05 +0800598int __init arch_probe_nr_irqs(void)
599{
600 int nr;
601
602 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
603 nr_irqs = NR_VECTORS * nr_cpu_ids;
604
605 nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
Bjorn Helgaasfd2fa6c2017-11-22 16:13:37 -0600606#if defined(CONFIG_PCI_MSI)
Jiang Liu11d686e2014-10-27 16:12:05 +0800607 /*
608 * for MSI and HT dyn irq
609 */
610 if (gsi_top <= NR_IRQS_LEGACY)
611 nr += 8 * nr_cpu_ids;
612 else
613 nr += gsi_top * 16;
614#endif
615 if (nr < nr_irqs)
616 nr_irqs = nr;
617
Vitaly Kuznetsov8c058b02015-11-03 10:40:14 +0100618 /*
619 * We don't know if PIC is present at this point so we need to do
620 * probe() to get the right number of legacy IRQs.
621 */
622 return legacy_pic->probe();
Jiang Liu11d686e2014-10-27 16:12:05 +0800623}
624
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200625void lapic_assign_legacy_vector(unsigned int irq, bool replace)
626{
627 /*
628 * Use assign system here so it wont get accounted as allocated
629 * and moveable in the cpu hotplug check and it prevents managed
630 * irq reservation from touching it.
631 */
632 irq_matrix_assign_system(vector_matrix, ISA_IRQ_VECTOR(irq), replace);
633}
634
635void __init lapic_assign_system_vectors(void)
636{
637 unsigned int i, vector = 0;
638
639 for_each_set_bit_from(vector, system_vectors, NR_VECTORS)
640 irq_matrix_assign_system(vector_matrix, vector, false);
641
642 if (nr_legacy_irqs() > 1)
643 lapic_assign_legacy_vector(PIC_CASCADE_IR, false);
644
645 /* System vectors are reserved, online it */
646 irq_matrix_online(vector_matrix);
647
648 /* Mark the preallocated legacy interrupts */
649 for (i = 0; i < nr_legacy_irqs(); i++) {
650 if (i != PIC_CASCADE_IR)
651 irq_matrix_assign(vector_matrix, ISA_IRQ_VECTOR(i));
652 }
653}
654
Jiang Liu11d686e2014-10-27 16:12:05 +0800655int __init arch_early_irq_init(void)
656{
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200657 struct fwnode_handle *fn;
658
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200659 fn = irq_domain_alloc_named_fwnode("VECTOR");
660 BUG_ON(!fn);
661 x86_vector_domain = irq_domain_create_tree(fn, &x86_vector_domain_ops,
662 NULL);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800663 BUG_ON(x86_vector_domain == NULL);
Thomas Gleixner9d35f852017-06-20 01:37:06 +0200664 irq_domain_free_fwnode(fn);
Jiang Liub5dc8e62015-04-13 14:11:24 +0800665 irq_set_default_host(x86_vector_domain);
666
Jiang Liu52f518a2015-04-13 14:11:35 +0800667 arch_init_msi_domain(x86_vector_domain);
668
Thomas Gleixner3716fd22015-12-31 16:30:48 +0000669 BUG_ON(!alloc_cpumask_var(&vector_searchmask, GFP_KERNEL));
Jiang Liuf7fa7ae2015-04-14 10:30:10 +0800670
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200671 /*
672 * Allocate the vector matrix allocator data structure and limit the
673 * search area.
674 */
675 vector_matrix = irq_alloc_matrix(NR_VECTORS, FIRST_EXTERNAL_VECTOR,
676 FIRST_SYSTEM_VECTOR);
677 BUG_ON(!vector_matrix);
678
Jiang Liu11d686e2014-10-27 16:12:05 +0800679 return arch_early_ioapic_init();
680}
681
Thomas Gleixnerba801642017-09-13 23:29:44 +0200682#ifdef CONFIG_SMP
Jiang Liu74afab72014-10-27 16:12:00 +0800683
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200684static struct irq_desc *__setup_vector_irq(int vector)
685{
686 int isairq = vector - ISA_IRQ_VECTOR(0);
687
688 /* Check whether the irq is in the legacy space */
689 if (isairq < 0 || isairq >= nr_legacy_irqs())
690 return VECTOR_UNUSED;
691 /* Check whether the irq is handled by the IOAPIC */
692 if (test_bit(isairq, &io_apic_irqs))
693 return VECTOR_UNUSED;
694 return irq_to_desc(isairq);
Jiang Liu74afab72014-10-27 16:12:00 +0800695}
696
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200697/* Online the local APIC infrastructure and initialize the vectors */
698void lapic_online(void)
Jiang Liu74afab72014-10-27 16:12:00 +0800699{
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200700 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800701
Thomas Gleixner5a3f75e2015-07-05 17:12:32 +0000702 lockdep_assert_held(&vector_lock);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200703
704 /* Online the vector matrix array for this CPU */
705 irq_matrix_online(vector_matrix);
706
Jiang Liu74afab72014-10-27 16:12:00 +0800707 /*
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200708 * The interrupt affinity logic never targets interrupts to offline
709 * CPUs. The exception are the legacy PIC interrupts. In general
710 * they are only targeted to CPU0, but depending on the platform
711 * they can be distributed to any online CPU in hardware. The
712 * kernel has no influence on that. So all active legacy vectors
713 * must be installed on all CPUs. All non legacy interrupts can be
714 * cleared.
Jiang Liu74afab72014-10-27 16:12:00 +0800715 */
Thomas Gleixnerf0cc6cc2017-09-13 23:29:29 +0200716 for (vector = 0; vector < NR_VECTORS; vector++)
717 this_cpu_write(vector_irq[vector], __setup_vector_irq(vector));
Jiang Liu74afab72014-10-27 16:12:00 +0800718}
719
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200720void lapic_offline(void)
721{
722 lock_vector_lock();
723 irq_matrix_offline(vector_matrix);
724 unlock_vector_lock();
725}
726
Thomas Gleixnerba801642017-09-13 23:29:44 +0200727static int apic_set_affinity(struct irq_data *irqd,
728 const struct cpumask *dest, bool force)
729{
Thomas Gleixner02edee12017-10-12 11:05:28 +0200730 struct apic_chip_data *apicd = apic_chip_data(irqd);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200731 int err;
732
Thomas Gleixner02edee12017-10-12 11:05:28 +0200733 /*
734 * Core code can call here for inactive interrupts. For inactive
735 * interrupts which use managed or reservation mode there is no
736 * point in going through the vector assignment right now as the
737 * activation will assign a vector which fits the destination
738 * cpumask. Let the core code store the destination mask and be
739 * done with it.
740 */
741 if (!irqd_is_activated(irqd) &&
742 (apicd->is_managed || apicd->can_reserve))
743 return IRQ_SET_MASK_OK;
744
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200745 raw_spin_lock(&vector_lock);
746 cpumask_and(vector_searchmask, dest, cpu_online_mask);
747 if (irqd_affinity_is_managed(irqd))
748 err = assign_managed_vector(irqd, vector_searchmask);
749 else
750 err = assign_vector_locked(irqd, vector_searchmask);
751 raw_spin_unlock(&vector_lock);
Thomas Gleixnerba801642017-09-13 23:29:44 +0200752 return err ? err : IRQ_SET_MASK_OK;
753}
754
755#else
756# define apic_set_affinity NULL
757#endif
758
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200759static int apic_retrigger_irq(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800760{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200761 struct apic_chip_data *apicd = apic_chip_data(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800762 unsigned long flags;
Jiang Liu74afab72014-10-27 16:12:00 +0800763
764 raw_spin_lock_irqsave(&vector_lock, flags);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200765 apic->send_IPI(apicd->cpu, apicd->vector);
Jiang Liu74afab72014-10-27 16:12:00 +0800766 raw_spin_unlock_irqrestore(&vector_lock, flags);
767
768 return 1;
769}
770
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200771void apic_ack_edge(struct irq_data *irqd)
Jiang Liu74afab72014-10-27 16:12:00 +0800772{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200773 irq_complete_move(irqd_cfg(irqd));
774 irq_move_irq(irqd);
Jiang Liu74afab72014-10-27 16:12:00 +0800775 ack_APIC_irq();
776}
777
Jiang Liub5dc8e62015-04-13 14:11:24 +0800778static struct irq_chip lapic_controller = {
Thomas Gleixner8947dfb2017-06-20 01:37:01 +0200779 .name = "APIC",
Jiang Liub5dc8e62015-04-13 14:11:24 +0800780 .irq_ack = apic_ack_edge,
Jiang Liu68f9f442015-04-14 10:30:01 +0800781 .irq_set_affinity = apic_set_affinity,
Jiang Liub5dc8e62015-04-13 14:11:24 +0800782 .irq_retrigger = apic_retrigger_irq,
783};
784
Jiang Liu74afab72014-10-27 16:12:00 +0800785#ifdef CONFIG_SMP
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200786
Thomas Gleixner69cde002017-09-13 23:29:42 +0200787static void free_moved_vector(struct apic_chip_data *apicd)
788{
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200789 unsigned int vector = apicd->prev_vector;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200790 unsigned int cpu = apicd->prev_cpu;
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200791 bool managed = apicd->is_managed;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200792
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200793 /*
794 * This should never happen. Managed interrupts are not
795 * migrated except on CPU down, which does not involve the
796 * cleanup vector. But try to keep the accounting correct
797 * nevertheless.
798 */
799 WARN_ON_ONCE(managed);
800
Thomas Gleixner0696d052017-10-16 16:16:19 +0200801 trace_vector_free_moved(apicd->irq, cpu, vector, managed);
Thomas Gleixner2db1f952017-09-13 23:29:50 +0200802 irq_matrix_free(vector_matrix, cpu, vector, managed);
Thomas Gleixner0696d052017-10-16 16:16:19 +0200803 per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200804 hlist_del_init(&apicd->clist);
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200805 apicd->prev_vector = 0;
Thomas Gleixner69cde002017-09-13 23:29:42 +0200806 apicd->move_in_progress = 0;
807}
808
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200809asmlinkage __visible void __irq_entry smp_irq_move_cleanup_interrupt(void)
810{
811 struct hlist_head *clhead = this_cpu_ptr(&cleanup_list);
812 struct apic_chip_data *apicd;
813 struct hlist_node *tmp;
814
815 entering_ack_irq();
816 /* Prevent vectors vanishing under us */
817 raw_spin_lock(&vector_lock);
818
819 hlist_for_each_entry_safe(apicd, tmp, clhead, clist) {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200820 unsigned int irr, vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200821
822 /*
823 * Paranoia: Check if the vector that needs to be cleaned
824 * up is registered at the APICs IRR. If so, then this is
825 * not the best time to clean it up. Clean it up in the
826 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
827 * to this CPU. IRQ_MOVE_CLEANUP_VECTOR is the lowest
828 * priority external vector, so on return from this
829 * interrupt the device interrupt will happen first.
830 */
831 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
832 if (irr & (1U << (vector % 32))) {
833 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
834 continue;
835 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200836 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200837 }
838
839 raw_spin_unlock(&vector_lock);
840 exiting_irq();
841}
842
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200843static void __send_cleanup_vector(struct apic_chip_data *apicd)
Jiang Liu74afab72014-10-27 16:12:00 +0800844{
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200845 unsigned int cpu;
846
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000847 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200848 apicd->move_in_progress = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200849 cpu = apicd->prev_cpu;
850 if (cpu_online(cpu)) {
851 hlist_add_head(&apicd->clist, per_cpu_ptr(&cleanup_list, cpu));
852 apic->send_IPI(cpu, IRQ_MOVE_CLEANUP_VECTOR);
853 } else {
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200854 apicd->prev_vector = 0;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200855 }
Thomas Gleixnerc1684f52015-12-31 16:30:51 +0000856 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800857}
858
Jiang Liuc6c20022015-04-14 10:30:02 +0800859void send_cleanup_vector(struct irq_cfg *cfg)
860{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200861 struct apic_chip_data *apicd;
Jiang Liu7f3262e2015-04-14 10:30:03 +0800862
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200863 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200864 if (apicd->move_in_progress)
865 __send_cleanup_vector(apicd);
Jiang Liuc6c20022015-04-14 10:30:02 +0800866}
867
Jiang Liu74afab72014-10-27 16:12:00 +0800868static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
869{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200870 struct apic_chip_data *apicd;
Jiang Liu74afab72014-10-27 16:12:00 +0800871
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200872 apicd = container_of(cfg, struct apic_chip_data, hw_irq_cfg);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200873 if (likely(!apicd->move_in_progress))
Jiang Liu74afab72014-10-27 16:12:00 +0800874 return;
875
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200876 if (vector == apicd->vector && apicd->cpu == smp_processor_id())
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200877 __send_cleanup_vector(apicd);
Jiang Liu74afab72014-10-27 16:12:00 +0800878}
879
880void irq_complete_move(struct irq_cfg *cfg)
881{
882 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
883}
884
Thomas Gleixner90a22822015-12-31 16:30:53 +0000885/*
Thomas Gleixner551adc62016-03-14 09:40:46 +0100886 * Called from fixup_irqs() with @desc->lock held and interrupts disabled.
Thomas Gleixner90a22822015-12-31 16:30:53 +0000887 */
888void irq_force_complete_move(struct irq_desc *desc)
Jiang Liu74afab72014-10-27 16:12:00 +0800889{
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200890 struct apic_chip_data *apicd;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200891 struct irq_data *irqd;
892 unsigned int vector;
Jiang Liu74afab72014-10-27 16:12:00 +0800893
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300894 /*
895 * The function is called for all descriptors regardless of which
896 * irqdomain they belong to. For example if an IRQ is provided by
897 * an irq_chip as part of a GPIO driver, the chip data for that
898 * descriptor is specific to the irq_chip in question.
899 *
900 * Check first that the chip_data is what we expect
901 * (apic_chip_data) before touching it any further.
902 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200903 irqd = irq_domain_get_irq_data(x86_vector_domain,
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200904 irq_desc_get_irq(desc));
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200905 if (!irqd)
Mika Westerbergdb91aa72016-10-03 13:17:08 +0300906 return;
907
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200908 raw_spin_lock(&vector_lock);
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200909 apicd = apic_chip_data(irqd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200910 if (!apicd)
911 goto unlock;
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000912
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000913 /*
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200914 * If prev_vector is empty, no action required.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200915 */
Thomas Gleixnerba224fe2017-09-13 23:29:45 +0200916 vector = apicd->prev_vector;
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200917 if (!vector)
918 goto unlock;
919
920 /*
921 * This is tricky. If the cleanup of the old vector has not been
Thomas Gleixner98229aa2015-12-31 16:30:54 +0000922 * done yet, then the following setaffinity call will fail with
923 * -EBUSY. This can leave the interrupt in a stale state.
924 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100925 * All CPUs are stuck in stop machine with interrupts disabled so
926 * calling __irq_complete_move() would be completely pointless.
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200927 *
Thomas Gleixner551adc62016-03-14 09:40:46 +0100928 * 1) The interrupt is in move_in_progress state. That means that we
929 * have not seen an interrupt since the io_apic was reprogrammed to
930 * the new vector.
931 *
932 * 2) The interrupt has fired on the new vector, but the cleanup IPIs
933 * have not been processed yet.
934 */
Thomas Gleixner86ba6552017-09-13 23:29:30 +0200935 if (apicd->move_in_progress) {
Thomas Gleixner551adc62016-03-14 09:40:46 +0100936 /*
937 * In theory there is a race:
938 *
939 * set_ioapic(new_vector) <-- Interrupt is raised before update
940 * is effective, i.e. it's raised on
941 * the old vector.
942 *
943 * So if the target cpu cannot handle that interrupt before
944 * the old vector is cleaned up, we get a spurious interrupt
945 * and in the worst case the ioapic irq line becomes stale.
946 *
947 * But in case of cpu hotplug this should be a non issue
948 * because if the affinity update happens right before all
949 * cpus rendevouz in stop machine, there is no way that the
950 * interrupt can be blocked on the target cpu because all cpus
951 * loops first with interrupts enabled in stop machine, so the
952 * old vector is not yet cleaned up when the interrupt fires.
953 *
954 * So the only way to run into this issue is if the delivery
955 * of the interrupt on the apic/system bus would be delayed
956 * beyond the point where the target cpu disables interrupts
957 * in stop machine. I doubt that it can happen, but at least
958 * there is a theroretical chance. Virtualization might be
959 * able to expose this, but AFAICT the IOAPIC emulation is not
960 * as stupid as the real hardware.
961 *
962 * Anyway, there is nothing we can do about that at this point
963 * w/o refactoring the whole fixup_irq() business completely.
964 * We print at least the irq number and the old vector number,
965 * so we have the necessary information when a problem in that
966 * area arises.
967 */
968 pr_warn("IRQ fixup: irq %d move in progress, old vector %d\n",
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200969 irqd->irq, vector);
Thomas Gleixner551adc62016-03-14 09:40:46 +0100970 }
Thomas Gleixner69cde002017-09-13 23:29:42 +0200971 free_moved_vector(apicd);
Thomas Gleixnerdccfe312017-09-13 23:29:32 +0200972unlock:
Thomas Gleixner56d7d2f2015-12-31 16:30:52 +0000973 raw_spin_unlock(&vector_lock);
Jiang Liu74afab72014-10-27 16:12:00 +0800974}
Thomas Gleixner2cffad72017-09-13 23:29:53 +0200975
976#ifdef CONFIG_HOTPLUG_CPU
977/*
978 * Note, this is not accurate accounting, but at least good enough to
979 * prevent that the actual interrupt move will run out of vectors.
980 */
981int lapic_can_unplug_cpu(void)
982{
983 unsigned int rsvd, avl, tomove, cpu = smp_processor_id();
984 int ret = 0;
985
986 raw_spin_lock(&vector_lock);
987 tomove = irq_matrix_allocated(vector_matrix);
988 avl = irq_matrix_available(vector_matrix, true);
989 if (avl < tomove) {
990 pr_warn("CPU %u has %u vectors, %u available. Cannot disable CPU\n",
991 cpu, tomove, avl);
992 ret = -ENOSPC;
993 goto out;
994 }
995 rsvd = irq_matrix_reserved(vector_matrix);
996 if (avl < rsvd) {
997 pr_warn("Reserved vectors %u > available %u. IRQ request may fail\n",
998 rsvd, avl);
999 }
1000out:
1001 raw_spin_unlock(&vector_lock);
1002 return ret;
1003}
1004#endif /* HOTPLUG_CPU */
1005#endif /* SMP */
Jiang Liu74afab72014-10-27 16:12:00 +08001006
Jiang Liu74afab72014-10-27 16:12:00 +08001007static void __init print_APIC_field(int base)
1008{
1009 int i;
1010
1011 printk(KERN_DEBUG);
1012
1013 for (i = 0; i < 8; i++)
1014 pr_cont("%08x", apic_read(base + i*0x10));
1015
1016 pr_cont("\n");
1017}
1018
1019static void __init print_local_APIC(void *dummy)
1020{
1021 unsigned int i, v, ver, maxlvt;
1022 u64 icr;
1023
Jiang Liu849d3562014-10-27 16:12:01 +08001024 pr_debug("printing local APIC contents on CPU#%d/%d:\n",
1025 smp_processor_id(), hard_smp_processor_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001026 v = apic_read(APIC_ID);
Jiang Liu849d3562014-10-27 16:12:01 +08001027 pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
Jiang Liu74afab72014-10-27 16:12:00 +08001028 v = apic_read(APIC_LVR);
Jiang Liu849d3562014-10-27 16:12:01 +08001029 pr_info("... APIC VERSION: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001030 ver = GET_APIC_VERSION(v);
1031 maxlvt = lapic_get_maxlvt();
1032
1033 v = apic_read(APIC_TASKPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001034 pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001035
1036 /* !82489DX */
1037 if (APIC_INTEGRATED(ver)) {
1038 if (!APIC_XAPIC(ver)) {
1039 v = apic_read(APIC_ARBPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001040 pr_debug("... APIC ARBPRI: %08x (%02x)\n",
1041 v, v & APIC_ARBPRI_MASK);
Jiang Liu74afab72014-10-27 16:12:00 +08001042 }
1043 v = apic_read(APIC_PROCPRI);
Jiang Liu849d3562014-10-27 16:12:01 +08001044 pr_debug("... APIC PROCPRI: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001045 }
1046
1047 /*
1048 * Remote read supported only in the 82489DX and local APIC for
1049 * Pentium processors.
1050 */
1051 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1052 v = apic_read(APIC_RRR);
Jiang Liu849d3562014-10-27 16:12:01 +08001053 pr_debug("... APIC RRR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001054 }
1055
1056 v = apic_read(APIC_LDR);
Jiang Liu849d3562014-10-27 16:12:01 +08001057 pr_debug("... APIC LDR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001058 if (!x2apic_enabled()) {
1059 v = apic_read(APIC_DFR);
Jiang Liu849d3562014-10-27 16:12:01 +08001060 pr_debug("... APIC DFR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001061 }
1062 v = apic_read(APIC_SPIV);
Jiang Liu849d3562014-10-27 16:12:01 +08001063 pr_debug("... APIC SPIV: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001064
Jiang Liu849d3562014-10-27 16:12:01 +08001065 pr_debug("... APIC ISR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001066 print_APIC_field(APIC_ISR);
Jiang Liu849d3562014-10-27 16:12:01 +08001067 pr_debug("... APIC TMR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001068 print_APIC_field(APIC_TMR);
Jiang Liu849d3562014-10-27 16:12:01 +08001069 pr_debug("... APIC IRR field:\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001070 print_APIC_field(APIC_IRR);
1071
1072 /* !82489DX */
1073 if (APIC_INTEGRATED(ver)) {
1074 /* Due to the Pentium erratum 3AP. */
1075 if (maxlvt > 3)
1076 apic_write(APIC_ESR, 0);
1077
1078 v = apic_read(APIC_ESR);
Jiang Liu849d3562014-10-27 16:12:01 +08001079 pr_debug("... APIC ESR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001080 }
1081
1082 icr = apic_icr_read();
Jiang Liu849d3562014-10-27 16:12:01 +08001083 pr_debug("... APIC ICR: %08x\n", (u32)icr);
1084 pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
Jiang Liu74afab72014-10-27 16:12:00 +08001085
1086 v = apic_read(APIC_LVTT);
Jiang Liu849d3562014-10-27 16:12:01 +08001087 pr_debug("... APIC LVTT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001088
1089 if (maxlvt > 3) {
1090 /* PC is LVT#4. */
1091 v = apic_read(APIC_LVTPC);
Jiang Liu849d3562014-10-27 16:12:01 +08001092 pr_debug("... APIC LVTPC: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001093 }
1094 v = apic_read(APIC_LVT0);
Jiang Liu849d3562014-10-27 16:12:01 +08001095 pr_debug("... APIC LVT0: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001096 v = apic_read(APIC_LVT1);
Jiang Liu849d3562014-10-27 16:12:01 +08001097 pr_debug("... APIC LVT1: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001098
1099 if (maxlvt > 2) {
1100 /* ERR is LVT#3. */
1101 v = apic_read(APIC_LVTERR);
Jiang Liu849d3562014-10-27 16:12:01 +08001102 pr_debug("... APIC LVTERR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001103 }
1104
1105 v = apic_read(APIC_TMICT);
Jiang Liu849d3562014-10-27 16:12:01 +08001106 pr_debug("... APIC TMICT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001107 v = apic_read(APIC_TMCCT);
Jiang Liu849d3562014-10-27 16:12:01 +08001108 pr_debug("... APIC TMCCT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001109 v = apic_read(APIC_TDCR);
Jiang Liu849d3562014-10-27 16:12:01 +08001110 pr_debug("... APIC TDCR: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001111
1112 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1113 v = apic_read(APIC_EFEAT);
1114 maxlvt = (v >> 16) & 0xff;
Jiang Liu849d3562014-10-27 16:12:01 +08001115 pr_debug("... APIC EFEAT: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001116 v = apic_read(APIC_ECTRL);
Jiang Liu849d3562014-10-27 16:12:01 +08001117 pr_debug("... APIC ECTRL: %08x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001118 for (i = 0; i < maxlvt; i++) {
1119 v = apic_read(APIC_EILVTn(i));
Jiang Liu849d3562014-10-27 16:12:01 +08001120 pr_debug("... APIC EILVT%d: %08x\n", i, v);
Jiang Liu74afab72014-10-27 16:12:00 +08001121 }
1122 }
1123 pr_cont("\n");
1124}
1125
1126static void __init print_local_APICs(int maxcpu)
1127{
1128 int cpu;
1129
1130 if (!maxcpu)
1131 return;
1132
1133 preempt_disable();
1134 for_each_online_cpu(cpu) {
1135 if (cpu >= maxcpu)
1136 break;
1137 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1138 }
1139 preempt_enable();
1140}
1141
1142static void __init print_PIC(void)
1143{
1144 unsigned int v;
1145 unsigned long flags;
1146
1147 if (!nr_legacy_irqs())
1148 return;
1149
Jiang Liu849d3562014-10-27 16:12:01 +08001150 pr_debug("\nprinting PIC contents\n");
Jiang Liu74afab72014-10-27 16:12:00 +08001151
1152 raw_spin_lock_irqsave(&i8259A_lock, flags);
1153
1154 v = inb(0xa1) << 8 | inb(0x21);
Jiang Liu849d3562014-10-27 16:12:01 +08001155 pr_debug("... PIC IMR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001156
1157 v = inb(0xa0) << 8 | inb(0x20);
Jiang Liu849d3562014-10-27 16:12:01 +08001158 pr_debug("... PIC IRR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001159
1160 outb(0x0b, 0xa0);
1161 outb(0x0b, 0x20);
1162 v = inb(0xa0) << 8 | inb(0x20);
1163 outb(0x0a, 0xa0);
1164 outb(0x0a, 0x20);
1165
1166 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1167
Jiang Liu849d3562014-10-27 16:12:01 +08001168 pr_debug("... PIC ISR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001169
1170 v = inb(0x4d1) << 8 | inb(0x4d0);
Jiang Liu849d3562014-10-27 16:12:01 +08001171 pr_debug("... PIC ELCR: %04x\n", v);
Jiang Liu74afab72014-10-27 16:12:00 +08001172}
1173
1174static int show_lapic __initdata = 1;
1175static __init int setup_show_lapic(char *arg)
1176{
1177 int num = -1;
1178
1179 if (strcmp(arg, "all") == 0) {
1180 show_lapic = CONFIG_NR_CPUS;
1181 } else {
1182 get_option(&arg, &num);
1183 if (num >= 0)
1184 show_lapic = num;
1185 }
1186
1187 return 1;
1188}
1189__setup("show_lapic=", setup_show_lapic);
1190
1191static int __init print_ICs(void)
1192{
1193 if (apic_verbosity == APIC_QUIET)
1194 return 0;
1195
1196 print_PIC();
1197
1198 /* don't print out if apic is not there */
Borislav Petkov93984fb2016-04-04 22:25:00 +02001199 if (!boot_cpu_has(X86_FEATURE_APIC) && !apic_from_smp_config())
Jiang Liu74afab72014-10-27 16:12:00 +08001200 return 0;
1201
1202 print_local_APICs(show_lapic);
1203 print_IO_APICs();
1204
1205 return 0;
1206}
1207
1208late_initcall(print_ICs);