blob: 0eabacd6434b8e40876581605c619513bf9ac512 [file] [log] [blame]
bellard7d132992003-03-06 23:23:54 +00001/*
2 * i386 emulator main execution loop
3 *
bellard66321a12005-04-06 20:47:48 +00004 * Copyright (c) 2003-2005 Fabrice Bellard
bellard7d132992003-03-06 23:23:54 +00005 *
bellard3ef693a2003-03-23 20:17:16 +00006 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
bellard7d132992003-03-06 23:23:54 +000010 *
bellard3ef693a2003-03-23 20:17:16 +000011 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
bellard7d132992003-03-06 23:23:54 +000015 *
bellard3ef693a2003-03-23 20:17:16 +000016 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
bellard7d132992003-03-06 23:23:54 +000019 */
bellarde4533c72003-06-15 19:51:39 +000020#include "config.h"
bellard93ac68b2003-09-30 20:57:29 +000021#include "exec.h"
bellard956034d2003-04-29 20:40:53 +000022#include "disas.h"
bellard7d132992003-03-06 23:23:54 +000023
bellardfbf9eeb2004-04-25 21:21:33 +000024#if !defined(CONFIG_SOFTMMU)
25#undef EAX
26#undef ECX
27#undef EDX
28#undef EBX
29#undef ESP
30#undef EBP
31#undef ESI
32#undef EDI
33#undef EIP
34#include <signal.h>
35#include <sys/ucontext.h>
36#endif
37
bellard36bdbe52003-11-19 22:12:02 +000038int tb_invalidated_flag;
39
bellarddc990652003-03-19 00:00:28 +000040//#define DEBUG_EXEC
bellard9de5e442003-03-23 16:49:39 +000041//#define DEBUG_SIGNAL
bellard7d132992003-03-06 23:23:54 +000042
j_mayereddf68a2007-04-05 07:22:49 +000043#if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_M68K) || \
44 defined(TARGET_ALPHA)
bellarde4533c72003-06-15 19:51:39 +000045/* XXX: unify with i386 target */
46void cpu_loop_exit(void)
47{
48 longjmp(env->jmp_env, 1);
49}
50#endif
pbrooke6e59062006-10-22 00:18:54 +000051#if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K))
bellard34751872005-07-02 14:31:34 +000052#define reg_T2
53#endif
bellarde4533c72003-06-15 19:51:39 +000054
bellardfbf9eeb2004-04-25 21:21:33 +000055/* exit the current TB from a signal handler. The host registers are
56 restored in a state compatible with the CPU emulator
57 */
58void cpu_resume_from_signal(CPUState *env1, void *puc)
59{
60#if !defined(CONFIG_SOFTMMU)
61 struct ucontext *uc = puc;
62#endif
63
64 env = env1;
65
66 /* XXX: restore cpu registers saved in host registers */
67
68#if !defined(CONFIG_SOFTMMU)
69 if (puc) {
70 /* XXX: use siglongjmp ? */
71 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
72 }
73#endif
74 longjmp(env->jmp_env, 1);
75}
76
bellard8a40a182005-11-20 10:35:40 +000077
78static TranslationBlock *tb_find_slow(target_ulong pc,
79 target_ulong cs_base,
80 unsigned int flags)
81{
82 TranslationBlock *tb, **ptb1;
83 int code_gen_size;
84 unsigned int h;
85 target_ulong phys_pc, phys_page1, phys_page2, virt_page2;
86 uint8_t *tc_ptr;
87
88 spin_lock(&tb_lock);
89
90 tb_invalidated_flag = 0;
91
92 regs_to_env(); /* XXX: do it just before cpu_gen_code() */
93
94 /* find translated block using physical mappings */
95 phys_pc = get_phys_addr_code(env, pc);
96 phys_page1 = phys_pc & TARGET_PAGE_MASK;
97 phys_page2 = -1;
98 h = tb_phys_hash_func(phys_pc);
99 ptb1 = &tb_phys_hash[h];
100 for(;;) {
101 tb = *ptb1;
102 if (!tb)
103 goto not_found;
104 if (tb->pc == pc &&
105 tb->page_addr[0] == phys_page1 &&
106 tb->cs_base == cs_base &&
107 tb->flags == flags) {
108 /* check next page if needed */
109 if (tb->page_addr[1] != -1) {
110 virt_page2 = (pc & TARGET_PAGE_MASK) +
111 TARGET_PAGE_SIZE;
112 phys_page2 = get_phys_addr_code(env, virt_page2);
113 if (tb->page_addr[1] == phys_page2)
114 goto found;
115 } else {
116 goto found;
117 }
118 }
119 ptb1 = &tb->phys_hash_next;
120 }
121 not_found:
122 /* if no translated code available, then translate it now */
123 tb = tb_alloc(pc);
124 if (!tb) {
125 /* flush must be done */
126 tb_flush(env);
127 /* cannot fail at this point */
128 tb = tb_alloc(pc);
129 /* don't forget to invalidate previous TB info */
bellard15388002005-12-19 01:42:32 +0000130 tb_invalidated_flag = 1;
bellard8a40a182005-11-20 10:35:40 +0000131 }
132 tc_ptr = code_gen_ptr;
133 tb->tc_ptr = tc_ptr;
134 tb->cs_base = cs_base;
135 tb->flags = flags;
136 cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size);
137 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
138
139 /* check next page if needed */
140 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
141 phys_page2 = -1;
142 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
143 phys_page2 = get_phys_addr_code(env, virt_page2);
144 }
145 tb_link_phys(tb, phys_pc, phys_page2);
146
147 found:
bellard8a40a182005-11-20 10:35:40 +0000148 /* we add the TB in the virtual pc hash table */
149 env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb;
150 spin_unlock(&tb_lock);
151 return tb;
152}
153
154static inline TranslationBlock *tb_find_fast(void)
155{
156 TranslationBlock *tb;
157 target_ulong cs_base, pc;
158 unsigned int flags;
159
160 /* we record a subset of the CPU state. It will
161 always be the same before a given translated block
162 is executed. */
163#if defined(TARGET_I386)
164 flags = env->hflags;
165 flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK));
166 cs_base = env->segs[R_CS].base;
167 pc = cs_base + env->eip;
168#elif defined(TARGET_ARM)
169 flags = env->thumb | (env->vfp.vec_len << 1)
bellardb5ff1b32005-11-26 10:38:39 +0000170 | (env->vfp.vec_stride << 4);
171 if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR)
172 flags |= (1 << 6);
pbrook40f137e2006-02-20 00:33:36 +0000173 if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30))
174 flags |= (1 << 7);
bellard8a40a182005-11-20 10:35:40 +0000175 cs_base = 0;
176 pc = env->regs[15];
177#elif defined(TARGET_SPARC)
178#ifdef TARGET_SPARC64
bellarda80dde02006-06-26 19:53:29 +0000179 // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
180 flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
181 | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
bellard8a40a182005-11-20 10:35:40 +0000182#else
bellarda80dde02006-06-26 19:53:29 +0000183 // FPU enable . MMU enabled . MMU no-fault . Supervisor
184 flags = (env->psref << 3) | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1)
185 | env->psrs;
bellard8a40a182005-11-20 10:35:40 +0000186#endif
187 cs_base = env->npc;
188 pc = env->pc;
189#elif defined(TARGET_PPC)
190 flags = (msr_pr << MSR_PR) | (msr_fp << MSR_FP) |
191 (msr_se << MSR_SE) | (msr_le << MSR_LE);
192 cs_base = 0;
193 pc = env->nip;
194#elif defined(TARGET_MIPS)
pbrook56b19402006-03-11 16:23:39 +0000195 flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK);
bellardcc9442b2005-11-26 18:43:28 +0000196 cs_base = 0;
bellard8a40a182005-11-20 10:35:40 +0000197 pc = env->PC;
pbrooke6e59062006-10-22 00:18:54 +0000198#elif defined(TARGET_M68K)
199 flags = env->fpcr & M68K_FPCR_PREC;
200 cs_base = 0;
201 pc = env->pc;
bellardfdf9b3e2006-04-27 21:07:38 +0000202#elif defined(TARGET_SH4)
203 flags = env->sr & (SR_MD | SR_RB);
204 cs_base = 0; /* XXXXX */
205 pc = env->pc;
j_mayereddf68a2007-04-05 07:22:49 +0000206#elif defined(TARGET_ALPHA)
207 flags = env->ps;
208 cs_base = 0;
209 pc = env->pc;
bellard8a40a182005-11-20 10:35:40 +0000210#else
211#error unsupported CPU
212#endif
213 tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)];
214 if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base ||
215 tb->flags != flags, 0)) {
216 tb = tb_find_slow(pc, cs_base, flags);
bellard15388002005-12-19 01:42:32 +0000217 /* Note: we do it here to avoid a gcc bug on Mac OS X when
218 doing it in tb_find_slow */
219 if (tb_invalidated_flag) {
220 /* as some TB could have been invalidated because
221 of memory exceptions while generating the code, we
222 must recompute the hash index here */
223 T0 = 0;
224 }
bellard8a40a182005-11-20 10:35:40 +0000225 }
226 return tb;
227}
228
229
bellard7d132992003-03-06 23:23:54 +0000230/* main execution loop */
231
bellarde4533c72003-06-15 19:51:39 +0000232int cpu_exec(CPUState *env1)
bellard7d132992003-03-06 23:23:54 +0000233{
pbrook1057eaa2007-02-04 13:37:44 +0000234#define DECLARE_HOST_REGS 1
235#include "hostregs_helper.h"
236#if defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000237#if defined(reg_REGWPTR)
238 uint32_t *saved_regwptr;
239#endif
240#endif
bellardfdbb4692006-06-14 17:32:25 +0000241#if defined(__sparc__) && !defined(HOST_SOLARIS)
thsb49d07b2007-02-02 03:57:09 +0000242 int saved_i7;
243 target_ulong tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000244#endif
bellard8a40a182005-11-20 10:35:40 +0000245 int ret, interrupt_request;
bellard7d132992003-03-06 23:23:54 +0000246 void (*gen_func)(void);
bellard8a40a182005-11-20 10:35:40 +0000247 TranslationBlock *tb;
bellardc27004e2005-01-03 23:35:10 +0000248 uint8_t *tc_ptr;
bellard8c6939c2003-06-09 15:28:00 +0000249
bellard5a1e3cf2005-11-23 21:02:53 +0000250#if defined(TARGET_I386)
251 /* handle exit of HALTED state */
252 if (env1->hflags & HF_HALTED_MASK) {
253 /* disable halt condition */
254 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
255 (env1->eflags & IF_MASK)) {
256 env1->hflags &= ~HF_HALTED_MASK;
257 } else {
258 return EXCP_HALTED;
259 }
260 }
bellarde80e1cc2005-11-23 22:05:28 +0000261#elif defined(TARGET_PPC)
bellard50443c92005-11-26 20:15:14 +0000262 if (env1->halted) {
bellarde80e1cc2005-11-23 22:05:28 +0000263 if (env1->msr[MSR_EE] &&
j_mayer47103572007-03-30 09:38:04 +0000264 (env1->interrupt_request & CPU_INTERRUPT_HARD)) {
bellard50443c92005-11-26 20:15:14 +0000265 env1->halted = 0;
bellarde80e1cc2005-11-23 22:05:28 +0000266 } else {
267 return EXCP_HALTED;
268 }
269 }
bellardba3c64f2005-12-05 20:31:52 +0000270#elif defined(TARGET_SPARC)
271 if (env1->halted) {
272 if ((env1->interrupt_request & CPU_INTERRUPT_HARD) &&
273 (env1->psret != 0)) {
274 env1->halted = 0;
275 } else {
276 return EXCP_HALTED;
277 }
278 }
bellard9332f9d2005-11-26 10:46:39 +0000279#elif defined(TARGET_ARM)
280 if (env1->halted) {
281 /* An interrupt wakes the CPU even if the I and F CPSR bits are
282 set. */
283 if (env1->interrupt_request
284 & (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD)) {
285 env1->halted = 0;
286 } else {
287 return EXCP_HALTED;
288 }
289 }
bellard6810e152005-12-05 19:59:05 +0000290#elif defined(TARGET_MIPS)
291 if (env1->halted) {
292 if (env1->interrupt_request &
293 (CPU_INTERRUPT_HARD | CPU_INTERRUPT_TIMER)) {
294 env1->halted = 0;
295 } else {
296 return EXCP_HALTED;
297 }
298 }
j_mayereddf68a2007-04-05 07:22:49 +0000299#elif defined(TARGET_ALPHA)
300 if (env1->halted) {
301 if (env1->interrupt_request & CPU_INTERRUPT_HARD) {
302 env1->halted = 0;
303 } else {
304 return EXCP_HALTED;
305 }
306 }
bellard5a1e3cf2005-11-23 21:02:53 +0000307#endif
308
bellard6a00d602005-11-21 23:25:50 +0000309 cpu_single_env = env1;
310
bellard7d132992003-03-06 23:23:54 +0000311 /* first we save global registers */
pbrook1057eaa2007-02-04 13:37:44 +0000312#define SAVE_HOST_REGS 1
313#include "hostregs_helper.h"
bellardc27004e2005-01-03 23:35:10 +0000314 env = env1;
bellardfdbb4692006-06-14 17:32:25 +0000315#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellarde4533c72003-06-15 19:51:39 +0000316 /* we also save i7 because longjmp may not restore it */
317 asm volatile ("mov %%i7, %0" : "=r" (saved_i7));
318#endif
319
320#if defined(TARGET_I386)
bellard0d1a29f2004-10-12 22:01:28 +0000321 env_to_regs();
bellard9de5e442003-03-23 16:49:39 +0000322 /* put eflags in CPU temporary format */
bellardfc2b4c42003-03-29 16:52:44 +0000323 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
324 DF = 1 - (2 * ((env->eflags >> 10) & 1));
bellard9de5e442003-03-23 16:49:39 +0000325 CC_OP = CC_OP_EFLAGS;
bellardfc2b4c42003-03-29 16:52:44 +0000326 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000327#elif defined(TARGET_ARM)
bellard93ac68b2003-09-30 20:57:29 +0000328#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000329#if defined(reg_REGWPTR)
330 saved_regwptr = REGWPTR;
331#endif
bellard67867302003-11-23 17:05:30 +0000332#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000333#elif defined(TARGET_M68K)
334 env->cc_op = CC_OP_FLAGS;
335 env->cc_dest = env->sr & 0xf;
336 env->cc_x = (env->sr >> 4) & 1;
bellard6af0bf92005-07-02 14:58:51 +0000337#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000338#elif defined(TARGET_SH4)
339 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000340#elif defined(TARGET_ALPHA)
341 env_to_regs();
bellarde4533c72003-06-15 19:51:39 +0000342#else
343#error unsupported target CPU
344#endif
bellard3fb2ded2003-06-24 13:22:59 +0000345 env->exception_index = -1;
bellard9d27abd2003-05-10 13:13:54 +0000346
bellard7d132992003-03-06 23:23:54 +0000347 /* prepare setjmp context for exception handling */
bellard3fb2ded2003-06-24 13:22:59 +0000348 for(;;) {
349 if (setjmp(env->jmp_env) == 0) {
bellardee8b7022004-02-03 23:35:10 +0000350 env->current_tb = NULL;
bellard3fb2ded2003-06-24 13:22:59 +0000351 /* if an exception is pending, we execute it here */
352 if (env->exception_index >= 0) {
353 if (env->exception_index >= EXCP_INTERRUPT) {
354 /* exit request from the cpu execution loop */
355 ret = env->exception_index;
356 break;
357 } else if (env->user_mode_only) {
358 /* if user mode only, we simulate a fake exception
ths9f083492006-12-07 18:28:42 +0000359 which will be handled outside the cpu execution
bellard3fb2ded2003-06-24 13:22:59 +0000360 loop */
bellard83479e72003-06-25 16:12:37 +0000361#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000362 do_interrupt_user(env->exception_index,
363 env->exception_is_int,
364 env->error_code,
365 env->exception_next_eip);
bellard83479e72003-06-25 16:12:37 +0000366#endif
bellard3fb2ded2003-06-24 13:22:59 +0000367 ret = env->exception_index;
368 break;
369 } else {
bellard83479e72003-06-25 16:12:37 +0000370#if defined(TARGET_I386)
bellard3fb2ded2003-06-24 13:22:59 +0000371 /* simulate a real cpu exception. On i386, it can
372 trigger new exceptions, but we do not handle
373 double or triple faults yet. */
374 do_interrupt(env->exception_index,
375 env->exception_is_int,
376 env->error_code,
bellardd05e66d2003-08-20 21:34:35 +0000377 env->exception_next_eip, 0);
ths678dde12007-03-31 20:28:52 +0000378 /* successfully delivered */
379 env->old_exception = -1;
bellardce097762004-01-04 23:53:18 +0000380#elif defined(TARGET_PPC)
381 do_interrupt(env);
bellard6af0bf92005-07-02 14:58:51 +0000382#elif defined(TARGET_MIPS)
383 do_interrupt(env);
bellarde95c8d52004-09-30 22:22:08 +0000384#elif defined(TARGET_SPARC)
bellard1a0c3292005-02-13 19:02:07 +0000385 do_interrupt(env->exception_index);
bellardb5ff1b32005-11-26 10:38:39 +0000386#elif defined(TARGET_ARM)
387 do_interrupt(env);
bellardfdf9b3e2006-04-27 21:07:38 +0000388#elif defined(TARGET_SH4)
389 do_interrupt(env);
j_mayereddf68a2007-04-05 07:22:49 +0000390#elif defined(TARGET_ALPHA)
391 do_interrupt(env);
bellard83479e72003-06-25 16:12:37 +0000392#endif
bellard3fb2ded2003-06-24 13:22:59 +0000393 }
394 env->exception_index = -1;
bellard9df217a2005-02-10 22:05:51 +0000395 }
396#ifdef USE_KQEMU
397 if (kqemu_is_ok(env) && env->interrupt_request == 0) {
398 int ret;
399 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
400 ret = kqemu_cpu_exec(env);
401 /* put eflags in CPU temporary format */
402 CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
403 DF = 1 - (2 * ((env->eflags >> 10) & 1));
404 CC_OP = CC_OP_EFLAGS;
405 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
406 if (ret == 1) {
407 /* exception */
408 longjmp(env->jmp_env, 1);
409 } else if (ret == 2) {
410 /* softmmu execution needed */
411 } else {
412 if (env->interrupt_request != 0) {
413 /* hardware interrupt will be executed just after */
414 } else {
415 /* otherwise, we restart */
416 longjmp(env->jmp_env, 1);
417 }
418 }
bellard9de5e442003-03-23 16:49:39 +0000419 }
bellard9df217a2005-02-10 22:05:51 +0000420#endif
421
bellard3fb2ded2003-06-24 13:22:59 +0000422 T0 = 0; /* force lookup of first TB */
423 for(;;) {
bellardfdbb4692006-06-14 17:32:25 +0000424#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000425 /* g1 can be modified by some libc? functions */
426 tmp_T0 = T0;
427#endif
bellard68a79312003-06-30 13:12:32 +0000428 interrupt_request = env->interrupt_request;
bellard2e255c62003-08-21 23:25:21 +0000429 if (__builtin_expect(interrupt_request, 0)) {
pbrook6658ffb2007-03-16 23:58:11 +0000430 if (interrupt_request & CPU_INTERRUPT_DEBUG) {
431 env->interrupt_request &= ~CPU_INTERRUPT_DEBUG;
432 env->exception_index = EXCP_DEBUG;
433 cpu_loop_exit();
434 }
bellard68a79312003-06-30 13:12:32 +0000435#if defined(TARGET_I386)
bellard3b21e032006-09-24 18:41:56 +0000436 if ((interrupt_request & CPU_INTERRUPT_SMI) &&
437 !(env->hflags & HF_SMM_MASK)) {
438 env->interrupt_request &= ~CPU_INTERRUPT_SMI;
439 do_smm_enter();
440#if defined(__sparc__) && !defined(HOST_SOLARIS)
441 tmp_T0 = 0;
442#else
443 T0 = 0;
444#endif
445 } else if ((interrupt_request & CPU_INTERRUPT_HARD) &&
bellard3f337312003-08-20 23:02:09 +0000446 (env->eflags & IF_MASK) &&
447 !(env->hflags & HF_INHIBIT_IRQ_MASK)) {
bellard68a79312003-06-30 13:12:32 +0000448 int intno;
bellardfbf9eeb2004-04-25 21:21:33 +0000449 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellarda541f292004-04-12 20:39:29 +0000450 intno = cpu_get_pic_interrupt(env);
bellardf193c792004-03-21 17:06:25 +0000451 if (loglevel & CPU_LOG_TB_IN_ASM) {
bellard68a79312003-06-30 13:12:32 +0000452 fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno);
453 }
bellardd05e66d2003-08-20 21:34:35 +0000454 do_interrupt(intno, 0, 0, 0, 1);
bellard907a5b22003-06-30 23:18:22 +0000455 /* ensure that no TB jump will be modified as
456 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000457#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard907a5b22003-06-30 23:18:22 +0000458 tmp_T0 = 0;
459#else
460 T0 = 0;
461#endif
bellard68a79312003-06-30 13:12:32 +0000462 }
bellardce097762004-01-04 23:53:18 +0000463#elif defined(TARGET_PPC)
bellard9fddaa02004-05-21 12:59:32 +0000464#if 0
465 if ((interrupt_request & CPU_INTERRUPT_RESET)) {
466 cpu_ppc_reset(env);
467 }
468#endif
j_mayer47103572007-03-30 09:38:04 +0000469 if (interrupt_request & CPU_INTERRUPT_HARD) {
470 if (ppc_hw_interrupt(env) == 1) {
471 /* Some exception was raised */
472 if (env->pending_interrupts == 0)
473 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
bellardfdbb4692006-06-14 17:32:25 +0000474#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000475 tmp_T0 = 0;
476#else
477 T0 = 0;
478#endif
479 }
bellardce097762004-01-04 23:53:18 +0000480 }
bellard6af0bf92005-07-02 14:58:51 +0000481#elif defined(TARGET_MIPS)
482 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
ths24c7b0e2007-03-30 16:44:54 +0000483 (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
bellard6af0bf92005-07-02 14:58:51 +0000484 (env->CP0_Status & (1 << CP0St_IE)) &&
ths24c7b0e2007-03-30 16:44:54 +0000485 !(env->CP0_Status & (1 << CP0St_EXL)) &&
486 !(env->CP0_Status & (1 << CP0St_ERL)) &&
bellard6af0bf92005-07-02 14:58:51 +0000487 !(env->hflags & MIPS_HFLAG_DM)) {
488 /* Raise it */
489 env->exception_index = EXCP_EXT_INTERRUPT;
490 env->error_code = 0;
491 do_interrupt(env);
bellardfdbb4692006-06-14 17:32:25 +0000492#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000493 tmp_T0 = 0;
494#else
495 T0 = 0;
496#endif
bellard6af0bf92005-07-02 14:58:51 +0000497 }
bellarde95c8d52004-09-30 22:22:08 +0000498#elif defined(TARGET_SPARC)
bellard66321a12005-04-06 20:47:48 +0000499 if ((interrupt_request & CPU_INTERRUPT_HARD) &&
500 (env->psret != 0)) {
501 int pil = env->interrupt_index & 15;
502 int type = env->interrupt_index & 0xf0;
503
504 if (((type == TT_EXTINT) &&
505 (pil == 15 || pil > env->psrpil)) ||
506 type != TT_EXTINT) {
507 env->interrupt_request &= ~CPU_INTERRUPT_HARD;
508 do_interrupt(env->interrupt_index);
509 env->interrupt_index = 0;
bellardfdbb4692006-06-14 17:32:25 +0000510#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8a40a182005-11-20 10:35:40 +0000511 tmp_T0 = 0;
512#else
513 T0 = 0;
514#endif
bellard66321a12005-04-06 20:47:48 +0000515 }
bellarde95c8d52004-09-30 22:22:08 +0000516 } else if (interrupt_request & CPU_INTERRUPT_TIMER) {
517 //do_interrupt(0, 0, 0, 0, 0);
518 env->interrupt_request &= ~CPU_INTERRUPT_TIMER;
bellardba3c64f2005-12-05 20:31:52 +0000519 } else if (interrupt_request & CPU_INTERRUPT_HALT) {
bellarddf52b002006-09-20 20:30:57 +0000520 env->interrupt_request &= ~CPU_INTERRUPT_HALT;
521 env->halted = 1;
522 env->exception_index = EXCP_HLT;
523 cpu_loop_exit();
bellardba3c64f2005-12-05 20:31:52 +0000524 }
bellardb5ff1b32005-11-26 10:38:39 +0000525#elif defined(TARGET_ARM)
526 if (interrupt_request & CPU_INTERRUPT_FIQ
527 && !(env->uncached_cpsr & CPSR_F)) {
528 env->exception_index = EXCP_FIQ;
529 do_interrupt(env);
530 }
531 if (interrupt_request & CPU_INTERRUPT_HARD
532 && !(env->uncached_cpsr & CPSR_I)) {
533 env->exception_index = EXCP_IRQ;
534 do_interrupt(env);
535 }
bellardfdf9b3e2006-04-27 21:07:38 +0000536#elif defined(TARGET_SH4)
537 /* XXXXX */
j_mayereddf68a2007-04-05 07:22:49 +0000538#elif defined(TARGET_ALPHA)
539 if (interrupt_request & CPU_INTERRUPT_HARD) {
540 do_interrupt(env);
541 }
bellard68a79312003-06-30 13:12:32 +0000542#endif
bellard9d050952006-05-22 22:03:52 +0000543 /* Don't use the cached interupt_request value,
544 do_interrupt may have updated the EXITTB flag. */
bellardb5ff1b32005-11-26 10:38:39 +0000545 if (env->interrupt_request & CPU_INTERRUPT_EXITTB) {
bellardbf3e8bf2004-02-16 21:58:54 +0000546 env->interrupt_request &= ~CPU_INTERRUPT_EXITTB;
547 /* ensure that no TB jump will be modified as
548 the program flow was changed */
bellardfdbb4692006-06-14 17:32:25 +0000549#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellardbf3e8bf2004-02-16 21:58:54 +0000550 tmp_T0 = 0;
551#else
552 T0 = 0;
553#endif
554 }
bellard68a79312003-06-30 13:12:32 +0000555 if (interrupt_request & CPU_INTERRUPT_EXIT) {
556 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
557 env->exception_index = EXCP_INTERRUPT;
558 cpu_loop_exit();
559 }
bellard3fb2ded2003-06-24 13:22:59 +0000560 }
561#ifdef DEBUG_EXEC
bellardb5ff1b32005-11-26 10:38:39 +0000562 if ((loglevel & CPU_LOG_TB_CPU)) {
bellard3fb2ded2003-06-24 13:22:59 +0000563#if defined(TARGET_I386)
564 /* restore flags in standard format */
bellardfc9f7152005-04-26 19:33:35 +0000565#ifdef reg_EAX
bellard3fb2ded2003-06-24 13:22:59 +0000566 env->regs[R_EAX] = EAX;
bellardfc9f7152005-04-26 19:33:35 +0000567#endif
568#ifdef reg_EBX
bellard3fb2ded2003-06-24 13:22:59 +0000569 env->regs[R_EBX] = EBX;
bellardfc9f7152005-04-26 19:33:35 +0000570#endif
571#ifdef reg_ECX
bellard3fb2ded2003-06-24 13:22:59 +0000572 env->regs[R_ECX] = ECX;
bellardfc9f7152005-04-26 19:33:35 +0000573#endif
574#ifdef reg_EDX
bellard3fb2ded2003-06-24 13:22:59 +0000575 env->regs[R_EDX] = EDX;
bellardfc9f7152005-04-26 19:33:35 +0000576#endif
577#ifdef reg_ESI
bellard3fb2ded2003-06-24 13:22:59 +0000578 env->regs[R_ESI] = ESI;
bellardfc9f7152005-04-26 19:33:35 +0000579#endif
580#ifdef reg_EDI
bellard3fb2ded2003-06-24 13:22:59 +0000581 env->regs[R_EDI] = EDI;
bellardfc9f7152005-04-26 19:33:35 +0000582#endif
583#ifdef reg_EBP
bellard3fb2ded2003-06-24 13:22:59 +0000584 env->regs[R_EBP] = EBP;
bellardfc9f7152005-04-26 19:33:35 +0000585#endif
586#ifdef reg_ESP
bellard3fb2ded2003-06-24 13:22:59 +0000587 env->regs[R_ESP] = ESP;
bellardfc9f7152005-04-26 19:33:35 +0000588#endif
bellard3fb2ded2003-06-24 13:22:59 +0000589 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellard7fe48482004-10-09 18:08:01 +0000590 cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
bellard3fb2ded2003-06-24 13:22:59 +0000591 env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
bellarde4533c72003-06-15 19:51:39 +0000592#elif defined(TARGET_ARM)
bellard7fe48482004-10-09 18:08:01 +0000593 cpu_dump_state(env, logfile, fprintf, 0);
bellard93ac68b2003-09-30 20:57:29 +0000594#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000595 REGWPTR = env->regbase + (env->cwp * 16);
596 env->regwptr = REGWPTR;
597 cpu_dump_state(env, logfile, fprintf, 0);
bellard67867302003-11-23 17:05:30 +0000598#elif defined(TARGET_PPC)
bellard7fe48482004-10-09 18:08:01 +0000599 cpu_dump_state(env, logfile, fprintf, 0);
pbrooke6e59062006-10-22 00:18:54 +0000600#elif defined(TARGET_M68K)
601 cpu_m68k_flush_flags(env, env->cc_op);
602 env->cc_op = CC_OP_FLAGS;
603 env->sr = (env->sr & 0xffe0)
604 | env->cc_dest | (env->cc_x << 4);
605 cpu_dump_state(env, logfile, fprintf, 0);
bellard6af0bf92005-07-02 14:58:51 +0000606#elif defined(TARGET_MIPS)
607 cpu_dump_state(env, logfile, fprintf, 0);
bellardfdf9b3e2006-04-27 21:07:38 +0000608#elif defined(TARGET_SH4)
609 cpu_dump_state(env, logfile, fprintf, 0);
j_mayereddf68a2007-04-05 07:22:49 +0000610#elif defined(TARGET_ALPHA)
611 cpu_dump_state(env, logfile, fprintf, 0);
bellarde4533c72003-06-15 19:51:39 +0000612#else
613#error unsupported target CPU
614#endif
bellard3fb2ded2003-06-24 13:22:59 +0000615 }
bellard7d132992003-03-06 23:23:54 +0000616#endif
bellard8a40a182005-11-20 10:35:40 +0000617 tb = tb_find_fast();
bellard9d27abd2003-05-10 13:13:54 +0000618#ifdef DEBUG_EXEC
bellardc1135f62005-01-30 22:41:54 +0000619 if ((loglevel & CPU_LOG_EXEC)) {
bellardc27004e2005-01-03 23:35:10 +0000620 fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n",
621 (long)tb->tc_ptr, tb->pc,
622 lookup_symbol(tb->pc));
bellard3fb2ded2003-06-24 13:22:59 +0000623 }
bellard9d27abd2003-05-10 13:13:54 +0000624#endif
bellardfdbb4692006-06-14 17:32:25 +0000625#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard3fb2ded2003-06-24 13:22:59 +0000626 T0 = tmp_T0;
bellard8c6939c2003-06-09 15:28:00 +0000627#endif
bellard8a40a182005-11-20 10:35:40 +0000628 /* see if we can patch the calling TB. When the TB
629 spans two pages, we cannot safely do a direct
630 jump. */
bellardc27004e2005-01-03 23:35:10 +0000631 {
bellard8a40a182005-11-20 10:35:40 +0000632 if (T0 != 0 &&
bellardf32fc642006-02-08 22:43:39 +0000633#if USE_KQEMU
634 (env->kqemu_enabled != 2) &&
635#endif
bellard8a40a182005-11-20 10:35:40 +0000636 tb->page_addr[1] == -1
bellardbf3e8bf2004-02-16 21:58:54 +0000637#if defined(TARGET_I386) && defined(USE_CODE_COPY)
638 && (tb->cflags & CF_CODE_COPY) ==
639 (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY)
640#endif
641 ) {
bellard3fb2ded2003-06-24 13:22:59 +0000642 spin_lock(&tb_lock);
bellardc27004e2005-01-03 23:35:10 +0000643 tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb);
bellard97eb5b12004-02-25 23:19:55 +0000644#if defined(USE_CODE_COPY)
645 /* propagates the FP use info */
646 ((TranslationBlock *)(T0 & ~3))->cflags |=
647 (tb->cflags & CF_FP_USED);
648#endif
bellard3fb2ded2003-06-24 13:22:59 +0000649 spin_unlock(&tb_lock);
650 }
bellardc27004e2005-01-03 23:35:10 +0000651 }
bellard3fb2ded2003-06-24 13:22:59 +0000652 tc_ptr = tb->tc_ptr;
bellard83479e72003-06-25 16:12:37 +0000653 env->current_tb = tb;
bellard3fb2ded2003-06-24 13:22:59 +0000654 /* execute the generated code */
655 gen_func = (void *)tc_ptr;
656#if defined(__sparc__)
657 __asm__ __volatile__("call %0\n\t"
658 "mov %%o7,%%i0"
659 : /* no outputs */
660 : "r" (gen_func)
bellardfdbb4692006-06-14 17:32:25 +0000661 : "i0", "i1", "i2", "i3", "i4", "i5",
thsfaab7592007-03-19 20:39:49 +0000662 "o0", "o1", "o2", "o3", "o4", "o5",
bellardfdbb4692006-06-14 17:32:25 +0000663 "l0", "l1", "l2", "l3", "l4", "l5",
664 "l6", "l7");
bellard3fb2ded2003-06-24 13:22:59 +0000665#elif defined(__arm__)
666 asm volatile ("mov pc, %0\n\t"
667 ".global exec_loop\n\t"
668 "exec_loop:\n\t"
669 : /* no outputs */
670 : "r" (gen_func)
671 : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14");
bellardbf3e8bf2004-02-16 21:58:54 +0000672#elif defined(TARGET_I386) && defined(USE_CODE_COPY)
673{
674 if (!(tb->cflags & CF_CODE_COPY)) {
bellard97eb5b12004-02-25 23:19:55 +0000675 if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) {
676 save_native_fp_state(env);
677 }
bellardbf3e8bf2004-02-16 21:58:54 +0000678 gen_func();
679 } else {
bellard97eb5b12004-02-25 23:19:55 +0000680 if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) {
681 restore_native_fp_state(env);
682 }
bellardbf3e8bf2004-02-16 21:58:54 +0000683 /* we work with native eflags */
684 CC_SRC = cc_table[CC_OP].compute_all();
685 CC_OP = CC_OP_EFLAGS;
686 asm(".globl exec_loop\n"
687 "\n"
688 "debug1:\n"
689 " pushl %%ebp\n"
690 " fs movl %10, %9\n"
691 " fs movl %11, %%eax\n"
692 " andl $0x400, %%eax\n"
693 " fs orl %8, %%eax\n"
694 " pushl %%eax\n"
695 " popf\n"
696 " fs movl %%esp, %12\n"
697 " fs movl %0, %%eax\n"
698 " fs movl %1, %%ecx\n"
699 " fs movl %2, %%edx\n"
700 " fs movl %3, %%ebx\n"
701 " fs movl %4, %%esp\n"
702 " fs movl %5, %%ebp\n"
703 " fs movl %6, %%esi\n"
704 " fs movl %7, %%edi\n"
705 " fs jmp *%9\n"
706 "exec_loop:\n"
707 " fs movl %%esp, %4\n"
708 " fs movl %12, %%esp\n"
709 " fs movl %%eax, %0\n"
710 " fs movl %%ecx, %1\n"
711 " fs movl %%edx, %2\n"
712 " fs movl %%ebx, %3\n"
713 " fs movl %%ebp, %5\n"
714 " fs movl %%esi, %6\n"
715 " fs movl %%edi, %7\n"
716 " pushf\n"
717 " popl %%eax\n"
718 " movl %%eax, %%ecx\n"
719 " andl $0x400, %%ecx\n"
720 " shrl $9, %%ecx\n"
721 " andl $0x8d5, %%eax\n"
722 " fs movl %%eax, %8\n"
723 " movl $1, %%eax\n"
724 " subl %%ecx, %%eax\n"
725 " fs movl %%eax, %11\n"
726 " fs movl %9, %%ebx\n" /* get T0 value */
727 " popl %%ebp\n"
728 :
729 : "m" (*(uint8_t *)offsetof(CPUState, regs[0])),
730 "m" (*(uint8_t *)offsetof(CPUState, regs[1])),
731 "m" (*(uint8_t *)offsetof(CPUState, regs[2])),
732 "m" (*(uint8_t *)offsetof(CPUState, regs[3])),
733 "m" (*(uint8_t *)offsetof(CPUState, regs[4])),
734 "m" (*(uint8_t *)offsetof(CPUState, regs[5])),
735 "m" (*(uint8_t *)offsetof(CPUState, regs[6])),
736 "m" (*(uint8_t *)offsetof(CPUState, regs[7])),
737 "m" (*(uint8_t *)offsetof(CPUState, cc_src)),
738 "m" (*(uint8_t *)offsetof(CPUState, tmp0)),
739 "a" (gen_func),
740 "m" (*(uint8_t *)offsetof(CPUState, df)),
741 "m" (*(uint8_t *)offsetof(CPUState, saved_esp))
742 : "%ecx", "%edx"
743 );
744 }
745}
bellardb8076a72005-04-07 22:20:31 +0000746#elif defined(__ia64)
747 struct fptr {
748 void *ip;
749 void *gp;
750 } fp;
751
752 fp.ip = tc_ptr;
753 fp.gp = code_gen_buffer + 2 * (1 << 20);
754 (*(void (*)(void)) &fp)();
bellard3fb2ded2003-06-24 13:22:59 +0000755#else
756 gen_func();
757#endif
bellard83479e72003-06-25 16:12:37 +0000758 env->current_tb = NULL;
bellard4cbf74b2003-08-10 21:48:43 +0000759 /* reset soft MMU for next block (it can currently
760 only be set by a memory fault) */
761#if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU)
bellard3f337312003-08-20 23:02:09 +0000762 if (env->hflags & HF_SOFTMMU_MASK) {
763 env->hflags &= ~HF_SOFTMMU_MASK;
bellard4cbf74b2003-08-10 21:48:43 +0000764 /* do not allow linking to another block */
765 T0 = 0;
766 }
767#endif
bellardf32fc642006-02-08 22:43:39 +0000768#if defined(USE_KQEMU)
769#define MIN_CYCLE_BEFORE_SWITCH (100 * 1000)
770 if (kqemu_is_ok(env) &&
771 (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) {
772 cpu_loop_exit();
773 }
774#endif
bellard3fb2ded2003-06-24 13:22:59 +0000775 }
776 } else {
bellard0d1a29f2004-10-12 22:01:28 +0000777 env_to_regs();
bellard7d132992003-03-06 23:23:54 +0000778 }
bellard3fb2ded2003-06-24 13:22:59 +0000779 } /* for(;;) */
780
bellard7d132992003-03-06 23:23:54 +0000781
bellarde4533c72003-06-15 19:51:39 +0000782#if defined(TARGET_I386)
bellard97eb5b12004-02-25 23:19:55 +0000783#if defined(USE_CODE_COPY)
784 if (env->native_fp_regs) {
785 save_native_fp_state(env);
786 }
787#endif
bellard9de5e442003-03-23 16:49:39 +0000788 /* restore flags in standard format */
bellardfc2b4c42003-03-29 16:52:44 +0000789 env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
bellarde4533c72003-06-15 19:51:39 +0000790#elif defined(TARGET_ARM)
bellardb7bcbe92005-02-22 19:27:29 +0000791 /* XXX: Save/restore host fpu exception state?. */
bellard93ac68b2003-09-30 20:57:29 +0000792#elif defined(TARGET_SPARC)
bellard34751872005-07-02 14:31:34 +0000793#if defined(reg_REGWPTR)
794 REGWPTR = saved_regwptr;
795#endif
bellard67867302003-11-23 17:05:30 +0000796#elif defined(TARGET_PPC)
pbrooke6e59062006-10-22 00:18:54 +0000797#elif defined(TARGET_M68K)
798 cpu_m68k_flush_flags(env, env->cc_op);
799 env->cc_op = CC_OP_FLAGS;
800 env->sr = (env->sr & 0xffe0)
801 | env->cc_dest | (env->cc_x << 4);
bellard6af0bf92005-07-02 14:58:51 +0000802#elif defined(TARGET_MIPS)
bellardfdf9b3e2006-04-27 21:07:38 +0000803#elif defined(TARGET_SH4)
j_mayereddf68a2007-04-05 07:22:49 +0000804#elif defined(TARGET_ALPHA)
bellardfdf9b3e2006-04-27 21:07:38 +0000805 /* XXXXX */
bellarde4533c72003-06-15 19:51:39 +0000806#else
807#error unsupported target CPU
808#endif
pbrook1057eaa2007-02-04 13:37:44 +0000809
810 /* restore global registers */
bellardfdbb4692006-06-14 17:32:25 +0000811#if defined(__sparc__) && !defined(HOST_SOLARIS)
bellard8c6939c2003-06-09 15:28:00 +0000812 asm volatile ("mov %0, %%i7" : : "r" (saved_i7));
813#endif
pbrook1057eaa2007-02-04 13:37:44 +0000814#include "hostregs_helper.h"
815
bellard6a00d602005-11-21 23:25:50 +0000816 /* fail safe : never use cpu_single_env outside cpu_exec() */
817 cpu_single_env = NULL;
bellard7d132992003-03-06 23:23:54 +0000818 return ret;
819}
bellard6dbad632003-03-16 18:05:05 +0000820
bellardfbf9eeb2004-04-25 21:21:33 +0000821/* must only be called from the generated code as an exception can be
822 generated */
823void tb_invalidate_page_range(target_ulong start, target_ulong end)
824{
bellarddc5d0b32004-06-22 18:43:30 +0000825 /* XXX: cannot enable it yet because it yields to MMU exception
826 where NIP != read address on PowerPC */
827#if 0
bellardfbf9eeb2004-04-25 21:21:33 +0000828 target_ulong phys_addr;
829 phys_addr = get_phys_addr_code(env, start);
830 tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0);
bellarddc5d0b32004-06-22 18:43:30 +0000831#endif
bellardfbf9eeb2004-04-25 21:21:33 +0000832}
833
bellard1a18c712003-10-30 01:07:51 +0000834#if defined(TARGET_I386) && defined(CONFIG_USER_ONLY)
bellarde4533c72003-06-15 19:51:39 +0000835
bellard6dbad632003-03-16 18:05:05 +0000836void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector)
837{
838 CPUX86State *saved_env;
839
840 saved_env = env;
841 env = s;
bellarda412ac52003-07-26 18:01:40 +0000842 if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
bellarda513fe12003-05-27 23:29:48 +0000843 selector &= 0xffff;
bellard2e255c62003-08-21 23:25:21 +0000844 cpu_x86_load_seg_cache(env, seg_reg, selector,
bellardc27004e2005-01-03 23:35:10 +0000845 (selector << 4), 0xffff, 0);
bellarda513fe12003-05-27 23:29:48 +0000846 } else {
bellardb453b702004-01-04 15:45:21 +0000847 load_seg(seg_reg, selector);
bellarda513fe12003-05-27 23:29:48 +0000848 }
bellard6dbad632003-03-16 18:05:05 +0000849 env = saved_env;
850}
bellard9de5e442003-03-23 16:49:39 +0000851
bellardd0a1ffc2003-05-29 20:04:28 +0000852void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32)
853{
854 CPUX86State *saved_env;
855
856 saved_env = env;
857 env = s;
858
bellardc27004e2005-01-03 23:35:10 +0000859 helper_fsave((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000860
861 env = saved_env;
862}
863
864void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32)
865{
866 CPUX86State *saved_env;
867
868 saved_env = env;
869 env = s;
870
bellardc27004e2005-01-03 23:35:10 +0000871 helper_frstor((target_ulong)ptr, data32);
bellardd0a1ffc2003-05-29 20:04:28 +0000872
873 env = saved_env;
874}
875
bellarde4533c72003-06-15 19:51:39 +0000876#endif /* TARGET_I386 */
877
bellard67b915a2004-03-31 23:37:16 +0000878#if !defined(CONFIG_SOFTMMU)
879
bellard3fb2ded2003-06-24 13:22:59 +0000880#if defined(TARGET_I386)
881
bellardb56dad12003-05-08 15:38:04 +0000882/* 'pc' is the host PC at which the exception was raised. 'address' is
bellardfd6ce8f2003-05-14 19:00:11 +0000883 the effective address of the memory exception. 'is_write' is 1 if a
884 write caused the exception and otherwise 0'. 'old_set' is the
885 signal set which should be restored */
bellard2b413142003-05-14 23:01:10 +0000886static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000887 int is_write, sigset_t *old_set,
888 void *puc)
bellard9de5e442003-03-23 16:49:39 +0000889{
bellarda513fe12003-05-27 23:29:48 +0000890 TranslationBlock *tb;
891 int ret;
bellard68a79312003-06-30 13:12:32 +0000892
bellard83479e72003-06-25 16:12:37 +0000893 if (cpu_single_env)
894 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellardfd6ce8f2003-05-14 19:00:11 +0000895#if defined(DEBUG_SIGNAL)
bellardbf3e8bf2004-02-16 21:58:54 +0000896 qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
897 pc, address, is_write, *(unsigned long *)old_set);
bellard9de5e442003-03-23 16:49:39 +0000898#endif
bellard25eb4482003-05-14 21:50:54 +0000899 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000900 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardfd6ce8f2003-05-14 19:00:11 +0000901 return 1;
902 }
bellardfbf9eeb2004-04-25 21:21:33 +0000903
bellard3fb2ded2003-06-24 13:22:59 +0000904 /* see if it is an MMU fault */
bellard93a40ea2003-10-27 21:13:06 +0000905 ret = cpu_x86_handle_mmu_fault(env, address, is_write,
906 ((env->hflags & HF_CPL_MASK) == 3), 0);
bellard3fb2ded2003-06-24 13:22:59 +0000907 if (ret < 0)
908 return 0; /* not an MMU fault */
909 if (ret == 0)
910 return 1; /* the MMU fault was handled without causing real CPU fault */
911 /* now we have a real cpu fault */
bellarda513fe12003-05-27 23:29:48 +0000912 tb = tb_find_pc(pc);
913 if (tb) {
bellard9de5e442003-03-23 16:49:39 +0000914 /* the PC is inside the translated code. It means that we have
915 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +0000916 cpu_restore_state(tb, env, pc, puc);
bellard3fb2ded2003-06-24 13:22:59 +0000917 }
bellard4cbf74b2003-08-10 21:48:43 +0000918 if (ret == 1) {
bellard3fb2ded2003-06-24 13:22:59 +0000919#if 0
bellard4cbf74b2003-08-10 21:48:43 +0000920 printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n",
921 env->eip, env->cr[2], env->error_code);
bellard3fb2ded2003-06-24 13:22:59 +0000922#endif
bellard4cbf74b2003-08-10 21:48:43 +0000923 /* we restore the process signal mask as the sigreturn should
924 do it (XXX: use sigsetjmp) */
925 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard54ca9092005-12-04 18:46:06 +0000926 raise_exception_err(env->exception_index, env->error_code);
bellard4cbf74b2003-08-10 21:48:43 +0000927 } else {
928 /* activate soft MMU for this block */
bellard3f337312003-08-20 23:02:09 +0000929 env->hflags |= HF_SOFTMMU_MASK;
bellardfbf9eeb2004-04-25 21:21:33 +0000930 cpu_resume_from_signal(env, puc);
bellard4cbf74b2003-08-10 21:48:43 +0000931 }
bellard3fb2ded2003-06-24 13:22:59 +0000932 /* never comes here */
933 return 1;
934}
935
bellarde4533c72003-06-15 19:51:39 +0000936#elif defined(TARGET_ARM)
bellard3fb2ded2003-06-24 13:22:59 +0000937static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000938 int is_write, sigset_t *old_set,
939 void *puc)
bellard3fb2ded2003-06-24 13:22:59 +0000940{
bellard68016c62005-02-07 23:12:27 +0000941 TranslationBlock *tb;
942 int ret;
943
944 if (cpu_single_env)
945 env = cpu_single_env; /* XXX: find a correct solution for multithread */
946#if defined(DEBUG_SIGNAL)
947 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
948 pc, address, is_write, *(unsigned long *)old_set);
949#endif
bellard9f0777e2005-02-02 20:42:01 +0000950 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000951 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard9f0777e2005-02-02 20:42:01 +0000952 return 1;
953 }
bellard68016c62005-02-07 23:12:27 +0000954 /* see if it is an MMU fault */
955 ret = cpu_arm_handle_mmu_fault(env, address, is_write, 1, 0);
956 if (ret < 0)
957 return 0; /* not an MMU fault */
958 if (ret == 0)
959 return 1; /* the MMU fault was handled without causing real CPU fault */
960 /* now we have a real cpu fault */
961 tb = tb_find_pc(pc);
962 if (tb) {
963 /* the PC is inside the translated code. It means that we have
964 a virtual CPU fault */
965 cpu_restore_state(tb, env, pc, puc);
966 }
967 /* we restore the process signal mask as the sigreturn should
968 do it (XXX: use sigsetjmp) */
969 sigprocmask(SIG_SETMASK, old_set, NULL);
970 cpu_loop_exit();
bellard3fb2ded2003-06-24 13:22:59 +0000971}
bellard93ac68b2003-09-30 20:57:29 +0000972#elif defined(TARGET_SPARC)
973static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +0000974 int is_write, sigset_t *old_set,
975 void *puc)
bellard93ac68b2003-09-30 20:57:29 +0000976{
bellard68016c62005-02-07 23:12:27 +0000977 TranslationBlock *tb;
978 int ret;
979
980 if (cpu_single_env)
981 env = cpu_single_env; /* XXX: find a correct solution for multithread */
982#if defined(DEBUG_SIGNAL)
983 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
984 pc, address, is_write, *(unsigned long *)old_set);
985#endif
bellardb453b702004-01-04 15:45:21 +0000986 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +0000987 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellardb453b702004-01-04 15:45:21 +0000988 return 1;
989 }
bellard68016c62005-02-07 23:12:27 +0000990 /* see if it is an MMU fault */
991 ret = cpu_sparc_handle_mmu_fault(env, address, is_write, 1, 0);
992 if (ret < 0)
993 return 0; /* not an MMU fault */
994 if (ret == 0)
995 return 1; /* the MMU fault was handled without causing real CPU fault */
996 /* now we have a real cpu fault */
997 tb = tb_find_pc(pc);
998 if (tb) {
999 /* the PC is inside the translated code. It means that we have
1000 a virtual CPU fault */
1001 cpu_restore_state(tb, env, pc, puc);
1002 }
1003 /* we restore the process signal mask as the sigreturn should
1004 do it (XXX: use sigsetjmp) */
1005 sigprocmask(SIG_SETMASK, old_set, NULL);
1006 cpu_loop_exit();
bellard93ac68b2003-09-30 20:57:29 +00001007}
bellard67867302003-11-23 17:05:30 +00001008#elif defined (TARGET_PPC)
1009static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
bellardbf3e8bf2004-02-16 21:58:54 +00001010 int is_write, sigset_t *old_set,
1011 void *puc)
bellard67867302003-11-23 17:05:30 +00001012{
1013 TranslationBlock *tb;
bellardce097762004-01-04 23:53:18 +00001014 int ret;
bellard67867302003-11-23 17:05:30 +00001015
bellard67867302003-11-23 17:05:30 +00001016 if (cpu_single_env)
1017 env = cpu_single_env; /* XXX: find a correct solution for multithread */
bellard67867302003-11-23 17:05:30 +00001018#if defined(DEBUG_SIGNAL)
1019 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1020 pc, address, is_write, *(unsigned long *)old_set);
1021#endif
1022 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001023 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard67867302003-11-23 17:05:30 +00001024 return 1;
1025 }
1026
bellardce097762004-01-04 23:53:18 +00001027 /* see if it is an MMU fault */
bellard7f957d22004-01-18 23:19:48 +00001028 ret = cpu_ppc_handle_mmu_fault(env, address, is_write, msr_pr, 0);
bellardce097762004-01-04 23:53:18 +00001029 if (ret < 0)
1030 return 0; /* not an MMU fault */
1031 if (ret == 0)
1032 return 1; /* the MMU fault was handled without causing real CPU fault */
1033
bellard67867302003-11-23 17:05:30 +00001034 /* now we have a real cpu fault */
1035 tb = tb_find_pc(pc);
1036 if (tb) {
1037 /* the PC is inside the translated code. It means that we have
1038 a virtual CPU fault */
bellardbf3e8bf2004-02-16 21:58:54 +00001039 cpu_restore_state(tb, env, pc, puc);
bellard67867302003-11-23 17:05:30 +00001040 }
bellardce097762004-01-04 23:53:18 +00001041 if (ret == 1) {
bellard67867302003-11-23 17:05:30 +00001042#if 0
bellardce097762004-01-04 23:53:18 +00001043 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1044 env->nip, env->error_code, tb);
bellard67867302003-11-23 17:05:30 +00001045#endif
1046 /* we restore the process signal mask as the sigreturn should
1047 do it (XXX: use sigsetjmp) */
bellardbf3e8bf2004-02-16 21:58:54 +00001048 sigprocmask(SIG_SETMASK, old_set, NULL);
bellard9fddaa02004-05-21 12:59:32 +00001049 do_raise_exception_err(env->exception_index, env->error_code);
bellardce097762004-01-04 23:53:18 +00001050 } else {
1051 /* activate soft MMU for this block */
bellardfbf9eeb2004-04-25 21:21:33 +00001052 cpu_resume_from_signal(env, puc);
bellardce097762004-01-04 23:53:18 +00001053 }
bellard67867302003-11-23 17:05:30 +00001054 /* never comes here */
1055 return 1;
1056}
bellard6af0bf92005-07-02 14:58:51 +00001057
pbrooke6e59062006-10-22 00:18:54 +00001058#elif defined(TARGET_M68K)
1059static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1060 int is_write, sigset_t *old_set,
1061 void *puc)
1062{
1063 TranslationBlock *tb;
1064 int ret;
1065
1066 if (cpu_single_env)
1067 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1068#if defined(DEBUG_SIGNAL)
1069 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1070 pc, address, is_write, *(unsigned long *)old_set);
1071#endif
1072 /* XXX: locking issue */
1073 if (is_write && page_unprotect(address, pc, puc)) {
1074 return 1;
1075 }
1076 /* see if it is an MMU fault */
1077 ret = cpu_m68k_handle_mmu_fault(env, address, is_write, 1, 0);
1078 if (ret < 0)
1079 return 0; /* not an MMU fault */
1080 if (ret == 0)
1081 return 1; /* the MMU fault was handled without causing real CPU fault */
1082 /* now we have a real cpu fault */
1083 tb = tb_find_pc(pc);
1084 if (tb) {
1085 /* the PC is inside the translated code. It means that we have
1086 a virtual CPU fault */
1087 cpu_restore_state(tb, env, pc, puc);
1088 }
1089 /* we restore the process signal mask as the sigreturn should
1090 do it (XXX: use sigsetjmp) */
1091 sigprocmask(SIG_SETMASK, old_set, NULL);
1092 cpu_loop_exit();
1093 /* never comes here */
1094 return 1;
1095}
1096
bellard6af0bf92005-07-02 14:58:51 +00001097#elif defined (TARGET_MIPS)
1098static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1099 int is_write, sigset_t *old_set,
1100 void *puc)
1101{
1102 TranslationBlock *tb;
1103 int ret;
1104
1105 if (cpu_single_env)
1106 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1107#if defined(DEBUG_SIGNAL)
1108 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1109 pc, address, is_write, *(unsigned long *)old_set);
1110#endif
1111 /* XXX: locking issue */
pbrook53a59602006-03-25 19:31:22 +00001112 if (is_write && page_unprotect(h2g(address), pc, puc)) {
bellard6af0bf92005-07-02 14:58:51 +00001113 return 1;
1114 }
1115
1116 /* see if it is an MMU fault */
bellardcc9442b2005-11-26 18:43:28 +00001117 ret = cpu_mips_handle_mmu_fault(env, address, is_write, 1, 0);
bellard6af0bf92005-07-02 14:58:51 +00001118 if (ret < 0)
1119 return 0; /* not an MMU fault */
1120 if (ret == 0)
1121 return 1; /* the MMU fault was handled without causing real CPU fault */
1122
1123 /* now we have a real cpu fault */
1124 tb = tb_find_pc(pc);
1125 if (tb) {
1126 /* the PC is inside the translated code. It means that we have
1127 a virtual CPU fault */
1128 cpu_restore_state(tb, env, pc, puc);
1129 }
1130 if (ret == 1) {
1131#if 0
1132 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1133 env->nip, env->error_code, tb);
1134#endif
1135 /* we restore the process signal mask as the sigreturn should
1136 do it (XXX: use sigsetjmp) */
1137 sigprocmask(SIG_SETMASK, old_set, NULL);
1138 do_raise_exception_err(env->exception_index, env->error_code);
1139 } else {
1140 /* activate soft MMU for this block */
1141 cpu_resume_from_signal(env, puc);
1142 }
1143 /* never comes here */
1144 return 1;
1145}
1146
bellardfdf9b3e2006-04-27 21:07:38 +00001147#elif defined (TARGET_SH4)
1148static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1149 int is_write, sigset_t *old_set,
1150 void *puc)
1151{
1152 TranslationBlock *tb;
1153 int ret;
1154
1155 if (cpu_single_env)
1156 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1157#if defined(DEBUG_SIGNAL)
1158 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1159 pc, address, is_write, *(unsigned long *)old_set);
1160#endif
1161 /* XXX: locking issue */
1162 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1163 return 1;
1164 }
1165
1166 /* see if it is an MMU fault */
1167 ret = cpu_sh4_handle_mmu_fault(env, address, is_write, 1, 0);
1168 if (ret < 0)
1169 return 0; /* not an MMU fault */
1170 if (ret == 0)
1171 return 1; /* the MMU fault was handled without causing real CPU fault */
1172
1173 /* now we have a real cpu fault */
1174 tb = tb_find_pc(pc);
1175 if (tb) {
1176 /* the PC is inside the translated code. It means that we have
1177 a virtual CPU fault */
1178 cpu_restore_state(tb, env, pc, puc);
1179 }
bellardfdf9b3e2006-04-27 21:07:38 +00001180#if 0
1181 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1182 env->nip, env->error_code, tb);
1183#endif
1184 /* we restore the process signal mask as the sigreturn should
1185 do it (XXX: use sigsetjmp) */
pbrook355fb232006-06-17 19:58:25 +00001186 sigprocmask(SIG_SETMASK, old_set, NULL);
1187 cpu_loop_exit();
bellardfdf9b3e2006-04-27 21:07:38 +00001188 /* never comes here */
1189 return 1;
1190}
j_mayereddf68a2007-04-05 07:22:49 +00001191
1192#elif defined (TARGET_ALPHA)
1193static inline int handle_cpu_signal(unsigned long pc, unsigned long address,
1194 int is_write, sigset_t *old_set,
1195 void *puc)
1196{
1197 TranslationBlock *tb;
1198 int ret;
1199
1200 if (cpu_single_env)
1201 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1202#if defined(DEBUG_SIGNAL)
1203 printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n",
1204 pc, address, is_write, *(unsigned long *)old_set);
1205#endif
1206 /* XXX: locking issue */
1207 if (is_write && page_unprotect(h2g(address), pc, puc)) {
1208 return 1;
1209 }
1210
1211 /* see if it is an MMU fault */
1212 ret = cpu_alpha_handle_mmu_fault(env, address, is_write, 1, 0);
1213 if (ret < 0)
1214 return 0; /* not an MMU fault */
1215 if (ret == 0)
1216 return 1; /* the MMU fault was handled without causing real CPU fault */
1217
1218 /* now we have a real cpu fault */
1219 tb = tb_find_pc(pc);
1220 if (tb) {
1221 /* the PC is inside the translated code. It means that we have
1222 a virtual CPU fault */
1223 cpu_restore_state(tb, env, pc, puc);
1224 }
1225#if 0
1226 printf("PF exception: NIP=0x%08x error=0x%x %p\n",
1227 env->nip, env->error_code, tb);
1228#endif
1229 /* we restore the process signal mask as the sigreturn should
1230 do it (XXX: use sigsetjmp) */
1231 sigprocmask(SIG_SETMASK, old_set, NULL);
1232 cpu_loop_exit();
1233 /* never comes here */
1234 return 1;
1235}
bellarde4533c72003-06-15 19:51:39 +00001236#else
1237#error unsupported target CPU
1238#endif
bellard9de5e442003-03-23 16:49:39 +00001239
bellard2b413142003-05-14 23:01:10 +00001240#if defined(__i386__)
1241
bellardd8ecc0b2007-02-05 21:41:46 +00001242#if defined(__APPLE__)
1243# include <sys/ucontext.h>
1244
1245# define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip))
1246# define TRAP_sig(context) ((context)->uc_mcontext->es.trapno)
1247# define ERROR_sig(context) ((context)->uc_mcontext->es.err)
1248#else
1249# define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP])
1250# define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO])
1251# define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR])
1252#endif
1253
bellardbf3e8bf2004-02-16 21:58:54 +00001254#if defined(USE_CODE_COPY)
1255static void cpu_send_trap(unsigned long pc, int trap,
1256 struct ucontext *uc)
1257{
1258 TranslationBlock *tb;
1259
1260 if (cpu_single_env)
1261 env = cpu_single_env; /* XXX: find a correct solution for multithread */
1262 /* now we have a real cpu fault */
1263 tb = tb_find_pc(pc);
1264 if (tb) {
1265 /* the PC is inside the translated code. It means that we have
1266 a virtual CPU fault */
1267 cpu_restore_state(tb, env, pc, uc);
1268 }
1269 sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL);
1270 raise_exception_err(trap, env->error_code);
1271}
1272#endif
1273
ths5a7b5422007-01-31 12:16:51 +00001274int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001275 void *puc)
bellard9de5e442003-03-23 16:49:39 +00001276{
ths5a7b5422007-01-31 12:16:51 +00001277 siginfo_t *info = pinfo;
bellard9de5e442003-03-23 16:49:39 +00001278 struct ucontext *uc = puc;
1279 unsigned long pc;
bellardbf3e8bf2004-02-16 21:58:54 +00001280 int trapno;
bellard97eb5b12004-02-25 23:19:55 +00001281
bellardd691f662003-03-24 21:58:34 +00001282#ifndef REG_EIP
1283/* for glibc 2.1 */
bellardfd6ce8f2003-05-14 19:00:11 +00001284#define REG_EIP EIP
1285#define REG_ERR ERR
1286#define REG_TRAPNO TRAPNO
bellardd691f662003-03-24 21:58:34 +00001287#endif
bellardd8ecc0b2007-02-05 21:41:46 +00001288 pc = EIP_sig(uc);
1289 trapno = TRAP_sig(uc);
bellardbf3e8bf2004-02-16 21:58:54 +00001290#if defined(TARGET_I386) && defined(USE_CODE_COPY)
1291 if (trapno == 0x00 || trapno == 0x05) {
1292 /* send division by zero or bound exception */
1293 cpu_send_trap(pc, trapno, uc);
1294 return 1;
1295 } else
1296#endif
1297 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1298 trapno == 0xe ?
bellardd8ecc0b2007-02-05 21:41:46 +00001299 (ERROR_sig(uc) >> 1) & 1 : 0,
bellardbf3e8bf2004-02-16 21:58:54 +00001300 &uc->uc_sigmask, puc);
bellard2b413142003-05-14 23:01:10 +00001301}
1302
bellardbc51c5c2004-03-17 23:46:04 +00001303#elif defined(__x86_64__)
1304
ths5a7b5422007-01-31 12:16:51 +00001305int cpu_signal_handler(int host_signum, void *pinfo,
bellardbc51c5c2004-03-17 23:46:04 +00001306 void *puc)
1307{
ths5a7b5422007-01-31 12:16:51 +00001308 siginfo_t *info = pinfo;
bellardbc51c5c2004-03-17 23:46:04 +00001309 struct ucontext *uc = puc;
1310 unsigned long pc;
1311
1312 pc = uc->uc_mcontext.gregs[REG_RIP];
1313 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1314 uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ?
1315 (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0,
1316 &uc->uc_sigmask, puc);
1317}
1318
bellard83fb7ad2004-07-05 21:25:26 +00001319#elif defined(__powerpc__)
bellard2b413142003-05-14 23:01:10 +00001320
bellard83fb7ad2004-07-05 21:25:26 +00001321/***********************************************************************
1322 * signal context platform-specific definitions
1323 * From Wine
1324 */
1325#ifdef linux
1326/* All Registers access - only for local access */
1327# define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name)
1328/* Gpr Registers access */
1329# define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context)
1330# define IAR_sig(context) REG_sig(nip, context) /* Program counter */
1331# define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */
1332# define CTR_sig(context) REG_sig(ctr, context) /* Count register */
1333# define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */
1334# define LR_sig(context) REG_sig(link, context) /* Link register */
1335# define CR_sig(context) REG_sig(ccr, context) /* Condition register */
1336/* Float Registers access */
1337# define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num])
1338# define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4)))
1339/* Exception Registers access */
1340# define DAR_sig(context) REG_sig(dar, context)
1341# define DSISR_sig(context) REG_sig(dsisr, context)
1342# define TRAP_sig(context) REG_sig(trap, context)
1343#endif /* linux */
1344
1345#ifdef __APPLE__
1346# include <sys/ucontext.h>
1347typedef struct ucontext SIGCONTEXT;
1348/* All Registers access - only for local access */
1349# define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name)
1350# define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name)
1351# define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name)
1352# define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name)
1353/* Gpr Registers access */
1354# define GPR_sig(reg_num, context) REG_sig(r##reg_num, context)
1355# define IAR_sig(context) REG_sig(srr0, context) /* Program counter */
1356# define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */
1357# define CTR_sig(context) REG_sig(ctr, context)
1358# define XER_sig(context) REG_sig(xer, context) /* Link register */
1359# define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */
1360# define CR_sig(context) REG_sig(cr, context) /* Condition register */
1361/* Float Registers access */
1362# define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context)
1363# define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context))
1364/* Exception Registers access */
1365# define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */
1366# define DSISR_sig(context) EXCEPREG_sig(dsisr, context)
1367# define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */
1368#endif /* __APPLE__ */
1369
ths5a7b5422007-01-31 12:16:51 +00001370int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001371 void *puc)
bellard2b413142003-05-14 23:01:10 +00001372{
ths5a7b5422007-01-31 12:16:51 +00001373 siginfo_t *info = pinfo;
bellard25eb4482003-05-14 21:50:54 +00001374 struct ucontext *uc = puc;
bellard25eb4482003-05-14 21:50:54 +00001375 unsigned long pc;
bellard25eb4482003-05-14 21:50:54 +00001376 int is_write;
1377
bellard83fb7ad2004-07-05 21:25:26 +00001378 pc = IAR_sig(uc);
bellard25eb4482003-05-14 21:50:54 +00001379 is_write = 0;
1380#if 0
1381 /* ppc 4xx case */
bellard83fb7ad2004-07-05 21:25:26 +00001382 if (DSISR_sig(uc) & 0x00800000)
bellard25eb4482003-05-14 21:50:54 +00001383 is_write = 1;
bellard9de5e442003-03-23 16:49:39 +00001384#else
bellard83fb7ad2004-07-05 21:25:26 +00001385 if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000))
bellard25eb4482003-05-14 21:50:54 +00001386 is_write = 1;
1387#endif
1388 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001389 is_write, &uc->uc_sigmask, puc);
bellard9de5e442003-03-23 16:49:39 +00001390}
bellard2b413142003-05-14 23:01:10 +00001391
bellard2f87c602003-06-02 20:38:09 +00001392#elif defined(__alpha__)
1393
ths5a7b5422007-01-31 12:16:51 +00001394int cpu_signal_handler(int host_signum, void *pinfo,
bellard2f87c602003-06-02 20:38:09 +00001395 void *puc)
1396{
ths5a7b5422007-01-31 12:16:51 +00001397 siginfo_t *info = pinfo;
bellard2f87c602003-06-02 20:38:09 +00001398 struct ucontext *uc = puc;
1399 uint32_t *pc = uc->uc_mcontext.sc_pc;
1400 uint32_t insn = *pc;
1401 int is_write = 0;
1402
bellard8c6939c2003-06-09 15:28:00 +00001403 /* XXX: need kernel patch to get write flag faster */
bellard2f87c602003-06-02 20:38:09 +00001404 switch (insn >> 26) {
1405 case 0x0d: // stw
1406 case 0x0e: // stb
1407 case 0x0f: // stq_u
1408 case 0x24: // stf
1409 case 0x25: // stg
1410 case 0x26: // sts
1411 case 0x27: // stt
1412 case 0x2c: // stl
1413 case 0x2d: // stq
1414 case 0x2e: // stl_c
1415 case 0x2f: // stq_c
1416 is_write = 1;
1417 }
1418
1419 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001420 is_write, &uc->uc_sigmask, puc);
bellard2f87c602003-06-02 20:38:09 +00001421}
bellard8c6939c2003-06-09 15:28:00 +00001422#elif defined(__sparc__)
1423
ths5a7b5422007-01-31 12:16:51 +00001424int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001425 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001426{
ths5a7b5422007-01-31 12:16:51 +00001427 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001428 uint32_t *regs = (uint32_t *)(info + 1);
1429 void *sigmask = (regs + 20);
1430 unsigned long pc;
1431 int is_write;
1432 uint32_t insn;
1433
1434 /* XXX: is there a standard glibc define ? */
1435 pc = regs[1];
1436 /* XXX: need kernel patch to get write flag faster */
1437 is_write = 0;
1438 insn = *(uint32_t *)pc;
1439 if ((insn >> 30) == 3) {
1440 switch((insn >> 19) & 0x3f) {
1441 case 0x05: // stb
1442 case 0x06: // sth
1443 case 0x04: // st
1444 case 0x07: // std
1445 case 0x24: // stf
1446 case 0x27: // stdf
1447 case 0x25: // stfsr
1448 is_write = 1;
1449 break;
1450 }
1451 }
1452 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
bellardbf3e8bf2004-02-16 21:58:54 +00001453 is_write, sigmask, NULL);
bellard8c6939c2003-06-09 15:28:00 +00001454}
1455
1456#elif defined(__arm__)
1457
ths5a7b5422007-01-31 12:16:51 +00001458int cpu_signal_handler(int host_signum, void *pinfo,
bellarde4533c72003-06-15 19:51:39 +00001459 void *puc)
bellard8c6939c2003-06-09 15:28:00 +00001460{
ths5a7b5422007-01-31 12:16:51 +00001461 siginfo_t *info = pinfo;
bellard8c6939c2003-06-09 15:28:00 +00001462 struct ucontext *uc = puc;
1463 unsigned long pc;
1464 int is_write;
1465
1466 pc = uc->uc_mcontext.gregs[R15];
1467 /* XXX: compute is_write */
1468 is_write = 0;
1469 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1470 is_write,
pbrookf3a96762006-07-29 19:09:31 +00001471 &uc->uc_sigmask, puc);
bellard8c6939c2003-06-09 15:28:00 +00001472}
1473
bellard38e584a2003-08-10 22:14:22 +00001474#elif defined(__mc68000)
1475
ths5a7b5422007-01-31 12:16:51 +00001476int cpu_signal_handler(int host_signum, void *pinfo,
bellard38e584a2003-08-10 22:14:22 +00001477 void *puc)
1478{
ths5a7b5422007-01-31 12:16:51 +00001479 siginfo_t *info = pinfo;
bellard38e584a2003-08-10 22:14:22 +00001480 struct ucontext *uc = puc;
1481 unsigned long pc;
1482 int is_write;
1483
1484 pc = uc->uc_mcontext.gregs[16];
1485 /* XXX: compute is_write */
1486 is_write = 0;
1487 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1488 is_write,
bellardbf3e8bf2004-02-16 21:58:54 +00001489 &uc->uc_sigmask, puc);
bellard38e584a2003-08-10 22:14:22 +00001490}
1491
bellardb8076a72005-04-07 22:20:31 +00001492#elif defined(__ia64)
1493
1494#ifndef __ISR_VALID
1495 /* This ought to be in <bits/siginfo.h>... */
1496# define __ISR_VALID 1
bellardb8076a72005-04-07 22:20:31 +00001497#endif
1498
ths5a7b5422007-01-31 12:16:51 +00001499int cpu_signal_handler(int host_signum, void *pinfo, void *puc)
bellardb8076a72005-04-07 22:20:31 +00001500{
ths5a7b5422007-01-31 12:16:51 +00001501 siginfo_t *info = pinfo;
bellardb8076a72005-04-07 22:20:31 +00001502 struct ucontext *uc = puc;
1503 unsigned long ip;
1504 int is_write = 0;
1505
1506 ip = uc->uc_mcontext.sc_ip;
1507 switch (host_signum) {
1508 case SIGILL:
1509 case SIGFPE:
1510 case SIGSEGV:
1511 case SIGBUS:
1512 case SIGTRAP:
bellardfd4a43e2006-04-24 20:32:17 +00001513 if (info->si_code && (info->si_segvflags & __ISR_VALID))
bellardb8076a72005-04-07 22:20:31 +00001514 /* ISR.W (write-access) is bit 33: */
1515 is_write = (info->si_isr >> 33) & 1;
1516 break;
1517
1518 default:
1519 break;
1520 }
1521 return handle_cpu_signal(ip, (unsigned long)info->si_addr,
1522 is_write,
1523 &uc->uc_sigmask, puc);
1524}
1525
bellard90cb9492005-07-24 15:11:38 +00001526#elif defined(__s390__)
1527
ths5a7b5422007-01-31 12:16:51 +00001528int cpu_signal_handler(int host_signum, void *pinfo,
bellard90cb9492005-07-24 15:11:38 +00001529 void *puc)
1530{
ths5a7b5422007-01-31 12:16:51 +00001531 siginfo_t *info = pinfo;
bellard90cb9492005-07-24 15:11:38 +00001532 struct ucontext *uc = puc;
1533 unsigned long pc;
1534 int is_write;
1535
1536 pc = uc->uc_mcontext.psw.addr;
1537 /* XXX: compute is_write */
1538 is_write = 0;
1539 return handle_cpu_signal(pc, (unsigned long)info->si_addr,
1540 is_write,
1541 &uc->uc_sigmask, puc);
1542}
1543
bellard2b413142003-05-14 23:01:10 +00001544#else
1545
bellard3fb2ded2003-06-24 13:22:59 +00001546#error host CPU specific signal handler needed
bellard2b413142003-05-14 23:01:10 +00001547
1548#endif
bellard67b915a2004-03-31 23:37:16 +00001549
1550#endif /* !defined(CONFIG_SOFTMMU) */