blob: a4a7de75708a5ecea8397d63973192e2bfbd1deb [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
Blue Swirl8167ee82009-07-16 20:47:01 +000017 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
bellard54936002003-05-13 00:25:15 +000018 */
bellard67b915a2004-03-31 23:37:16 +000019#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000020#ifdef _WIN32
21#include <windows.h>
22#else
bellarda98d49b2004-11-14 16:22:05 +000023#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000024#include <sys/mman.h>
25#endif
bellard54936002003-05-13 00:25:15 +000026#include <stdlib.h>
27#include <stdio.h>
28#include <stdarg.h>
29#include <string.h>
30#include <errno.h>
31#include <unistd.h>
32#include <inttypes.h>
33
bellard6180a182003-09-30 21:04:53 +000034#include "cpu.h"
35#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000036#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000037#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000038#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000039#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000040#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000041#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
43#endif
bellard54936002003-05-13 00:25:15 +000044
bellardfd6ce8f2003-05-14 19:00:11 +000045//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000046//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000047//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000048//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000049
50/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000051//#define DEBUG_TB_CHECK
52//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000053
ths1196be32007-03-17 15:17:58 +000054//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000055//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000056
pbrook99773bd2006-04-16 15:14:59 +000057#if !defined(CONFIG_USER_ONLY)
58/* TB consistency checks only implemented for usermode emulation. */
59#undef DEBUG_TB_CHECK
60#endif
61
bellard9fa3e852004-01-04 18:06:42 +000062#define SMC_BITMAP_USE_THRESHOLD 10
63
bellard108c49b2005-07-24 12:55:09 +000064#if defined(TARGET_SPARC64)
65#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000066#elif defined(TARGET_SPARC)
67#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000068#elif defined(TARGET_ALPHA)
69#define TARGET_PHYS_ADDR_SPACE_BITS 42
70#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000071#elif defined(TARGET_PPC64)
72#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000073#elif defined(TARGET_X86_64) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000074#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000075#elif defined(TARGET_I386) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000076#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000077#else
78/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
79#define TARGET_PHYS_ADDR_SPACE_BITS 32
80#endif
81
blueswir1bdaf78e2008-10-04 07:24:27 +000082static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000083int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000084TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000085static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000086/* any access to the tbs or the page table must use this lock */
87spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000088
blueswir1141ac462008-07-26 15:05:57 +000089#if defined(__arm__) || defined(__sparc_v9__)
90/* The prologue must be reachable with a direct jump. ARM and Sparc64
91 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000092 section close to code segment. */
93#define code_gen_section \
94 __attribute__((__section__(".gen_code"))) \
95 __attribute__((aligned (32)))
Stefan Weilf8e2af12009-06-18 23:04:48 +020096#elif defined(_WIN32)
97/* Maximum alignment for Win32 is 16. */
98#define code_gen_section \
99 __attribute__((aligned (16)))
blueswir1d03d8602008-07-10 17:21:31 +0000100#else
101#define code_gen_section \
102 __attribute__((aligned (32)))
103#endif
104
105uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static uint8_t *code_gen_buffer;
107static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000108/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000109static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000110uint8_t *code_gen_ptr;
111
pbrooke2eef172008-06-08 01:09:01 +0000112#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000113int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000114uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000115static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000116
117typedef struct RAMBlock {
118 uint8_t *host;
119 ram_addr_t offset;
120 ram_addr_t length;
121 struct RAMBlock *next;
122} RAMBlock;
123
124static RAMBlock *ram_blocks;
125/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100126 then we can no longer assume contiguous ram offsets, and external uses
pbrook94a6b542009-04-11 17:15:54 +0000127 of this variable will break. */
128ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000129#endif
bellard9fa3e852004-01-04 18:06:42 +0000130
bellard6a00d602005-11-21 23:25:50 +0000131CPUState *first_cpu;
132/* current CPU in the current thread. It is only valid inside
133 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000134CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000135/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000136 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000137 2 = Adaptive rate instruction counting. */
138int use_icount = 0;
139/* Current instruction counter. While executing translated code this may
140 include some instructions that have not yet been executed. */
141int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000142
bellard54936002003-05-13 00:25:15 +0000143typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000144 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000145 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000146 /* in order to optimize self modifying code, we count the number
147 of lookups we do to a given page to use a bitmap */
148 unsigned int code_write_count;
149 uint8_t *code_bitmap;
150#if defined(CONFIG_USER_ONLY)
151 unsigned long flags;
152#endif
bellard54936002003-05-13 00:25:15 +0000153} PageDesc;
154
bellard92e873b2004-05-21 14:52:29 +0000155typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000156 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000157 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000158 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000159} PhysPageDesc;
160
bellard54936002003-05-13 00:25:15 +0000161#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000162#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
163/* XXX: this is a temporary hack for alpha target.
164 * In the future, this is to be replaced by a multi-level table
165 * to actually be able to handle the complete 64 bits address space.
166 */
167#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
168#else
aurel3203875442008-04-22 20:45:18 +0000169#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000170#endif
bellard54936002003-05-13 00:25:15 +0000171
172#define L1_SIZE (1 << L1_BITS)
173#define L2_SIZE (1 << L2_BITS)
174
bellard83fb7ad2004-07-05 21:25:26 +0000175unsigned long qemu_real_host_page_size;
176unsigned long qemu_host_page_bits;
177unsigned long qemu_host_page_size;
178unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000179
bellard92e873b2004-05-21 14:52:29 +0000180/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000181static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000182static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000183
pbrooke2eef172008-06-08 01:09:01 +0000184#if !defined(CONFIG_USER_ONLY)
185static void io_mem_init(void);
186
bellard33417e72003-08-10 21:47:01 +0000187/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000188CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
189CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000190void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000191static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000192static int io_mem_watch;
193#endif
bellard33417e72003-08-10 21:47:01 +0000194
bellard34865132003-10-05 14:28:56 +0000195/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000196static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000197FILE *logfile;
198int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000199static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000200
bellarde3db7222005-01-26 22:00:47 +0000201/* statistics */
202static int tlb_flush_count;
203static int tb_flush_count;
204static int tb_phys_invalidate_count;
205
blueswir1db7b5422007-05-26 17:36:03 +0000206#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
207typedef struct subpage_t {
208 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000209 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
210 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
211 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000212 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000213} subpage_t;
214
bellard7cb69ca2008-05-10 10:55:51 +0000215#ifdef _WIN32
216static void map_exec(void *addr, long size)
217{
218 DWORD old_protect;
219 VirtualProtect(addr, size,
220 PAGE_EXECUTE_READWRITE, &old_protect);
221
222}
223#else
224static void map_exec(void *addr, long size)
225{
bellard43694152008-05-29 09:35:57 +0000226 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000227
bellard43694152008-05-29 09:35:57 +0000228 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000229 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000230 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000231
232 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000233 end += page_size - 1;
234 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000235
236 mprotect((void *)start, end - start,
237 PROT_READ | PROT_WRITE | PROT_EXEC);
238}
239#endif
240
bellardb346ff42003-06-15 20:05:50 +0000241static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000242{
bellard83fb7ad2004-07-05 21:25:26 +0000243 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000244 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000245#ifdef _WIN32
246 {
247 SYSTEM_INFO system_info;
248
249 GetSystemInfo(&system_info);
250 qemu_real_host_page_size = system_info.dwPageSize;
251 }
252#else
253 qemu_real_host_page_size = getpagesize();
254#endif
bellard83fb7ad2004-07-05 21:25:26 +0000255 if (qemu_host_page_size == 0)
256 qemu_host_page_size = qemu_real_host_page_size;
257 if (qemu_host_page_size < TARGET_PAGE_SIZE)
258 qemu_host_page_size = TARGET_PAGE_SIZE;
259 qemu_host_page_bits = 0;
260 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
261 qemu_host_page_bits++;
262 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000263 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
264 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000265
266#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
267 {
268 long long startaddr, endaddr;
269 FILE *f;
270 int n;
271
pbrookc8a706f2008-06-02 16:16:42 +0000272 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000273 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000274 f = fopen("/proc/self/maps", "r");
275 if (f) {
276 do {
277 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
278 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000279 startaddr = MIN(startaddr,
280 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
281 endaddr = MIN(endaddr,
282 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000283 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000284 TARGET_PAGE_ALIGN(endaddr),
285 PAGE_RESERVED);
286 }
287 } while (!feof(f));
288 fclose(f);
289 }
pbrookc8a706f2008-06-02 16:16:42 +0000290 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000291 }
292#endif
bellard54936002003-05-13 00:25:15 +0000293}
294
aliguori434929b2008-09-15 15:56:30 +0000295static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000296{
pbrook17e23772008-06-09 13:47:45 +0000297#if TARGET_LONG_BITS > 32
298 /* Host memory outside guest VM. For 32-bit targets we have already
299 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000300 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000301 return NULL;
302#endif
aliguori434929b2008-09-15 15:56:30 +0000303 return &l1_map[index >> L2_BITS];
304}
305
306static inline PageDesc *page_find_alloc(target_ulong index)
307{
308 PageDesc **lp, *p;
309 lp = page_l1_map(index);
310 if (!lp)
311 return NULL;
312
bellard54936002003-05-13 00:25:15 +0000313 p = *lp;
314 if (!p) {
315 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000316#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000317 size_t len = sizeof(PageDesc) * L2_SIZE;
318 /* Don't use qemu_malloc because it may recurse. */
319 p = mmap(0, len, PROT_READ | PROT_WRITE,
320 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000321 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000322 if (h2g_valid(p)) {
323 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000324 page_set_flags(addr & TARGET_PAGE_MASK,
325 TARGET_PAGE_ALIGN(addr + len),
326 PAGE_RESERVED);
327 }
328#else
329 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
330 *lp = p;
331#endif
bellard54936002003-05-13 00:25:15 +0000332 }
333 return p + (index & (L2_SIZE - 1));
334}
335
aurel3200f82b82008-04-27 21:12:55 +0000336static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000337{
aliguori434929b2008-09-15 15:56:30 +0000338 PageDesc **lp, *p;
339 lp = page_l1_map(index);
340 if (!lp)
341 return NULL;
bellard54936002003-05-13 00:25:15 +0000342
aliguori434929b2008-09-15 15:56:30 +0000343 p = *lp;
bellard54936002003-05-13 00:25:15 +0000344 if (!p)
345 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000346 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000347}
348
bellard108c49b2005-07-24 12:55:09 +0000349static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000350{
bellard108c49b2005-07-24 12:55:09 +0000351 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000352 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000353
bellard108c49b2005-07-24 12:55:09 +0000354 p = (void **)l1_phys_map;
355#if TARGET_PHYS_ADDR_SPACE_BITS > 32
356
357#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
358#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
359#endif
360 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000361 p = *lp;
362 if (!p) {
363 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000364 if (!alloc)
365 return NULL;
366 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
367 memset(p, 0, sizeof(void *) * L1_SIZE);
368 *lp = p;
369 }
370#endif
371 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000372 pd = *lp;
373 if (!pd) {
374 int i;
bellard108c49b2005-07-24 12:55:09 +0000375 /* allocate if not found */
376 if (!alloc)
377 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000378 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
379 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000380 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000381 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000382 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
383 }
bellard92e873b2004-05-21 14:52:29 +0000384 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000385 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000386}
387
bellard108c49b2005-07-24 12:55:09 +0000388static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000389{
bellard108c49b2005-07-24 12:55:09 +0000390 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000391}
392
bellard9fa3e852004-01-04 18:06:42 +0000393#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000394static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000395static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000396 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000397#define mmap_lock() do { } while(0)
398#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000399#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000400
bellard43694152008-05-29 09:35:57 +0000401#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
402
403#if defined(CONFIG_USER_ONLY)
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100404/* Currently it is not recommended to allocate big chunks of data in
bellard43694152008-05-29 09:35:57 +0000405 user mode. It will change when a dedicated libc will be used */
406#define USE_STATIC_CODE_GEN_BUFFER
407#endif
408
409#ifdef USE_STATIC_CODE_GEN_BUFFER
410static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
411#endif
412
blueswir18fcd3692008-08-17 20:26:25 +0000413static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000414{
bellard43694152008-05-29 09:35:57 +0000415#ifdef USE_STATIC_CODE_GEN_BUFFER
416 code_gen_buffer = static_code_gen_buffer;
417 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
418 map_exec(code_gen_buffer, code_gen_buffer_size);
419#else
bellard26a5f132008-05-28 12:30:31 +0000420 code_gen_buffer_size = tb_size;
421 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000422#if defined(CONFIG_USER_ONLY)
423 /* in user mode, phys_ram_size is not meaningful */
424 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
425#else
Stuart Bradyccbb4d42009-05-03 12:15:06 +0100426 /* XXX: needs adjustments */
pbrook94a6b542009-04-11 17:15:54 +0000427 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000428#endif
bellard26a5f132008-05-28 12:30:31 +0000429 }
430 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
431 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
432 /* The code gen buffer location may have constraints depending on
433 the host cpu and OS */
434#if defined(__linux__)
435 {
436 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000437 void *start = NULL;
438
bellard26a5f132008-05-28 12:30:31 +0000439 flags = MAP_PRIVATE | MAP_ANONYMOUS;
440#if defined(__x86_64__)
441 flags |= MAP_32BIT;
442 /* Cannot map more than that */
443 if (code_gen_buffer_size > (800 * 1024 * 1024))
444 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000445#elif defined(__sparc_v9__)
446 // Map the buffer below 2G, so we can use direct calls and branches
447 flags |= MAP_FIXED;
448 start = (void *) 0x60000000UL;
449 if (code_gen_buffer_size > (512 * 1024 * 1024))
450 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000451#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000452 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000453 flags |= MAP_FIXED;
454 start = (void *) 0x01000000UL;
455 if (code_gen_buffer_size > 16 * 1024 * 1024)
456 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000457#endif
blueswir1141ac462008-07-26 15:05:57 +0000458 code_gen_buffer = mmap(start, code_gen_buffer_size,
459 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000460 flags, -1, 0);
461 if (code_gen_buffer == MAP_FAILED) {
462 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
463 exit(1);
464 }
465 }
blueswir1c5e97232009-03-07 20:06:23 +0000466#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000467 {
468 int flags;
469 void *addr = NULL;
470 flags = MAP_PRIVATE | MAP_ANONYMOUS;
471#if defined(__x86_64__)
472 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
473 * 0x40000000 is free */
474 flags |= MAP_FIXED;
475 addr = (void *)0x40000000;
476 /* Cannot map more than that */
477 if (code_gen_buffer_size > (800 * 1024 * 1024))
478 code_gen_buffer_size = (800 * 1024 * 1024);
479#endif
480 code_gen_buffer = mmap(addr, code_gen_buffer_size,
481 PROT_WRITE | PROT_READ | PROT_EXEC,
482 flags, -1, 0);
483 if (code_gen_buffer == MAP_FAILED) {
484 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
485 exit(1);
486 }
487 }
bellard26a5f132008-05-28 12:30:31 +0000488#else
489 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000490 map_exec(code_gen_buffer, code_gen_buffer_size);
491#endif
bellard43694152008-05-29 09:35:57 +0000492#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000493 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
494 code_gen_buffer_max_size = code_gen_buffer_size -
495 code_gen_max_block_size();
496 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
497 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
498}
499
500/* Must be called before using the QEMU cpus. 'tb_size' is the size
501 (in bytes) allocated to the translation buffer. Zero means default
502 size. */
503void cpu_exec_init_all(unsigned long tb_size)
504{
bellard26a5f132008-05-28 12:30:31 +0000505 cpu_gen_init();
506 code_gen_alloc(tb_size);
507 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000508 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000509#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000510 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000511#endif
bellard26a5f132008-05-28 12:30:31 +0000512}
513
pbrook9656f322008-07-01 20:01:19 +0000514#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
515
516#define CPU_COMMON_SAVE_VERSION 1
517
518static void cpu_common_save(QEMUFile *f, void *opaque)
519{
520 CPUState *env = opaque;
521
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200522 cpu_synchronize_state(env, 0);
523
pbrook9656f322008-07-01 20:01:19 +0000524 qemu_put_be32s(f, &env->halted);
525 qemu_put_be32s(f, &env->interrupt_request);
526}
527
528static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
529{
530 CPUState *env = opaque;
531
532 if (version_id != CPU_COMMON_SAVE_VERSION)
533 return -EINVAL;
534
535 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000536 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000537 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
538 version_id is increased. */
539 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000540 tlb_flush(env, 1);
Jan Kiszkab0a46a32009-05-02 00:22:51 +0200541 cpu_synchronize_state(env, 1);
pbrook9656f322008-07-01 20:01:19 +0000542
543 return 0;
544}
545#endif
546
Glauber Costa950f1472009-06-09 12:15:18 -0400547CPUState *qemu_get_cpu(int cpu)
548{
549 CPUState *env = first_cpu;
550
551 while (env) {
552 if (env->cpu_index == cpu)
553 break;
554 env = env->next_cpu;
555 }
556
557 return env;
558}
559
bellard6a00d602005-11-21 23:25:50 +0000560void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000561{
bellard6a00d602005-11-21 23:25:50 +0000562 CPUState **penv;
563 int cpu_index;
564
pbrookc2764712009-03-07 15:24:59 +0000565#if defined(CONFIG_USER_ONLY)
566 cpu_list_lock();
567#endif
bellard6a00d602005-11-21 23:25:50 +0000568 env->next_cpu = NULL;
569 penv = &first_cpu;
570 cpu_index = 0;
571 while (*penv != NULL) {
Nathan Froyd1e9fa732009-06-03 11:33:08 -0700572 penv = &(*penv)->next_cpu;
bellard6a00d602005-11-21 23:25:50 +0000573 cpu_index++;
574 }
575 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000576 env->numa_node = 0;
aliguoric0ce9982008-11-25 22:13:57 +0000577 TAILQ_INIT(&env->breakpoints);
578 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000579 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000580#if defined(CONFIG_USER_ONLY)
581 cpu_list_unlock();
582#endif
pbrookb3c77242008-06-30 16:31:04 +0000583#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000584 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
585 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000586 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
587 cpu_save, cpu_load, env);
588#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000589}
590
bellard9fa3e852004-01-04 18:06:42 +0000591static inline void invalidate_page_bitmap(PageDesc *p)
592{
593 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000594 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000595 p->code_bitmap = NULL;
596 }
597 p->code_write_count = 0;
598}
599
bellardfd6ce8f2003-05-14 19:00:11 +0000600/* set to NULL all the 'first_tb' fields in all PageDescs */
601static void page_flush_tb(void)
602{
603 int i, j;
604 PageDesc *p;
605
606 for(i = 0; i < L1_SIZE; i++) {
607 p = l1_map[i];
608 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000609 for(j = 0; j < L2_SIZE; j++) {
610 p->first_tb = NULL;
611 invalidate_page_bitmap(p);
612 p++;
613 }
bellardfd6ce8f2003-05-14 19:00:11 +0000614 }
615 }
616}
617
618/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000619/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000620void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000621{
bellard6a00d602005-11-21 23:25:50 +0000622 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000623#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000624 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
625 (unsigned long)(code_gen_ptr - code_gen_buffer),
626 nb_tbs, nb_tbs > 0 ?
627 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000628#endif
bellard26a5f132008-05-28 12:30:31 +0000629 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000630 cpu_abort(env1, "Internal error: code buffer overflow\n");
631
bellardfd6ce8f2003-05-14 19:00:11 +0000632 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000633
bellard6a00d602005-11-21 23:25:50 +0000634 for(env = first_cpu; env != NULL; env = env->next_cpu) {
635 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
636 }
bellard9fa3e852004-01-04 18:06:42 +0000637
bellard8a8a6082004-10-03 13:36:49 +0000638 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000639 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000640
bellardfd6ce8f2003-05-14 19:00:11 +0000641 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000642 /* XXX: flush processor icache at this point if cache flush is
643 expensive */
bellarde3db7222005-01-26 22:00:47 +0000644 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000645}
646
647#ifdef DEBUG_TB_CHECK
648
j_mayerbc98a7e2007-04-04 07:55:12 +0000649static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000650{
651 TranslationBlock *tb;
652 int i;
653 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000654 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
655 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000656 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
657 address >= tb->pc + tb->size)) {
Blue Swirl0bf9e312009-07-20 17:19:25 +0000658 printf("ERROR invalidate: address=" TARGET_FMT_lx
659 " PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000660 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000661 }
662 }
663 }
664}
665
666/* verify that all the pages have correct rights for code */
667static void tb_page_check(void)
668{
669 TranslationBlock *tb;
670 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000671
pbrook99773bd2006-04-16 15:14:59 +0000672 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
673 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000674 flags1 = page_get_flags(tb->pc);
675 flags2 = page_get_flags(tb->pc + tb->size - 1);
676 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
677 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000678 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000679 }
680 }
681 }
682}
683
684#endif
685
686/* invalidate one TB */
687static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
688 int next_offset)
689{
690 TranslationBlock *tb1;
691 for(;;) {
692 tb1 = *ptb;
693 if (tb1 == tb) {
694 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
695 break;
696 }
697 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
698 }
699}
700
bellard9fa3e852004-01-04 18:06:42 +0000701static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
702{
703 TranslationBlock *tb1;
704 unsigned int n1;
705
706 for(;;) {
707 tb1 = *ptb;
708 n1 = (long)tb1 & 3;
709 tb1 = (TranslationBlock *)((long)tb1 & ~3);
710 if (tb1 == tb) {
711 *ptb = tb1->page_next[n1];
712 break;
713 }
714 ptb = &tb1->page_next[n1];
715 }
716}
717
bellardd4e81642003-05-25 16:46:15 +0000718static inline void tb_jmp_remove(TranslationBlock *tb, int n)
719{
720 TranslationBlock *tb1, **ptb;
721 unsigned int n1;
722
723 ptb = &tb->jmp_next[n];
724 tb1 = *ptb;
725 if (tb1) {
726 /* find tb(n) in circular list */
727 for(;;) {
728 tb1 = *ptb;
729 n1 = (long)tb1 & 3;
730 tb1 = (TranslationBlock *)((long)tb1 & ~3);
731 if (n1 == n && tb1 == tb)
732 break;
733 if (n1 == 2) {
734 ptb = &tb1->jmp_first;
735 } else {
736 ptb = &tb1->jmp_next[n1];
737 }
738 }
739 /* now we can suppress tb(n) from the list */
740 *ptb = tb->jmp_next[n];
741
742 tb->jmp_next[n] = NULL;
743 }
744}
745
746/* reset the jump entry 'n' of a TB so that it is not chained to
747 another TB */
748static inline void tb_reset_jump(TranslationBlock *tb, int n)
749{
750 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
751}
752
pbrook2e70f6e2008-06-29 01:03:05 +0000753void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000754{
bellard6a00d602005-11-21 23:25:50 +0000755 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000756 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000757 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000758 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000759 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000760
bellard9fa3e852004-01-04 18:06:42 +0000761 /* remove the TB from the hash list */
762 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
763 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000764 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000765 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000766
bellard9fa3e852004-01-04 18:06:42 +0000767 /* remove the TB from the page list */
768 if (tb->page_addr[0] != page_addr) {
769 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
770 tb_page_remove(&p->first_tb, tb);
771 invalidate_page_bitmap(p);
772 }
773 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
774 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
775 tb_page_remove(&p->first_tb, tb);
776 invalidate_page_bitmap(p);
777 }
778
bellard8a40a182005-11-20 10:35:40 +0000779 tb_invalidated_flag = 1;
780
781 /* remove the TB from the hash list */
782 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000783 for(env = first_cpu; env != NULL; env = env->next_cpu) {
784 if (env->tb_jmp_cache[h] == tb)
785 env->tb_jmp_cache[h] = NULL;
786 }
bellard8a40a182005-11-20 10:35:40 +0000787
788 /* suppress this TB from the two jump lists */
789 tb_jmp_remove(tb, 0);
790 tb_jmp_remove(tb, 1);
791
792 /* suppress any remaining jumps to this TB */
793 tb1 = tb->jmp_first;
794 for(;;) {
795 n1 = (long)tb1 & 3;
796 if (n1 == 2)
797 break;
798 tb1 = (TranslationBlock *)((long)tb1 & ~3);
799 tb2 = tb1->jmp_next[n1];
800 tb_reset_jump(tb1, n1);
801 tb1->jmp_next[n1] = NULL;
802 tb1 = tb2;
803 }
804 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
805
bellarde3db7222005-01-26 22:00:47 +0000806 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000807}
808
809static inline void set_bits(uint8_t *tab, int start, int len)
810{
811 int end, mask, end1;
812
813 end = start + len;
814 tab += start >> 3;
815 mask = 0xff << (start & 7);
816 if ((start & ~7) == (end & ~7)) {
817 if (start < end) {
818 mask &= ~(0xff << (end & 7));
819 *tab |= mask;
820 }
821 } else {
822 *tab++ |= mask;
823 start = (start + 8) & ~7;
824 end1 = end & ~7;
825 while (start < end1) {
826 *tab++ = 0xff;
827 start += 8;
828 }
829 if (start < end) {
830 mask = ~(0xff << (end & 7));
831 *tab |= mask;
832 }
833 }
834}
835
836static void build_page_bitmap(PageDesc *p)
837{
838 int n, tb_start, tb_end;
839 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000840
pbrookb2a70812008-06-09 13:57:23 +0000841 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000842
843 tb = p->first_tb;
844 while (tb != NULL) {
845 n = (long)tb & 3;
846 tb = (TranslationBlock *)((long)tb & ~3);
847 /* NOTE: this is subtle as a TB may span two physical pages */
848 if (n == 0) {
849 /* NOTE: tb_end may be after the end of the page, but
850 it is not a problem */
851 tb_start = tb->pc & ~TARGET_PAGE_MASK;
852 tb_end = tb_start + tb->size;
853 if (tb_end > TARGET_PAGE_SIZE)
854 tb_end = TARGET_PAGE_SIZE;
855 } else {
856 tb_start = 0;
857 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
858 }
859 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
860 tb = tb->page_next[n];
861 }
862}
863
pbrook2e70f6e2008-06-29 01:03:05 +0000864TranslationBlock *tb_gen_code(CPUState *env,
865 target_ulong pc, target_ulong cs_base,
866 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000867{
868 TranslationBlock *tb;
869 uint8_t *tc_ptr;
870 target_ulong phys_pc, phys_page2, virt_page2;
871 int code_gen_size;
872
bellardc27004e2005-01-03 23:35:10 +0000873 phys_pc = get_phys_addr_code(env, pc);
874 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000875 if (!tb) {
876 /* flush must be done */
877 tb_flush(env);
878 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000879 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000880 /* Don't forget to invalidate previous TB info. */
881 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000882 }
883 tc_ptr = code_gen_ptr;
884 tb->tc_ptr = tc_ptr;
885 tb->cs_base = cs_base;
886 tb->flags = flags;
887 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000888 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000889 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000890
bellardd720b932004-04-25 17:57:43 +0000891 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000892 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000893 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000894 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000895 phys_page2 = get_phys_addr_code(env, virt_page2);
896 }
897 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000898 return tb;
bellardd720b932004-04-25 17:57:43 +0000899}
ths3b46e622007-09-17 08:09:54 +0000900
bellard9fa3e852004-01-04 18:06:42 +0000901/* invalidate all TBs which intersect with the target physical page
902 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000903 the same physical page. 'is_cpu_write_access' should be true if called
904 from a real cpu write access: the virtual CPU will exit the current
905 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000906void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000907 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000908{
aliguori6b917542008-11-18 19:46:41 +0000909 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000910 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000911 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000912 PageDesc *p;
913 int n;
914#ifdef TARGET_HAS_PRECISE_SMC
915 int current_tb_not_found = is_cpu_write_access;
916 TranslationBlock *current_tb = NULL;
917 int current_tb_modified = 0;
918 target_ulong current_pc = 0;
919 target_ulong current_cs_base = 0;
920 int current_flags = 0;
921#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000922
923 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000924 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000925 return;
ths5fafdf22007-09-16 21:08:06 +0000926 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000927 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
928 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000929 /* build code bitmap */
930 build_page_bitmap(p);
931 }
932
933 /* we remove all the TBs in the range [start, end[ */
934 /* XXX: see if in some cases it could be faster to invalidate all the code */
935 tb = p->first_tb;
936 while (tb != NULL) {
937 n = (long)tb & 3;
938 tb = (TranslationBlock *)((long)tb & ~3);
939 tb_next = tb->page_next[n];
940 /* NOTE: this is subtle as a TB may span two physical pages */
941 if (n == 0) {
942 /* NOTE: tb_end may be after the end of the page, but
943 it is not a problem */
944 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
945 tb_end = tb_start + tb->size;
946 } else {
947 tb_start = tb->page_addr[1];
948 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
949 }
950 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000951#ifdef TARGET_HAS_PRECISE_SMC
952 if (current_tb_not_found) {
953 current_tb_not_found = 0;
954 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000955 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000956 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000957 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000958 }
959 }
960 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000961 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000962 /* If we are modifying the current TB, we must stop
963 its execution. We could be more precise by checking
964 that the modification is after the current PC, but it
965 would require a specialized function to partially
966 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000967
bellardd720b932004-04-25 17:57:43 +0000968 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000969 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000970 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000971 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
972 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000973 }
974#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000975 /* we need to do that to handle the case where a signal
976 occurs while doing tb_phys_invalidate() */
977 saved_tb = NULL;
978 if (env) {
979 saved_tb = env->current_tb;
980 env->current_tb = NULL;
981 }
bellard9fa3e852004-01-04 18:06:42 +0000982 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000983 if (env) {
984 env->current_tb = saved_tb;
985 if (env->interrupt_request && env->current_tb)
986 cpu_interrupt(env, env->interrupt_request);
987 }
bellard9fa3e852004-01-04 18:06:42 +0000988 }
989 tb = tb_next;
990 }
991#if !defined(CONFIG_USER_ONLY)
992 /* if no code remaining, no need to continue to use slow writes */
993 if (!p->first_tb) {
994 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000995 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000996 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000997 }
998 }
999#endif
1000#ifdef TARGET_HAS_PRECISE_SMC
1001 if (current_tb_modified) {
1002 /* we generate a block containing just the instruction
1003 modifying the memory. It will ensure that it cannot modify
1004 itself */
bellardea1c1802004-06-14 18:56:36 +00001005 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001006 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001007 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001008 }
1009#endif
1010}
1011
1012/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001013static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001014{
1015 PageDesc *p;
1016 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001017#if 0
bellarda4193c82004-06-03 14:01:43 +00001018 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001019 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1020 cpu_single_env->mem_io_vaddr, len,
1021 cpu_single_env->eip,
1022 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001023 }
1024#endif
bellard9fa3e852004-01-04 18:06:42 +00001025 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001026 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001027 return;
1028 if (p->code_bitmap) {
1029 offset = start & ~TARGET_PAGE_MASK;
1030 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1031 if (b & ((1 << len) - 1))
1032 goto do_invalidate;
1033 } else {
1034 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001035 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001036 }
1037}
1038
bellard9fa3e852004-01-04 18:06:42 +00001039#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001040static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001041 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001042{
aliguori6b917542008-11-18 19:46:41 +00001043 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001044 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001045 int n;
bellardd720b932004-04-25 17:57:43 +00001046#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001047 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001048 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001049 int current_tb_modified = 0;
1050 target_ulong current_pc = 0;
1051 target_ulong current_cs_base = 0;
1052 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001053#endif
bellard9fa3e852004-01-04 18:06:42 +00001054
1055 addr &= TARGET_PAGE_MASK;
1056 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001057 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001058 return;
1059 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001060#ifdef TARGET_HAS_PRECISE_SMC
1061 if (tb && pc != 0) {
1062 current_tb = tb_find_pc(pc);
1063 }
1064#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001065 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001066 n = (long)tb & 3;
1067 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001068#ifdef TARGET_HAS_PRECISE_SMC
1069 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001070 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001071 /* If we are modifying the current TB, we must stop
1072 its execution. We could be more precise by checking
1073 that the modification is after the current PC, but it
1074 would require a specialized function to partially
1075 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001076
bellardd720b932004-04-25 17:57:43 +00001077 current_tb_modified = 1;
1078 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001079 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1080 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001081 }
1082#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001083 tb_phys_invalidate(tb, addr);
1084 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001085 }
1086 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001087#ifdef TARGET_HAS_PRECISE_SMC
1088 if (current_tb_modified) {
1089 /* we generate a block containing just the instruction
1090 modifying the memory. It will ensure that it cannot modify
1091 itself */
bellardea1c1802004-06-14 18:56:36 +00001092 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001093 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001094 cpu_resume_from_signal(env, puc);
1095 }
1096#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001097}
bellard9fa3e852004-01-04 18:06:42 +00001098#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001099
1100/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001101static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001102 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001103{
1104 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001105 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001106
bellard9fa3e852004-01-04 18:06:42 +00001107 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001108 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001109 tb->page_next[n] = p->first_tb;
1110 last_first_tb = p->first_tb;
1111 p->first_tb = (TranslationBlock *)((long)tb | n);
1112 invalidate_page_bitmap(p);
1113
bellard107db442004-06-22 18:48:46 +00001114#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001115
bellard9fa3e852004-01-04 18:06:42 +00001116#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001117 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001118 target_ulong addr;
1119 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001120 int prot;
1121
bellardfd6ce8f2003-05-14 19:00:11 +00001122 /* force the host page as non writable (writes will have a
1123 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001124 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001125 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001126 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1127 addr += TARGET_PAGE_SIZE) {
1128
1129 p2 = page_find (addr >> TARGET_PAGE_BITS);
1130 if (!p2)
1131 continue;
1132 prot |= p2->flags;
1133 p2->flags &= ~PAGE_WRITE;
1134 page_get_flags(addr);
1135 }
ths5fafdf22007-09-16 21:08:06 +00001136 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001137 (prot & PAGE_BITS) & ~PAGE_WRITE);
1138#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001139 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001140 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001141#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001142 }
bellard9fa3e852004-01-04 18:06:42 +00001143#else
1144 /* if some code is already present, then the pages are already
1145 protected. So we handle the case where only the first TB is
1146 allocated in a physical page */
1147 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001148 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001149 }
1150#endif
bellardd720b932004-04-25 17:57:43 +00001151
1152#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001153}
1154
1155/* Allocate a new translation block. Flush the translation buffer if
1156 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001157TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001158{
1159 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001160
bellard26a5f132008-05-28 12:30:31 +00001161 if (nb_tbs >= code_gen_max_blocks ||
1162 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001163 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001164 tb = &tbs[nb_tbs++];
1165 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001166 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001167 return tb;
1168}
1169
pbrook2e70f6e2008-06-29 01:03:05 +00001170void tb_free(TranslationBlock *tb)
1171{
thsbf20dc02008-06-30 17:22:19 +00001172 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001173 Ignore the hard cases and just back up if this TB happens to
1174 be the last one generated. */
1175 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1176 code_gen_ptr = tb->tc_ptr;
1177 nb_tbs--;
1178 }
1179}
1180
bellard9fa3e852004-01-04 18:06:42 +00001181/* add a new TB and link it to the physical page tables. phys_page2 is
1182 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001183void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001184 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001185{
bellard9fa3e852004-01-04 18:06:42 +00001186 unsigned int h;
1187 TranslationBlock **ptb;
1188
pbrookc8a706f2008-06-02 16:16:42 +00001189 /* Grab the mmap lock to stop another thread invalidating this TB
1190 before we are done. */
1191 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001192 /* add in the physical hash table */
1193 h = tb_phys_hash_func(phys_pc);
1194 ptb = &tb_phys_hash[h];
1195 tb->phys_hash_next = *ptb;
1196 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001197
1198 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001199 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1200 if (phys_page2 != -1)
1201 tb_alloc_page(tb, 1, phys_page2);
1202 else
1203 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001204
bellardd4e81642003-05-25 16:46:15 +00001205 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1206 tb->jmp_next[0] = NULL;
1207 tb->jmp_next[1] = NULL;
1208
1209 /* init original jump addresses */
1210 if (tb->tb_next_offset[0] != 0xffff)
1211 tb_reset_jump(tb, 0);
1212 if (tb->tb_next_offset[1] != 0xffff)
1213 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001214
1215#ifdef DEBUG_TB_CHECK
1216 tb_page_check();
1217#endif
pbrookc8a706f2008-06-02 16:16:42 +00001218 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001219}
1220
bellarda513fe12003-05-27 23:29:48 +00001221/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1222 tb[1].tc_ptr. Return NULL if not found */
1223TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1224{
1225 int m_min, m_max, m;
1226 unsigned long v;
1227 TranslationBlock *tb;
1228
1229 if (nb_tbs <= 0)
1230 return NULL;
1231 if (tc_ptr < (unsigned long)code_gen_buffer ||
1232 tc_ptr >= (unsigned long)code_gen_ptr)
1233 return NULL;
1234 /* binary search (cf Knuth) */
1235 m_min = 0;
1236 m_max = nb_tbs - 1;
1237 while (m_min <= m_max) {
1238 m = (m_min + m_max) >> 1;
1239 tb = &tbs[m];
1240 v = (unsigned long)tb->tc_ptr;
1241 if (v == tc_ptr)
1242 return tb;
1243 else if (tc_ptr < v) {
1244 m_max = m - 1;
1245 } else {
1246 m_min = m + 1;
1247 }
ths5fafdf22007-09-16 21:08:06 +00001248 }
bellarda513fe12003-05-27 23:29:48 +00001249 return &tbs[m_max];
1250}
bellard75012672003-06-21 13:11:07 +00001251
bellardea041c02003-06-25 16:16:50 +00001252static void tb_reset_jump_recursive(TranslationBlock *tb);
1253
1254static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1255{
1256 TranslationBlock *tb1, *tb_next, **ptb;
1257 unsigned int n1;
1258
1259 tb1 = tb->jmp_next[n];
1260 if (tb1 != NULL) {
1261 /* find head of list */
1262 for(;;) {
1263 n1 = (long)tb1 & 3;
1264 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1265 if (n1 == 2)
1266 break;
1267 tb1 = tb1->jmp_next[n1];
1268 }
1269 /* we are now sure now that tb jumps to tb1 */
1270 tb_next = tb1;
1271
1272 /* remove tb from the jmp_first list */
1273 ptb = &tb_next->jmp_first;
1274 for(;;) {
1275 tb1 = *ptb;
1276 n1 = (long)tb1 & 3;
1277 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1278 if (n1 == n && tb1 == tb)
1279 break;
1280 ptb = &tb1->jmp_next[n1];
1281 }
1282 *ptb = tb->jmp_next[n];
1283 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001284
bellardea041c02003-06-25 16:16:50 +00001285 /* suppress the jump to next tb in generated code */
1286 tb_reset_jump(tb, n);
1287
bellard01243112004-01-04 15:48:17 +00001288 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001289 tb_reset_jump_recursive(tb_next);
1290 }
1291}
1292
1293static void tb_reset_jump_recursive(TranslationBlock *tb)
1294{
1295 tb_reset_jump_recursive2(tb, 0);
1296 tb_reset_jump_recursive2(tb, 1);
1297}
1298
bellard1fddef42005-04-17 19:16:13 +00001299#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001300static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1301{
j_mayer9b3c35e2007-04-07 11:21:28 +00001302 target_phys_addr_t addr;
1303 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001304 ram_addr_t ram_addr;
1305 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001306
pbrookc2f07f82006-04-08 17:14:56 +00001307 addr = cpu_get_phys_page_debug(env, pc);
1308 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1309 if (!p) {
1310 pd = IO_MEM_UNASSIGNED;
1311 } else {
1312 pd = p->phys_offset;
1313 }
1314 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001315 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001316}
bellardc27004e2005-01-03 23:35:10 +00001317#endif
bellardd720b932004-04-25 17:57:43 +00001318
pbrook6658ffb2007-03-16 23:58:11 +00001319/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001320int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1321 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001322{
aliguorib4051332008-11-18 20:14:20 +00001323 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001324 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001325
aliguorib4051332008-11-18 20:14:20 +00001326 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1327 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1328 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1329 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1330 return -EINVAL;
1331 }
aliguoria1d1bb32008-11-18 20:07:32 +00001332 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001333
aliguoria1d1bb32008-11-18 20:07:32 +00001334 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001335 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001336 wp->flags = flags;
1337
aliguori2dc9f412008-11-18 20:56:59 +00001338 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001339 if (flags & BP_GDB)
1340 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1341 else
1342 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001343
pbrook6658ffb2007-03-16 23:58:11 +00001344 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001345
1346 if (watchpoint)
1347 *watchpoint = wp;
1348 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001349}
1350
aliguoria1d1bb32008-11-18 20:07:32 +00001351/* Remove a specific watchpoint. */
1352int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1353 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001354{
aliguorib4051332008-11-18 20:14:20 +00001355 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001356 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001357
aliguoric0ce9982008-11-25 22:13:57 +00001358 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001359 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001360 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001361 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001362 return 0;
1363 }
1364 }
aliguoria1d1bb32008-11-18 20:07:32 +00001365 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001366}
1367
aliguoria1d1bb32008-11-18 20:07:32 +00001368/* Remove a specific watchpoint by reference. */
1369void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1370{
aliguoric0ce9982008-11-25 22:13:57 +00001371 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001372
aliguoria1d1bb32008-11-18 20:07:32 +00001373 tlb_flush_page(env, watchpoint->vaddr);
1374
1375 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001376}
1377
aliguoria1d1bb32008-11-18 20:07:32 +00001378/* Remove all matching watchpoints. */
1379void cpu_watchpoint_remove_all(CPUState *env, int mask)
1380{
aliguoric0ce9982008-11-25 22:13:57 +00001381 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001382
aliguoric0ce9982008-11-25 22:13:57 +00001383 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001384 if (wp->flags & mask)
1385 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001386 }
aliguoria1d1bb32008-11-18 20:07:32 +00001387}
1388
1389/* Add a breakpoint. */
1390int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1391 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001392{
bellard1fddef42005-04-17 19:16:13 +00001393#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001394 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001395
aliguoria1d1bb32008-11-18 20:07:32 +00001396 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001397
1398 bp->pc = pc;
1399 bp->flags = flags;
1400
aliguori2dc9f412008-11-18 20:56:59 +00001401 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001402 if (flags & BP_GDB)
1403 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1404 else
1405 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001406
1407 breakpoint_invalidate(env, pc);
1408
1409 if (breakpoint)
1410 *breakpoint = bp;
1411 return 0;
1412#else
1413 return -ENOSYS;
1414#endif
1415}
1416
1417/* Remove a specific breakpoint. */
1418int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1419{
1420#if defined(TARGET_HAS_ICE)
1421 CPUBreakpoint *bp;
1422
aliguoric0ce9982008-11-25 22:13:57 +00001423 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001424 if (bp->pc == pc && bp->flags == flags) {
1425 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001426 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001427 }
bellard4c3a88a2003-07-26 12:06:08 +00001428 }
aliguoria1d1bb32008-11-18 20:07:32 +00001429 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001430#else
aliguoria1d1bb32008-11-18 20:07:32 +00001431 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001432#endif
1433}
1434
aliguoria1d1bb32008-11-18 20:07:32 +00001435/* Remove a specific breakpoint by reference. */
1436void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001437{
bellard1fddef42005-04-17 19:16:13 +00001438#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001439 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001440
aliguoria1d1bb32008-11-18 20:07:32 +00001441 breakpoint_invalidate(env, breakpoint->pc);
1442
1443 qemu_free(breakpoint);
1444#endif
1445}
1446
1447/* Remove all matching breakpoints. */
1448void cpu_breakpoint_remove_all(CPUState *env, int mask)
1449{
1450#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001451 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001452
aliguoric0ce9982008-11-25 22:13:57 +00001453 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001454 if (bp->flags & mask)
1455 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001456 }
bellard4c3a88a2003-07-26 12:06:08 +00001457#endif
1458}
1459
bellardc33a3462003-07-29 20:50:33 +00001460/* enable or disable single step mode. EXCP_DEBUG is returned by the
1461 CPU loop after each instruction */
1462void cpu_single_step(CPUState *env, int enabled)
1463{
bellard1fddef42005-04-17 19:16:13 +00001464#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001465 if (env->singlestep_enabled != enabled) {
1466 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001467 if (kvm_enabled())
1468 kvm_update_guest_debug(env, 0);
1469 else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01001470 /* must flush all the translated code to avoid inconsistencies */
aliguorie22a25c2009-03-12 20:12:48 +00001471 /* XXX: only flush what is necessary */
1472 tb_flush(env);
1473 }
bellardc33a3462003-07-29 20:50:33 +00001474 }
1475#endif
1476}
1477
bellard34865132003-10-05 14:28:56 +00001478/* enable or disable low levels log */
1479void cpu_set_log(int log_flags)
1480{
1481 loglevel = log_flags;
1482 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001483 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001484 if (!logfile) {
1485 perror(logfilename);
1486 _exit(1);
1487 }
bellard9fa3e852004-01-04 18:06:42 +00001488#if !defined(CONFIG_SOFTMMU)
1489 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1490 {
blueswir1b55266b2008-09-20 08:07:15 +00001491 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001492 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1493 }
Filip Navarabf65f532009-07-27 10:02:04 -05001494#elif !defined(_WIN32)
1495 /* Win32 doesn't support line-buffering and requires size >= 2 */
bellard34865132003-10-05 14:28:56 +00001496 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001497#endif
pbrooke735b912007-06-30 13:53:24 +00001498 log_append = 1;
1499 }
1500 if (!loglevel && logfile) {
1501 fclose(logfile);
1502 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001503 }
1504}
1505
1506void cpu_set_log_filename(const char *filename)
1507{
1508 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001509 if (logfile) {
1510 fclose(logfile);
1511 logfile = NULL;
1512 }
1513 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001514}
bellardc33a3462003-07-29 20:50:33 +00001515
aurel323098dba2009-03-07 21:28:24 +00001516static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001517{
Juan Quintela2f7bb872009-07-27 16:13:24 +02001518#if defined(CONFIG_USE_NPTL)
pbrookd5975362008-06-07 20:50:51 +00001519 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1520 problem and hope the cpu will stop of its own accord. For userspace
1521 emulation this often isn't actually as bad as it sounds. Often
1522 signals are used primarily to interrupt blocking syscalls. */
1523#else
aurel323098dba2009-03-07 21:28:24 +00001524 TranslationBlock *tb;
1525 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1526
1527 tb = env->current_tb;
1528 /* if the cpu is currently executing code, we must unlink it and
1529 all the potentially executing TB */
1530 if (tb && !testandset(&interrupt_lock)) {
1531 env->current_tb = NULL;
1532 tb_reset_jump_recursive(tb);
1533 resetlock(&interrupt_lock);
1534 }
1535#endif
1536}
1537
1538/* mask must never be zero, except for A20 change call */
1539void cpu_interrupt(CPUState *env, int mask)
1540{
1541 int old_mask;
1542
1543 old_mask = env->interrupt_request;
1544 env->interrupt_request |= mask;
1545
aliguori8edac962009-04-24 18:03:45 +00001546#ifndef CONFIG_USER_ONLY
1547 /*
1548 * If called from iothread context, wake the target cpu in
1549 * case its halted.
1550 */
1551 if (!qemu_cpu_self(env)) {
1552 qemu_cpu_kick(env);
1553 return;
1554 }
1555#endif
1556
pbrook2e70f6e2008-06-29 01:03:05 +00001557 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001558 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001559#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001560 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001561 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001562 cpu_abort(env, "Raised interrupt while not in I/O function");
1563 }
1564#endif
1565 } else {
aurel323098dba2009-03-07 21:28:24 +00001566 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001567 }
1568}
1569
bellardb54ad042004-05-20 13:42:52 +00001570void cpu_reset_interrupt(CPUState *env, int mask)
1571{
1572 env->interrupt_request &= ~mask;
1573}
1574
aurel323098dba2009-03-07 21:28:24 +00001575void cpu_exit(CPUState *env)
1576{
1577 env->exit_request = 1;
1578 cpu_unlink_tb(env);
1579}
1580
blueswir1c7cd6a32008-10-02 18:27:46 +00001581const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001582 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001583 "show generated host assembly code for each compiled TB" },
1584 { CPU_LOG_TB_IN_ASM, "in_asm",
1585 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001586 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001587 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001588 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001589 "show micro ops "
1590#ifdef TARGET_I386
1591 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001592#endif
blueswir1e01a1152008-03-14 17:37:11 +00001593 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001594 { CPU_LOG_INT, "int",
1595 "show interrupts/exceptions in short format" },
1596 { CPU_LOG_EXEC, "exec",
1597 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001598 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001599 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001600#ifdef TARGET_I386
1601 { CPU_LOG_PCALL, "pcall",
1602 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001603 { CPU_LOG_RESET, "cpu_reset",
1604 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001605#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001606#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001607 { CPU_LOG_IOPORT, "ioport",
1608 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001609#endif
bellardf193c792004-03-21 17:06:25 +00001610 { 0, NULL, NULL },
1611};
1612
1613static int cmp1(const char *s1, int n, const char *s2)
1614{
1615 if (strlen(s2) != n)
1616 return 0;
1617 return memcmp(s1, s2, n) == 0;
1618}
ths3b46e622007-09-17 08:09:54 +00001619
bellardf193c792004-03-21 17:06:25 +00001620/* takes a comma separated list of log masks. Return 0 if error. */
1621int cpu_str_to_log_mask(const char *str)
1622{
blueswir1c7cd6a32008-10-02 18:27:46 +00001623 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001624 int mask;
1625 const char *p, *p1;
1626
1627 p = str;
1628 mask = 0;
1629 for(;;) {
1630 p1 = strchr(p, ',');
1631 if (!p1)
1632 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001633 if(cmp1(p,p1-p,"all")) {
1634 for(item = cpu_log_items; item->mask != 0; item++) {
1635 mask |= item->mask;
1636 }
1637 } else {
bellardf193c792004-03-21 17:06:25 +00001638 for(item = cpu_log_items; item->mask != 0; item++) {
1639 if (cmp1(p, p1 - p, item->name))
1640 goto found;
1641 }
1642 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001643 }
bellardf193c792004-03-21 17:06:25 +00001644 found:
1645 mask |= item->mask;
1646 if (*p1 != ',')
1647 break;
1648 p = p1 + 1;
1649 }
1650 return mask;
1651}
bellardea041c02003-06-25 16:16:50 +00001652
bellard75012672003-06-21 13:11:07 +00001653void cpu_abort(CPUState *env, const char *fmt, ...)
1654{
1655 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001656 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001657
1658 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001659 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001660 fprintf(stderr, "qemu: fatal: ");
1661 vfprintf(stderr, fmt, ap);
1662 fprintf(stderr, "\n");
1663#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001664 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1665#else
1666 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001667#endif
aliguori93fcfe32009-01-15 22:34:14 +00001668 if (qemu_log_enabled()) {
1669 qemu_log("qemu: fatal: ");
1670 qemu_log_vprintf(fmt, ap2);
1671 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001672#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001673 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001674#else
aliguori93fcfe32009-01-15 22:34:14 +00001675 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001676#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001677 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001678 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001679 }
pbrook493ae1f2007-11-23 16:53:59 +00001680 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001681 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001682 abort();
1683}
1684
thsc5be9f02007-02-28 20:20:53 +00001685CPUState *cpu_copy(CPUState *env)
1686{
ths01ba9812007-12-09 02:22:57 +00001687 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001688 CPUState *next_cpu = new_env->next_cpu;
1689 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001690#if defined(TARGET_HAS_ICE)
1691 CPUBreakpoint *bp;
1692 CPUWatchpoint *wp;
1693#endif
1694
thsc5be9f02007-02-28 20:20:53 +00001695 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001696
1697 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001698 new_env->next_cpu = next_cpu;
1699 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001700
1701 /* Clone all break/watchpoints.
1702 Note: Once we support ptrace with hw-debug register access, make sure
1703 BP_CPU break/watchpoints are handled correctly on clone. */
1704 TAILQ_INIT(&env->breakpoints);
1705 TAILQ_INIT(&env->watchpoints);
1706#if defined(TARGET_HAS_ICE)
1707 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1708 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1709 }
1710 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1711 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1712 wp->flags, NULL);
1713 }
1714#endif
1715
thsc5be9f02007-02-28 20:20:53 +00001716 return new_env;
1717}
1718
bellard01243112004-01-04 15:48:17 +00001719#if !defined(CONFIG_USER_ONLY)
1720
edgar_igl5c751e92008-05-06 08:44:21 +00001721static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1722{
1723 unsigned int i;
1724
1725 /* Discard jump cache entries for any tb which might potentially
1726 overlap the flushed page. */
1727 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1728 memset (&env->tb_jmp_cache[i], 0,
1729 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1730
1731 i = tb_jmp_cache_hash_page(addr);
1732 memset (&env->tb_jmp_cache[i], 0,
1733 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1734}
1735
Igor Kovalenko08738982009-07-12 02:15:40 +04001736static CPUTLBEntry s_cputlb_empty_entry = {
1737 .addr_read = -1,
1738 .addr_write = -1,
1739 .addr_code = -1,
1740 .addend = -1,
1741};
1742
bellardee8b7022004-02-03 23:35:10 +00001743/* NOTE: if flush_global is true, also flush global entries (not
1744 implemented yet) */
1745void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001746{
bellard33417e72003-08-10 21:47:01 +00001747 int i;
bellard01243112004-01-04 15:48:17 +00001748
bellard9fa3e852004-01-04 18:06:42 +00001749#if defined(DEBUG_TLB)
1750 printf("tlb_flush:\n");
1751#endif
bellard01243112004-01-04 15:48:17 +00001752 /* must reset current TB so that interrupts cannot modify the
1753 links while we are modifying them */
1754 env->current_tb = NULL;
1755
bellard33417e72003-08-10 21:47:01 +00001756 for(i = 0; i < CPU_TLB_SIZE; i++) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001757 int mmu_idx;
1758 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001759 env->tlb_table[mmu_idx][i] = s_cputlb_empty_entry;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001760 }
bellard33417e72003-08-10 21:47:01 +00001761 }
bellard9fa3e852004-01-04 18:06:42 +00001762
bellard8a40a182005-11-20 10:35:40 +00001763 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001764
blueswir1640f42e2009-04-19 10:18:01 +00001765#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001766 if (env->kqemu_enabled) {
1767 kqemu_flush(env, flush_global);
1768 }
1769#endif
bellarde3db7222005-01-26 22:00:47 +00001770 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001771}
1772
bellard274da6b2004-05-20 21:56:27 +00001773static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001774{
ths5fafdf22007-09-16 21:08:06 +00001775 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001776 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001777 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001778 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001779 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001780 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
Igor Kovalenko08738982009-07-12 02:15:40 +04001781 *tlb_entry = s_cputlb_empty_entry;
bellard84b7b8e2005-11-28 21:19:04 +00001782 }
bellard61382a52003-10-27 21:22:23 +00001783}
1784
bellard2e126692004-04-25 21:28:44 +00001785void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001786{
bellard8a40a182005-11-20 10:35:40 +00001787 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001788 int mmu_idx;
bellard01243112004-01-04 15:48:17 +00001789
bellard9fa3e852004-01-04 18:06:42 +00001790#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001791 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001792#endif
bellard01243112004-01-04 15:48:17 +00001793 /* must reset current TB so that interrupts cannot modify the
1794 links while we are modifying them */
1795 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001796
bellard61382a52003-10-27 21:22:23 +00001797 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001798 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001799 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1800 tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr);
bellard01243112004-01-04 15:48:17 +00001801
edgar_igl5c751e92008-05-06 08:44:21 +00001802 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001803
blueswir1640f42e2009-04-19 10:18:01 +00001804#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001805 if (env->kqemu_enabled) {
1806 kqemu_flush_page(env, addr);
1807 }
1808#endif
bellard9fa3e852004-01-04 18:06:42 +00001809}
1810
bellard9fa3e852004-01-04 18:06:42 +00001811/* update the TLBs so that writes to code in the virtual page 'addr'
1812 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001813static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001814{
ths5fafdf22007-09-16 21:08:06 +00001815 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001816 ram_addr + TARGET_PAGE_SIZE,
1817 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001818}
1819
bellard9fa3e852004-01-04 18:06:42 +00001820/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001821 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001822static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001823 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001824{
bellard3a7d9292005-08-21 09:26:42 +00001825 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001826}
1827
ths5fafdf22007-09-16 21:08:06 +00001828static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001829 unsigned long start, unsigned long length)
1830{
1831 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001832 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1833 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001834 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001835 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001836 }
1837 }
1838}
1839
pbrook5579c7f2009-04-11 14:47:08 +00001840/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001841void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001842 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001843{
1844 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001845 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001846 int i, mask, len;
1847 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001848
1849 start &= TARGET_PAGE_MASK;
1850 end = TARGET_PAGE_ALIGN(end);
1851
1852 length = end - start;
1853 if (length == 0)
1854 return;
bellard0a962c02005-02-10 22:00:27 +00001855 len = length >> TARGET_PAGE_BITS;
blueswir1640f42e2009-04-19 10:18:01 +00001856#ifdef CONFIG_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001857 /* XXX: should not depend on cpu context */
1858 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001859 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001860 ram_addr_t addr;
1861 addr = start;
1862 for(i = 0; i < len; i++) {
1863 kqemu_set_notdirty(env, addr);
1864 addr += TARGET_PAGE_SIZE;
1865 }
bellard3a7d9292005-08-21 09:26:42 +00001866 }
1867#endif
bellardf23db162005-08-21 19:12:28 +00001868 mask = ~dirty_flags;
1869 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1870 for(i = 0; i < len; i++)
1871 p[i] &= mask;
1872
bellard1ccde1c2004-02-06 19:46:14 +00001873 /* we modify the TLB cache so that the dirty bit will be set again
1874 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001875 start1 = (unsigned long)qemu_get_ram_ptr(start);
1876 /* Chek that we don't span multiple blocks - this breaks the
1877 address comparisons below. */
1878 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1879 != (end - 1) - start) {
1880 abort();
1881 }
1882
bellard6a00d602005-11-21 23:25:50 +00001883 for(env = first_cpu; env != NULL; env = env->next_cpu) {
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001884 int mmu_idx;
1885 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1886 for(i = 0; i < CPU_TLB_SIZE; i++)
1887 tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i],
1888 start1, length);
1889 }
bellard6a00d602005-11-21 23:25:50 +00001890 }
bellard1ccde1c2004-02-06 19:46:14 +00001891}
1892
aliguori74576192008-10-06 14:02:03 +00001893int cpu_physical_memory_set_dirty_tracking(int enable)
1894{
1895 in_migration = enable;
Jan Kiszkab0a46a32009-05-02 00:22:51 +02001896 if (kvm_enabled()) {
1897 return kvm_set_migration_log(enable);
1898 }
aliguori74576192008-10-06 14:02:03 +00001899 return 0;
1900}
1901
1902int cpu_physical_memory_get_dirty_tracking(void)
1903{
1904 return in_migration;
1905}
1906
Jan Kiszka151f7742009-05-01 20:52:47 +02001907int cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr,
1908 target_phys_addr_t end_addr)
aliguori2bec46d2008-11-24 20:21:41 +00001909{
Jan Kiszka151f7742009-05-01 20:52:47 +02001910 int ret = 0;
1911
aliguori2bec46d2008-11-24 20:21:41 +00001912 if (kvm_enabled())
Jan Kiszka151f7742009-05-01 20:52:47 +02001913 ret = kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1914 return ret;
aliguori2bec46d2008-11-24 20:21:41 +00001915}
1916
bellard3a7d9292005-08-21 09:26:42 +00001917static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1918{
1919 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001920 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001921
bellard84b7b8e2005-11-28 21:19:04 +00001922 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001923 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1924 + tlb_entry->addend);
1925 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001926 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001927 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001928 }
1929 }
1930}
1931
1932/* update the TLB according to the current state of the dirty bits */
1933void cpu_tlb_update_dirty(CPUState *env)
1934{
1935 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001936 int mmu_idx;
1937 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) {
1938 for(i = 0; i < CPU_TLB_SIZE; i++)
1939 tlb_update_dirty(&env->tlb_table[mmu_idx][i]);
1940 }
bellard3a7d9292005-08-21 09:26:42 +00001941}
1942
pbrook0f459d12008-06-09 00:20:13 +00001943static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001944{
pbrook0f459d12008-06-09 00:20:13 +00001945 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1946 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001947}
1948
pbrook0f459d12008-06-09 00:20:13 +00001949/* update the TLB corresponding to virtual page vaddr
1950 so that it is no longer dirty */
1951static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001952{
bellard1ccde1c2004-02-06 19:46:14 +00001953 int i;
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001954 int mmu_idx;
bellard1ccde1c2004-02-06 19:46:14 +00001955
pbrook0f459d12008-06-09 00:20:13 +00001956 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001957 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
Isaku Yamahatacfde4bd2009-05-20 11:31:43 +09001958 for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++)
1959 tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr);
bellard9fa3e852004-01-04 18:06:42 +00001960}
1961
bellard59817cc2004-02-16 22:01:13 +00001962/* add a new TLB entry. At most one entry for a given virtual address
1963 is permitted. Return 0 if OK or 2 if the page could not be mapped
1964 (can only happen in non SOFTMMU mode for I/O pages or pages
1965 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001966int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1967 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001968 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001969{
bellard92e873b2004-05-21 14:52:29 +00001970 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001971 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001972 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001973 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001974 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001975 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001976 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001977 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001978 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001979 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001980
bellard92e873b2004-05-21 14:52:29 +00001981 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001982 if (!p) {
1983 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001984 } else {
1985 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001986 }
1987#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001988 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1989 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001990#endif
1991
1992 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001993 address = vaddr;
1994 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1995 /* IO memory case (romd handled later) */
1996 address |= TLB_MMIO;
1997 }
pbrook5579c7f2009-04-11 14:47:08 +00001998 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00001999 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2000 /* Normal RAM. */
2001 iotlb = pd & TARGET_PAGE_MASK;
2002 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2003 iotlb |= IO_MEM_NOTDIRTY;
2004 else
2005 iotlb |= IO_MEM_ROM;
2006 } else {
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002007 /* IO handlers are currently passed a physical address.
pbrook0f459d12008-06-09 00:20:13 +00002008 It would be nice to pass an offset from the base address
2009 of that region. This would avoid having to special case RAM,
2010 and avoid full address decoding in every device.
2011 We can't use the high bits of pd for this because
2012 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002013 iotlb = (pd & ~TARGET_PAGE_MASK);
2014 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002015 iotlb += p->region_offset;
2016 } else {
2017 iotlb += paddr;
2018 }
pbrook0f459d12008-06-09 00:20:13 +00002019 }
pbrook6658ffb2007-03-16 23:58:11 +00002020
pbrook0f459d12008-06-09 00:20:13 +00002021 code_address = address;
2022 /* Make accesses to pages with watchpoints go via the
2023 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002024 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002025 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002026 iotlb = io_mem_watch + paddr;
2027 /* TODO: The memory case can be optimized by not trapping
2028 reads of pages with a write breakpoint. */
2029 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002030 }
pbrook0f459d12008-06-09 00:20:13 +00002031 }
balrogd79acba2007-06-26 20:01:13 +00002032
pbrook0f459d12008-06-09 00:20:13 +00002033 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2034 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2035 te = &env->tlb_table[mmu_idx][index];
2036 te->addend = addend - vaddr;
2037 if (prot & PAGE_READ) {
2038 te->addr_read = address;
2039 } else {
2040 te->addr_read = -1;
2041 }
edgar_igl5c751e92008-05-06 08:44:21 +00002042
pbrook0f459d12008-06-09 00:20:13 +00002043 if (prot & PAGE_EXEC) {
2044 te->addr_code = code_address;
2045 } else {
2046 te->addr_code = -1;
2047 }
2048 if (prot & PAGE_WRITE) {
2049 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2050 (pd & IO_MEM_ROMD)) {
2051 /* Write access calls the I/O callback. */
2052 te->addr_write = address | TLB_MMIO;
2053 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2054 !cpu_physical_memory_is_dirty(pd)) {
2055 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002056 } else {
pbrook0f459d12008-06-09 00:20:13 +00002057 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002058 }
pbrook0f459d12008-06-09 00:20:13 +00002059 } else {
2060 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002061 }
bellard9fa3e852004-01-04 18:06:42 +00002062 return ret;
2063}
2064
bellard01243112004-01-04 15:48:17 +00002065#else
2066
bellardee8b7022004-02-03 23:35:10 +00002067void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002068{
2069}
2070
bellard2e126692004-04-25 21:28:44 +00002071void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002072{
2073}
2074
ths5fafdf22007-09-16 21:08:06 +00002075int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2076 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002077 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002078{
bellard9fa3e852004-01-04 18:06:42 +00002079 return 0;
2080}
bellard33417e72003-08-10 21:47:01 +00002081
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002082/*
2083 * Walks guest process memory "regions" one by one
2084 * and calls callback function 'fn' for each region.
2085 */
2086int walk_memory_regions(void *priv,
2087 int (*fn)(void *, unsigned long, unsigned long, unsigned long))
bellard9fa3e852004-01-04 18:06:42 +00002088{
2089 unsigned long start, end;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002090 PageDesc *p = NULL;
bellard9fa3e852004-01-04 18:06:42 +00002091 int i, j, prot, prot1;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002092 int rc = 0;
bellard9fa3e852004-01-04 18:06:42 +00002093
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002094 start = end = -1;
bellard9fa3e852004-01-04 18:06:42 +00002095 prot = 0;
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002096
2097 for (i = 0; i <= L1_SIZE; i++) {
2098 p = (i < L1_SIZE) ? l1_map[i] : NULL;
2099 for (j = 0; j < L2_SIZE; j++) {
2100 prot1 = (p == NULL) ? 0 : p[j].flags;
2101 /*
2102 * "region" is one continuous chunk of memory
2103 * that has same protection flags set.
2104 */
bellard9fa3e852004-01-04 18:06:42 +00002105 if (prot1 != prot) {
2106 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2107 if (start != -1) {
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002108 rc = (*fn)(priv, start, end, prot);
2109 /* callback can stop iteration by returning != 0 */
2110 if (rc != 0)
2111 return (rc);
bellard9fa3e852004-01-04 18:06:42 +00002112 }
2113 if (prot1 != 0)
2114 start = end;
2115 else
2116 start = -1;
2117 prot = prot1;
2118 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002119 if (p == NULL)
bellard9fa3e852004-01-04 18:06:42 +00002120 break;
2121 }
bellard33417e72003-08-10 21:47:01 +00002122 }
Mika Westerbergedf8e2a2009-04-07 09:57:11 +03002123 return (rc);
2124}
2125
2126static int dump_region(void *priv, unsigned long start,
2127 unsigned long end, unsigned long prot)
2128{
2129 FILE *f = (FILE *)priv;
2130
2131 (void) fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
2132 start, end, end - start,
2133 ((prot & PAGE_READ) ? 'r' : '-'),
2134 ((prot & PAGE_WRITE) ? 'w' : '-'),
2135 ((prot & PAGE_EXEC) ? 'x' : '-'));
2136
2137 return (0);
2138}
2139
2140/* dump memory mappings */
2141void page_dump(FILE *f)
2142{
2143 (void) fprintf(f, "%-8s %-8s %-8s %s\n",
2144 "start", "end", "size", "prot");
2145 walk_memory_regions(f, dump_region);
bellard33417e72003-08-10 21:47:01 +00002146}
2147
pbrook53a59602006-03-25 19:31:22 +00002148int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002149{
bellard9fa3e852004-01-04 18:06:42 +00002150 PageDesc *p;
2151
2152 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002153 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002154 return 0;
2155 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002156}
2157
bellard9fa3e852004-01-04 18:06:42 +00002158/* modify the flags of a page and invalidate the code if
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002159 necessary. The flag PAGE_WRITE_ORG is positioned automatically
bellard9fa3e852004-01-04 18:06:42 +00002160 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002161void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002162{
2163 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002164 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002165
pbrookc8a706f2008-06-02 16:16:42 +00002166 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002167 start = start & TARGET_PAGE_MASK;
2168 end = TARGET_PAGE_ALIGN(end);
2169 if (flags & PAGE_WRITE)
2170 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002171 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2172 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002173 /* We may be called for host regions that are outside guest
2174 address space. */
2175 if (!p)
2176 return;
bellard9fa3e852004-01-04 18:06:42 +00002177 /* if the write protection is set, then we invalidate the code
2178 inside */
ths5fafdf22007-09-16 21:08:06 +00002179 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002180 (flags & PAGE_WRITE) &&
2181 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002182 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002183 }
2184 p->flags = flags;
2185 }
bellard9fa3e852004-01-04 18:06:42 +00002186}
2187
ths3d97b402007-11-02 19:02:07 +00002188int page_check_range(target_ulong start, target_ulong len, int flags)
2189{
2190 PageDesc *p;
2191 target_ulong end;
2192 target_ulong addr;
2193
balrog55f280c2008-10-28 10:24:11 +00002194 if (start + len < start)
2195 /* we've wrapped around */
2196 return -1;
2197
ths3d97b402007-11-02 19:02:07 +00002198 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2199 start = start & TARGET_PAGE_MASK;
2200
ths3d97b402007-11-02 19:02:07 +00002201 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2202 p = page_find(addr >> TARGET_PAGE_BITS);
2203 if( !p )
2204 return -1;
2205 if( !(p->flags & PAGE_VALID) )
2206 return -1;
2207
bellarddae32702007-11-14 10:51:00 +00002208 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002209 return -1;
bellarddae32702007-11-14 10:51:00 +00002210 if (flags & PAGE_WRITE) {
2211 if (!(p->flags & PAGE_WRITE_ORG))
2212 return -1;
2213 /* unprotect the page if it was put read-only because it
2214 contains translated code */
2215 if (!(p->flags & PAGE_WRITE)) {
2216 if (!page_unprotect(addr, 0, NULL))
2217 return -1;
2218 }
2219 return 0;
2220 }
ths3d97b402007-11-02 19:02:07 +00002221 }
2222 return 0;
2223}
2224
bellard9fa3e852004-01-04 18:06:42 +00002225/* called from signal handler: invalidate the code and unprotect the
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002226 page. Return TRUE if the fault was successfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002227int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002228{
2229 unsigned int page_index, prot, pindex;
2230 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002231 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002232
pbrookc8a706f2008-06-02 16:16:42 +00002233 /* Technically this isn't safe inside a signal handler. However we
2234 know this only ever happens in a synchronous SEGV handler, so in
2235 practice it seems to be ok. */
2236 mmap_lock();
2237
bellard83fb7ad2004-07-05 21:25:26 +00002238 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002239 page_index = host_start >> TARGET_PAGE_BITS;
2240 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002241 if (!p1) {
2242 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002243 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002244 }
bellard83fb7ad2004-07-05 21:25:26 +00002245 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002246 p = p1;
2247 prot = 0;
2248 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2249 prot |= p->flags;
2250 p++;
2251 }
2252 /* if the page was really writable, then we change its
2253 protection back to writable */
2254 if (prot & PAGE_WRITE_ORG) {
2255 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2256 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002257 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002258 (prot & PAGE_BITS) | PAGE_WRITE);
2259 p1[pindex].flags |= PAGE_WRITE;
2260 /* and since the content will be modified, we must invalidate
2261 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002262 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002263#ifdef DEBUG_TB_CHECK
2264 tb_invalidate_check(address);
2265#endif
pbrookc8a706f2008-06-02 16:16:42 +00002266 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002267 return 1;
2268 }
2269 }
pbrookc8a706f2008-06-02 16:16:42 +00002270 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002271 return 0;
2272}
2273
bellard6a00d602005-11-21 23:25:50 +00002274static inline void tlb_set_dirty(CPUState *env,
2275 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002276{
2277}
bellard9fa3e852004-01-04 18:06:42 +00002278#endif /* defined(CONFIG_USER_ONLY) */
2279
pbrooke2eef172008-06-08 01:09:01 +00002280#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002281
blueswir1db7b5422007-05-26 17:36:03 +00002282static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002283 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002284static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002285 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002286#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2287 need_subpage) \
2288 do { \
2289 if (addr > start_addr) \
2290 start_addr2 = 0; \
2291 else { \
2292 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2293 if (start_addr2 > 0) \
2294 need_subpage = 1; \
2295 } \
2296 \
blueswir149e9fba2007-05-30 17:25:06 +00002297 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002298 end_addr2 = TARGET_PAGE_SIZE - 1; \
2299 else { \
2300 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2301 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2302 need_subpage = 1; \
2303 } \
2304 } while (0)
2305
bellard33417e72003-08-10 21:47:01 +00002306/* register physical memory. 'size' must be a multiple of the target
2307 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002308 io memory page. The address used when calling the IO function is
2309 the offset from the start of the region, plus region_offset. Both
Stuart Bradyccbb4d42009-05-03 12:15:06 +01002310 start_addr and region_offset are rounded down to a page boundary
pbrook8da3ff12008-12-01 18:59:50 +00002311 before calculating this offset. This should not be a problem unless
2312 the low bits of start_addr and region_offset differ. */
2313void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2314 ram_addr_t size,
2315 ram_addr_t phys_offset,
2316 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002317{
bellard108c49b2005-07-24 12:55:09 +00002318 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002319 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002320 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002321 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002322 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002323
blueswir1640f42e2009-04-19 10:18:01 +00002324#ifdef CONFIG_KQEMU
bellardda260242008-05-30 20:48:25 +00002325 /* XXX: should not depend on cpu context */
2326 env = first_cpu;
2327 if (env->kqemu_enabled) {
2328 kqemu_set_phys_mem(start_addr, size, phys_offset);
2329 }
2330#endif
aliguori7ba1e612008-11-05 16:04:33 +00002331 if (kvm_enabled())
2332 kvm_set_phys_mem(start_addr, size, phys_offset);
2333
pbrook67c4d232009-02-23 13:16:07 +00002334 if (phys_offset == IO_MEM_UNASSIGNED) {
2335 region_offset = start_addr;
2336 }
pbrook8da3ff12008-12-01 18:59:50 +00002337 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002338 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002339 end_addr = start_addr + (target_phys_addr_t)size;
2340 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002341 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2342 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002343 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002344 target_phys_addr_t start_addr2, end_addr2;
2345 int need_subpage = 0;
2346
2347 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2348 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002349 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002350 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2351 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002352 &p->phys_offset, orig_memory,
2353 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002354 } else {
2355 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2356 >> IO_MEM_SHIFT];
2357 }
pbrook8da3ff12008-12-01 18:59:50 +00002358 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2359 region_offset);
2360 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002361 } else {
2362 p->phys_offset = phys_offset;
2363 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2364 (phys_offset & IO_MEM_ROMD))
2365 phys_offset += TARGET_PAGE_SIZE;
2366 }
2367 } else {
2368 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2369 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002370 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002371 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002372 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002373 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002374 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002375 target_phys_addr_t start_addr2, end_addr2;
2376 int need_subpage = 0;
2377
2378 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2379 end_addr2, need_subpage);
2380
blueswir14254fab2008-01-01 16:57:19 +00002381 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002382 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002383 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002384 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002385 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002386 phys_offset, region_offset);
2387 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002388 }
2389 }
2390 }
pbrook8da3ff12008-12-01 18:59:50 +00002391 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002392 }
ths3b46e622007-09-17 08:09:54 +00002393
bellard9d420372006-06-25 22:25:22 +00002394 /* since each CPU stores ram addresses in its TLB cache, we must
2395 reset the modified entries */
2396 /* XXX: slow ! */
2397 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2398 tlb_flush(env, 1);
2399 }
bellard33417e72003-08-10 21:47:01 +00002400}
2401
bellardba863452006-09-24 18:41:10 +00002402/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002403ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002404{
2405 PhysPageDesc *p;
2406
2407 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2408 if (!p)
2409 return IO_MEM_UNASSIGNED;
2410 return p->phys_offset;
2411}
2412
aliguorif65ed4c2008-12-09 20:09:57 +00002413void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2414{
2415 if (kvm_enabled())
2416 kvm_coalesce_mmio_region(addr, size);
2417}
2418
2419void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2420{
2421 if (kvm_enabled())
2422 kvm_uncoalesce_mmio_region(addr, size);
2423}
2424
blueswir1640f42e2009-04-19 10:18:01 +00002425#ifdef CONFIG_KQEMU
bellarde9a1ab12007-02-08 23:08:38 +00002426/* XXX: better than nothing */
pbrook94a6b542009-04-11 17:15:54 +00002427static ram_addr_t kqemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002428{
2429 ram_addr_t addr;
pbrook94a6b542009-04-11 17:15:54 +00002430 if ((last_ram_offset + size) > kqemu_phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002431 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
pbrook94a6b542009-04-11 17:15:54 +00002432 (uint64_t)size, (uint64_t)kqemu_phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002433 abort();
2434 }
pbrook94a6b542009-04-11 17:15:54 +00002435 addr = last_ram_offset;
2436 last_ram_offset = TARGET_PAGE_ALIGN(last_ram_offset + size);
bellarde9a1ab12007-02-08 23:08:38 +00002437 return addr;
2438}
pbrook94a6b542009-04-11 17:15:54 +00002439#endif
2440
2441ram_addr_t qemu_ram_alloc(ram_addr_t size)
2442{
2443 RAMBlock *new_block;
2444
blueswir1640f42e2009-04-19 10:18:01 +00002445#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002446 if (kqemu_phys_ram_base) {
2447 return kqemu_ram_alloc(size);
2448 }
2449#endif
2450
2451 size = TARGET_PAGE_ALIGN(size);
2452 new_block = qemu_malloc(sizeof(*new_block));
2453
2454 new_block->host = qemu_vmalloc(size);
2455 new_block->offset = last_ram_offset;
2456 new_block->length = size;
2457
2458 new_block->next = ram_blocks;
2459 ram_blocks = new_block;
2460
2461 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2462 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2463 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2464 0xff, size >> TARGET_PAGE_BITS);
2465
2466 last_ram_offset += size;
2467
Jan Kiszka6f0437e2009-04-26 18:03:40 +02002468 if (kvm_enabled())
2469 kvm_setup_guest_memory(new_block->host, size);
2470
pbrook94a6b542009-04-11 17:15:54 +00002471 return new_block->offset;
2472}
bellarde9a1ab12007-02-08 23:08:38 +00002473
2474void qemu_ram_free(ram_addr_t addr)
2475{
pbrook94a6b542009-04-11 17:15:54 +00002476 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002477}
2478
pbrookdc828ca2009-04-09 22:21:07 +00002479/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002480 With the exception of the softmmu code in this file, this should
2481 only be used for local memory (e.g. video ram) that the device owns,
2482 and knows it isn't going to access beyond the end of the block.
2483
2484 It should not be used for general purpose DMA.
2485 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2486 */
pbrookdc828ca2009-04-09 22:21:07 +00002487void *qemu_get_ram_ptr(ram_addr_t addr)
2488{
pbrook94a6b542009-04-11 17:15:54 +00002489 RAMBlock *prev;
2490 RAMBlock **prevp;
2491 RAMBlock *block;
2492
blueswir1640f42e2009-04-19 10:18:01 +00002493#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002494 if (kqemu_phys_ram_base) {
2495 return kqemu_phys_ram_base + addr;
2496 }
2497#endif
2498
2499 prev = NULL;
2500 prevp = &ram_blocks;
2501 block = ram_blocks;
2502 while (block && (block->offset > addr
2503 || block->offset + block->length <= addr)) {
2504 if (prev)
2505 prevp = &prev->next;
2506 prev = block;
2507 block = block->next;
2508 }
2509 if (!block) {
2510 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2511 abort();
2512 }
2513 /* Move this entry to to start of the list. */
2514 if (prev) {
2515 prev->next = block->next;
2516 block->next = *prevp;
2517 *prevp = block;
2518 }
2519 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002520}
2521
pbrook5579c7f2009-04-11 14:47:08 +00002522/* Some of the softmmu routines need to translate from a host pointer
2523 (typically a TLB entry) back to a ram offset. */
2524ram_addr_t qemu_ram_addr_from_host(void *ptr)
2525{
pbrook94a6b542009-04-11 17:15:54 +00002526 RAMBlock *prev;
2527 RAMBlock **prevp;
2528 RAMBlock *block;
2529 uint8_t *host = ptr;
2530
blueswir1640f42e2009-04-19 10:18:01 +00002531#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002532 if (kqemu_phys_ram_base) {
2533 return host - kqemu_phys_ram_base;
2534 }
2535#endif
2536
2537 prev = NULL;
2538 prevp = &ram_blocks;
2539 block = ram_blocks;
2540 while (block && (block->host > host
2541 || block->host + block->length <= host)) {
2542 if (prev)
2543 prevp = &prev->next;
2544 prev = block;
2545 block = block->next;
2546 }
2547 if (!block) {
2548 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2549 abort();
2550 }
2551 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002552}
2553
bellarda4193c82004-06-03 14:01:43 +00002554static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002555{
pbrook67d3b952006-12-18 05:03:52 +00002556#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002557 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002558#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002559#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002560 do_unassigned_access(addr, 0, 0, 0, 1);
2561#endif
2562 return 0;
2563}
2564
2565static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2566{
2567#ifdef DEBUG_UNASSIGNED
2568 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2569#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002570#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002571 do_unassigned_access(addr, 0, 0, 0, 2);
2572#endif
2573 return 0;
2574}
2575
2576static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2577{
2578#ifdef DEBUG_UNASSIGNED
2579 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2580#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002581#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002582 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002583#endif
bellard33417e72003-08-10 21:47:01 +00002584 return 0;
2585}
2586
bellarda4193c82004-06-03 14:01:43 +00002587static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002588{
pbrook67d3b952006-12-18 05:03:52 +00002589#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002590 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002591#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002592#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002593 do_unassigned_access(addr, 1, 0, 0, 1);
2594#endif
2595}
2596
2597static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2598{
2599#ifdef DEBUG_UNASSIGNED
2600 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2601#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002602#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002603 do_unassigned_access(addr, 1, 0, 0, 2);
2604#endif
2605}
2606
2607static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2608{
2609#ifdef DEBUG_UNASSIGNED
2610 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2611#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002612#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002613 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002614#endif
bellard33417e72003-08-10 21:47:01 +00002615}
2616
2617static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2618 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002619 unassigned_mem_readw,
2620 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002621};
2622
2623static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2624 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002625 unassigned_mem_writew,
2626 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002627};
2628
pbrook0f459d12008-06-09 00:20:13 +00002629static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2630 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002631{
bellard3a7d9292005-08-21 09:26:42 +00002632 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002633 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2634 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2635#if !defined(CONFIG_USER_ONLY)
2636 tb_invalidate_phys_page_fast(ram_addr, 1);
2637 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2638#endif
2639 }
pbrook5579c7f2009-04-11 14:47:08 +00002640 stb_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002641#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002642 if (cpu_single_env->kqemu_enabled &&
2643 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2644 kqemu_modify_page(cpu_single_env, ram_addr);
2645#endif
bellardf23db162005-08-21 19:12:28 +00002646 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2647 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2648 /* we remove the notdirty callback only if the code has been
2649 flushed */
2650 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002651 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002652}
2653
pbrook0f459d12008-06-09 00:20:13 +00002654static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2655 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002656{
bellard3a7d9292005-08-21 09:26:42 +00002657 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002658 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2659 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2660#if !defined(CONFIG_USER_ONLY)
2661 tb_invalidate_phys_page_fast(ram_addr, 2);
2662 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2663#endif
2664 }
pbrook5579c7f2009-04-11 14:47:08 +00002665 stw_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002666#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002667 if (cpu_single_env->kqemu_enabled &&
2668 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2669 kqemu_modify_page(cpu_single_env, ram_addr);
2670#endif
bellardf23db162005-08-21 19:12:28 +00002671 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2672 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2673 /* we remove the notdirty callback only if the code has been
2674 flushed */
2675 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002676 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002677}
2678
pbrook0f459d12008-06-09 00:20:13 +00002679static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2680 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002681{
bellard3a7d9292005-08-21 09:26:42 +00002682 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002683 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2684 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2685#if !defined(CONFIG_USER_ONLY)
2686 tb_invalidate_phys_page_fast(ram_addr, 4);
2687 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2688#endif
2689 }
pbrook5579c7f2009-04-11 14:47:08 +00002690 stl_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002691#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002692 if (cpu_single_env->kqemu_enabled &&
2693 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2694 kqemu_modify_page(cpu_single_env, ram_addr);
2695#endif
bellardf23db162005-08-21 19:12:28 +00002696 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2697 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2698 /* we remove the notdirty callback only if the code has been
2699 flushed */
2700 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002701 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002702}
2703
bellard3a7d9292005-08-21 09:26:42 +00002704static CPUReadMemoryFunc *error_mem_read[3] = {
2705 NULL, /* never used */
2706 NULL, /* never used */
2707 NULL, /* never used */
2708};
2709
bellard1ccde1c2004-02-06 19:46:14 +00002710static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2711 notdirty_mem_writeb,
2712 notdirty_mem_writew,
2713 notdirty_mem_writel,
2714};
2715
pbrook0f459d12008-06-09 00:20:13 +00002716/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002717static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002718{
2719 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002720 target_ulong pc, cs_base;
2721 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002722 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002723 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002724 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002725
aliguori06d55cc2008-11-18 20:24:06 +00002726 if (env->watchpoint_hit) {
2727 /* We re-entered the check after replacing the TB. Now raise
2728 * the debug interrupt so that is will trigger after the
2729 * current instruction. */
2730 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2731 return;
2732 }
pbrook2e70f6e2008-06-29 01:03:05 +00002733 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002734 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002735 if ((vaddr == (wp->vaddr & len_mask) ||
2736 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002737 wp->flags |= BP_WATCHPOINT_HIT;
2738 if (!env->watchpoint_hit) {
2739 env->watchpoint_hit = wp;
2740 tb = tb_find_pc(env->mem_io_pc);
2741 if (!tb) {
2742 cpu_abort(env, "check_watchpoint: could not find TB for "
2743 "pc=%p", (void *)env->mem_io_pc);
2744 }
2745 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2746 tb_phys_invalidate(tb, -1);
2747 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2748 env->exception_index = EXCP_DEBUG;
2749 } else {
2750 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2751 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2752 }
2753 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002754 }
aliguori6e140f22008-11-18 20:37:55 +00002755 } else {
2756 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002757 }
2758 }
2759}
2760
pbrook6658ffb2007-03-16 23:58:11 +00002761/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2762 so these check for a hit then pass through to the normal out-of-line
2763 phys routines. */
2764static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2765{
aliguorib4051332008-11-18 20:14:20 +00002766 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002767 return ldub_phys(addr);
2768}
2769
2770static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2771{
aliguorib4051332008-11-18 20:14:20 +00002772 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002773 return lduw_phys(addr);
2774}
2775
2776static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2777{
aliguorib4051332008-11-18 20:14:20 +00002778 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002779 return ldl_phys(addr);
2780}
2781
pbrook6658ffb2007-03-16 23:58:11 +00002782static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2783 uint32_t val)
2784{
aliguorib4051332008-11-18 20:14:20 +00002785 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002786 stb_phys(addr, val);
2787}
2788
2789static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2790 uint32_t val)
2791{
aliguorib4051332008-11-18 20:14:20 +00002792 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002793 stw_phys(addr, val);
2794}
2795
2796static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2797 uint32_t val)
2798{
aliguorib4051332008-11-18 20:14:20 +00002799 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002800 stl_phys(addr, val);
2801}
2802
2803static CPUReadMemoryFunc *watch_mem_read[3] = {
2804 watch_mem_readb,
2805 watch_mem_readw,
2806 watch_mem_readl,
2807};
2808
2809static CPUWriteMemoryFunc *watch_mem_write[3] = {
2810 watch_mem_writeb,
2811 watch_mem_writew,
2812 watch_mem_writel,
2813};
pbrook6658ffb2007-03-16 23:58:11 +00002814
blueswir1db7b5422007-05-26 17:36:03 +00002815static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2816 unsigned int len)
2817{
blueswir1db7b5422007-05-26 17:36:03 +00002818 uint32_t ret;
2819 unsigned int idx;
2820
pbrook8da3ff12008-12-01 18:59:50 +00002821 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002822#if defined(DEBUG_SUBPAGE)
2823 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2824 mmio, len, addr, idx);
2825#endif
pbrook8da3ff12008-12-01 18:59:50 +00002826 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2827 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002828
2829 return ret;
2830}
2831
2832static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2833 uint32_t value, unsigned int len)
2834{
blueswir1db7b5422007-05-26 17:36:03 +00002835 unsigned int idx;
2836
pbrook8da3ff12008-12-01 18:59:50 +00002837 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002838#if defined(DEBUG_SUBPAGE)
2839 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2840 mmio, len, addr, idx, value);
2841#endif
pbrook8da3ff12008-12-01 18:59:50 +00002842 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2843 addr + mmio->region_offset[idx][1][len],
2844 value);
blueswir1db7b5422007-05-26 17:36:03 +00002845}
2846
2847static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2848{
2849#if defined(DEBUG_SUBPAGE)
2850 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2851#endif
2852
2853 return subpage_readlen(opaque, addr, 0);
2854}
2855
2856static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2857 uint32_t value)
2858{
2859#if defined(DEBUG_SUBPAGE)
2860 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2861#endif
2862 subpage_writelen(opaque, addr, value, 0);
2863}
2864
2865static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2866{
2867#if defined(DEBUG_SUBPAGE)
2868 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2869#endif
2870
2871 return subpage_readlen(opaque, addr, 1);
2872}
2873
2874static void subpage_writew (void *opaque, target_phys_addr_t addr,
2875 uint32_t value)
2876{
2877#if defined(DEBUG_SUBPAGE)
2878 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2879#endif
2880 subpage_writelen(opaque, addr, value, 1);
2881}
2882
2883static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2884{
2885#if defined(DEBUG_SUBPAGE)
2886 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2887#endif
2888
2889 return subpage_readlen(opaque, addr, 2);
2890}
2891
2892static void subpage_writel (void *opaque,
2893 target_phys_addr_t addr, uint32_t value)
2894{
2895#if defined(DEBUG_SUBPAGE)
2896 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2897#endif
2898 subpage_writelen(opaque, addr, value, 2);
2899}
2900
2901static CPUReadMemoryFunc *subpage_read[] = {
2902 &subpage_readb,
2903 &subpage_readw,
2904 &subpage_readl,
2905};
2906
2907static CPUWriteMemoryFunc *subpage_write[] = {
2908 &subpage_writeb,
2909 &subpage_writew,
2910 &subpage_writel,
2911};
2912
2913static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002914 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002915{
2916 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002917 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002918
2919 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2920 return -1;
2921 idx = SUBPAGE_IDX(start);
2922 eidx = SUBPAGE_IDX(end);
2923#if defined(DEBUG_SUBPAGE)
Blue Swirl0bf9e312009-07-20 17:19:25 +00002924 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
blueswir1db7b5422007-05-26 17:36:03 +00002925 mmio, start, end, idx, eidx, memory);
2926#endif
2927 memory >>= IO_MEM_SHIFT;
2928 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002929 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002930 if (io_mem_read[memory][i]) {
2931 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2932 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002933 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002934 }
2935 if (io_mem_write[memory][i]) {
2936 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2937 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002938 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002939 }
blueswir14254fab2008-01-01 16:57:19 +00002940 }
blueswir1db7b5422007-05-26 17:36:03 +00002941 }
2942
2943 return 0;
2944}
2945
aurel3200f82b82008-04-27 21:12:55 +00002946static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002947 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002948{
2949 subpage_t *mmio;
2950 int subpage_memory;
2951
2952 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002953
2954 mmio->base = base;
Avi Kivity1eed09c2009-06-14 11:38:51 +03002955 subpage_memory = cpu_register_io_memory(subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002956#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002957 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2958 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002959#endif
aliguori1eec6142009-02-05 22:06:18 +00002960 *phys = subpage_memory | IO_MEM_SUBPAGE;
2961 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002962 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002963
2964 return mmio;
2965}
2966
aliguori88715652009-02-11 15:20:58 +00002967static int get_free_io_mem_idx(void)
2968{
2969 int i;
2970
2971 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2972 if (!io_mem_used[i]) {
2973 io_mem_used[i] = 1;
2974 return i;
2975 }
2976
2977 return -1;
2978}
2979
bellard33417e72003-08-10 21:47:01 +00002980/* mem_read and mem_write are arrays of functions containing the
2981 function to access byte (index 0), word (index 1) and dword (index
Paul Brook0b4e6e32009-04-30 18:37:55 +01002982 2). Functions can be omitted with a NULL function pointer.
blueswir13ee89922008-01-02 19:45:26 +00002983 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002984 modified. If it is zero, a new io zone is allocated. The return
2985 value can be used with cpu_register_physical_memory(). (-1) is
2986 returned if error. */
Avi Kivity1eed09c2009-06-14 11:38:51 +03002987static int cpu_register_io_memory_fixed(int io_index,
2988 CPUReadMemoryFunc **mem_read,
2989 CPUWriteMemoryFunc **mem_write,
2990 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002991{
blueswir14254fab2008-01-01 16:57:19 +00002992 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002993
2994 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00002995 io_index = get_free_io_mem_idx();
2996 if (io_index == -1)
2997 return io_index;
bellard33417e72003-08-10 21:47:01 +00002998 } else {
Avi Kivity1eed09c2009-06-14 11:38:51 +03002999 io_index >>= IO_MEM_SHIFT;
bellard33417e72003-08-10 21:47:01 +00003000 if (io_index >= IO_MEM_NB_ENTRIES)
3001 return -1;
3002 }
bellardb5ff1b32005-11-26 10:38:39 +00003003
bellard33417e72003-08-10 21:47:01 +00003004 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003005 if (!mem_read[i] || !mem_write[i])
3006 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003007 io_mem_read[io_index][i] = mem_read[i];
3008 io_mem_write[io_index][i] = mem_write[i];
3009 }
bellarda4193c82004-06-03 14:01:43 +00003010 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003011 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003012}
bellard61382a52003-10-27 21:22:23 +00003013
Avi Kivity1eed09c2009-06-14 11:38:51 +03003014int cpu_register_io_memory(CPUReadMemoryFunc **mem_read,
3015 CPUWriteMemoryFunc **mem_write,
3016 void *opaque)
3017{
3018 return cpu_register_io_memory_fixed(0, mem_read, mem_write, opaque);
3019}
3020
aliguori88715652009-02-11 15:20:58 +00003021void cpu_unregister_io_memory(int io_table_address)
3022{
3023 int i;
3024 int io_index = io_table_address >> IO_MEM_SHIFT;
3025
3026 for (i=0;i < 3; i++) {
3027 io_mem_read[io_index][i] = unassigned_mem_read[i];
3028 io_mem_write[io_index][i] = unassigned_mem_write[i];
3029 }
3030 io_mem_opaque[io_index] = NULL;
3031 io_mem_used[io_index] = 0;
3032}
3033
Avi Kivitye9179ce2009-06-14 11:38:52 +03003034static void io_mem_init(void)
3035{
3036 int i;
3037
3038 cpu_register_io_memory_fixed(IO_MEM_ROM, error_mem_read, unassigned_mem_write, NULL);
3039 cpu_register_io_memory_fixed(IO_MEM_UNASSIGNED, unassigned_mem_read, unassigned_mem_write, NULL);
3040 cpu_register_io_memory_fixed(IO_MEM_NOTDIRTY, error_mem_read, notdirty_mem_write, NULL);
3041 for (i=0; i<5; i++)
3042 io_mem_used[i] = 1;
3043
3044 io_mem_watch = cpu_register_io_memory(watch_mem_read,
3045 watch_mem_write, NULL);
3046#ifdef CONFIG_KQEMU
3047 if (kqemu_phys_ram_base) {
3048 /* alloc dirty bits array */
3049 phys_ram_dirty = qemu_vmalloc(kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3050 memset(phys_ram_dirty, 0xff, kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3051 }
3052#endif
3053}
3054
pbrooke2eef172008-06-08 01:09:01 +00003055#endif /* !defined(CONFIG_USER_ONLY) */
3056
bellard13eb76e2004-01-24 15:23:36 +00003057/* physical memory access (slow version, mainly for debug) */
3058#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00003059void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003060 int len, int is_write)
3061{
3062 int l, flags;
3063 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003064 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003065
3066 while (len > 0) {
3067 page = addr & TARGET_PAGE_MASK;
3068 l = (page + TARGET_PAGE_SIZE) - addr;
3069 if (l > len)
3070 l = len;
3071 flags = page_get_flags(page);
3072 if (!(flags & PAGE_VALID))
3073 return;
3074 if (is_write) {
3075 if (!(flags & PAGE_WRITE))
3076 return;
bellard579a97f2007-11-11 14:26:47 +00003077 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003078 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003079 /* FIXME - should this return an error rather than just fail? */
3080 return;
aurel3272fb7da2008-04-27 23:53:45 +00003081 memcpy(p, buf, l);
3082 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003083 } else {
3084 if (!(flags & PAGE_READ))
3085 return;
bellard579a97f2007-11-11 14:26:47 +00003086 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003087 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003088 /* FIXME - should this return an error rather than just fail? */
3089 return;
aurel3272fb7da2008-04-27 23:53:45 +00003090 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003091 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003092 }
3093 len -= l;
3094 buf += l;
3095 addr += l;
3096 }
3097}
bellard8df1cd02005-01-28 22:37:22 +00003098
bellard13eb76e2004-01-24 15:23:36 +00003099#else
ths5fafdf22007-09-16 21:08:06 +00003100void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003101 int len, int is_write)
3102{
3103 int l, io_index;
3104 uint8_t *ptr;
3105 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003106 target_phys_addr_t page;
3107 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003108 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003109
bellard13eb76e2004-01-24 15:23:36 +00003110 while (len > 0) {
3111 page = addr & TARGET_PAGE_MASK;
3112 l = (page + TARGET_PAGE_SIZE) - addr;
3113 if (l > len)
3114 l = len;
bellard92e873b2004-05-21 14:52:29 +00003115 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003116 if (!p) {
3117 pd = IO_MEM_UNASSIGNED;
3118 } else {
3119 pd = p->phys_offset;
3120 }
ths3b46e622007-09-17 08:09:54 +00003121
bellard13eb76e2004-01-24 15:23:36 +00003122 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003123 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003124 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003125 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003126 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003127 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003128 /* XXX: could force cpu_single_env to NULL to avoid
3129 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003130 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003131 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003132 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003133 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003134 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003135 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003136 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003137 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003138 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003139 l = 2;
3140 } else {
bellard1c213d12005-09-03 10:49:04 +00003141 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003142 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003143 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003144 l = 1;
3145 }
3146 } else {
bellardb448f2f2004-02-25 23:24:04 +00003147 unsigned long addr1;
3148 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003149 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003150 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003151 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003152 if (!cpu_physical_memory_is_dirty(addr1)) {
3153 /* invalidate code */
3154 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3155 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003156 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003157 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003158 }
bellard13eb76e2004-01-24 15:23:36 +00003159 }
3160 } else {
ths5fafdf22007-09-16 21:08:06 +00003161 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003162 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003163 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003164 /* I/O case */
3165 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003166 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003167 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3168 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003169 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003170 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003171 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003172 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003173 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003174 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003175 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003176 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003177 l = 2;
3178 } else {
bellard1c213d12005-09-03 10:49:04 +00003179 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003180 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003181 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003182 l = 1;
3183 }
3184 } else {
3185 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003186 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003187 (addr & ~TARGET_PAGE_MASK);
3188 memcpy(buf, ptr, l);
3189 }
3190 }
3191 len -= l;
3192 buf += l;
3193 addr += l;
3194 }
3195}
bellard8df1cd02005-01-28 22:37:22 +00003196
bellardd0ecd2a2006-04-23 17:14:48 +00003197/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003198void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003199 const uint8_t *buf, int len)
3200{
3201 int l;
3202 uint8_t *ptr;
3203 target_phys_addr_t page;
3204 unsigned long pd;
3205 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003206
bellardd0ecd2a2006-04-23 17:14:48 +00003207 while (len > 0) {
3208 page = addr & TARGET_PAGE_MASK;
3209 l = (page + TARGET_PAGE_SIZE) - addr;
3210 if (l > len)
3211 l = len;
3212 p = phys_page_find(page >> TARGET_PAGE_BITS);
3213 if (!p) {
3214 pd = IO_MEM_UNASSIGNED;
3215 } else {
3216 pd = p->phys_offset;
3217 }
ths3b46e622007-09-17 08:09:54 +00003218
bellardd0ecd2a2006-04-23 17:14:48 +00003219 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003220 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3221 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003222 /* do nothing */
3223 } else {
3224 unsigned long addr1;
3225 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3226 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003227 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003228 memcpy(ptr, buf, l);
3229 }
3230 len -= l;
3231 buf += l;
3232 addr += l;
3233 }
3234}
3235
aliguori6d16c2f2009-01-22 16:59:11 +00003236typedef struct {
3237 void *buffer;
3238 target_phys_addr_t addr;
3239 target_phys_addr_t len;
3240} BounceBuffer;
3241
3242static BounceBuffer bounce;
3243
aliguoriba223c22009-01-22 16:59:16 +00003244typedef struct MapClient {
3245 void *opaque;
3246 void (*callback)(void *opaque);
3247 LIST_ENTRY(MapClient) link;
3248} MapClient;
3249
3250static LIST_HEAD(map_client_list, MapClient) map_client_list
3251 = LIST_HEAD_INITIALIZER(map_client_list);
3252
3253void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3254{
3255 MapClient *client = qemu_malloc(sizeof(*client));
3256
3257 client->opaque = opaque;
3258 client->callback = callback;
3259 LIST_INSERT_HEAD(&map_client_list, client, link);
3260 return client;
3261}
3262
3263void cpu_unregister_map_client(void *_client)
3264{
3265 MapClient *client = (MapClient *)_client;
3266
3267 LIST_REMOVE(client, link);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003268 qemu_free(client);
aliguoriba223c22009-01-22 16:59:16 +00003269}
3270
3271static void cpu_notify_map_clients(void)
3272{
3273 MapClient *client;
3274
3275 while (!LIST_EMPTY(&map_client_list)) {
3276 client = LIST_FIRST(&map_client_list);
3277 client->callback(client->opaque);
Isaku Yamahata34d5e942009-06-26 18:57:18 +09003278 cpu_unregister_map_client(client);
aliguoriba223c22009-01-22 16:59:16 +00003279 }
3280}
3281
aliguori6d16c2f2009-01-22 16:59:11 +00003282/* Map a physical memory region into a host virtual address.
3283 * May map a subset of the requested range, given by and returned in *plen.
3284 * May return NULL if resources needed to perform the mapping are exhausted.
3285 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003286 * Use cpu_register_map_client() to know when retrying the map operation is
3287 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003288 */
3289void *cpu_physical_memory_map(target_phys_addr_t addr,
3290 target_phys_addr_t *plen,
3291 int is_write)
3292{
3293 target_phys_addr_t len = *plen;
3294 target_phys_addr_t done = 0;
3295 int l;
3296 uint8_t *ret = NULL;
3297 uint8_t *ptr;
3298 target_phys_addr_t page;
3299 unsigned long pd;
3300 PhysPageDesc *p;
3301 unsigned long addr1;
3302
3303 while (len > 0) {
3304 page = addr & TARGET_PAGE_MASK;
3305 l = (page + TARGET_PAGE_SIZE) - addr;
3306 if (l > len)
3307 l = len;
3308 p = phys_page_find(page >> TARGET_PAGE_BITS);
3309 if (!p) {
3310 pd = IO_MEM_UNASSIGNED;
3311 } else {
3312 pd = p->phys_offset;
3313 }
3314
3315 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3316 if (done || bounce.buffer) {
3317 break;
3318 }
3319 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3320 bounce.addr = addr;
3321 bounce.len = l;
3322 if (!is_write) {
3323 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3324 }
3325 ptr = bounce.buffer;
3326 } else {
3327 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003328 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003329 }
3330 if (!done) {
3331 ret = ptr;
3332 } else if (ret + done != ptr) {
3333 break;
3334 }
3335
3336 len -= l;
3337 addr += l;
3338 done += l;
3339 }
3340 *plen = done;
3341 return ret;
3342}
3343
3344/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3345 * Will also mark the memory as dirty if is_write == 1. access_len gives
3346 * the amount of memory that was actually read or written by the caller.
3347 */
3348void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3349 int is_write, target_phys_addr_t access_len)
3350{
3351 if (buffer != bounce.buffer) {
3352 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003353 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003354 while (access_len) {
3355 unsigned l;
3356 l = TARGET_PAGE_SIZE;
3357 if (l > access_len)
3358 l = access_len;
3359 if (!cpu_physical_memory_is_dirty(addr1)) {
3360 /* invalidate code */
3361 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3362 /* set dirty bit */
3363 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3364 (0xff & ~CODE_DIRTY_FLAG);
3365 }
3366 addr1 += l;
3367 access_len -= l;
3368 }
3369 }
3370 return;
3371 }
3372 if (is_write) {
3373 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3374 }
3375 qemu_free(bounce.buffer);
3376 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003377 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003378}
bellardd0ecd2a2006-04-23 17:14:48 +00003379
bellard8df1cd02005-01-28 22:37:22 +00003380/* warning: addr must be aligned */
3381uint32_t ldl_phys(target_phys_addr_t addr)
3382{
3383 int io_index;
3384 uint8_t *ptr;
3385 uint32_t val;
3386 unsigned long pd;
3387 PhysPageDesc *p;
3388
3389 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3390 if (!p) {
3391 pd = IO_MEM_UNASSIGNED;
3392 } else {
3393 pd = p->phys_offset;
3394 }
ths3b46e622007-09-17 08:09:54 +00003395
ths5fafdf22007-09-16 21:08:06 +00003396 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003397 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003398 /* I/O case */
3399 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003400 if (p)
3401 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003402 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3403 } else {
3404 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003405 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003406 (addr & ~TARGET_PAGE_MASK);
3407 val = ldl_p(ptr);
3408 }
3409 return val;
3410}
3411
bellard84b7b8e2005-11-28 21:19:04 +00003412/* warning: addr must be aligned */
3413uint64_t ldq_phys(target_phys_addr_t addr)
3414{
3415 int io_index;
3416 uint8_t *ptr;
3417 uint64_t val;
3418 unsigned long pd;
3419 PhysPageDesc *p;
3420
3421 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3422 if (!p) {
3423 pd = IO_MEM_UNASSIGNED;
3424 } else {
3425 pd = p->phys_offset;
3426 }
ths3b46e622007-09-17 08:09:54 +00003427
bellard2a4188a2006-06-25 21:54:59 +00003428 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3429 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003430 /* I/O case */
3431 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003432 if (p)
3433 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003434#ifdef TARGET_WORDS_BIGENDIAN
3435 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3436 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3437#else
3438 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3439 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3440#endif
3441 } else {
3442 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003443 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003444 (addr & ~TARGET_PAGE_MASK);
3445 val = ldq_p(ptr);
3446 }
3447 return val;
3448}
3449
bellardaab33092005-10-30 20:48:42 +00003450/* XXX: optimize */
3451uint32_t ldub_phys(target_phys_addr_t addr)
3452{
3453 uint8_t val;
3454 cpu_physical_memory_read(addr, &val, 1);
3455 return val;
3456}
3457
3458/* XXX: optimize */
3459uint32_t lduw_phys(target_phys_addr_t addr)
3460{
3461 uint16_t val;
3462 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3463 return tswap16(val);
3464}
3465
bellard8df1cd02005-01-28 22:37:22 +00003466/* warning: addr must be aligned. The ram page is not masked as dirty
3467 and the code inside is not invalidated. It is useful if the dirty
3468 bits are used to track modified PTEs */
3469void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3470{
3471 int io_index;
3472 uint8_t *ptr;
3473 unsigned long pd;
3474 PhysPageDesc *p;
3475
3476 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3477 if (!p) {
3478 pd = IO_MEM_UNASSIGNED;
3479 } else {
3480 pd = p->phys_offset;
3481 }
ths3b46e622007-09-17 08:09:54 +00003482
bellard3a7d9292005-08-21 09:26:42 +00003483 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003484 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003485 if (p)
3486 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003487 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3488 } else {
aliguori74576192008-10-06 14:02:03 +00003489 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003490 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003491 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003492
3493 if (unlikely(in_migration)) {
3494 if (!cpu_physical_memory_is_dirty(addr1)) {
3495 /* invalidate code */
3496 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3497 /* set dirty bit */
3498 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3499 (0xff & ~CODE_DIRTY_FLAG);
3500 }
3501 }
bellard8df1cd02005-01-28 22:37:22 +00003502 }
3503}
3504
j_mayerbc98a7e2007-04-04 07:55:12 +00003505void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3506{
3507 int io_index;
3508 uint8_t *ptr;
3509 unsigned long pd;
3510 PhysPageDesc *p;
3511
3512 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3513 if (!p) {
3514 pd = IO_MEM_UNASSIGNED;
3515 } else {
3516 pd = p->phys_offset;
3517 }
ths3b46e622007-09-17 08:09:54 +00003518
j_mayerbc98a7e2007-04-04 07:55:12 +00003519 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3520 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003521 if (p)
3522 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003523#ifdef TARGET_WORDS_BIGENDIAN
3524 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3525 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3526#else
3527 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3528 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3529#endif
3530 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003531 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003532 (addr & ~TARGET_PAGE_MASK);
3533 stq_p(ptr, val);
3534 }
3535}
3536
bellard8df1cd02005-01-28 22:37:22 +00003537/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003538void stl_phys(target_phys_addr_t addr, uint32_t val)
3539{
3540 int io_index;
3541 uint8_t *ptr;
3542 unsigned long pd;
3543 PhysPageDesc *p;
3544
3545 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3546 if (!p) {
3547 pd = IO_MEM_UNASSIGNED;
3548 } else {
3549 pd = p->phys_offset;
3550 }
ths3b46e622007-09-17 08:09:54 +00003551
bellard3a7d9292005-08-21 09:26:42 +00003552 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003553 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003554 if (p)
3555 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003556 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3557 } else {
3558 unsigned long addr1;
3559 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3560 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003561 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003562 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003563 if (!cpu_physical_memory_is_dirty(addr1)) {
3564 /* invalidate code */
3565 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3566 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003567 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3568 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003569 }
bellard8df1cd02005-01-28 22:37:22 +00003570 }
3571}
3572
bellardaab33092005-10-30 20:48:42 +00003573/* XXX: optimize */
3574void stb_phys(target_phys_addr_t addr, uint32_t val)
3575{
3576 uint8_t v = val;
3577 cpu_physical_memory_write(addr, &v, 1);
3578}
3579
3580/* XXX: optimize */
3581void stw_phys(target_phys_addr_t addr, uint32_t val)
3582{
3583 uint16_t v = tswap16(val);
3584 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3585}
3586
3587/* XXX: optimize */
3588void stq_phys(target_phys_addr_t addr, uint64_t val)
3589{
3590 val = tswap64(val);
3591 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3592}
3593
bellard13eb76e2004-01-24 15:23:36 +00003594#endif
3595
aliguori5e2972f2009-03-28 17:51:36 +00003596/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003597int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003598 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003599{
3600 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003601 target_phys_addr_t phys_addr;
3602 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003603
3604 while (len > 0) {
3605 page = addr & TARGET_PAGE_MASK;
3606 phys_addr = cpu_get_phys_page_debug(env, page);
3607 /* if no physical page mapped, return an error */
3608 if (phys_addr == -1)
3609 return -1;
3610 l = (page + TARGET_PAGE_SIZE) - addr;
3611 if (l > len)
3612 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003613 phys_addr += (addr & ~TARGET_PAGE_MASK);
3614#if !defined(CONFIG_USER_ONLY)
3615 if (is_write)
3616 cpu_physical_memory_write_rom(phys_addr, buf, l);
3617 else
3618#endif
3619 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003620 len -= l;
3621 buf += l;
3622 addr += l;
3623 }
3624 return 0;
3625}
3626
pbrook2e70f6e2008-06-29 01:03:05 +00003627/* in deterministic execution mode, instructions doing device I/Os
3628 must be at the end of the TB */
3629void cpu_io_recompile(CPUState *env, void *retaddr)
3630{
3631 TranslationBlock *tb;
3632 uint32_t n, cflags;
3633 target_ulong pc, cs_base;
3634 uint64_t flags;
3635
3636 tb = tb_find_pc((unsigned long)retaddr);
3637 if (!tb) {
3638 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3639 retaddr);
3640 }
3641 n = env->icount_decr.u16.low + tb->icount;
3642 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3643 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003644 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003645 n = n - env->icount_decr.u16.low;
3646 /* Generate a new TB ending on the I/O insn. */
3647 n++;
3648 /* On MIPS and SH, delay slot instructions can only be restarted if
3649 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003650 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003651 branch. */
3652#if defined(TARGET_MIPS)
3653 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3654 env->active_tc.PC -= 4;
3655 env->icount_decr.u16.low++;
3656 env->hflags &= ~MIPS_HFLAG_BMASK;
3657 }
3658#elif defined(TARGET_SH4)
3659 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3660 && n > 1) {
3661 env->pc -= 2;
3662 env->icount_decr.u16.low++;
3663 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3664 }
3665#endif
3666 /* This should never happen. */
3667 if (n > CF_COUNT_MASK)
3668 cpu_abort(env, "TB too big during recompile");
3669
3670 cflags = n | CF_LAST_IO;
3671 pc = tb->pc;
3672 cs_base = tb->cs_base;
3673 flags = tb->flags;
3674 tb_phys_invalidate(tb, -1);
3675 /* FIXME: In theory this could raise an exception. In practice
3676 we have already translated the block once so it's probably ok. */
3677 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003678 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003679 the first in the TB) then we end up generating a whole new TB and
3680 repeating the fault, which is horribly inefficient.
3681 Better would be to execute just this insn uncached, or generate a
3682 second new TB. */
3683 cpu_resume_from_signal(env, NULL);
3684}
3685
bellarde3db7222005-01-26 22:00:47 +00003686void dump_exec_info(FILE *f,
3687 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3688{
3689 int i, target_code_size, max_target_code_size;
3690 int direct_jmp_count, direct_jmp2_count, cross_page;
3691 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003692
bellarde3db7222005-01-26 22:00:47 +00003693 target_code_size = 0;
3694 max_target_code_size = 0;
3695 cross_page = 0;
3696 direct_jmp_count = 0;
3697 direct_jmp2_count = 0;
3698 for(i = 0; i < nb_tbs; i++) {
3699 tb = &tbs[i];
3700 target_code_size += tb->size;
3701 if (tb->size > max_target_code_size)
3702 max_target_code_size = tb->size;
3703 if (tb->page_addr[1] != -1)
3704 cross_page++;
3705 if (tb->tb_next_offset[0] != 0xffff) {
3706 direct_jmp_count++;
3707 if (tb->tb_next_offset[1] != 0xffff) {
3708 direct_jmp2_count++;
3709 }
3710 }
3711 }
3712 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003713 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003714 cpu_fprintf(f, "gen code size %ld/%ld\n",
3715 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3716 cpu_fprintf(f, "TB count %d/%d\n",
3717 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003718 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003719 nb_tbs ? target_code_size / nb_tbs : 0,
3720 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003721 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003722 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3723 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003724 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3725 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003726 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3727 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003728 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003729 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3730 direct_jmp2_count,
3731 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003732 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003733 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3734 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3735 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003736 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003737}
3738
ths5fafdf22007-09-16 21:08:06 +00003739#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003740
3741#define MMUSUFFIX _cmmu
3742#define GETPC() NULL
3743#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003744#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003745
3746#define SHIFT 0
3747#include "softmmu_template.h"
3748
3749#define SHIFT 1
3750#include "softmmu_template.h"
3751
3752#define SHIFT 2
3753#include "softmmu_template.h"
3754
3755#define SHIFT 3
3756#include "softmmu_template.h"
3757
3758#undef env
3759
3760#endif