blob: 8245ac0409a4d561d3efed2bbaf35bfd359ed8e5 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
22#include <windows.h>
23#else
bellarda98d49b2004-11-14 16:22:05 +000024#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000025#include <sys/mman.h>
26#endif
bellard54936002003-05-13 00:25:15 +000027#include <stdlib.h>
28#include <stdio.h>
29#include <stdarg.h>
30#include <string.h>
31#include <errno.h>
32#include <unistd.h>
33#include <inttypes.h>
34
bellard6180a182003-09-30 21:04:53 +000035#include "cpu.h"
36#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000037#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000038#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000039#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000040#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000041#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000042#if defined(CONFIG_USER_ONLY)
43#include <qemu.h>
44#endif
bellard54936002003-05-13 00:25:15 +000045
bellardfd6ce8f2003-05-14 19:00:11 +000046//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000047//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000048//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000049//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000050
51/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000052//#define DEBUG_TB_CHECK
53//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000054
ths1196be32007-03-17 15:17:58 +000055//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000056//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000057
pbrook99773bd2006-04-16 15:14:59 +000058#if !defined(CONFIG_USER_ONLY)
59/* TB consistency checks only implemented for usermode emulation. */
60#undef DEBUG_TB_CHECK
61#endif
62
bellard9fa3e852004-01-04 18:06:42 +000063#define SMC_BITMAP_USE_THRESHOLD 10
64
bellard108c49b2005-07-24 12:55:09 +000065#if defined(TARGET_SPARC64)
66#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000067#elif defined(TARGET_SPARC)
68#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000069#elif defined(TARGET_ALPHA)
70#define TARGET_PHYS_ADDR_SPACE_BITS 42
71#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000072#elif defined(TARGET_PPC64)
73#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000074#elif defined(TARGET_X86_64) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000075#define TARGET_PHYS_ADDR_SPACE_BITS 42
blueswir1640f42e2009-04-19 10:18:01 +000076#elif defined(TARGET_I386) && !defined(CONFIG_KQEMU)
aurel3200f82b82008-04-27 21:12:55 +000077#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000078#else
79/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
80#define TARGET_PHYS_ADDR_SPACE_BITS 32
81#endif
82
blueswir1bdaf78e2008-10-04 07:24:27 +000083static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000084int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000085TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000086static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000087/* any access to the tbs or the page table must use this lock */
88spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000089
blueswir1141ac462008-07-26 15:05:57 +000090#if defined(__arm__) || defined(__sparc_v9__)
91/* The prologue must be reachable with a direct jump. ARM and Sparc64
92 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000093 section close to code segment. */
94#define code_gen_section \
95 __attribute__((__section__(".gen_code"))) \
96 __attribute__((aligned (32)))
97#else
98#define code_gen_section \
99 __attribute__((aligned (32)))
100#endif
101
102uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000103static uint8_t *code_gen_buffer;
104static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000105/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000106static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000107uint8_t *code_gen_ptr;
108
pbrooke2eef172008-06-08 01:09:01 +0000109#if !defined(CONFIG_USER_ONLY)
bellard9fa3e852004-01-04 18:06:42 +0000110int phys_ram_fd;
bellard1ccde1c2004-02-06 19:46:14 +0000111uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000112static int in_migration;
pbrook94a6b542009-04-11 17:15:54 +0000113
114typedef struct RAMBlock {
115 uint8_t *host;
116 ram_addr_t offset;
117 ram_addr_t length;
118 struct RAMBlock *next;
119} RAMBlock;
120
121static RAMBlock *ram_blocks;
122/* TODO: When we implement (and use) ram deallocation (e.g. for hotplug)
123 then we can no longet assume contiguous ram offsets, and external uses
124 of this variable will break. */
125ram_addr_t last_ram_offset;
pbrooke2eef172008-06-08 01:09:01 +0000126#endif
bellard9fa3e852004-01-04 18:06:42 +0000127
bellard6a00d602005-11-21 23:25:50 +0000128CPUState *first_cpu;
129/* current CPU in the current thread. It is only valid inside
130 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000131CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000132/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000133 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000134 2 = Adaptive rate instruction counting. */
135int use_icount = 0;
136/* Current instruction counter. While executing translated code this may
137 include some instructions that have not yet been executed. */
138int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000139
bellard54936002003-05-13 00:25:15 +0000140typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000141 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000142 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000143 /* in order to optimize self modifying code, we count the number
144 of lookups we do to a given page to use a bitmap */
145 unsigned int code_write_count;
146 uint8_t *code_bitmap;
147#if defined(CONFIG_USER_ONLY)
148 unsigned long flags;
149#endif
bellard54936002003-05-13 00:25:15 +0000150} PageDesc;
151
bellard92e873b2004-05-21 14:52:29 +0000152typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000153 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000154 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000155 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000156} PhysPageDesc;
157
bellard54936002003-05-13 00:25:15 +0000158#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000159#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
160/* XXX: this is a temporary hack for alpha target.
161 * In the future, this is to be replaced by a multi-level table
162 * to actually be able to handle the complete 64 bits address space.
163 */
164#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
165#else
aurel3203875442008-04-22 20:45:18 +0000166#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000167#endif
bellard54936002003-05-13 00:25:15 +0000168
169#define L1_SIZE (1 << L1_BITS)
170#define L2_SIZE (1 << L2_BITS)
171
bellard83fb7ad2004-07-05 21:25:26 +0000172unsigned long qemu_real_host_page_size;
173unsigned long qemu_host_page_bits;
174unsigned long qemu_host_page_size;
175unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000176
bellard92e873b2004-05-21 14:52:29 +0000177/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000178static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000179static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000180
pbrooke2eef172008-06-08 01:09:01 +0000181#if !defined(CONFIG_USER_ONLY)
182static void io_mem_init(void);
183
bellard33417e72003-08-10 21:47:01 +0000184/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000185CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
186CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000187void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000188static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000189static int io_mem_watch;
190#endif
bellard33417e72003-08-10 21:47:01 +0000191
bellard34865132003-10-05 14:28:56 +0000192/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000193static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000194FILE *logfile;
195int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000196static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000197
bellarde3db7222005-01-26 22:00:47 +0000198/* statistics */
199static int tlb_flush_count;
200static int tb_flush_count;
201static int tb_phys_invalidate_count;
202
blueswir1db7b5422007-05-26 17:36:03 +0000203#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
204typedef struct subpage_t {
205 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000206 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
207 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
208 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000209 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000210} subpage_t;
211
bellard7cb69ca2008-05-10 10:55:51 +0000212#ifdef _WIN32
213static void map_exec(void *addr, long size)
214{
215 DWORD old_protect;
216 VirtualProtect(addr, size,
217 PAGE_EXECUTE_READWRITE, &old_protect);
218
219}
220#else
221static void map_exec(void *addr, long size)
222{
bellard43694152008-05-29 09:35:57 +0000223 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000224
bellard43694152008-05-29 09:35:57 +0000225 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000226 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000227 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000228
229 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000230 end += page_size - 1;
231 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000232
233 mprotect((void *)start, end - start,
234 PROT_READ | PROT_WRITE | PROT_EXEC);
235}
236#endif
237
bellardb346ff42003-06-15 20:05:50 +0000238static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000239{
bellard83fb7ad2004-07-05 21:25:26 +0000240 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000241 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000242#ifdef _WIN32
243 {
244 SYSTEM_INFO system_info;
245
246 GetSystemInfo(&system_info);
247 qemu_real_host_page_size = system_info.dwPageSize;
248 }
249#else
250 qemu_real_host_page_size = getpagesize();
251#endif
bellard83fb7ad2004-07-05 21:25:26 +0000252 if (qemu_host_page_size == 0)
253 qemu_host_page_size = qemu_real_host_page_size;
254 if (qemu_host_page_size < TARGET_PAGE_SIZE)
255 qemu_host_page_size = TARGET_PAGE_SIZE;
256 qemu_host_page_bits = 0;
257 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
258 qemu_host_page_bits++;
259 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000260 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
261 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000262
263#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
264 {
265 long long startaddr, endaddr;
266 FILE *f;
267 int n;
268
pbrookc8a706f2008-06-02 16:16:42 +0000269 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000270 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000271 f = fopen("/proc/self/maps", "r");
272 if (f) {
273 do {
274 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
275 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000276 startaddr = MIN(startaddr,
277 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
278 endaddr = MIN(endaddr,
279 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000280 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000281 TARGET_PAGE_ALIGN(endaddr),
282 PAGE_RESERVED);
283 }
284 } while (!feof(f));
285 fclose(f);
286 }
pbrookc8a706f2008-06-02 16:16:42 +0000287 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000288 }
289#endif
bellard54936002003-05-13 00:25:15 +0000290}
291
aliguori434929b2008-09-15 15:56:30 +0000292static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000293{
pbrook17e23772008-06-09 13:47:45 +0000294#if TARGET_LONG_BITS > 32
295 /* Host memory outside guest VM. For 32-bit targets we have already
296 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000297 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000298 return NULL;
299#endif
aliguori434929b2008-09-15 15:56:30 +0000300 return &l1_map[index >> L2_BITS];
301}
302
303static inline PageDesc *page_find_alloc(target_ulong index)
304{
305 PageDesc **lp, *p;
306 lp = page_l1_map(index);
307 if (!lp)
308 return NULL;
309
bellard54936002003-05-13 00:25:15 +0000310 p = *lp;
311 if (!p) {
312 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000313#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000314 size_t len = sizeof(PageDesc) * L2_SIZE;
315 /* Don't use qemu_malloc because it may recurse. */
316 p = mmap(0, len, PROT_READ | PROT_WRITE,
317 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000318 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000319 if (h2g_valid(p)) {
320 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000321 page_set_flags(addr & TARGET_PAGE_MASK,
322 TARGET_PAGE_ALIGN(addr + len),
323 PAGE_RESERVED);
324 }
325#else
326 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
327 *lp = p;
328#endif
bellard54936002003-05-13 00:25:15 +0000329 }
330 return p + (index & (L2_SIZE - 1));
331}
332
aurel3200f82b82008-04-27 21:12:55 +0000333static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000334{
aliguori434929b2008-09-15 15:56:30 +0000335 PageDesc **lp, *p;
336 lp = page_l1_map(index);
337 if (!lp)
338 return NULL;
bellard54936002003-05-13 00:25:15 +0000339
aliguori434929b2008-09-15 15:56:30 +0000340 p = *lp;
bellard54936002003-05-13 00:25:15 +0000341 if (!p)
342 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000343 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000344}
345
bellard108c49b2005-07-24 12:55:09 +0000346static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000347{
bellard108c49b2005-07-24 12:55:09 +0000348 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000349 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000350
bellard108c49b2005-07-24 12:55:09 +0000351 p = (void **)l1_phys_map;
352#if TARGET_PHYS_ADDR_SPACE_BITS > 32
353
354#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
355#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
356#endif
357 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000358 p = *lp;
359 if (!p) {
360 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000361 if (!alloc)
362 return NULL;
363 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
364 memset(p, 0, sizeof(void *) * L1_SIZE);
365 *lp = p;
366 }
367#endif
368 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = *lp;
370 if (!pd) {
371 int i;
bellard108c49b2005-07-24 12:55:09 +0000372 /* allocate if not found */
373 if (!alloc)
374 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000375 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
376 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000377 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000378 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000379 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
380 }
bellard92e873b2004-05-21 14:52:29 +0000381 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000382 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000383}
384
bellard108c49b2005-07-24 12:55:09 +0000385static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000386{
bellard108c49b2005-07-24 12:55:09 +0000387 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000388}
389
bellard9fa3e852004-01-04 18:06:42 +0000390#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000391static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000392static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000393 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000394#define mmap_lock() do { } while(0)
395#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000396#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000397
bellard43694152008-05-29 09:35:57 +0000398#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
399
400#if defined(CONFIG_USER_ONLY)
401/* Currently it is not recommanded to allocate big chunks of data in
402 user mode. It will change when a dedicated libc will be used */
403#define USE_STATIC_CODE_GEN_BUFFER
404#endif
405
406#ifdef USE_STATIC_CODE_GEN_BUFFER
407static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
408#endif
409
blueswir18fcd3692008-08-17 20:26:25 +0000410static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000411{
bellard43694152008-05-29 09:35:57 +0000412#ifdef USE_STATIC_CODE_GEN_BUFFER
413 code_gen_buffer = static_code_gen_buffer;
414 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
415 map_exec(code_gen_buffer, code_gen_buffer_size);
416#else
bellard26a5f132008-05-28 12:30:31 +0000417 code_gen_buffer_size = tb_size;
418 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000419#if defined(CONFIG_USER_ONLY)
420 /* in user mode, phys_ram_size is not meaningful */
421 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
422#else
bellard26a5f132008-05-28 12:30:31 +0000423 /* XXX: needs ajustments */
pbrook94a6b542009-04-11 17:15:54 +0000424 code_gen_buffer_size = (unsigned long)(ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000425#endif
bellard26a5f132008-05-28 12:30:31 +0000426 }
427 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
428 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
429 /* The code gen buffer location may have constraints depending on
430 the host cpu and OS */
431#if defined(__linux__)
432 {
433 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000434 void *start = NULL;
435
bellard26a5f132008-05-28 12:30:31 +0000436 flags = MAP_PRIVATE | MAP_ANONYMOUS;
437#if defined(__x86_64__)
438 flags |= MAP_32BIT;
439 /* Cannot map more than that */
440 if (code_gen_buffer_size > (800 * 1024 * 1024))
441 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000442#elif defined(__sparc_v9__)
443 // Map the buffer below 2G, so we can use direct calls and branches
444 flags |= MAP_FIXED;
445 start = (void *) 0x60000000UL;
446 if (code_gen_buffer_size > (512 * 1024 * 1024))
447 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000448#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000449 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000450 flags |= MAP_FIXED;
451 start = (void *) 0x01000000UL;
452 if (code_gen_buffer_size > 16 * 1024 * 1024)
453 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000454#endif
blueswir1141ac462008-07-26 15:05:57 +0000455 code_gen_buffer = mmap(start, code_gen_buffer_size,
456 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000457 flags, -1, 0);
458 if (code_gen_buffer == MAP_FAILED) {
459 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
460 exit(1);
461 }
462 }
blueswir1c5e97232009-03-07 20:06:23 +0000463#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000464 {
465 int flags;
466 void *addr = NULL;
467 flags = MAP_PRIVATE | MAP_ANONYMOUS;
468#if defined(__x86_64__)
469 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
470 * 0x40000000 is free */
471 flags |= MAP_FIXED;
472 addr = (void *)0x40000000;
473 /* Cannot map more than that */
474 if (code_gen_buffer_size > (800 * 1024 * 1024))
475 code_gen_buffer_size = (800 * 1024 * 1024);
476#endif
477 code_gen_buffer = mmap(addr, code_gen_buffer_size,
478 PROT_WRITE | PROT_READ | PROT_EXEC,
479 flags, -1, 0);
480 if (code_gen_buffer == MAP_FAILED) {
481 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
482 exit(1);
483 }
484 }
bellard26a5f132008-05-28 12:30:31 +0000485#else
486 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000487 map_exec(code_gen_buffer, code_gen_buffer_size);
488#endif
bellard43694152008-05-29 09:35:57 +0000489#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000490 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
491 code_gen_buffer_max_size = code_gen_buffer_size -
492 code_gen_max_block_size();
493 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
494 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
495}
496
497/* Must be called before using the QEMU cpus. 'tb_size' is the size
498 (in bytes) allocated to the translation buffer. Zero means default
499 size. */
500void cpu_exec_init_all(unsigned long tb_size)
501{
bellard26a5f132008-05-28 12:30:31 +0000502 cpu_gen_init();
503 code_gen_alloc(tb_size);
504 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000505 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000506#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000507 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000508#endif
bellard26a5f132008-05-28 12:30:31 +0000509}
510
pbrook9656f322008-07-01 20:01:19 +0000511#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
512
513#define CPU_COMMON_SAVE_VERSION 1
514
515static void cpu_common_save(QEMUFile *f, void *opaque)
516{
517 CPUState *env = opaque;
518
519 qemu_put_be32s(f, &env->halted);
520 qemu_put_be32s(f, &env->interrupt_request);
521}
522
523static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
524{
525 CPUState *env = opaque;
526
527 if (version_id != CPU_COMMON_SAVE_VERSION)
528 return -EINVAL;
529
530 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000531 qemu_get_be32s(f, &env->interrupt_request);
aurel323098dba2009-03-07 21:28:24 +0000532 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
533 version_id is increased. */
534 env->interrupt_request &= ~0x01;
pbrook9656f322008-07-01 20:01:19 +0000535 tlb_flush(env, 1);
536
537 return 0;
538}
539#endif
540
bellard6a00d602005-11-21 23:25:50 +0000541void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000542{
bellard6a00d602005-11-21 23:25:50 +0000543 CPUState **penv;
544 int cpu_index;
545
pbrookc2764712009-03-07 15:24:59 +0000546#if defined(CONFIG_USER_ONLY)
547 cpu_list_lock();
548#endif
bellard6a00d602005-11-21 23:25:50 +0000549 env->next_cpu = NULL;
550 penv = &first_cpu;
551 cpu_index = 0;
552 while (*penv != NULL) {
553 penv = (CPUState **)&(*penv)->next_cpu;
554 cpu_index++;
555 }
556 env->cpu_index = cpu_index;
aliguori268a3622009-04-21 22:30:27 +0000557 env->numa_node = 0;
aliguoric0ce9982008-11-25 22:13:57 +0000558 TAILQ_INIT(&env->breakpoints);
559 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000560 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000561#if defined(CONFIG_USER_ONLY)
562 cpu_list_unlock();
563#endif
pbrookb3c77242008-06-30 16:31:04 +0000564#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000565 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
566 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000567 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
568 cpu_save, cpu_load, env);
569#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000570}
571
bellard9fa3e852004-01-04 18:06:42 +0000572static inline void invalidate_page_bitmap(PageDesc *p)
573{
574 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000575 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000576 p->code_bitmap = NULL;
577 }
578 p->code_write_count = 0;
579}
580
bellardfd6ce8f2003-05-14 19:00:11 +0000581/* set to NULL all the 'first_tb' fields in all PageDescs */
582static void page_flush_tb(void)
583{
584 int i, j;
585 PageDesc *p;
586
587 for(i = 0; i < L1_SIZE; i++) {
588 p = l1_map[i];
589 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000590 for(j = 0; j < L2_SIZE; j++) {
591 p->first_tb = NULL;
592 invalidate_page_bitmap(p);
593 p++;
594 }
bellardfd6ce8f2003-05-14 19:00:11 +0000595 }
596 }
597}
598
599/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000600/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000601void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000602{
bellard6a00d602005-11-21 23:25:50 +0000603 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000604#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000605 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
606 (unsigned long)(code_gen_ptr - code_gen_buffer),
607 nb_tbs, nb_tbs > 0 ?
608 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000609#endif
bellard26a5f132008-05-28 12:30:31 +0000610 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000611 cpu_abort(env1, "Internal error: code buffer overflow\n");
612
bellardfd6ce8f2003-05-14 19:00:11 +0000613 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000614
bellard6a00d602005-11-21 23:25:50 +0000615 for(env = first_cpu; env != NULL; env = env->next_cpu) {
616 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
617 }
bellard9fa3e852004-01-04 18:06:42 +0000618
bellard8a8a6082004-10-03 13:36:49 +0000619 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000620 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000621
bellardfd6ce8f2003-05-14 19:00:11 +0000622 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000623 /* XXX: flush processor icache at this point if cache flush is
624 expensive */
bellarde3db7222005-01-26 22:00:47 +0000625 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000626}
627
628#ifdef DEBUG_TB_CHECK
629
j_mayerbc98a7e2007-04-04 07:55:12 +0000630static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000631{
632 TranslationBlock *tb;
633 int i;
634 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000635 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
636 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000637 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
638 address >= tb->pc + tb->size)) {
639 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000640 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000641 }
642 }
643 }
644}
645
646/* verify that all the pages have correct rights for code */
647static void tb_page_check(void)
648{
649 TranslationBlock *tb;
650 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000651
pbrook99773bd2006-04-16 15:14:59 +0000652 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
653 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000654 flags1 = page_get_flags(tb->pc);
655 flags2 = page_get_flags(tb->pc + tb->size - 1);
656 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
657 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000658 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000659 }
660 }
661 }
662}
663
blueswir1bdaf78e2008-10-04 07:24:27 +0000664static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000665{
666 TranslationBlock *tb1;
667 unsigned int n1;
668
669 /* suppress any remaining jumps to this TB */
670 tb1 = tb->jmp_first;
671 for(;;) {
672 n1 = (long)tb1 & 3;
673 tb1 = (TranslationBlock *)((long)tb1 & ~3);
674 if (n1 == 2)
675 break;
676 tb1 = tb1->jmp_next[n1];
677 }
678 /* check end of list */
679 if (tb1 != tb) {
680 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
681 }
682}
683
bellardfd6ce8f2003-05-14 19:00:11 +0000684#endif
685
686/* invalidate one TB */
687static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
688 int next_offset)
689{
690 TranslationBlock *tb1;
691 for(;;) {
692 tb1 = *ptb;
693 if (tb1 == tb) {
694 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
695 break;
696 }
697 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
698 }
699}
700
bellard9fa3e852004-01-04 18:06:42 +0000701static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
702{
703 TranslationBlock *tb1;
704 unsigned int n1;
705
706 for(;;) {
707 tb1 = *ptb;
708 n1 = (long)tb1 & 3;
709 tb1 = (TranslationBlock *)((long)tb1 & ~3);
710 if (tb1 == tb) {
711 *ptb = tb1->page_next[n1];
712 break;
713 }
714 ptb = &tb1->page_next[n1];
715 }
716}
717
bellardd4e81642003-05-25 16:46:15 +0000718static inline void tb_jmp_remove(TranslationBlock *tb, int n)
719{
720 TranslationBlock *tb1, **ptb;
721 unsigned int n1;
722
723 ptb = &tb->jmp_next[n];
724 tb1 = *ptb;
725 if (tb1) {
726 /* find tb(n) in circular list */
727 for(;;) {
728 tb1 = *ptb;
729 n1 = (long)tb1 & 3;
730 tb1 = (TranslationBlock *)((long)tb1 & ~3);
731 if (n1 == n && tb1 == tb)
732 break;
733 if (n1 == 2) {
734 ptb = &tb1->jmp_first;
735 } else {
736 ptb = &tb1->jmp_next[n1];
737 }
738 }
739 /* now we can suppress tb(n) from the list */
740 *ptb = tb->jmp_next[n];
741
742 tb->jmp_next[n] = NULL;
743 }
744}
745
746/* reset the jump entry 'n' of a TB so that it is not chained to
747 another TB */
748static inline void tb_reset_jump(TranslationBlock *tb, int n)
749{
750 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
751}
752
pbrook2e70f6e2008-06-29 01:03:05 +0000753void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000754{
bellard6a00d602005-11-21 23:25:50 +0000755 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000756 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000757 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000758 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000759 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000760
bellard9fa3e852004-01-04 18:06:42 +0000761 /* remove the TB from the hash list */
762 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
763 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000764 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000765 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000766
bellard9fa3e852004-01-04 18:06:42 +0000767 /* remove the TB from the page list */
768 if (tb->page_addr[0] != page_addr) {
769 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
770 tb_page_remove(&p->first_tb, tb);
771 invalidate_page_bitmap(p);
772 }
773 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
774 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
775 tb_page_remove(&p->first_tb, tb);
776 invalidate_page_bitmap(p);
777 }
778
bellard8a40a182005-11-20 10:35:40 +0000779 tb_invalidated_flag = 1;
780
781 /* remove the TB from the hash list */
782 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000783 for(env = first_cpu; env != NULL; env = env->next_cpu) {
784 if (env->tb_jmp_cache[h] == tb)
785 env->tb_jmp_cache[h] = NULL;
786 }
bellard8a40a182005-11-20 10:35:40 +0000787
788 /* suppress this TB from the two jump lists */
789 tb_jmp_remove(tb, 0);
790 tb_jmp_remove(tb, 1);
791
792 /* suppress any remaining jumps to this TB */
793 tb1 = tb->jmp_first;
794 for(;;) {
795 n1 = (long)tb1 & 3;
796 if (n1 == 2)
797 break;
798 tb1 = (TranslationBlock *)((long)tb1 & ~3);
799 tb2 = tb1->jmp_next[n1];
800 tb_reset_jump(tb1, n1);
801 tb1->jmp_next[n1] = NULL;
802 tb1 = tb2;
803 }
804 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
805
bellarde3db7222005-01-26 22:00:47 +0000806 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000807}
808
809static inline void set_bits(uint8_t *tab, int start, int len)
810{
811 int end, mask, end1;
812
813 end = start + len;
814 tab += start >> 3;
815 mask = 0xff << (start & 7);
816 if ((start & ~7) == (end & ~7)) {
817 if (start < end) {
818 mask &= ~(0xff << (end & 7));
819 *tab |= mask;
820 }
821 } else {
822 *tab++ |= mask;
823 start = (start + 8) & ~7;
824 end1 = end & ~7;
825 while (start < end1) {
826 *tab++ = 0xff;
827 start += 8;
828 }
829 if (start < end) {
830 mask = ~(0xff << (end & 7));
831 *tab |= mask;
832 }
833 }
834}
835
836static void build_page_bitmap(PageDesc *p)
837{
838 int n, tb_start, tb_end;
839 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000840
pbrookb2a70812008-06-09 13:57:23 +0000841 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000842
843 tb = p->first_tb;
844 while (tb != NULL) {
845 n = (long)tb & 3;
846 tb = (TranslationBlock *)((long)tb & ~3);
847 /* NOTE: this is subtle as a TB may span two physical pages */
848 if (n == 0) {
849 /* NOTE: tb_end may be after the end of the page, but
850 it is not a problem */
851 tb_start = tb->pc & ~TARGET_PAGE_MASK;
852 tb_end = tb_start + tb->size;
853 if (tb_end > TARGET_PAGE_SIZE)
854 tb_end = TARGET_PAGE_SIZE;
855 } else {
856 tb_start = 0;
857 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
858 }
859 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
860 tb = tb->page_next[n];
861 }
862}
863
pbrook2e70f6e2008-06-29 01:03:05 +0000864TranslationBlock *tb_gen_code(CPUState *env,
865 target_ulong pc, target_ulong cs_base,
866 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000867{
868 TranslationBlock *tb;
869 uint8_t *tc_ptr;
870 target_ulong phys_pc, phys_page2, virt_page2;
871 int code_gen_size;
872
bellardc27004e2005-01-03 23:35:10 +0000873 phys_pc = get_phys_addr_code(env, pc);
874 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000875 if (!tb) {
876 /* flush must be done */
877 tb_flush(env);
878 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000879 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000880 /* Don't forget to invalidate previous TB info. */
881 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000882 }
883 tc_ptr = code_gen_ptr;
884 tb->tc_ptr = tc_ptr;
885 tb->cs_base = cs_base;
886 tb->flags = flags;
887 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000888 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000889 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000890
bellardd720b932004-04-25 17:57:43 +0000891 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000892 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000893 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000894 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000895 phys_page2 = get_phys_addr_code(env, virt_page2);
896 }
897 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000898 return tb;
bellardd720b932004-04-25 17:57:43 +0000899}
ths3b46e622007-09-17 08:09:54 +0000900
bellard9fa3e852004-01-04 18:06:42 +0000901/* invalidate all TBs which intersect with the target physical page
902 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000903 the same physical page. 'is_cpu_write_access' should be true if called
904 from a real cpu write access: the virtual CPU will exit the current
905 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000906void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000907 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000908{
aliguori6b917542008-11-18 19:46:41 +0000909 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000910 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000911 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000912 PageDesc *p;
913 int n;
914#ifdef TARGET_HAS_PRECISE_SMC
915 int current_tb_not_found = is_cpu_write_access;
916 TranslationBlock *current_tb = NULL;
917 int current_tb_modified = 0;
918 target_ulong current_pc = 0;
919 target_ulong current_cs_base = 0;
920 int current_flags = 0;
921#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000922
923 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000924 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000925 return;
ths5fafdf22007-09-16 21:08:06 +0000926 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000927 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
928 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000929 /* build code bitmap */
930 build_page_bitmap(p);
931 }
932
933 /* we remove all the TBs in the range [start, end[ */
934 /* XXX: see if in some cases it could be faster to invalidate all the code */
935 tb = p->first_tb;
936 while (tb != NULL) {
937 n = (long)tb & 3;
938 tb = (TranslationBlock *)((long)tb & ~3);
939 tb_next = tb->page_next[n];
940 /* NOTE: this is subtle as a TB may span two physical pages */
941 if (n == 0) {
942 /* NOTE: tb_end may be after the end of the page, but
943 it is not a problem */
944 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
945 tb_end = tb_start + tb->size;
946 } else {
947 tb_start = tb->page_addr[1];
948 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
949 }
950 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000951#ifdef TARGET_HAS_PRECISE_SMC
952 if (current_tb_not_found) {
953 current_tb_not_found = 0;
954 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000955 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000956 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000957 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000958 }
959 }
960 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000961 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000962 /* If we are modifying the current TB, we must stop
963 its execution. We could be more precise by checking
964 that the modification is after the current PC, but it
965 would require a specialized function to partially
966 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000967
bellardd720b932004-04-25 17:57:43 +0000968 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000969 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000970 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000971 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
972 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000973 }
974#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000975 /* we need to do that to handle the case where a signal
976 occurs while doing tb_phys_invalidate() */
977 saved_tb = NULL;
978 if (env) {
979 saved_tb = env->current_tb;
980 env->current_tb = NULL;
981 }
bellard9fa3e852004-01-04 18:06:42 +0000982 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000983 if (env) {
984 env->current_tb = saved_tb;
985 if (env->interrupt_request && env->current_tb)
986 cpu_interrupt(env, env->interrupt_request);
987 }
bellard9fa3e852004-01-04 18:06:42 +0000988 }
989 tb = tb_next;
990 }
991#if !defined(CONFIG_USER_ONLY)
992 /* if no code remaining, no need to continue to use slow writes */
993 if (!p->first_tb) {
994 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000995 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000996 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000997 }
998 }
999#endif
1000#ifdef TARGET_HAS_PRECISE_SMC
1001 if (current_tb_modified) {
1002 /* we generate a block containing just the instruction
1003 modifying the memory. It will ensure that it cannot modify
1004 itself */
bellardea1c1802004-06-14 18:56:36 +00001005 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001006 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001007 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +00001008 }
1009#endif
1010}
1011
1012/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001013static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001014{
1015 PageDesc *p;
1016 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001017#if 0
bellarda4193c82004-06-03 14:01:43 +00001018 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001019 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1020 cpu_single_env->mem_io_vaddr, len,
1021 cpu_single_env->eip,
1022 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001023 }
1024#endif
bellard9fa3e852004-01-04 18:06:42 +00001025 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001026 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001027 return;
1028 if (p->code_bitmap) {
1029 offset = start & ~TARGET_PAGE_MASK;
1030 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1031 if (b & ((1 << len) - 1))
1032 goto do_invalidate;
1033 } else {
1034 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001035 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001036 }
1037}
1038
bellard9fa3e852004-01-04 18:06:42 +00001039#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001040static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001041 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001042{
aliguori6b917542008-11-18 19:46:41 +00001043 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001044 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001045 int n;
bellardd720b932004-04-25 17:57:43 +00001046#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001047 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001048 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001049 int current_tb_modified = 0;
1050 target_ulong current_pc = 0;
1051 target_ulong current_cs_base = 0;
1052 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001053#endif
bellard9fa3e852004-01-04 18:06:42 +00001054
1055 addr &= TARGET_PAGE_MASK;
1056 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001057 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001058 return;
1059 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001060#ifdef TARGET_HAS_PRECISE_SMC
1061 if (tb && pc != 0) {
1062 current_tb = tb_find_pc(pc);
1063 }
1064#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001065 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001066 n = (long)tb & 3;
1067 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001068#ifdef TARGET_HAS_PRECISE_SMC
1069 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001070 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001071 /* If we are modifying the current TB, we must stop
1072 its execution. We could be more precise by checking
1073 that the modification is after the current PC, but it
1074 would require a specialized function to partially
1075 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001076
bellardd720b932004-04-25 17:57:43 +00001077 current_tb_modified = 1;
1078 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001079 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1080 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001081 }
1082#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001083 tb_phys_invalidate(tb, addr);
1084 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001085 }
1086 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001087#ifdef TARGET_HAS_PRECISE_SMC
1088 if (current_tb_modified) {
1089 /* we generate a block containing just the instruction
1090 modifying the memory. It will ensure that it cannot modify
1091 itself */
bellardea1c1802004-06-14 18:56:36 +00001092 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001093 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001094 cpu_resume_from_signal(env, puc);
1095 }
1096#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001097}
bellard9fa3e852004-01-04 18:06:42 +00001098#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001099
1100/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001101static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001102 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001103{
1104 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001105 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001106
bellard9fa3e852004-01-04 18:06:42 +00001107 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001108 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001109 tb->page_next[n] = p->first_tb;
1110 last_first_tb = p->first_tb;
1111 p->first_tb = (TranslationBlock *)((long)tb | n);
1112 invalidate_page_bitmap(p);
1113
bellard107db442004-06-22 18:48:46 +00001114#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001115
bellard9fa3e852004-01-04 18:06:42 +00001116#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001117 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001118 target_ulong addr;
1119 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001120 int prot;
1121
bellardfd6ce8f2003-05-14 19:00:11 +00001122 /* force the host page as non writable (writes will have a
1123 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001124 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001125 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001126 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1127 addr += TARGET_PAGE_SIZE) {
1128
1129 p2 = page_find (addr >> TARGET_PAGE_BITS);
1130 if (!p2)
1131 continue;
1132 prot |= p2->flags;
1133 p2->flags &= ~PAGE_WRITE;
1134 page_get_flags(addr);
1135 }
ths5fafdf22007-09-16 21:08:06 +00001136 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001137 (prot & PAGE_BITS) & ~PAGE_WRITE);
1138#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001139 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001140 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001141#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001142 }
bellard9fa3e852004-01-04 18:06:42 +00001143#else
1144 /* if some code is already present, then the pages are already
1145 protected. So we handle the case where only the first TB is
1146 allocated in a physical page */
1147 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001148 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001149 }
1150#endif
bellardd720b932004-04-25 17:57:43 +00001151
1152#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001153}
1154
1155/* Allocate a new translation block. Flush the translation buffer if
1156 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001157TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001158{
1159 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001160
bellard26a5f132008-05-28 12:30:31 +00001161 if (nb_tbs >= code_gen_max_blocks ||
1162 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001163 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001164 tb = &tbs[nb_tbs++];
1165 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001166 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001167 return tb;
1168}
1169
pbrook2e70f6e2008-06-29 01:03:05 +00001170void tb_free(TranslationBlock *tb)
1171{
thsbf20dc02008-06-30 17:22:19 +00001172 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001173 Ignore the hard cases and just back up if this TB happens to
1174 be the last one generated. */
1175 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1176 code_gen_ptr = tb->tc_ptr;
1177 nb_tbs--;
1178 }
1179}
1180
bellard9fa3e852004-01-04 18:06:42 +00001181/* add a new TB and link it to the physical page tables. phys_page2 is
1182 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001183void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001184 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001185{
bellard9fa3e852004-01-04 18:06:42 +00001186 unsigned int h;
1187 TranslationBlock **ptb;
1188
pbrookc8a706f2008-06-02 16:16:42 +00001189 /* Grab the mmap lock to stop another thread invalidating this TB
1190 before we are done. */
1191 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001192 /* add in the physical hash table */
1193 h = tb_phys_hash_func(phys_pc);
1194 ptb = &tb_phys_hash[h];
1195 tb->phys_hash_next = *ptb;
1196 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001197
1198 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001199 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1200 if (phys_page2 != -1)
1201 tb_alloc_page(tb, 1, phys_page2);
1202 else
1203 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001204
bellardd4e81642003-05-25 16:46:15 +00001205 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1206 tb->jmp_next[0] = NULL;
1207 tb->jmp_next[1] = NULL;
1208
1209 /* init original jump addresses */
1210 if (tb->tb_next_offset[0] != 0xffff)
1211 tb_reset_jump(tb, 0);
1212 if (tb->tb_next_offset[1] != 0xffff)
1213 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001214
1215#ifdef DEBUG_TB_CHECK
1216 tb_page_check();
1217#endif
pbrookc8a706f2008-06-02 16:16:42 +00001218 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001219}
1220
bellarda513fe12003-05-27 23:29:48 +00001221/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1222 tb[1].tc_ptr. Return NULL if not found */
1223TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1224{
1225 int m_min, m_max, m;
1226 unsigned long v;
1227 TranslationBlock *tb;
1228
1229 if (nb_tbs <= 0)
1230 return NULL;
1231 if (tc_ptr < (unsigned long)code_gen_buffer ||
1232 tc_ptr >= (unsigned long)code_gen_ptr)
1233 return NULL;
1234 /* binary search (cf Knuth) */
1235 m_min = 0;
1236 m_max = nb_tbs - 1;
1237 while (m_min <= m_max) {
1238 m = (m_min + m_max) >> 1;
1239 tb = &tbs[m];
1240 v = (unsigned long)tb->tc_ptr;
1241 if (v == tc_ptr)
1242 return tb;
1243 else if (tc_ptr < v) {
1244 m_max = m - 1;
1245 } else {
1246 m_min = m + 1;
1247 }
ths5fafdf22007-09-16 21:08:06 +00001248 }
bellarda513fe12003-05-27 23:29:48 +00001249 return &tbs[m_max];
1250}
bellard75012672003-06-21 13:11:07 +00001251
bellardea041c02003-06-25 16:16:50 +00001252static void tb_reset_jump_recursive(TranslationBlock *tb);
1253
1254static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1255{
1256 TranslationBlock *tb1, *tb_next, **ptb;
1257 unsigned int n1;
1258
1259 tb1 = tb->jmp_next[n];
1260 if (tb1 != NULL) {
1261 /* find head of list */
1262 for(;;) {
1263 n1 = (long)tb1 & 3;
1264 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1265 if (n1 == 2)
1266 break;
1267 tb1 = tb1->jmp_next[n1];
1268 }
1269 /* we are now sure now that tb jumps to tb1 */
1270 tb_next = tb1;
1271
1272 /* remove tb from the jmp_first list */
1273 ptb = &tb_next->jmp_first;
1274 for(;;) {
1275 tb1 = *ptb;
1276 n1 = (long)tb1 & 3;
1277 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1278 if (n1 == n && tb1 == tb)
1279 break;
1280 ptb = &tb1->jmp_next[n1];
1281 }
1282 *ptb = tb->jmp_next[n];
1283 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001284
bellardea041c02003-06-25 16:16:50 +00001285 /* suppress the jump to next tb in generated code */
1286 tb_reset_jump(tb, n);
1287
bellard01243112004-01-04 15:48:17 +00001288 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001289 tb_reset_jump_recursive(tb_next);
1290 }
1291}
1292
1293static void tb_reset_jump_recursive(TranslationBlock *tb)
1294{
1295 tb_reset_jump_recursive2(tb, 0);
1296 tb_reset_jump_recursive2(tb, 1);
1297}
1298
bellard1fddef42005-04-17 19:16:13 +00001299#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001300static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1301{
j_mayer9b3c35e2007-04-07 11:21:28 +00001302 target_phys_addr_t addr;
1303 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001304 ram_addr_t ram_addr;
1305 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001306
pbrookc2f07f82006-04-08 17:14:56 +00001307 addr = cpu_get_phys_page_debug(env, pc);
1308 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1309 if (!p) {
1310 pd = IO_MEM_UNASSIGNED;
1311 } else {
1312 pd = p->phys_offset;
1313 }
1314 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001315 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001316}
bellardc27004e2005-01-03 23:35:10 +00001317#endif
bellardd720b932004-04-25 17:57:43 +00001318
pbrook6658ffb2007-03-16 23:58:11 +00001319/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001320int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1321 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001322{
aliguorib4051332008-11-18 20:14:20 +00001323 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001324 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001325
aliguorib4051332008-11-18 20:14:20 +00001326 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1327 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1328 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1329 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1330 return -EINVAL;
1331 }
aliguoria1d1bb32008-11-18 20:07:32 +00001332 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001333
aliguoria1d1bb32008-11-18 20:07:32 +00001334 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001335 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001336 wp->flags = flags;
1337
aliguori2dc9f412008-11-18 20:56:59 +00001338 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001339 if (flags & BP_GDB)
1340 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1341 else
1342 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001343
pbrook6658ffb2007-03-16 23:58:11 +00001344 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001345
1346 if (watchpoint)
1347 *watchpoint = wp;
1348 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001349}
1350
aliguoria1d1bb32008-11-18 20:07:32 +00001351/* Remove a specific watchpoint. */
1352int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1353 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001354{
aliguorib4051332008-11-18 20:14:20 +00001355 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001356 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001357
aliguoric0ce9982008-11-25 22:13:57 +00001358 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001359 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001360 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001361 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001362 return 0;
1363 }
1364 }
aliguoria1d1bb32008-11-18 20:07:32 +00001365 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001366}
1367
aliguoria1d1bb32008-11-18 20:07:32 +00001368/* Remove a specific watchpoint by reference. */
1369void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1370{
aliguoric0ce9982008-11-25 22:13:57 +00001371 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001372
aliguoria1d1bb32008-11-18 20:07:32 +00001373 tlb_flush_page(env, watchpoint->vaddr);
1374
1375 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001376}
1377
aliguoria1d1bb32008-11-18 20:07:32 +00001378/* Remove all matching watchpoints. */
1379void cpu_watchpoint_remove_all(CPUState *env, int mask)
1380{
aliguoric0ce9982008-11-25 22:13:57 +00001381 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001382
aliguoric0ce9982008-11-25 22:13:57 +00001383 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001384 if (wp->flags & mask)
1385 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001386 }
aliguoria1d1bb32008-11-18 20:07:32 +00001387}
1388
1389/* Add a breakpoint. */
1390int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1391 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001392{
bellard1fddef42005-04-17 19:16:13 +00001393#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001394 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001395
aliguoria1d1bb32008-11-18 20:07:32 +00001396 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001397
1398 bp->pc = pc;
1399 bp->flags = flags;
1400
aliguori2dc9f412008-11-18 20:56:59 +00001401 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001402 if (flags & BP_GDB)
1403 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1404 else
1405 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001406
1407 breakpoint_invalidate(env, pc);
1408
1409 if (breakpoint)
1410 *breakpoint = bp;
1411 return 0;
1412#else
1413 return -ENOSYS;
1414#endif
1415}
1416
1417/* Remove a specific breakpoint. */
1418int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1419{
1420#if defined(TARGET_HAS_ICE)
1421 CPUBreakpoint *bp;
1422
aliguoric0ce9982008-11-25 22:13:57 +00001423 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001424 if (bp->pc == pc && bp->flags == flags) {
1425 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001426 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001427 }
bellard4c3a88a2003-07-26 12:06:08 +00001428 }
aliguoria1d1bb32008-11-18 20:07:32 +00001429 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001430#else
aliguoria1d1bb32008-11-18 20:07:32 +00001431 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001432#endif
1433}
1434
aliguoria1d1bb32008-11-18 20:07:32 +00001435/* Remove a specific breakpoint by reference. */
1436void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001437{
bellard1fddef42005-04-17 19:16:13 +00001438#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001439 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001440
aliguoria1d1bb32008-11-18 20:07:32 +00001441 breakpoint_invalidate(env, breakpoint->pc);
1442
1443 qemu_free(breakpoint);
1444#endif
1445}
1446
1447/* Remove all matching breakpoints. */
1448void cpu_breakpoint_remove_all(CPUState *env, int mask)
1449{
1450#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001451 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001452
aliguoric0ce9982008-11-25 22:13:57 +00001453 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001454 if (bp->flags & mask)
1455 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001456 }
bellard4c3a88a2003-07-26 12:06:08 +00001457#endif
1458}
1459
bellardc33a3462003-07-29 20:50:33 +00001460/* enable or disable single step mode. EXCP_DEBUG is returned by the
1461 CPU loop after each instruction */
1462void cpu_single_step(CPUState *env, int enabled)
1463{
bellard1fddef42005-04-17 19:16:13 +00001464#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001465 if (env->singlestep_enabled != enabled) {
1466 env->singlestep_enabled = enabled;
aliguorie22a25c2009-03-12 20:12:48 +00001467 if (kvm_enabled())
1468 kvm_update_guest_debug(env, 0);
1469 else {
1470 /* must flush all the translated code to avoid inconsistancies */
1471 /* XXX: only flush what is necessary */
1472 tb_flush(env);
1473 }
bellardc33a3462003-07-29 20:50:33 +00001474 }
1475#endif
1476}
1477
bellard34865132003-10-05 14:28:56 +00001478/* enable or disable low levels log */
1479void cpu_set_log(int log_flags)
1480{
1481 loglevel = log_flags;
1482 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001483 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001484 if (!logfile) {
1485 perror(logfilename);
1486 _exit(1);
1487 }
bellard9fa3e852004-01-04 18:06:42 +00001488#if !defined(CONFIG_SOFTMMU)
1489 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1490 {
blueswir1b55266b2008-09-20 08:07:15 +00001491 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001492 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1493 }
1494#else
bellard34865132003-10-05 14:28:56 +00001495 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001496#endif
pbrooke735b912007-06-30 13:53:24 +00001497 log_append = 1;
1498 }
1499 if (!loglevel && logfile) {
1500 fclose(logfile);
1501 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001502 }
1503}
1504
1505void cpu_set_log_filename(const char *filename)
1506{
1507 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001508 if (logfile) {
1509 fclose(logfile);
1510 logfile = NULL;
1511 }
1512 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001513}
bellardc33a3462003-07-29 20:50:33 +00001514
aurel323098dba2009-03-07 21:28:24 +00001515static void cpu_unlink_tb(CPUState *env)
bellardea041c02003-06-25 16:16:50 +00001516{
pbrookd5975362008-06-07 20:50:51 +00001517#if defined(USE_NPTL)
1518 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1519 problem and hope the cpu will stop of its own accord. For userspace
1520 emulation this often isn't actually as bad as it sounds. Often
1521 signals are used primarily to interrupt blocking syscalls. */
1522#else
aurel323098dba2009-03-07 21:28:24 +00001523 TranslationBlock *tb;
1524 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
1525
1526 tb = env->current_tb;
1527 /* if the cpu is currently executing code, we must unlink it and
1528 all the potentially executing TB */
1529 if (tb && !testandset(&interrupt_lock)) {
1530 env->current_tb = NULL;
1531 tb_reset_jump_recursive(tb);
1532 resetlock(&interrupt_lock);
1533 }
1534#endif
1535}
1536
1537/* mask must never be zero, except for A20 change call */
1538void cpu_interrupt(CPUState *env, int mask)
1539{
1540 int old_mask;
1541
1542 old_mask = env->interrupt_request;
1543 env->interrupt_request |= mask;
1544
pbrook2e70f6e2008-06-29 01:03:05 +00001545 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001546 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001547#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001548 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001549 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001550 cpu_abort(env, "Raised interrupt while not in I/O function");
1551 }
1552#endif
1553 } else {
aurel323098dba2009-03-07 21:28:24 +00001554 cpu_unlink_tb(env);
bellardea041c02003-06-25 16:16:50 +00001555 }
1556}
1557
bellardb54ad042004-05-20 13:42:52 +00001558void cpu_reset_interrupt(CPUState *env, int mask)
1559{
1560 env->interrupt_request &= ~mask;
1561}
1562
aurel323098dba2009-03-07 21:28:24 +00001563void cpu_exit(CPUState *env)
1564{
1565 env->exit_request = 1;
1566 cpu_unlink_tb(env);
1567}
1568
blueswir1c7cd6a32008-10-02 18:27:46 +00001569const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001570 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001571 "show generated host assembly code for each compiled TB" },
1572 { CPU_LOG_TB_IN_ASM, "in_asm",
1573 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001574 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001575 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001576 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001577 "show micro ops "
1578#ifdef TARGET_I386
1579 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001580#endif
blueswir1e01a1152008-03-14 17:37:11 +00001581 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001582 { CPU_LOG_INT, "int",
1583 "show interrupts/exceptions in short format" },
1584 { CPU_LOG_EXEC, "exec",
1585 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001586 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001587 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001588#ifdef TARGET_I386
1589 { CPU_LOG_PCALL, "pcall",
1590 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001591 { CPU_LOG_RESET, "cpu_reset",
1592 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001593#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001594#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001595 { CPU_LOG_IOPORT, "ioport",
1596 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001597#endif
bellardf193c792004-03-21 17:06:25 +00001598 { 0, NULL, NULL },
1599};
1600
1601static int cmp1(const char *s1, int n, const char *s2)
1602{
1603 if (strlen(s2) != n)
1604 return 0;
1605 return memcmp(s1, s2, n) == 0;
1606}
ths3b46e622007-09-17 08:09:54 +00001607
bellardf193c792004-03-21 17:06:25 +00001608/* takes a comma separated list of log masks. Return 0 if error. */
1609int cpu_str_to_log_mask(const char *str)
1610{
blueswir1c7cd6a32008-10-02 18:27:46 +00001611 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001612 int mask;
1613 const char *p, *p1;
1614
1615 p = str;
1616 mask = 0;
1617 for(;;) {
1618 p1 = strchr(p, ',');
1619 if (!p1)
1620 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001621 if(cmp1(p,p1-p,"all")) {
1622 for(item = cpu_log_items; item->mask != 0; item++) {
1623 mask |= item->mask;
1624 }
1625 } else {
bellardf193c792004-03-21 17:06:25 +00001626 for(item = cpu_log_items; item->mask != 0; item++) {
1627 if (cmp1(p, p1 - p, item->name))
1628 goto found;
1629 }
1630 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001631 }
bellardf193c792004-03-21 17:06:25 +00001632 found:
1633 mask |= item->mask;
1634 if (*p1 != ',')
1635 break;
1636 p = p1 + 1;
1637 }
1638 return mask;
1639}
bellardea041c02003-06-25 16:16:50 +00001640
bellard75012672003-06-21 13:11:07 +00001641void cpu_abort(CPUState *env, const char *fmt, ...)
1642{
1643 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001644 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001645
1646 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001647 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001648 fprintf(stderr, "qemu: fatal: ");
1649 vfprintf(stderr, fmt, ap);
1650 fprintf(stderr, "\n");
1651#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001652 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1653#else
1654 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001655#endif
aliguori93fcfe32009-01-15 22:34:14 +00001656 if (qemu_log_enabled()) {
1657 qemu_log("qemu: fatal: ");
1658 qemu_log_vprintf(fmt, ap2);
1659 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001660#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001661 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001662#else
aliguori93fcfe32009-01-15 22:34:14 +00001663 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001664#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001665 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001666 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001667 }
pbrook493ae1f2007-11-23 16:53:59 +00001668 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001669 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001670 abort();
1671}
1672
thsc5be9f02007-02-28 20:20:53 +00001673CPUState *cpu_copy(CPUState *env)
1674{
ths01ba9812007-12-09 02:22:57 +00001675 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001676 CPUState *next_cpu = new_env->next_cpu;
1677 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001678#if defined(TARGET_HAS_ICE)
1679 CPUBreakpoint *bp;
1680 CPUWatchpoint *wp;
1681#endif
1682
thsc5be9f02007-02-28 20:20:53 +00001683 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001684
1685 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001686 new_env->next_cpu = next_cpu;
1687 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001688
1689 /* Clone all break/watchpoints.
1690 Note: Once we support ptrace with hw-debug register access, make sure
1691 BP_CPU break/watchpoints are handled correctly on clone. */
1692 TAILQ_INIT(&env->breakpoints);
1693 TAILQ_INIT(&env->watchpoints);
1694#if defined(TARGET_HAS_ICE)
1695 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1696 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1697 }
1698 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1699 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1700 wp->flags, NULL);
1701 }
1702#endif
1703
thsc5be9f02007-02-28 20:20:53 +00001704 return new_env;
1705}
1706
bellard01243112004-01-04 15:48:17 +00001707#if !defined(CONFIG_USER_ONLY)
1708
edgar_igl5c751e92008-05-06 08:44:21 +00001709static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1710{
1711 unsigned int i;
1712
1713 /* Discard jump cache entries for any tb which might potentially
1714 overlap the flushed page. */
1715 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1716 memset (&env->tb_jmp_cache[i], 0,
1717 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1718
1719 i = tb_jmp_cache_hash_page(addr);
1720 memset (&env->tb_jmp_cache[i], 0,
1721 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1722}
1723
bellardee8b7022004-02-03 23:35:10 +00001724/* NOTE: if flush_global is true, also flush global entries (not
1725 implemented yet) */
1726void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001727{
bellard33417e72003-08-10 21:47:01 +00001728 int i;
bellard01243112004-01-04 15:48:17 +00001729
bellard9fa3e852004-01-04 18:06:42 +00001730#if defined(DEBUG_TLB)
1731 printf("tlb_flush:\n");
1732#endif
bellard01243112004-01-04 15:48:17 +00001733 /* must reset current TB so that interrupts cannot modify the
1734 links while we are modifying them */
1735 env->current_tb = NULL;
1736
bellard33417e72003-08-10 21:47:01 +00001737 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001738 env->tlb_table[0][i].addr_read = -1;
1739 env->tlb_table[0][i].addr_write = -1;
1740 env->tlb_table[0][i].addr_code = -1;
1741 env->tlb_table[1][i].addr_read = -1;
1742 env->tlb_table[1][i].addr_write = -1;
1743 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001744#if (NB_MMU_MODES >= 3)
1745 env->tlb_table[2][i].addr_read = -1;
1746 env->tlb_table[2][i].addr_write = -1;
1747 env->tlb_table[2][i].addr_code = -1;
aurel32e37e6ee2009-04-07 21:47:27 +00001748#endif
1749#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001750 env->tlb_table[3][i].addr_read = -1;
1751 env->tlb_table[3][i].addr_write = -1;
1752 env->tlb_table[3][i].addr_code = -1;
1753#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001754#if (NB_MMU_MODES >= 5)
1755 env->tlb_table[4][i].addr_read = -1;
1756 env->tlb_table[4][i].addr_write = -1;
1757 env->tlb_table[4][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001758#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001759
bellard33417e72003-08-10 21:47:01 +00001760 }
bellard9fa3e852004-01-04 18:06:42 +00001761
bellard8a40a182005-11-20 10:35:40 +00001762 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001763
blueswir1640f42e2009-04-19 10:18:01 +00001764#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001765 if (env->kqemu_enabled) {
1766 kqemu_flush(env, flush_global);
1767 }
1768#endif
bellarde3db7222005-01-26 22:00:47 +00001769 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001770}
1771
bellard274da6b2004-05-20 21:56:27 +00001772static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001773{
ths5fafdf22007-09-16 21:08:06 +00001774 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001775 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001776 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001777 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001778 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001779 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1780 tlb_entry->addr_read = -1;
1781 tlb_entry->addr_write = -1;
1782 tlb_entry->addr_code = -1;
1783 }
bellard61382a52003-10-27 21:22:23 +00001784}
1785
bellard2e126692004-04-25 21:28:44 +00001786void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001787{
bellard8a40a182005-11-20 10:35:40 +00001788 int i;
bellard01243112004-01-04 15:48:17 +00001789
bellard9fa3e852004-01-04 18:06:42 +00001790#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001791 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001792#endif
bellard01243112004-01-04 15:48:17 +00001793 /* must reset current TB so that interrupts cannot modify the
1794 links while we are modifying them */
1795 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001796
bellard61382a52003-10-27 21:22:23 +00001797 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001798 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001799 tlb_flush_entry(&env->tlb_table[0][i], addr);
1800 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001801#if (NB_MMU_MODES >= 3)
1802 tlb_flush_entry(&env->tlb_table[2][i], addr);
aurel32e37e6ee2009-04-07 21:47:27 +00001803#endif
1804#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001805 tlb_flush_entry(&env->tlb_table[3][i], addr);
1806#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001807#if (NB_MMU_MODES >= 5)
1808 tlb_flush_entry(&env->tlb_table[4][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001809#endif
bellard01243112004-01-04 15:48:17 +00001810
edgar_igl5c751e92008-05-06 08:44:21 +00001811 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001812
blueswir1640f42e2009-04-19 10:18:01 +00001813#ifdef CONFIG_KQEMU
bellard0a962c02005-02-10 22:00:27 +00001814 if (env->kqemu_enabled) {
1815 kqemu_flush_page(env, addr);
1816 }
1817#endif
bellard9fa3e852004-01-04 18:06:42 +00001818}
1819
bellard9fa3e852004-01-04 18:06:42 +00001820/* update the TLBs so that writes to code in the virtual page 'addr'
1821 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001822static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001823{
ths5fafdf22007-09-16 21:08:06 +00001824 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001825 ram_addr + TARGET_PAGE_SIZE,
1826 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001827}
1828
bellard9fa3e852004-01-04 18:06:42 +00001829/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001830 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001831static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001832 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001833{
bellard3a7d9292005-08-21 09:26:42 +00001834 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001835}
1836
ths5fafdf22007-09-16 21:08:06 +00001837static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001838 unsigned long start, unsigned long length)
1839{
1840 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001841 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1842 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001843 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001844 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001845 }
1846 }
1847}
1848
pbrook5579c7f2009-04-11 14:47:08 +00001849/* Note: start and end must be within the same ram block. */
bellard3a7d9292005-08-21 09:26:42 +00001850void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001851 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001852{
1853 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001854 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001855 int i, mask, len;
1856 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001857
1858 start &= TARGET_PAGE_MASK;
1859 end = TARGET_PAGE_ALIGN(end);
1860
1861 length = end - start;
1862 if (length == 0)
1863 return;
bellard0a962c02005-02-10 22:00:27 +00001864 len = length >> TARGET_PAGE_BITS;
blueswir1640f42e2009-04-19 10:18:01 +00001865#ifdef CONFIG_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001866 /* XXX: should not depend on cpu context */
1867 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001868 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001869 ram_addr_t addr;
1870 addr = start;
1871 for(i = 0; i < len; i++) {
1872 kqemu_set_notdirty(env, addr);
1873 addr += TARGET_PAGE_SIZE;
1874 }
bellard3a7d9292005-08-21 09:26:42 +00001875 }
1876#endif
bellardf23db162005-08-21 19:12:28 +00001877 mask = ~dirty_flags;
1878 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1879 for(i = 0; i < len; i++)
1880 p[i] &= mask;
1881
bellard1ccde1c2004-02-06 19:46:14 +00001882 /* we modify the TLB cache so that the dirty bit will be set again
1883 when accessing the range */
pbrook5579c7f2009-04-11 14:47:08 +00001884 start1 = (unsigned long)qemu_get_ram_ptr(start);
1885 /* Chek that we don't span multiple blocks - this breaks the
1886 address comparisons below. */
1887 if ((unsigned long)qemu_get_ram_ptr(end - 1) - start1
1888 != (end - 1) - start) {
1889 abort();
1890 }
1891
bellard6a00d602005-11-21 23:25:50 +00001892 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1893 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001894 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001895 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001896 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001897#if (NB_MMU_MODES >= 3)
1898 for(i = 0; i < CPU_TLB_SIZE; i++)
1899 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
aurel32e37e6ee2009-04-07 21:47:27 +00001900#endif
1901#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001902 for(i = 0; i < CPU_TLB_SIZE; i++)
1903 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1904#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001905#if (NB_MMU_MODES >= 5)
1906 for(i = 0; i < CPU_TLB_SIZE; i++)
1907 tlb_reset_dirty_range(&env->tlb_table[4][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001908#endif
bellard6a00d602005-11-21 23:25:50 +00001909 }
bellard1ccde1c2004-02-06 19:46:14 +00001910}
1911
aliguori74576192008-10-06 14:02:03 +00001912int cpu_physical_memory_set_dirty_tracking(int enable)
1913{
1914 in_migration = enable;
1915 return 0;
1916}
1917
1918int cpu_physical_memory_get_dirty_tracking(void)
1919{
1920 return in_migration;
1921}
1922
aliguori2bec46d2008-11-24 20:21:41 +00001923void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1924{
1925 if (kvm_enabled())
1926 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1927}
1928
bellard3a7d9292005-08-21 09:26:42 +00001929static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1930{
1931 ram_addr_t ram_addr;
pbrook5579c7f2009-04-11 14:47:08 +00001932 void *p;
bellard3a7d9292005-08-21 09:26:42 +00001933
bellard84b7b8e2005-11-28 21:19:04 +00001934 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
pbrook5579c7f2009-04-11 14:47:08 +00001935 p = (void *)(unsigned long)((tlb_entry->addr_write & TARGET_PAGE_MASK)
1936 + tlb_entry->addend);
1937 ram_addr = qemu_ram_addr_from_host(p);
bellard3a7d9292005-08-21 09:26:42 +00001938 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001939 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001940 }
1941 }
1942}
1943
1944/* update the TLB according to the current state of the dirty bits */
1945void cpu_tlb_update_dirty(CPUState *env)
1946{
1947 int i;
1948 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001949 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001950 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001951 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001952#if (NB_MMU_MODES >= 3)
1953 for(i = 0; i < CPU_TLB_SIZE; i++)
1954 tlb_update_dirty(&env->tlb_table[2][i]);
aurel32e37e6ee2009-04-07 21:47:27 +00001955#endif
1956#if (NB_MMU_MODES >= 4)
j_mayer6fa4cea2007-04-05 06:43:27 +00001957 for(i = 0; i < CPU_TLB_SIZE; i++)
1958 tlb_update_dirty(&env->tlb_table[3][i]);
1959#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001960#if (NB_MMU_MODES >= 5)
1961 for(i = 0; i < CPU_TLB_SIZE; i++)
1962 tlb_update_dirty(&env->tlb_table[4][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001963#endif
bellard3a7d9292005-08-21 09:26:42 +00001964}
1965
pbrook0f459d12008-06-09 00:20:13 +00001966static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001967{
pbrook0f459d12008-06-09 00:20:13 +00001968 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1969 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001970}
1971
pbrook0f459d12008-06-09 00:20:13 +00001972/* update the TLB corresponding to virtual page vaddr
1973 so that it is no longer dirty */
1974static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001975{
bellard1ccde1c2004-02-06 19:46:14 +00001976 int i;
1977
pbrook0f459d12008-06-09 00:20:13 +00001978 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001979 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001980 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1981 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001982#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001983 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
aurel32e37e6ee2009-04-07 21:47:27 +00001984#endif
1985#if (NB_MMU_MODES >= 4)
pbrook0f459d12008-06-09 00:20:13 +00001986 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001987#endif
aurel32e37e6ee2009-04-07 21:47:27 +00001988#if (NB_MMU_MODES >= 5)
1989 tlb_set_dirty1(&env->tlb_table[4][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001990#endif
bellard9fa3e852004-01-04 18:06:42 +00001991}
1992
bellard59817cc2004-02-16 22:01:13 +00001993/* add a new TLB entry. At most one entry for a given virtual address
1994 is permitted. Return 0 if OK or 2 if the page could not be mapped
1995 (can only happen in non SOFTMMU mode for I/O pages or pages
1996 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001997int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1998 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001999 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00002000{
bellard92e873b2004-05-21 14:52:29 +00002001 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00002002 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00002003 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00002004 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00002005 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00002006 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00002007 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00002008 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00002009 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00002010 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00002011
bellard92e873b2004-05-21 14:52:29 +00002012 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00002013 if (!p) {
2014 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00002015 } else {
2016 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00002017 }
2018#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00002019 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
2020 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00002021#endif
2022
2023 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00002024 address = vaddr;
2025 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
2026 /* IO memory case (romd handled later) */
2027 address |= TLB_MMIO;
2028 }
pbrook5579c7f2009-04-11 14:47:08 +00002029 addend = (unsigned long)qemu_get_ram_ptr(pd & TARGET_PAGE_MASK);
pbrook0f459d12008-06-09 00:20:13 +00002030 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
2031 /* Normal RAM. */
2032 iotlb = pd & TARGET_PAGE_MASK;
2033 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
2034 iotlb |= IO_MEM_NOTDIRTY;
2035 else
2036 iotlb |= IO_MEM_ROM;
2037 } else {
2038 /* IO handlers are currently passed a phsical address.
2039 It would be nice to pass an offset from the base address
2040 of that region. This would avoid having to special case RAM,
2041 and avoid full address decoding in every device.
2042 We can't use the high bits of pd for this because
2043 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00002044 iotlb = (pd & ~TARGET_PAGE_MASK);
2045 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00002046 iotlb += p->region_offset;
2047 } else {
2048 iotlb += paddr;
2049 }
pbrook0f459d12008-06-09 00:20:13 +00002050 }
pbrook6658ffb2007-03-16 23:58:11 +00002051
pbrook0f459d12008-06-09 00:20:13 +00002052 code_address = address;
2053 /* Make accesses to pages with watchpoints go via the
2054 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002055 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002056 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002057 iotlb = io_mem_watch + paddr;
2058 /* TODO: The memory case can be optimized by not trapping
2059 reads of pages with a write breakpoint. */
2060 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002061 }
pbrook0f459d12008-06-09 00:20:13 +00002062 }
balrogd79acba2007-06-26 20:01:13 +00002063
pbrook0f459d12008-06-09 00:20:13 +00002064 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2065 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2066 te = &env->tlb_table[mmu_idx][index];
2067 te->addend = addend - vaddr;
2068 if (prot & PAGE_READ) {
2069 te->addr_read = address;
2070 } else {
2071 te->addr_read = -1;
2072 }
edgar_igl5c751e92008-05-06 08:44:21 +00002073
pbrook0f459d12008-06-09 00:20:13 +00002074 if (prot & PAGE_EXEC) {
2075 te->addr_code = code_address;
2076 } else {
2077 te->addr_code = -1;
2078 }
2079 if (prot & PAGE_WRITE) {
2080 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2081 (pd & IO_MEM_ROMD)) {
2082 /* Write access calls the I/O callback. */
2083 te->addr_write = address | TLB_MMIO;
2084 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2085 !cpu_physical_memory_is_dirty(pd)) {
2086 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002087 } else {
pbrook0f459d12008-06-09 00:20:13 +00002088 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002089 }
pbrook0f459d12008-06-09 00:20:13 +00002090 } else {
2091 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002092 }
bellard9fa3e852004-01-04 18:06:42 +00002093 return ret;
2094}
2095
bellard01243112004-01-04 15:48:17 +00002096#else
2097
bellardee8b7022004-02-03 23:35:10 +00002098void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002099{
2100}
2101
bellard2e126692004-04-25 21:28:44 +00002102void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002103{
2104}
2105
ths5fafdf22007-09-16 21:08:06 +00002106int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2107 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002108 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002109{
bellard9fa3e852004-01-04 18:06:42 +00002110 return 0;
2111}
bellard33417e72003-08-10 21:47:01 +00002112
bellard9fa3e852004-01-04 18:06:42 +00002113/* dump memory mappings */
2114void page_dump(FILE *f)
2115{
2116 unsigned long start, end;
2117 int i, j, prot, prot1;
2118 PageDesc *p;
2119
2120 fprintf(f, "%-8s %-8s %-8s %s\n",
2121 "start", "end", "size", "prot");
2122 start = -1;
2123 end = -1;
2124 prot = 0;
2125 for(i = 0; i <= L1_SIZE; i++) {
2126 if (i < L1_SIZE)
2127 p = l1_map[i];
2128 else
2129 p = NULL;
2130 for(j = 0;j < L2_SIZE; j++) {
2131 if (!p)
2132 prot1 = 0;
2133 else
2134 prot1 = p[j].flags;
2135 if (prot1 != prot) {
2136 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2137 if (start != -1) {
2138 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002139 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002140 prot & PAGE_READ ? 'r' : '-',
2141 prot & PAGE_WRITE ? 'w' : '-',
2142 prot & PAGE_EXEC ? 'x' : '-');
2143 }
2144 if (prot1 != 0)
2145 start = end;
2146 else
2147 start = -1;
2148 prot = prot1;
2149 }
2150 if (!p)
2151 break;
2152 }
bellard33417e72003-08-10 21:47:01 +00002153 }
bellard33417e72003-08-10 21:47:01 +00002154}
2155
pbrook53a59602006-03-25 19:31:22 +00002156int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002157{
bellard9fa3e852004-01-04 18:06:42 +00002158 PageDesc *p;
2159
2160 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002161 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002162 return 0;
2163 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002164}
2165
bellard9fa3e852004-01-04 18:06:42 +00002166/* modify the flags of a page and invalidate the code if
2167 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2168 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002169void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002170{
2171 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002172 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002173
pbrookc8a706f2008-06-02 16:16:42 +00002174 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002175 start = start & TARGET_PAGE_MASK;
2176 end = TARGET_PAGE_ALIGN(end);
2177 if (flags & PAGE_WRITE)
2178 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002179 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2180 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002181 /* We may be called for host regions that are outside guest
2182 address space. */
2183 if (!p)
2184 return;
bellard9fa3e852004-01-04 18:06:42 +00002185 /* if the write protection is set, then we invalidate the code
2186 inside */
ths5fafdf22007-09-16 21:08:06 +00002187 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002188 (flags & PAGE_WRITE) &&
2189 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002190 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002191 }
2192 p->flags = flags;
2193 }
bellard9fa3e852004-01-04 18:06:42 +00002194}
2195
ths3d97b402007-11-02 19:02:07 +00002196int page_check_range(target_ulong start, target_ulong len, int flags)
2197{
2198 PageDesc *p;
2199 target_ulong end;
2200 target_ulong addr;
2201
balrog55f280c2008-10-28 10:24:11 +00002202 if (start + len < start)
2203 /* we've wrapped around */
2204 return -1;
2205
ths3d97b402007-11-02 19:02:07 +00002206 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2207 start = start & TARGET_PAGE_MASK;
2208
ths3d97b402007-11-02 19:02:07 +00002209 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2210 p = page_find(addr >> TARGET_PAGE_BITS);
2211 if( !p )
2212 return -1;
2213 if( !(p->flags & PAGE_VALID) )
2214 return -1;
2215
bellarddae32702007-11-14 10:51:00 +00002216 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002217 return -1;
bellarddae32702007-11-14 10:51:00 +00002218 if (flags & PAGE_WRITE) {
2219 if (!(p->flags & PAGE_WRITE_ORG))
2220 return -1;
2221 /* unprotect the page if it was put read-only because it
2222 contains translated code */
2223 if (!(p->flags & PAGE_WRITE)) {
2224 if (!page_unprotect(addr, 0, NULL))
2225 return -1;
2226 }
2227 return 0;
2228 }
ths3d97b402007-11-02 19:02:07 +00002229 }
2230 return 0;
2231}
2232
bellard9fa3e852004-01-04 18:06:42 +00002233/* called from signal handler: invalidate the code and unprotect the
2234 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002235int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002236{
2237 unsigned int page_index, prot, pindex;
2238 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002239 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002240
pbrookc8a706f2008-06-02 16:16:42 +00002241 /* Technically this isn't safe inside a signal handler. However we
2242 know this only ever happens in a synchronous SEGV handler, so in
2243 practice it seems to be ok. */
2244 mmap_lock();
2245
bellard83fb7ad2004-07-05 21:25:26 +00002246 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002247 page_index = host_start >> TARGET_PAGE_BITS;
2248 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002249 if (!p1) {
2250 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002251 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002252 }
bellard83fb7ad2004-07-05 21:25:26 +00002253 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002254 p = p1;
2255 prot = 0;
2256 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2257 prot |= p->flags;
2258 p++;
2259 }
2260 /* if the page was really writable, then we change its
2261 protection back to writable */
2262 if (prot & PAGE_WRITE_ORG) {
2263 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2264 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002265 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002266 (prot & PAGE_BITS) | PAGE_WRITE);
2267 p1[pindex].flags |= PAGE_WRITE;
2268 /* and since the content will be modified, we must invalidate
2269 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002270 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002271#ifdef DEBUG_TB_CHECK
2272 tb_invalidate_check(address);
2273#endif
pbrookc8a706f2008-06-02 16:16:42 +00002274 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002275 return 1;
2276 }
2277 }
pbrookc8a706f2008-06-02 16:16:42 +00002278 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002279 return 0;
2280}
2281
bellard6a00d602005-11-21 23:25:50 +00002282static inline void tlb_set_dirty(CPUState *env,
2283 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002284{
2285}
bellard9fa3e852004-01-04 18:06:42 +00002286#endif /* defined(CONFIG_USER_ONLY) */
2287
pbrooke2eef172008-06-08 01:09:01 +00002288#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002289
blueswir1db7b5422007-05-26 17:36:03 +00002290static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002291 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002292static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002293 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002294#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2295 need_subpage) \
2296 do { \
2297 if (addr > start_addr) \
2298 start_addr2 = 0; \
2299 else { \
2300 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2301 if (start_addr2 > 0) \
2302 need_subpage = 1; \
2303 } \
2304 \
blueswir149e9fba2007-05-30 17:25:06 +00002305 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002306 end_addr2 = TARGET_PAGE_SIZE - 1; \
2307 else { \
2308 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2309 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2310 need_subpage = 1; \
2311 } \
2312 } while (0)
2313
bellard33417e72003-08-10 21:47:01 +00002314/* register physical memory. 'size' must be a multiple of the target
2315 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002316 io memory page. The address used when calling the IO function is
2317 the offset from the start of the region, plus region_offset. Both
2318 start_region and regon_offset are rounded down to a page boundary
2319 before calculating this offset. This should not be a problem unless
2320 the low bits of start_addr and region_offset differ. */
2321void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2322 ram_addr_t size,
2323 ram_addr_t phys_offset,
2324 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002325{
bellard108c49b2005-07-24 12:55:09 +00002326 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002327 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002328 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002329 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002330 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002331
blueswir1640f42e2009-04-19 10:18:01 +00002332#ifdef CONFIG_KQEMU
bellardda260242008-05-30 20:48:25 +00002333 /* XXX: should not depend on cpu context */
2334 env = first_cpu;
2335 if (env->kqemu_enabled) {
2336 kqemu_set_phys_mem(start_addr, size, phys_offset);
2337 }
2338#endif
aliguori7ba1e612008-11-05 16:04:33 +00002339 if (kvm_enabled())
2340 kvm_set_phys_mem(start_addr, size, phys_offset);
2341
pbrook67c4d232009-02-23 13:16:07 +00002342 if (phys_offset == IO_MEM_UNASSIGNED) {
2343 region_offset = start_addr;
2344 }
pbrook8da3ff12008-12-01 18:59:50 +00002345 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002346 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002347 end_addr = start_addr + (target_phys_addr_t)size;
2348 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002349 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2350 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002351 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002352 target_phys_addr_t start_addr2, end_addr2;
2353 int need_subpage = 0;
2354
2355 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2356 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002357 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002358 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2359 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002360 &p->phys_offset, orig_memory,
2361 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002362 } else {
2363 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2364 >> IO_MEM_SHIFT];
2365 }
pbrook8da3ff12008-12-01 18:59:50 +00002366 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2367 region_offset);
2368 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002369 } else {
2370 p->phys_offset = phys_offset;
2371 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2372 (phys_offset & IO_MEM_ROMD))
2373 phys_offset += TARGET_PAGE_SIZE;
2374 }
2375 } else {
2376 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2377 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002378 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002379 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002380 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002381 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002382 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002383 target_phys_addr_t start_addr2, end_addr2;
2384 int need_subpage = 0;
2385
2386 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2387 end_addr2, need_subpage);
2388
blueswir14254fab2008-01-01 16:57:19 +00002389 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002390 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002391 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002392 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002393 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002394 phys_offset, region_offset);
2395 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002396 }
2397 }
2398 }
pbrook8da3ff12008-12-01 18:59:50 +00002399 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002400 }
ths3b46e622007-09-17 08:09:54 +00002401
bellard9d420372006-06-25 22:25:22 +00002402 /* since each CPU stores ram addresses in its TLB cache, we must
2403 reset the modified entries */
2404 /* XXX: slow ! */
2405 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2406 tlb_flush(env, 1);
2407 }
bellard33417e72003-08-10 21:47:01 +00002408}
2409
bellardba863452006-09-24 18:41:10 +00002410/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002411ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002412{
2413 PhysPageDesc *p;
2414
2415 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2416 if (!p)
2417 return IO_MEM_UNASSIGNED;
2418 return p->phys_offset;
2419}
2420
aliguorif65ed4c2008-12-09 20:09:57 +00002421void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2422{
2423 if (kvm_enabled())
2424 kvm_coalesce_mmio_region(addr, size);
2425}
2426
2427void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2428{
2429 if (kvm_enabled())
2430 kvm_uncoalesce_mmio_region(addr, size);
2431}
2432
blueswir1640f42e2009-04-19 10:18:01 +00002433#ifdef CONFIG_KQEMU
bellarde9a1ab12007-02-08 23:08:38 +00002434/* XXX: better than nothing */
pbrook94a6b542009-04-11 17:15:54 +00002435static ram_addr_t kqemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002436{
2437 ram_addr_t addr;
pbrook94a6b542009-04-11 17:15:54 +00002438 if ((last_ram_offset + size) > kqemu_phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002439 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
pbrook94a6b542009-04-11 17:15:54 +00002440 (uint64_t)size, (uint64_t)kqemu_phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002441 abort();
2442 }
pbrook94a6b542009-04-11 17:15:54 +00002443 addr = last_ram_offset;
2444 last_ram_offset = TARGET_PAGE_ALIGN(last_ram_offset + size);
bellarde9a1ab12007-02-08 23:08:38 +00002445 return addr;
2446}
pbrook94a6b542009-04-11 17:15:54 +00002447#endif
2448
2449ram_addr_t qemu_ram_alloc(ram_addr_t size)
2450{
2451 RAMBlock *new_block;
2452
blueswir1640f42e2009-04-19 10:18:01 +00002453#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002454 if (kqemu_phys_ram_base) {
2455 return kqemu_ram_alloc(size);
2456 }
2457#endif
2458
2459 size = TARGET_PAGE_ALIGN(size);
2460 new_block = qemu_malloc(sizeof(*new_block));
2461
2462 new_block->host = qemu_vmalloc(size);
2463 new_block->offset = last_ram_offset;
2464 new_block->length = size;
2465
2466 new_block->next = ram_blocks;
2467 ram_blocks = new_block;
2468
2469 phys_ram_dirty = qemu_realloc(phys_ram_dirty,
2470 (last_ram_offset + size) >> TARGET_PAGE_BITS);
2471 memset(phys_ram_dirty + (last_ram_offset >> TARGET_PAGE_BITS),
2472 0xff, size >> TARGET_PAGE_BITS);
2473
2474 last_ram_offset += size;
2475
2476 return new_block->offset;
2477}
bellarde9a1ab12007-02-08 23:08:38 +00002478
2479void qemu_ram_free(ram_addr_t addr)
2480{
pbrook94a6b542009-04-11 17:15:54 +00002481 /* TODO: implement this. */
bellarde9a1ab12007-02-08 23:08:38 +00002482}
2483
pbrookdc828ca2009-04-09 22:21:07 +00002484/* Return a host pointer to ram allocated with qemu_ram_alloc.
pbrook5579c7f2009-04-11 14:47:08 +00002485 With the exception of the softmmu code in this file, this should
2486 only be used for local memory (e.g. video ram) that the device owns,
2487 and knows it isn't going to access beyond the end of the block.
2488
2489 It should not be used for general purpose DMA.
2490 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
2491 */
pbrookdc828ca2009-04-09 22:21:07 +00002492void *qemu_get_ram_ptr(ram_addr_t addr)
2493{
pbrook94a6b542009-04-11 17:15:54 +00002494 RAMBlock *prev;
2495 RAMBlock **prevp;
2496 RAMBlock *block;
2497
blueswir1640f42e2009-04-19 10:18:01 +00002498#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002499 if (kqemu_phys_ram_base) {
2500 return kqemu_phys_ram_base + addr;
2501 }
2502#endif
2503
2504 prev = NULL;
2505 prevp = &ram_blocks;
2506 block = ram_blocks;
2507 while (block && (block->offset > addr
2508 || block->offset + block->length <= addr)) {
2509 if (prev)
2510 prevp = &prev->next;
2511 prev = block;
2512 block = block->next;
2513 }
2514 if (!block) {
2515 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
2516 abort();
2517 }
2518 /* Move this entry to to start of the list. */
2519 if (prev) {
2520 prev->next = block->next;
2521 block->next = *prevp;
2522 *prevp = block;
2523 }
2524 return block->host + (addr - block->offset);
pbrookdc828ca2009-04-09 22:21:07 +00002525}
2526
pbrook5579c7f2009-04-11 14:47:08 +00002527/* Some of the softmmu routines need to translate from a host pointer
2528 (typically a TLB entry) back to a ram offset. */
2529ram_addr_t qemu_ram_addr_from_host(void *ptr)
2530{
pbrook94a6b542009-04-11 17:15:54 +00002531 RAMBlock *prev;
2532 RAMBlock **prevp;
2533 RAMBlock *block;
2534 uint8_t *host = ptr;
2535
blueswir1640f42e2009-04-19 10:18:01 +00002536#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002537 if (kqemu_phys_ram_base) {
2538 return host - kqemu_phys_ram_base;
2539 }
2540#endif
2541
2542 prev = NULL;
2543 prevp = &ram_blocks;
2544 block = ram_blocks;
2545 while (block && (block->host > host
2546 || block->host + block->length <= host)) {
2547 if (prev)
2548 prevp = &prev->next;
2549 prev = block;
2550 block = block->next;
2551 }
2552 if (!block) {
2553 fprintf(stderr, "Bad ram pointer %p\n", ptr);
2554 abort();
2555 }
2556 return block->offset + (host - block->host);
pbrook5579c7f2009-04-11 14:47:08 +00002557}
2558
bellarda4193c82004-06-03 14:01:43 +00002559static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002560{
pbrook67d3b952006-12-18 05:03:52 +00002561#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002562 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002563#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002564#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002565 do_unassigned_access(addr, 0, 0, 0, 1);
2566#endif
2567 return 0;
2568}
2569
2570static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2571{
2572#ifdef DEBUG_UNASSIGNED
2573 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2574#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002575#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002576 do_unassigned_access(addr, 0, 0, 0, 2);
2577#endif
2578 return 0;
2579}
2580
2581static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2582{
2583#ifdef DEBUG_UNASSIGNED
2584 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2585#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002586#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002587 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002588#endif
bellard33417e72003-08-10 21:47:01 +00002589 return 0;
2590}
2591
bellarda4193c82004-06-03 14:01:43 +00002592static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002593{
pbrook67d3b952006-12-18 05:03:52 +00002594#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002595 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002596#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002597#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002598 do_unassigned_access(addr, 1, 0, 0, 1);
2599#endif
2600}
2601
2602static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2603{
2604#ifdef DEBUG_UNASSIGNED
2605 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2606#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002607#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002608 do_unassigned_access(addr, 1, 0, 0, 2);
2609#endif
2610}
2611
2612static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2613{
2614#ifdef DEBUG_UNASSIGNED
2615 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2616#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002617#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002618 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002619#endif
bellard33417e72003-08-10 21:47:01 +00002620}
2621
2622static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2623 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002624 unassigned_mem_readw,
2625 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002626};
2627
2628static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2629 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002630 unassigned_mem_writew,
2631 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002632};
2633
pbrook0f459d12008-06-09 00:20:13 +00002634static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2635 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002636{
bellard3a7d9292005-08-21 09:26:42 +00002637 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002638 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2639 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2640#if !defined(CONFIG_USER_ONLY)
2641 tb_invalidate_phys_page_fast(ram_addr, 1);
2642 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2643#endif
2644 }
pbrook5579c7f2009-04-11 14:47:08 +00002645 stb_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002646#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002647 if (cpu_single_env->kqemu_enabled &&
2648 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2649 kqemu_modify_page(cpu_single_env, ram_addr);
2650#endif
bellardf23db162005-08-21 19:12:28 +00002651 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2652 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2653 /* we remove the notdirty callback only if the code has been
2654 flushed */
2655 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002656 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002657}
2658
pbrook0f459d12008-06-09 00:20:13 +00002659static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2660 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002661{
bellard3a7d9292005-08-21 09:26:42 +00002662 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002663 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2664 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2665#if !defined(CONFIG_USER_ONLY)
2666 tb_invalidate_phys_page_fast(ram_addr, 2);
2667 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2668#endif
2669 }
pbrook5579c7f2009-04-11 14:47:08 +00002670 stw_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002671#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002672 if (cpu_single_env->kqemu_enabled &&
2673 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2674 kqemu_modify_page(cpu_single_env, ram_addr);
2675#endif
bellardf23db162005-08-21 19:12:28 +00002676 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2677 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2678 /* we remove the notdirty callback only if the code has been
2679 flushed */
2680 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002681 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002682}
2683
pbrook0f459d12008-06-09 00:20:13 +00002684static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2685 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002686{
bellard3a7d9292005-08-21 09:26:42 +00002687 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002688 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2689 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2690#if !defined(CONFIG_USER_ONLY)
2691 tb_invalidate_phys_page_fast(ram_addr, 4);
2692 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2693#endif
2694 }
pbrook5579c7f2009-04-11 14:47:08 +00002695 stl_p(qemu_get_ram_ptr(ram_addr), val);
blueswir1640f42e2009-04-19 10:18:01 +00002696#ifdef CONFIG_KQEMU
bellardf32fc642006-02-08 22:43:39 +00002697 if (cpu_single_env->kqemu_enabled &&
2698 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2699 kqemu_modify_page(cpu_single_env, ram_addr);
2700#endif
bellardf23db162005-08-21 19:12:28 +00002701 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2702 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2703 /* we remove the notdirty callback only if the code has been
2704 flushed */
2705 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002706 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002707}
2708
bellard3a7d9292005-08-21 09:26:42 +00002709static CPUReadMemoryFunc *error_mem_read[3] = {
2710 NULL, /* never used */
2711 NULL, /* never used */
2712 NULL, /* never used */
2713};
2714
bellard1ccde1c2004-02-06 19:46:14 +00002715static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2716 notdirty_mem_writeb,
2717 notdirty_mem_writew,
2718 notdirty_mem_writel,
2719};
2720
pbrook0f459d12008-06-09 00:20:13 +00002721/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002722static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002723{
2724 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002725 target_ulong pc, cs_base;
2726 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002727 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002728 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002729 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002730
aliguori06d55cc2008-11-18 20:24:06 +00002731 if (env->watchpoint_hit) {
2732 /* We re-entered the check after replacing the TB. Now raise
2733 * the debug interrupt so that is will trigger after the
2734 * current instruction. */
2735 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2736 return;
2737 }
pbrook2e70f6e2008-06-29 01:03:05 +00002738 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002739 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002740 if ((vaddr == (wp->vaddr & len_mask) ||
2741 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002742 wp->flags |= BP_WATCHPOINT_HIT;
2743 if (!env->watchpoint_hit) {
2744 env->watchpoint_hit = wp;
2745 tb = tb_find_pc(env->mem_io_pc);
2746 if (!tb) {
2747 cpu_abort(env, "check_watchpoint: could not find TB for "
2748 "pc=%p", (void *)env->mem_io_pc);
2749 }
2750 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2751 tb_phys_invalidate(tb, -1);
2752 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2753 env->exception_index = EXCP_DEBUG;
2754 } else {
2755 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2756 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2757 }
2758 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002759 }
aliguori6e140f22008-11-18 20:37:55 +00002760 } else {
2761 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002762 }
2763 }
2764}
2765
pbrook6658ffb2007-03-16 23:58:11 +00002766/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2767 so these check for a hit then pass through to the normal out-of-line
2768 phys routines. */
2769static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2770{
aliguorib4051332008-11-18 20:14:20 +00002771 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002772 return ldub_phys(addr);
2773}
2774
2775static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2776{
aliguorib4051332008-11-18 20:14:20 +00002777 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002778 return lduw_phys(addr);
2779}
2780
2781static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2782{
aliguorib4051332008-11-18 20:14:20 +00002783 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002784 return ldl_phys(addr);
2785}
2786
pbrook6658ffb2007-03-16 23:58:11 +00002787static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2788 uint32_t val)
2789{
aliguorib4051332008-11-18 20:14:20 +00002790 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002791 stb_phys(addr, val);
2792}
2793
2794static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2795 uint32_t val)
2796{
aliguorib4051332008-11-18 20:14:20 +00002797 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002798 stw_phys(addr, val);
2799}
2800
2801static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2802 uint32_t val)
2803{
aliguorib4051332008-11-18 20:14:20 +00002804 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002805 stl_phys(addr, val);
2806}
2807
2808static CPUReadMemoryFunc *watch_mem_read[3] = {
2809 watch_mem_readb,
2810 watch_mem_readw,
2811 watch_mem_readl,
2812};
2813
2814static CPUWriteMemoryFunc *watch_mem_write[3] = {
2815 watch_mem_writeb,
2816 watch_mem_writew,
2817 watch_mem_writel,
2818};
pbrook6658ffb2007-03-16 23:58:11 +00002819
blueswir1db7b5422007-05-26 17:36:03 +00002820static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2821 unsigned int len)
2822{
blueswir1db7b5422007-05-26 17:36:03 +00002823 uint32_t ret;
2824 unsigned int idx;
2825
pbrook8da3ff12008-12-01 18:59:50 +00002826 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002827#if defined(DEBUG_SUBPAGE)
2828 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2829 mmio, len, addr, idx);
2830#endif
pbrook8da3ff12008-12-01 18:59:50 +00002831 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2832 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002833
2834 return ret;
2835}
2836
2837static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2838 uint32_t value, unsigned int len)
2839{
blueswir1db7b5422007-05-26 17:36:03 +00002840 unsigned int idx;
2841
pbrook8da3ff12008-12-01 18:59:50 +00002842 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002843#if defined(DEBUG_SUBPAGE)
2844 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2845 mmio, len, addr, idx, value);
2846#endif
pbrook8da3ff12008-12-01 18:59:50 +00002847 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2848 addr + mmio->region_offset[idx][1][len],
2849 value);
blueswir1db7b5422007-05-26 17:36:03 +00002850}
2851
2852static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2853{
2854#if defined(DEBUG_SUBPAGE)
2855 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2856#endif
2857
2858 return subpage_readlen(opaque, addr, 0);
2859}
2860
2861static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2862 uint32_t value)
2863{
2864#if defined(DEBUG_SUBPAGE)
2865 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2866#endif
2867 subpage_writelen(opaque, addr, value, 0);
2868}
2869
2870static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2871{
2872#if defined(DEBUG_SUBPAGE)
2873 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2874#endif
2875
2876 return subpage_readlen(opaque, addr, 1);
2877}
2878
2879static void subpage_writew (void *opaque, target_phys_addr_t addr,
2880 uint32_t value)
2881{
2882#if defined(DEBUG_SUBPAGE)
2883 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2884#endif
2885 subpage_writelen(opaque, addr, value, 1);
2886}
2887
2888static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2889{
2890#if defined(DEBUG_SUBPAGE)
2891 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2892#endif
2893
2894 return subpage_readlen(opaque, addr, 2);
2895}
2896
2897static void subpage_writel (void *opaque,
2898 target_phys_addr_t addr, uint32_t value)
2899{
2900#if defined(DEBUG_SUBPAGE)
2901 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2902#endif
2903 subpage_writelen(opaque, addr, value, 2);
2904}
2905
2906static CPUReadMemoryFunc *subpage_read[] = {
2907 &subpage_readb,
2908 &subpage_readw,
2909 &subpage_readl,
2910};
2911
2912static CPUWriteMemoryFunc *subpage_write[] = {
2913 &subpage_writeb,
2914 &subpage_writew,
2915 &subpage_writel,
2916};
2917
2918static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002919 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002920{
2921 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002922 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002923
2924 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2925 return -1;
2926 idx = SUBPAGE_IDX(start);
2927 eidx = SUBPAGE_IDX(end);
2928#if defined(DEBUG_SUBPAGE)
2929 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2930 mmio, start, end, idx, eidx, memory);
2931#endif
2932 memory >>= IO_MEM_SHIFT;
2933 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002934 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002935 if (io_mem_read[memory][i]) {
2936 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2937 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002938 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002939 }
2940 if (io_mem_write[memory][i]) {
2941 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2942 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002943 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002944 }
blueswir14254fab2008-01-01 16:57:19 +00002945 }
blueswir1db7b5422007-05-26 17:36:03 +00002946 }
2947
2948 return 0;
2949}
2950
aurel3200f82b82008-04-27 21:12:55 +00002951static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002952 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002953{
2954 subpage_t *mmio;
2955 int subpage_memory;
2956
2957 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002958
2959 mmio->base = base;
2960 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002961#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002962 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2963 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002964#endif
aliguori1eec6142009-02-05 22:06:18 +00002965 *phys = subpage_memory | IO_MEM_SUBPAGE;
2966 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002967 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002968
2969 return mmio;
2970}
2971
aliguori88715652009-02-11 15:20:58 +00002972static int get_free_io_mem_idx(void)
2973{
2974 int i;
2975
2976 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2977 if (!io_mem_used[i]) {
2978 io_mem_used[i] = 1;
2979 return i;
2980 }
2981
2982 return -1;
2983}
2984
bellard33417e72003-08-10 21:47:01 +00002985static void io_mem_init(void)
2986{
aliguori88715652009-02-11 15:20:58 +00002987 int i;
2988
bellard3a7d9292005-08-21 09:26:42 +00002989 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002990 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002991 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
aliguori88715652009-02-11 15:20:58 +00002992 for (i=0; i<5; i++)
2993 io_mem_used[i] = 1;
bellard1ccde1c2004-02-06 19:46:14 +00002994
pbrook0f459d12008-06-09 00:20:13 +00002995 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002996 watch_mem_write, NULL);
blueswir1640f42e2009-04-19 10:18:01 +00002997#ifdef CONFIG_KQEMU
pbrook94a6b542009-04-11 17:15:54 +00002998 if (kqemu_phys_ram_base) {
2999 /* alloc dirty bits array */
3000 phys_ram_dirty = qemu_vmalloc(kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3001 memset(phys_ram_dirty, 0xff, kqemu_phys_ram_size >> TARGET_PAGE_BITS);
3002 }
3003#endif
bellard33417e72003-08-10 21:47:01 +00003004}
3005
3006/* mem_read and mem_write are arrays of functions containing the
3007 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00003008 2). Functions can be omitted with a NULL function pointer. The
3009 registered functions may be modified dynamically later.
3010 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00003011 modified. If it is zero, a new io zone is allocated. The return
3012 value can be used with cpu_register_physical_memory(). (-1) is
3013 returned if error. */
bellard33417e72003-08-10 21:47:01 +00003014int cpu_register_io_memory(int io_index,
3015 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00003016 CPUWriteMemoryFunc **mem_write,
3017 void *opaque)
bellard33417e72003-08-10 21:47:01 +00003018{
blueswir14254fab2008-01-01 16:57:19 +00003019 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00003020
3021 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00003022 io_index = get_free_io_mem_idx();
3023 if (io_index == -1)
3024 return io_index;
bellard33417e72003-08-10 21:47:01 +00003025 } else {
3026 if (io_index >= IO_MEM_NB_ENTRIES)
3027 return -1;
3028 }
bellardb5ff1b32005-11-26 10:38:39 +00003029
bellard33417e72003-08-10 21:47:01 +00003030 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00003031 if (!mem_read[i] || !mem_write[i])
3032 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00003033 io_mem_read[io_index][i] = mem_read[i];
3034 io_mem_write[io_index][i] = mem_write[i];
3035 }
bellarda4193c82004-06-03 14:01:43 +00003036 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00003037 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00003038}
bellard61382a52003-10-27 21:22:23 +00003039
aliguori88715652009-02-11 15:20:58 +00003040void cpu_unregister_io_memory(int io_table_address)
3041{
3042 int i;
3043 int io_index = io_table_address >> IO_MEM_SHIFT;
3044
3045 for (i=0;i < 3; i++) {
3046 io_mem_read[io_index][i] = unassigned_mem_read[i];
3047 io_mem_write[io_index][i] = unassigned_mem_write[i];
3048 }
3049 io_mem_opaque[io_index] = NULL;
3050 io_mem_used[io_index] = 0;
3051}
3052
bellard8926b512004-10-10 15:14:20 +00003053CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
3054{
3055 return io_mem_write[io_index >> IO_MEM_SHIFT];
3056}
3057
3058CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
3059{
3060 return io_mem_read[io_index >> IO_MEM_SHIFT];
3061}
3062
pbrooke2eef172008-06-08 01:09:01 +00003063#endif /* !defined(CONFIG_USER_ONLY) */
3064
bellard13eb76e2004-01-24 15:23:36 +00003065/* physical memory access (slow version, mainly for debug) */
3066#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00003067void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003068 int len, int is_write)
3069{
3070 int l, flags;
3071 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00003072 void * p;
bellard13eb76e2004-01-24 15:23:36 +00003073
3074 while (len > 0) {
3075 page = addr & TARGET_PAGE_MASK;
3076 l = (page + TARGET_PAGE_SIZE) - addr;
3077 if (l > len)
3078 l = len;
3079 flags = page_get_flags(page);
3080 if (!(flags & PAGE_VALID))
3081 return;
3082 if (is_write) {
3083 if (!(flags & PAGE_WRITE))
3084 return;
bellard579a97f2007-11-11 14:26:47 +00003085 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003086 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00003087 /* FIXME - should this return an error rather than just fail? */
3088 return;
aurel3272fb7da2008-04-27 23:53:45 +00003089 memcpy(p, buf, l);
3090 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00003091 } else {
3092 if (!(flags & PAGE_READ))
3093 return;
bellard579a97f2007-11-11 14:26:47 +00003094 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00003095 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00003096 /* FIXME - should this return an error rather than just fail? */
3097 return;
aurel3272fb7da2008-04-27 23:53:45 +00003098 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00003099 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00003100 }
3101 len -= l;
3102 buf += l;
3103 addr += l;
3104 }
3105}
bellard8df1cd02005-01-28 22:37:22 +00003106
bellard13eb76e2004-01-24 15:23:36 +00003107#else
ths5fafdf22007-09-16 21:08:06 +00003108void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00003109 int len, int is_write)
3110{
3111 int l, io_index;
3112 uint8_t *ptr;
3113 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00003114 target_phys_addr_t page;
3115 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00003116 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003117
bellard13eb76e2004-01-24 15:23:36 +00003118 while (len > 0) {
3119 page = addr & TARGET_PAGE_MASK;
3120 l = (page + TARGET_PAGE_SIZE) - addr;
3121 if (l > len)
3122 l = len;
bellard92e873b2004-05-21 14:52:29 +00003123 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00003124 if (!p) {
3125 pd = IO_MEM_UNASSIGNED;
3126 } else {
3127 pd = p->phys_offset;
3128 }
ths3b46e622007-09-17 08:09:54 +00003129
bellard13eb76e2004-01-24 15:23:36 +00003130 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00003131 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00003132 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003133 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003134 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003135 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00003136 /* XXX: could force cpu_single_env to NULL to avoid
3137 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00003138 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003139 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003140 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003141 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003142 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003143 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00003144 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003145 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003146 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003147 l = 2;
3148 } else {
bellard1c213d12005-09-03 10:49:04 +00003149 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00003150 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00003151 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00003152 l = 1;
3153 }
3154 } else {
bellardb448f2f2004-02-25 23:24:04 +00003155 unsigned long addr1;
3156 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00003157 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003158 ptr = qemu_get_ram_ptr(addr1);
bellard13eb76e2004-01-24 15:23:36 +00003159 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00003160 if (!cpu_physical_memory_is_dirty(addr1)) {
3161 /* invalidate code */
3162 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3163 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003164 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003165 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003166 }
bellard13eb76e2004-01-24 15:23:36 +00003167 }
3168 } else {
ths5fafdf22007-09-16 21:08:06 +00003169 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003170 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003171 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003172 /* I/O case */
3173 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003174 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003175 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3176 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003177 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003178 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003179 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003180 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003181 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003182 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003183 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003184 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003185 l = 2;
3186 } else {
bellard1c213d12005-09-03 10:49:04 +00003187 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003188 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003189 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003190 l = 1;
3191 }
3192 } else {
3193 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003194 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003195 (addr & ~TARGET_PAGE_MASK);
3196 memcpy(buf, ptr, l);
3197 }
3198 }
3199 len -= l;
3200 buf += l;
3201 addr += l;
3202 }
3203}
bellard8df1cd02005-01-28 22:37:22 +00003204
bellardd0ecd2a2006-04-23 17:14:48 +00003205/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003206void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003207 const uint8_t *buf, int len)
3208{
3209 int l;
3210 uint8_t *ptr;
3211 target_phys_addr_t page;
3212 unsigned long pd;
3213 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003214
bellardd0ecd2a2006-04-23 17:14:48 +00003215 while (len > 0) {
3216 page = addr & TARGET_PAGE_MASK;
3217 l = (page + TARGET_PAGE_SIZE) - addr;
3218 if (l > len)
3219 l = len;
3220 p = phys_page_find(page >> TARGET_PAGE_BITS);
3221 if (!p) {
3222 pd = IO_MEM_UNASSIGNED;
3223 } else {
3224 pd = p->phys_offset;
3225 }
ths3b46e622007-09-17 08:09:54 +00003226
bellardd0ecd2a2006-04-23 17:14:48 +00003227 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003228 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3229 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003230 /* do nothing */
3231 } else {
3232 unsigned long addr1;
3233 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3234 /* ROM/RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003235 ptr = qemu_get_ram_ptr(addr1);
bellardd0ecd2a2006-04-23 17:14:48 +00003236 memcpy(ptr, buf, l);
3237 }
3238 len -= l;
3239 buf += l;
3240 addr += l;
3241 }
3242}
3243
aliguori6d16c2f2009-01-22 16:59:11 +00003244typedef struct {
3245 void *buffer;
3246 target_phys_addr_t addr;
3247 target_phys_addr_t len;
3248} BounceBuffer;
3249
3250static BounceBuffer bounce;
3251
aliguoriba223c22009-01-22 16:59:16 +00003252typedef struct MapClient {
3253 void *opaque;
3254 void (*callback)(void *opaque);
3255 LIST_ENTRY(MapClient) link;
3256} MapClient;
3257
3258static LIST_HEAD(map_client_list, MapClient) map_client_list
3259 = LIST_HEAD_INITIALIZER(map_client_list);
3260
3261void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3262{
3263 MapClient *client = qemu_malloc(sizeof(*client));
3264
3265 client->opaque = opaque;
3266 client->callback = callback;
3267 LIST_INSERT_HEAD(&map_client_list, client, link);
3268 return client;
3269}
3270
3271void cpu_unregister_map_client(void *_client)
3272{
3273 MapClient *client = (MapClient *)_client;
3274
3275 LIST_REMOVE(client, link);
3276}
3277
3278static void cpu_notify_map_clients(void)
3279{
3280 MapClient *client;
3281
3282 while (!LIST_EMPTY(&map_client_list)) {
3283 client = LIST_FIRST(&map_client_list);
3284 client->callback(client->opaque);
3285 LIST_REMOVE(client, link);
3286 }
3287}
3288
aliguori6d16c2f2009-01-22 16:59:11 +00003289/* Map a physical memory region into a host virtual address.
3290 * May map a subset of the requested range, given by and returned in *plen.
3291 * May return NULL if resources needed to perform the mapping are exhausted.
3292 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003293 * Use cpu_register_map_client() to know when retrying the map operation is
3294 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003295 */
3296void *cpu_physical_memory_map(target_phys_addr_t addr,
3297 target_phys_addr_t *plen,
3298 int is_write)
3299{
3300 target_phys_addr_t len = *plen;
3301 target_phys_addr_t done = 0;
3302 int l;
3303 uint8_t *ret = NULL;
3304 uint8_t *ptr;
3305 target_phys_addr_t page;
3306 unsigned long pd;
3307 PhysPageDesc *p;
3308 unsigned long addr1;
3309
3310 while (len > 0) {
3311 page = addr & TARGET_PAGE_MASK;
3312 l = (page + TARGET_PAGE_SIZE) - addr;
3313 if (l > len)
3314 l = len;
3315 p = phys_page_find(page >> TARGET_PAGE_BITS);
3316 if (!p) {
3317 pd = IO_MEM_UNASSIGNED;
3318 } else {
3319 pd = p->phys_offset;
3320 }
3321
3322 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3323 if (done || bounce.buffer) {
3324 break;
3325 }
3326 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3327 bounce.addr = addr;
3328 bounce.len = l;
3329 if (!is_write) {
3330 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3331 }
3332 ptr = bounce.buffer;
3333 } else {
3334 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003335 ptr = qemu_get_ram_ptr(addr1);
aliguori6d16c2f2009-01-22 16:59:11 +00003336 }
3337 if (!done) {
3338 ret = ptr;
3339 } else if (ret + done != ptr) {
3340 break;
3341 }
3342
3343 len -= l;
3344 addr += l;
3345 done += l;
3346 }
3347 *plen = done;
3348 return ret;
3349}
3350
3351/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3352 * Will also mark the memory as dirty if is_write == 1. access_len gives
3353 * the amount of memory that was actually read or written by the caller.
3354 */
3355void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3356 int is_write, target_phys_addr_t access_len)
3357{
3358 if (buffer != bounce.buffer) {
3359 if (is_write) {
pbrook5579c7f2009-04-11 14:47:08 +00003360 ram_addr_t addr1 = qemu_ram_addr_from_host(buffer);
aliguori6d16c2f2009-01-22 16:59:11 +00003361 while (access_len) {
3362 unsigned l;
3363 l = TARGET_PAGE_SIZE;
3364 if (l > access_len)
3365 l = access_len;
3366 if (!cpu_physical_memory_is_dirty(addr1)) {
3367 /* invalidate code */
3368 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3369 /* set dirty bit */
3370 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3371 (0xff & ~CODE_DIRTY_FLAG);
3372 }
3373 addr1 += l;
3374 access_len -= l;
3375 }
3376 }
3377 return;
3378 }
3379 if (is_write) {
3380 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3381 }
3382 qemu_free(bounce.buffer);
3383 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003384 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003385}
bellardd0ecd2a2006-04-23 17:14:48 +00003386
bellard8df1cd02005-01-28 22:37:22 +00003387/* warning: addr must be aligned */
3388uint32_t ldl_phys(target_phys_addr_t addr)
3389{
3390 int io_index;
3391 uint8_t *ptr;
3392 uint32_t val;
3393 unsigned long pd;
3394 PhysPageDesc *p;
3395
3396 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3397 if (!p) {
3398 pd = IO_MEM_UNASSIGNED;
3399 } else {
3400 pd = p->phys_offset;
3401 }
ths3b46e622007-09-17 08:09:54 +00003402
ths5fafdf22007-09-16 21:08:06 +00003403 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003404 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003405 /* I/O case */
3406 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003407 if (p)
3408 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003409 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3410 } else {
3411 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003412 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003413 (addr & ~TARGET_PAGE_MASK);
3414 val = ldl_p(ptr);
3415 }
3416 return val;
3417}
3418
bellard84b7b8e2005-11-28 21:19:04 +00003419/* warning: addr must be aligned */
3420uint64_t ldq_phys(target_phys_addr_t addr)
3421{
3422 int io_index;
3423 uint8_t *ptr;
3424 uint64_t val;
3425 unsigned long pd;
3426 PhysPageDesc *p;
3427
3428 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3429 if (!p) {
3430 pd = IO_MEM_UNASSIGNED;
3431 } else {
3432 pd = p->phys_offset;
3433 }
ths3b46e622007-09-17 08:09:54 +00003434
bellard2a4188a2006-06-25 21:54:59 +00003435 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3436 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003437 /* I/O case */
3438 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003439 if (p)
3440 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003441#ifdef TARGET_WORDS_BIGENDIAN
3442 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3443 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3444#else
3445 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3446 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3447#endif
3448 } else {
3449 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003450 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003451 (addr & ~TARGET_PAGE_MASK);
3452 val = ldq_p(ptr);
3453 }
3454 return val;
3455}
3456
bellardaab33092005-10-30 20:48:42 +00003457/* XXX: optimize */
3458uint32_t ldub_phys(target_phys_addr_t addr)
3459{
3460 uint8_t val;
3461 cpu_physical_memory_read(addr, &val, 1);
3462 return val;
3463}
3464
3465/* XXX: optimize */
3466uint32_t lduw_phys(target_phys_addr_t addr)
3467{
3468 uint16_t val;
3469 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3470 return tswap16(val);
3471}
3472
bellard8df1cd02005-01-28 22:37:22 +00003473/* warning: addr must be aligned. The ram page is not masked as dirty
3474 and the code inside is not invalidated. It is useful if the dirty
3475 bits are used to track modified PTEs */
3476void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3477{
3478 int io_index;
3479 uint8_t *ptr;
3480 unsigned long pd;
3481 PhysPageDesc *p;
3482
3483 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3484 if (!p) {
3485 pd = IO_MEM_UNASSIGNED;
3486 } else {
3487 pd = p->phys_offset;
3488 }
ths3b46e622007-09-17 08:09:54 +00003489
bellard3a7d9292005-08-21 09:26:42 +00003490 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003491 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003492 if (p)
3493 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003494 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3495 } else {
aliguori74576192008-10-06 14:02:03 +00003496 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
pbrook5579c7f2009-04-11 14:47:08 +00003497 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003498 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003499
3500 if (unlikely(in_migration)) {
3501 if (!cpu_physical_memory_is_dirty(addr1)) {
3502 /* invalidate code */
3503 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3504 /* set dirty bit */
3505 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3506 (0xff & ~CODE_DIRTY_FLAG);
3507 }
3508 }
bellard8df1cd02005-01-28 22:37:22 +00003509 }
3510}
3511
j_mayerbc98a7e2007-04-04 07:55:12 +00003512void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3513{
3514 int io_index;
3515 uint8_t *ptr;
3516 unsigned long pd;
3517 PhysPageDesc *p;
3518
3519 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3520 if (!p) {
3521 pd = IO_MEM_UNASSIGNED;
3522 } else {
3523 pd = p->phys_offset;
3524 }
ths3b46e622007-09-17 08:09:54 +00003525
j_mayerbc98a7e2007-04-04 07:55:12 +00003526 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3527 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003528 if (p)
3529 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003530#ifdef TARGET_WORDS_BIGENDIAN
3531 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3532 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3533#else
3534 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3535 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3536#endif
3537 } else {
pbrook5579c7f2009-04-11 14:47:08 +00003538 ptr = qemu_get_ram_ptr(pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003539 (addr & ~TARGET_PAGE_MASK);
3540 stq_p(ptr, val);
3541 }
3542}
3543
bellard8df1cd02005-01-28 22:37:22 +00003544/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003545void stl_phys(target_phys_addr_t addr, uint32_t val)
3546{
3547 int io_index;
3548 uint8_t *ptr;
3549 unsigned long pd;
3550 PhysPageDesc *p;
3551
3552 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3553 if (!p) {
3554 pd = IO_MEM_UNASSIGNED;
3555 } else {
3556 pd = p->phys_offset;
3557 }
ths3b46e622007-09-17 08:09:54 +00003558
bellard3a7d9292005-08-21 09:26:42 +00003559 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003560 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003561 if (p)
3562 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003563 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3564 } else {
3565 unsigned long addr1;
3566 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3567 /* RAM case */
pbrook5579c7f2009-04-11 14:47:08 +00003568 ptr = qemu_get_ram_ptr(addr1);
bellard8df1cd02005-01-28 22:37:22 +00003569 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003570 if (!cpu_physical_memory_is_dirty(addr1)) {
3571 /* invalidate code */
3572 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3573 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003574 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3575 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003576 }
bellard8df1cd02005-01-28 22:37:22 +00003577 }
3578}
3579
bellardaab33092005-10-30 20:48:42 +00003580/* XXX: optimize */
3581void stb_phys(target_phys_addr_t addr, uint32_t val)
3582{
3583 uint8_t v = val;
3584 cpu_physical_memory_write(addr, &v, 1);
3585}
3586
3587/* XXX: optimize */
3588void stw_phys(target_phys_addr_t addr, uint32_t val)
3589{
3590 uint16_t v = tswap16(val);
3591 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3592}
3593
3594/* XXX: optimize */
3595void stq_phys(target_phys_addr_t addr, uint64_t val)
3596{
3597 val = tswap64(val);
3598 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3599}
3600
bellard13eb76e2004-01-24 15:23:36 +00003601#endif
3602
aliguori5e2972f2009-03-28 17:51:36 +00003603/* virtual memory access for debug (includes writing to ROM) */
ths5fafdf22007-09-16 21:08:06 +00003604int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003605 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003606{
3607 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003608 target_phys_addr_t phys_addr;
3609 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003610
3611 while (len > 0) {
3612 page = addr & TARGET_PAGE_MASK;
3613 phys_addr = cpu_get_phys_page_debug(env, page);
3614 /* if no physical page mapped, return an error */
3615 if (phys_addr == -1)
3616 return -1;
3617 l = (page + TARGET_PAGE_SIZE) - addr;
3618 if (l > len)
3619 l = len;
aliguori5e2972f2009-03-28 17:51:36 +00003620 phys_addr += (addr & ~TARGET_PAGE_MASK);
3621#if !defined(CONFIG_USER_ONLY)
3622 if (is_write)
3623 cpu_physical_memory_write_rom(phys_addr, buf, l);
3624 else
3625#endif
3626 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003627 len -= l;
3628 buf += l;
3629 addr += l;
3630 }
3631 return 0;
3632}
3633
pbrook2e70f6e2008-06-29 01:03:05 +00003634/* in deterministic execution mode, instructions doing device I/Os
3635 must be at the end of the TB */
3636void cpu_io_recompile(CPUState *env, void *retaddr)
3637{
3638 TranslationBlock *tb;
3639 uint32_t n, cflags;
3640 target_ulong pc, cs_base;
3641 uint64_t flags;
3642
3643 tb = tb_find_pc((unsigned long)retaddr);
3644 if (!tb) {
3645 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3646 retaddr);
3647 }
3648 n = env->icount_decr.u16.low + tb->icount;
3649 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3650 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003651 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003652 n = n - env->icount_decr.u16.low;
3653 /* Generate a new TB ending on the I/O insn. */
3654 n++;
3655 /* On MIPS and SH, delay slot instructions can only be restarted if
3656 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003657 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003658 branch. */
3659#if defined(TARGET_MIPS)
3660 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3661 env->active_tc.PC -= 4;
3662 env->icount_decr.u16.low++;
3663 env->hflags &= ~MIPS_HFLAG_BMASK;
3664 }
3665#elif defined(TARGET_SH4)
3666 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3667 && n > 1) {
3668 env->pc -= 2;
3669 env->icount_decr.u16.low++;
3670 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3671 }
3672#endif
3673 /* This should never happen. */
3674 if (n > CF_COUNT_MASK)
3675 cpu_abort(env, "TB too big during recompile");
3676
3677 cflags = n | CF_LAST_IO;
3678 pc = tb->pc;
3679 cs_base = tb->cs_base;
3680 flags = tb->flags;
3681 tb_phys_invalidate(tb, -1);
3682 /* FIXME: In theory this could raise an exception. In practice
3683 we have already translated the block once so it's probably ok. */
3684 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003685 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003686 the first in the TB) then we end up generating a whole new TB and
3687 repeating the fault, which is horribly inefficient.
3688 Better would be to execute just this insn uncached, or generate a
3689 second new TB. */
3690 cpu_resume_from_signal(env, NULL);
3691}
3692
bellarde3db7222005-01-26 22:00:47 +00003693void dump_exec_info(FILE *f,
3694 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3695{
3696 int i, target_code_size, max_target_code_size;
3697 int direct_jmp_count, direct_jmp2_count, cross_page;
3698 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003699
bellarde3db7222005-01-26 22:00:47 +00003700 target_code_size = 0;
3701 max_target_code_size = 0;
3702 cross_page = 0;
3703 direct_jmp_count = 0;
3704 direct_jmp2_count = 0;
3705 for(i = 0; i < nb_tbs; i++) {
3706 tb = &tbs[i];
3707 target_code_size += tb->size;
3708 if (tb->size > max_target_code_size)
3709 max_target_code_size = tb->size;
3710 if (tb->page_addr[1] != -1)
3711 cross_page++;
3712 if (tb->tb_next_offset[0] != 0xffff) {
3713 direct_jmp_count++;
3714 if (tb->tb_next_offset[1] != 0xffff) {
3715 direct_jmp2_count++;
3716 }
3717 }
3718 }
3719 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003720 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003721 cpu_fprintf(f, "gen code size %ld/%ld\n",
3722 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3723 cpu_fprintf(f, "TB count %d/%d\n",
3724 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003725 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003726 nb_tbs ? target_code_size / nb_tbs : 0,
3727 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003728 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003729 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3730 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003731 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3732 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003733 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3734 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003735 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003736 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3737 direct_jmp2_count,
3738 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003739 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003740 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3741 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3742 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003743 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003744}
3745
ths5fafdf22007-09-16 21:08:06 +00003746#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003747
3748#define MMUSUFFIX _cmmu
3749#define GETPC() NULL
3750#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003751#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003752
3753#define SHIFT 0
3754#include "softmmu_template.h"
3755
3756#define SHIFT 1
3757#include "softmmu_template.h"
3758
3759#define SHIFT 2
3760#include "softmmu_template.h"
3761
3762#define SHIFT 3
3763#include "softmmu_template.h"
3764
3765#undef env
3766
3767#endif