blob: 0c0270c29cd1f7238ec49b270f438689ebc1bc28 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/sched.h>
27#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/spinlock.h>
29#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000030#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020031#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010032#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050033#include <linux/kgdb.h>
34#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070035#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000036#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050037#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010038#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080039#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Paul Burtona13c9962015-09-22 10:15:22 -070041#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/bootinfo.h>
43#include <asm/branch.h>
44#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000045#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020047#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000048#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000050#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020051#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000052#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000053#include <asm/mipsregs.h>
54#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000056#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/pgtable.h>
58#include <asm/ptrace.h>
59#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000060#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include <asm/tlbdebug.h>
62#include <asm/traps.h>
63#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070064#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090067#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010068#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090070extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090071extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010072extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010073extern u32 handle_tlbl[];
74extern u32 handle_tlbs[];
75extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070076extern asmlinkage void handle_adel(void);
77extern asmlinkage void handle_ades(void);
78extern asmlinkage void handle_ibe(void);
79extern asmlinkage void handle_dbe(void);
80extern asmlinkage void handle_sys(void);
81extern asmlinkage void handle_bp(void);
82extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090083extern asmlinkage void handle_ri_rdhwr_vivt(void);
84extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085extern asmlinkage void handle_cpu(void);
86extern asmlinkage void handle_ov(void);
87extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000088extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000090extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000091extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092extern asmlinkage void handle_mdmx(void);
93extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000094extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000095extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096extern asmlinkage void handle_mcheck(void);
97extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010098extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100void (*board_be_init)(void);
101int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000102void (*board_nmi_handler_setup)(void);
103void (*board_ejtag_handler_setup)(void);
104void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000105void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000106void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200108static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900109{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100110 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900111 unsigned long addr;
112
113 printk("Call Trace:");
114#ifdef CONFIG_KALLSYMS
115 printk("\n");
116#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200117 while (!kstack_end(sp)) {
118 unsigned long __user *p =
119 (unsigned long __user *)(unsigned long)sp++;
120 if (__get_user(addr, p)) {
121 printk(" (Bad stack address)");
122 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100123 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200124 if (__kernel_text_address(addr))
125 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900126 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200127 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900128}
129
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900130#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900131int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900132static int __init set_raw_show_trace(char *str)
133{
134 raw_show_trace = 1;
135 return 1;
136}
137__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900138#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200139
Ralf Baechleeae23f22007-10-14 23:27:21 +0100140static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200142 unsigned long sp = regs->regs[29];
143 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900145
Vincent Wene909be82012-07-19 09:11:16 +0200146 if (!task)
147 task = current;
148
James Hogan81a76d72015-12-04 22:25:02 +0000149 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200150 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900151 return;
152 }
153 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200154 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200155 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900156 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200157 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900158 printk("\n");
159}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161/*
162 * This routine abuses get_user()/put_user() to reference pointers
163 * with at least a bit of error checking ...
164 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100165static void show_stacktrace(struct task_struct *task,
166 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 const int field = 2 * sizeof(unsigned long);
169 long stackdata;
170 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900171 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173 printk("Stack :");
174 i = 0;
175 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
176 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100177 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 if (i > 39) {
179 printk(" ...");
180 break;
181 }
182
183 if (__get_user(stackdata, sp++)) {
184 printk(" (Bad stack address)");
185 break;
186 }
187
188 printk(" %0*lx", field, stackdata);
189 i++;
190 }
191 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200192 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900193}
194
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900195void show_stack(struct task_struct *task, unsigned long *sp)
196{
197 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100198 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900199 if (sp) {
200 regs.regs[29] = (unsigned long)sp;
201 regs.regs[31] = 0;
202 regs.cp0_epc = 0;
203 } else {
204 if (task && task != current) {
205 regs.regs[29] = task->thread.reg29;
206 regs.regs[31] = 0;
207 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500208#ifdef CONFIG_KGDB_KDB
209 } else if (atomic_read(&kgdb_active) != -1 &&
210 kdb_current_regs) {
211 memcpy(&regs, kdb_current_regs, sizeof(regs));
212#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900213 } else {
214 prepare_frametrace(&regs);
215 }
216 }
James Hogan1e778632015-07-27 13:50:22 +0100217 /*
218 * show_stack() deals exclusively with kernel mode, so be sure to access
219 * the stack in the kernel (not user) address space.
220 */
221 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900222 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100223 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900226static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227{
228 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100229 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 printk("\nCode:");
232
Ralf Baechle39b8d522008-04-28 17:14:26 +0100233 if ((unsigned long)pc & 1)
234 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 for(i = -3 ; i < 6 ; i++) {
236 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100237 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 printk(" (Bad address in epc)\n");
239 break;
240 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100241 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 }
243}
244
Ralf Baechleeae23f22007-10-14 23:27:21 +0100245static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 const int field = 2 * sizeof(unsigned long);
248 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700249 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 int i;
251
Tejun Heoa43cb952013-04-30 15:27:17 -0700252 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
254 /*
255 * Saved main processor registers
256 */
257 for (i = 0; i < 32; ) {
258 if ((i % 4) == 0)
259 printk("$%2d :", i);
260 if (i == 0)
261 printk(" %0*lx", field, 0UL);
262 else if (i == 26 || i == 27)
263 printk(" %*s", field, "");
264 else
265 printk(" %0*lx", field, regs->regs[i]);
266
267 i++;
268 if ((i % 4) == 0)
269 printk("\n");
270 }
271
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100272#ifdef CONFIG_CPU_HAS_SMARTMIPS
273 printk("Acx : %0*lx\n", field, regs->acx);
274#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 printk("Hi : %0*lx\n", field, regs->hi);
276 printk("Lo : %0*lx\n", field, regs->lo);
277
278 /*
279 * Saved cp0 registers
280 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100281 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
282 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100283 printk("ra : %0*lx %pS\n", field, regs->regs[31],
284 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Ralf Baechle70342282013-01-22 12:59:30 +0100286 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Ralf Baechle1990e542013-06-26 17:06:34 +0200288 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000289 if (regs->cp0_status & ST0_KUO)
290 printk("KUo ");
291 if (regs->cp0_status & ST0_IEO)
292 printk("IEo ");
293 if (regs->cp0_status & ST0_KUP)
294 printk("KUp ");
295 if (regs->cp0_status & ST0_IEP)
296 printk("IEp ");
297 if (regs->cp0_status & ST0_KUC)
298 printk("KUc ");
299 if (regs->cp0_status & ST0_IEC)
300 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200301 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000302 if (regs->cp0_status & ST0_KX)
303 printk("KX ");
304 if (regs->cp0_status & ST0_SX)
305 printk("SX ");
306 if (regs->cp0_status & ST0_UX)
307 printk("UX ");
308 switch (regs->cp0_status & ST0_KSU) {
309 case KSU_USER:
310 printk("USER ");
311 break;
312 case KSU_SUPERVISOR:
313 printk("SUPERVISOR ");
314 break;
315 case KSU_KERNEL:
316 printk("KERNEL ");
317 break;
318 default:
319 printk("BAD_MODE ");
320 break;
321 }
322 if (regs->cp0_status & ST0_ERL)
323 printk("ERL ");
324 if (regs->cp0_status & ST0_EXL)
325 printk("EXL ");
326 if (regs->cp0_status & ST0_IE)
327 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 printk("\n");
330
Petri Gynther37dd3812015-05-08 15:10:10 -0700331 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
332 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Petri Gynther37dd3812015-05-08 15:10:10 -0700334 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
336
Ralf Baechle9966db252007-10-11 23:46:17 +0100337 printk("PrId : %08x (%s)\n", read_c0_prid(),
338 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339}
340
Ralf Baechleeae23f22007-10-14 23:27:21 +0100341/*
342 * FIXME: really the generic show_regs should take a const pointer argument.
343 */
344void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100346 __show_regs((struct pt_regs *)regs);
347}
348
David Daneyc1bf2072010-08-03 11:22:20 -0700349void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100350{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100351 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100352 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100353
Ralf Baechleeae23f22007-10-14 23:27:21 +0100354 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100356 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
357 current->comm, current->pid, current_thread_info(), current,
358 field, current_thread_info()->tp_value);
359 if (cpu_has_userlocal) {
360 unsigned long tls;
361
362 tls = read_c0_userlocal();
363 if (tls != current_thread_info()->tp_value)
364 printk("*HwTLS: %0*lx\n", field, tls);
365 }
366
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100367 if (!user_mode(regs))
368 /* Necessary for getting the correct stack content */
369 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900370 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900371 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100373 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000376static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
David Daney70dc6f02010-08-03 15:44:43 -0700378void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
380 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400381 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
Nathan Lynch8742cd22011-09-30 13:49:35 -0500383 oops_enter();
384
Ralf Baechlee3b28832015-07-28 20:37:43 +0200385 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200386 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100387 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500388
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000390 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100391 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400392
Ralf Baechle178086c2005-10-13 17:07:54 +0100393 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030395 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000396 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200397
Nathan Lynch8742cd22011-09-30 13:49:35 -0500398 oops_exit();
399
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 if (in_interrupt())
401 panic("Fatal exception in interrupt");
402
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200403 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200404 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200405
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200406 if (regs && kexec_should_crash(current))
407 crash_kexec(regs);
408
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400409 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410}
411
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200412extern struct exception_table_entry __start___dbe_table[];
413extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000415__asm__(
416" .section __dbe_table, \"a\"\n"
417" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419/* Given an address, look for it in the exception tables. */
420static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
421{
422 const struct exception_table_entry *e;
423
424 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
425 if (!e)
426 e = search_module_dbetables(addr);
427 return e;
428}
429
430asmlinkage void do_be(struct pt_regs *regs)
431{
432 const int field = 2 * sizeof(unsigned long);
433 const struct exception_table_entry *fixup = NULL;
434 int data = regs->cp0_cause & 4;
435 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200436 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200438 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100439 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 if (data && !user_mode(regs))
441 fixup = search_dbe_tables(exception_epc(regs));
442
443 if (fixup)
444 action = MIPS_BE_FIXUP;
445
446 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900447 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 switch (action) {
450 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200451 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 case MIPS_BE_FIXUP:
453 if (fixup) {
454 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200455 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
457 break;
458 default:
459 break;
460 }
461
462 /*
463 * Assume it would be too dangerous to continue ...
464 */
465 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
466 data ? "Data" : "Instruction",
467 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200468 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200469 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200470 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 die_if_kernel("Oops", regs);
473 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200474
475out:
476 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100480 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 */
482
483#define OPCODE 0xfc000000
484#define BASE 0x03e00000
485#define RT 0x001f0000
486#define OFFSET 0x0000ffff
487#define LL 0xc0000000
488#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100489#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000490#define SPEC3 0x7c000000
491#define RD 0x0000f800
492#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100493#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000494#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500496/* microMIPS definitions */
497#define MM_POOL32A_FUNC 0xfc00ffff
498#define MM_RDHWR 0x00006b3c
499#define MM_RS 0x001f0000
500#define MM_RT 0x03e00000
501
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502/*
503 * The ll_bit is cleared by r*_switch.S
504 */
505
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200506unsigned int ll_bit;
507struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100509static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000511 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
514 /*
515 * analyse the ll instruction that just caused a ri exception
516 * and put the referenced address to addr.
517 */
518
519 /* sign extend offset */
520 offset = opcode & OFFSET;
521 offset <<= 16;
522 offset >>= 16;
523
Ralf Baechlefe00f942005-03-01 19:22:29 +0000524 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000525 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100527 if ((unsigned long)vaddr & 3)
528 return SIGBUS;
529 if (get_user(value, vaddr))
530 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 preempt_disable();
533
534 if (ll_task == NULL || ll_task == current) {
535 ll_bit = 1;
536 } else {
537 ll_bit = 0;
538 }
539 ll_task = current;
540
541 preempt_enable();
542
543 regs->regs[(opcode & RT) >> 16] = value;
544
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100545 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546}
547
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100548static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000550 unsigned long __user *vaddr;
551 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 /*
555 * analyse the sc instruction that just caused a ri exception
556 * and put the referenced address to addr.
557 */
558
559 /* sign extend offset */
560 offset = opcode & OFFSET;
561 offset <<= 16;
562 offset >>= 16;
563
Ralf Baechlefe00f942005-03-01 19:22:29 +0000564 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000565 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 reg = (opcode & RT) >> 16;
567
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100568 if ((unsigned long)vaddr & 3)
569 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571 preempt_disable();
572
573 if (ll_bit == 0 || ll_task != current) {
574 regs->regs[reg] = 0;
575 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100576 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 }
578
579 preempt_enable();
580
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100581 if (put_user(regs->regs[reg], vaddr))
582 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 regs->regs[reg] = 1;
585
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
589/*
590 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
591 * opcodes are supposed to result in coprocessor unusable exceptions if
592 * executed on ll/sc-less processors. That's the theory. In practice a
593 * few processors such as NEC's VR4100 throw reserved instruction exceptions
594 * instead, so we're doing the emulation thing in both exception handlers.
595 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100596static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800598 if ((opcode & OPCODE) == LL) {
599 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200600 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100601 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800602 }
603 if ((opcode & OPCODE) == SC) {
604 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200605 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100606 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100609 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610}
611
Ralf Baechle3c370262005-04-13 17:43:59 +0000612/*
613 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100614 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000615 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500616static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000617{
Al Virodc8f6022006-01-12 01:06:07 -0800618 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000619
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500620 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
621 1, regs, 0);
622 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100623 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500624 regs->regs[rt] = smp_processor_id();
625 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100626 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500627 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
628 current_cpu_data.icache.linesz);
629 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100630 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500631 regs->regs[rt] = read_c0_count();
632 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100633 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200634 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500635 case CPU_20KC:
636 case CPU_25KF:
637 regs->regs[rt] = 1;
638 break;
639 default:
640 regs->regs[rt] = 2;
641 }
642 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100643 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500644 regs->regs[rt] = ti->tp_value;
645 return 0;
646 default:
647 return -1;
648 }
649}
650
651static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
652{
Ralf Baechle3c370262005-04-13 17:43:59 +0000653 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
654 int rd = (opcode & RD) >> 11;
655 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500656
657 simulate_rdhwr(regs, rd, rt);
658 return 0;
659 }
660
661 /* Not ours. */
662 return -1;
663}
664
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000665static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500666{
667 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
668 int rd = (opcode & MM_RS) >> 16;
669 int rt = (opcode & MM_RT) >> 21;
670 simulate_rdhwr(regs, rd, rt);
671 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000672 }
673
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500674 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100675 return -1;
676}
Ralf Baechlee5679882006-11-30 01:14:47 +0000677
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100678static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
679{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800680 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
681 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200682 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800684 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100685
686 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000687}
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689asmlinkage void do_ov(struct pt_regs *regs)
690{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200691 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000692 siginfo_t info = {
693 .si_signo = SIGFPE,
694 .si_code = FPE_INTOVF,
695 .si_addr = (void __user *)regs->cp0_epc,
696 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200698 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000699 die_if_kernel("Integer overflow", regs);
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200702 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703}
704
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100705int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700706{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100707 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200708 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000709
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100710 switch (sig) {
711 case 0:
712 return 0;
713
714 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700715 si.si_addr = fault_addr;
716 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100717 /*
718 * Inexact can happen together with Overflow or Underflow.
719 * Respect the mask to deliver the correct exception.
720 */
721 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
722 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
723 if (fcr31 & FPU_CSR_INV_X)
724 si.si_code = FPE_FLTINV;
725 else if (fcr31 & FPU_CSR_DIV_X)
726 si.si_code = FPE_FLTDIV;
727 else if (fcr31 & FPU_CSR_OVF_X)
728 si.si_code = FPE_FLTOVF;
729 else if (fcr31 & FPU_CSR_UDF_X)
730 si.si_code = FPE_FLTUND;
731 else if (fcr31 & FPU_CSR_INE_X)
732 si.si_code = FPE_FLTRES;
733 else
734 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700735 force_sig_info(sig, &si, current);
736 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100737
738 case SIGBUS:
739 si.si_addr = fault_addr;
740 si.si_signo = sig;
741 si.si_code = BUS_ADRERR;
742 force_sig_info(sig, &si, current);
743 return 1;
744
745 case SIGSEGV:
746 si.si_addr = fault_addr;
747 si.si_signo = sig;
748 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200749 vma = find_vma(current->mm, (unsigned long)fault_addr);
750 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100751 si.si_code = SEGV_ACCERR;
752 else
753 si.si_code = SEGV_MAPERR;
754 up_read(&current->mm->mmap_sem);
755 force_sig_info(sig, &si, current);
756 return 1;
757
758 default:
David Daney515b0292010-10-21 16:32:26 -0700759 force_sig(sig, current);
760 return 1;
David Daney515b0292010-10-21 16:32:26 -0700761 }
762}
763
Paul Burton4227a2d2014-09-11 08:30:20 +0100764static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
765 unsigned long old_epc, unsigned long old_ra)
766{
767 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100768 void __user *fault_addr;
769 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100770 int sig;
771
772 /* If it's obviously not an FP instruction, skip it */
773 switch (inst.i_format.opcode) {
774 case cop1_op:
775 case cop1x_op:
776 case lwc1_op:
777 case ldc1_op:
778 case swc1_op:
779 case sdc1_op:
780 break;
781
782 default:
783 return -1;
784 }
785
786 /*
787 * do_ri skipped over the instruction via compute_return_epc, undo
788 * that for the FPU emulator.
789 */
790 regs->cp0_epc = old_epc;
791 regs->regs[31] = old_ra;
792
793 /* Save the FP context to struct thread_struct */
794 lose_fpu(1);
795
796 /* Run the emulator */
797 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
798 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100799 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100800
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100801 /*
802 * We can't allow the emulated instruction to leave any of
803 * the cause bits set in $fcr31.
804 */
805 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100806
807 /* Restore the hardware register state */
808 own_fpu(1);
809
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100810 /* Send a signal if required. */
811 process_fpemu_return(sig, fault_addr, fcr31);
812
Paul Burton4227a2d2014-09-11 08:30:20 +0100813 return 0;
814}
815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816/*
817 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
818 */
819asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
820{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200821 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100822 void __user *fault_addr;
823 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100824
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200825 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200826 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200827 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200828 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000829
830 /* Clear FCSR.Cause before enabling interrupts */
831 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
832 local_irq_enable();
833
Chris Dearman57725f92006-06-30 23:35:28 +0100834 die_if_kernel("FP exception in kernel code", regs);
835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000838 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 * software emulator on-board, let's use it...
840 *
841 * Force FPU to dump state into task/thread context. We're
842 * moving a lot of data here for what is probably a single
843 * instruction, but the alternative is to pre-decode the FP
844 * register operands before invoking the emulator, which seems
845 * a bit extreme for what should be an infrequent event.
846 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000847 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900848 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
850 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700851 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
852 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100853 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
855 /*
856 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100857 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900859 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
861 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100862 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100863 } else {
864 sig = SIGFPE;
865 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100866 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100868 /* Send a signal if required. */
869 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200870
871out:
872 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873}
874
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000875void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100876 const char *str)
877{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000878 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100879 char b[40];
880
Jason Wessel5dd11d52010-05-20 21:04:26 -0500881#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200882 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
883 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500884 return;
885#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
886
Ralf Baechlee3b28832015-07-28 20:37:43 +0200887 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200888 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500889 return;
890
Ralf Baechledf270052008-04-20 16:28:54 +0100891 /*
892 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
893 * insns, even for trap and break codes that indicate arithmetic
894 * failures. Weird ...
895 * But should we continue the brokenness??? --macro
896 */
897 switch (code) {
898 case BRK_OVERFLOW:
899 case BRK_DIVZERO:
900 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
901 die_if_kernel(b, regs);
902 if (code == BRK_DIVZERO)
903 info.si_code = FPE_INTDIV;
904 else
905 info.si_code = FPE_INTOVF;
906 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100907 info.si_addr = (void __user *) regs->cp0_epc;
908 force_sig_info(SIGFPE, &info, current);
909 break;
910 case BRK_BUG:
911 die_if_kernel("Kernel bug detected", regs);
912 force_sig(SIGTRAP, current);
913 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000914 case BRK_MEMU:
915 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100916 * This breakpoint code is used by the FPU emulator to retake
917 * control of the CPU after executing the instruction from the
918 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000919 *
920 * Terminate if exception was recognized as a delay slot return
921 * otherwise handle as normal.
922 */
923 if (do_dsemulret(regs))
924 return;
925
926 die_if_kernel("Math emu break/trap", regs);
927 force_sig(SIGTRAP, current);
928 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100929 default:
930 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
931 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000932 if (si_code) {
933 info.si_signo = SIGTRAP;
934 info.si_code = si_code;
935 force_sig_info(SIGTRAP, &info, current);
936 } else {
937 force_sig(SIGTRAP, current);
938 }
Ralf Baechledf270052008-04-20 16:28:54 +0100939 }
940}
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942asmlinkage void do_bp(struct pt_regs *regs)
943{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100944 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200946 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000947 mm_segment_t seg;
948
949 seg = get_fs();
950 if (!user_mode(regs))
951 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200953 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200954 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500955 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100956 u16 instr[2];
957
958 if (__get_user(instr[0], (u16 __user *)epc))
959 goto out_sigsegv;
960
961 if (!cpu_has_mmips) {
962 /* MIPS16e mode */
963 bcode = (instr[0] >> 5) & 0x3f;
964 } else if (mm_insn_16bit(instr[0])) {
965 /* 16-bit microMIPS BREAK */
966 bcode = instr[0] & 0xf;
967 } else {
968 /* 32-bit microMIPS BREAK */
969 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500970 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000971 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100972 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500973 }
974 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100975 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500976 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100977 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980 /*
981 * There is the ancient bug in the MIPS assemblers that the break
982 * code starts left to bit 16 instead to bit 6 in the opcode.
983 * Gas is bug-compatible, but not always, grrr...
984 * We handle both cases with a simple heuristics. --macro
985 */
Ralf Baechledf270052008-04-20 16:28:54 +0100986 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100987 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
David Daneyc1bf2072010-08-03 11:22:20 -0700989 /*
990 * notify the kprobe handlers, if instruction is likely to
991 * pertain to them.
992 */
993 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200994 case BRK_UPROBE:
995 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
996 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
997 goto out;
998 else
999 break;
1000 case BRK_UPROBE_XOL:
1001 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1002 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1003 goto out;
1004 else
1005 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001006 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001007 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001008 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001009 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001010 else
1011 break;
1012 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001013 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001014 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001015 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001016 else
1017 break;
1018 default:
1019 break;
1020 }
1021
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001022 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001023
1024out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001025 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001026 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001027 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001028
1029out_sigsegv:
1030 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001031 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032}
1033
1034asmlinkage void do_tr(struct pt_regs *regs)
1035{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001036 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001037 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001038 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001039 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001040 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001042 seg = get_fs();
1043 if (!user_mode(regs))
1044 set_fs(get_ds());
1045
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001046 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001047 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001048 if (get_isa16_mode(regs->cp0_epc)) {
1049 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1050 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001051 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001052 opcode = (instr[0] << 16) | instr[1];
1053 /* Immediate versions don't provide a code. */
1054 if (!(opcode & OPCODE))
1055 tcode = (opcode >> 12) & ((1 << 4) - 1);
1056 } else {
1057 if (__get_user(opcode, (u32 __user *)epc))
1058 goto out_sigsegv;
1059 /* Immediate versions don't provide a code. */
1060 if (!(opcode & OPCODE))
1061 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001062 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001064 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001065
1066out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001067 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001068 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001069 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001070
1071out_sigsegv:
1072 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001073 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074}
1075
1076asmlinkage void do_ri(struct pt_regs *regs)
1077{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001078 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1079 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001080 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001081 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001082 unsigned int opcode = 0;
1083 int status = -1;
1084
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001085 /*
1086 * Avoid any kernel code. Just emulate the R2 instruction
1087 * as quickly as possible.
1088 */
1089 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001090 likely(user_mode(regs)) &&
1091 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001092 unsigned long fcr31 = 0;
1093
1094 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001095 switch (status) {
1096 case 0:
1097 case SIGEMT:
1098 task_thread_info(current)->r2_emul_return = 1;
1099 return;
1100 case SIGILL:
1101 goto no_r2_instr;
1102 default:
1103 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001104 &current->thread.cp0_baduaddr,
1105 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001106 task_thread_info(current)->r2_emul_return = 1;
1107 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001108 }
1109 }
1110
1111no_r2_instr:
1112
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001113 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001114 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001115
Ralf Baechlee3b28832015-07-28 20:37:43 +02001116 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001117 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001118 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 die_if_kernel("Reserved instruction in kernel code", regs);
1121
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001122 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001123 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001124
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001125 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001126 if (unlikely(get_user(opcode, epc) < 0))
1127 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001128
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001129 if (!cpu_has_llsc && status < 0)
1130 status = simulate_llsc(regs, opcode);
1131
1132 if (status < 0)
1133 status = simulate_rdhwr_normal(regs, opcode);
1134
1135 if (status < 0)
1136 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001137
1138 if (status < 0)
1139 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001140 } else if (cpu_has_mmips) {
1141 unsigned short mmop[2] = { 0 };
1142
1143 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1144 status = SIGSEGV;
1145 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1146 status = SIGSEGV;
1147 opcode = mmop[0];
1148 opcode = (opcode << 16) | mmop[1];
1149
1150 if (status < 0)
1151 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001152 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001153
1154 if (status < 0)
1155 status = SIGILL;
1156
1157 if (unlikely(status > 0)) {
1158 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001159 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001160 force_sig(status, current);
1161 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001162
1163out:
1164 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165}
1166
Ralf Baechled223a862007-07-10 17:33:02 +01001167/*
1168 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1169 * emulated more than some threshold number of instructions, force migration to
1170 * a "CPU" that has FP support.
1171 */
1172static void mt_ase_fp_affinity(void)
1173{
1174#ifdef CONFIG_MIPS_MT_FPAFF
1175 if (mt_fpemul_threshold > 0 &&
1176 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1177 /*
1178 * If there's no FPU present, or if the application has already
1179 * restricted the allowed set to exclude any CPUs with FPUs,
1180 * we'll skip the procedure.
1181 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301182 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001183 cpumask_t tmask;
1184
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001185 current->thread.user_cpus_allowed
1186 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301187 cpumask_and(&tmask, &current->cpus_allowed,
1188 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001189 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001190 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001191 }
1192 }
1193#endif /* CONFIG_MIPS_MT_FPAFF */
1194}
1195
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001196/*
1197 * No lock; only written during early bootup by CPU 0.
1198 */
1199static RAW_NOTIFIER_HEAD(cu2_chain);
1200
1201int __ref register_cu2_notifier(struct notifier_block *nb)
1202{
1203 return raw_notifier_chain_register(&cu2_chain, nb);
1204}
1205
1206int cu2_notifier_call_chain(unsigned long val, void *v)
1207{
1208 return raw_notifier_call_chain(&cu2_chain, val, v);
1209}
1210
1211static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001212 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001213{
1214 struct pt_regs *regs = data;
1215
Jayachandran C83bee792013-06-10 06:30:01 +00001216 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001217 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001218 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001219
1220 return NOTIFY_OK;
1221}
1222
Paul Burton97915542015-01-08 12:17:37 +00001223static int wait_on_fp_mode_switch(atomic_t *p)
1224{
1225 /*
1226 * The FP mode for this task is currently being switched. That may
1227 * involve modifications to the format of this tasks FP context which
1228 * make it unsafe to proceed with execution for the moment. Instead,
1229 * schedule some other task.
1230 */
1231 schedule();
1232 return 0;
1233}
1234
Paul Burton1db1af82014-01-27 15:23:11 +00001235static int enable_restore_fp_context(int msa)
1236{
Paul Burtonc9017752014-07-30 08:53:20 +01001237 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001238
Paul Burton97915542015-01-08 12:17:37 +00001239 /*
1240 * If an FP mode switch is currently underway, wait for it to
1241 * complete before proceeding.
1242 */
1243 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1244 wait_on_fp_mode_switch, TASK_KILLABLE);
1245
Paul Burton1db1af82014-01-27 15:23:11 +00001246 if (!used_math()) {
1247 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001248 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001249 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001250 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001251 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001252 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001253 set_thread_flag(TIF_USEDMSA);
1254 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001255 }
Paul Burton762a1f42014-07-11 16:44:35 +01001256 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001257 if (!err)
1258 set_used_math();
1259 return err;
1260 }
1261
1262 /*
1263 * This task has formerly used the FP context.
1264 *
1265 * If this thread has no live MSA vector context then we can simply
1266 * restore the scalar FP context. If it has live MSA vector context
1267 * (that is, it has or may have used MSA since last performing a
1268 * function call) then we'll need to restore the vector context. This
1269 * applies even if we're currently only executing a scalar FP
1270 * instruction. This is because if we were to later execute an MSA
1271 * instruction then we'd either have to:
1272 *
1273 * - Restore the vector context & clobber any registers modified by
1274 * scalar FP instructions between now & then.
1275 *
1276 * or
1277 *
1278 * - Not restore the vector context & lose the most significant bits
1279 * of all vector registers.
1280 *
1281 * Neither of those options is acceptable. We cannot restore the least
1282 * significant bits of the registers now & only restore the most
1283 * significant bits later because the most significant bits of any
1284 * vector registers whose aliased FP register is modified now will have
1285 * been zeroed. We'd have no way to know that when restoring the vector
1286 * context & thus may load an outdated value for the most significant
1287 * bits of a vector register.
1288 */
1289 if (!msa && !thread_msa_context_live())
1290 return own_fpu(1);
1291
1292 /*
1293 * This task is using or has previously used MSA. Thus we require
1294 * that Status.FR == 1.
1295 */
Paul Burton762a1f42014-07-11 16:44:35 +01001296 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001297 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001298 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001299 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001300 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001301
1302 enable_msa();
1303 write_msa_csr(current->thread.fpu.msacsr);
1304 set_thread_flag(TIF_USEDMSA);
1305
1306 /*
1307 * If this is the first time that the task is using MSA and it has
1308 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001309 * FP context which we shouldn't clobber. We do however need to clear
1310 * the upper 64b of each vector register so that this task has no
1311 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001312 */
Paul Burtonc9017752014-07-30 08:53:20 +01001313 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1314 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001315 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001316
1317 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001318 }
Paul Burton1db1af82014-01-27 15:23:11 +00001319
Paul Burtonc9017752014-07-30 08:53:20 +01001320 if (!prior_msa) {
1321 /*
1322 * Restore the least significant 64b of each vector register
1323 * from the existing scalar FP context.
1324 */
1325 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001326
Paul Burtonc9017752014-07-30 08:53:20 +01001327 /*
1328 * The task has not formerly used MSA, so clear the upper 64b
1329 * of each vector register such that it cannot see data left
1330 * behind by another task.
1331 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001332 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001333 } else {
1334 /* We need to restore the vector context. */
1335 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001336
Paul Burtonc9017752014-07-30 08:53:20 +01001337 /* Restore the scalar FP control & status register */
1338 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001339 write_32bit_cp1_register(CP1_STATUS,
1340 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001341 }
Paul Burton762a1f42014-07-11 16:44:35 +01001342
1343out:
1344 preempt_enable();
1345
Paul Burton1db1af82014-01-27 15:23:11 +00001346 return 0;
1347}
1348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349asmlinkage void do_cpu(struct pt_regs *regs)
1350{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001351 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001352 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001353 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001354 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001355 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001356 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001358 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001359 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001361 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1363
Jayachandran C83bee792013-06-10 06:30:01 +00001364 if (cpid != 2)
1365 die_if_kernel("do_cpu invoked from kernel context!", regs);
1366
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 switch (cpid) {
1368 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001369 epc = (unsigned int __user *)exception_epc(regs);
1370 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001371 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001372 opcode = 0;
1373 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001375 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001376 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001377
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001378 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001379 if (unlikely(get_user(opcode, epc) < 0))
1380 status = SIGSEGV;
1381
1382 if (!cpu_has_llsc && status < 0)
1383 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001384 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001385
1386 if (status < 0)
1387 status = SIGILL;
1388
1389 if (unlikely(status > 0)) {
1390 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001391 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001392 force_sig(status, current);
1393 }
1394
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001395 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001397 case 3:
1398 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001399 * The COP3 opcode space and consequently the CP0.Status.CU3
1400 * bit and the CP0.Cause.CE=3 encoding have been removed as
1401 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1402 * up the space has been reused for COP1X instructions, that
1403 * are enabled by the CP0.Status.CU1 bit and consequently
1404 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1405 * exceptions. Some FPU-less processors that implement one
1406 * of these ISAs however use this code erroneously for COP1X
1407 * instructions. Therefore we redirect this trap to the FP
1408 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001409 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001410 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001411 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001412 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001413 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001414 /* Fall through. */
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001417 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001419 if (raw_cpu_has_fpu && !err)
1420 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001422 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1423 &fault_addr);
1424 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001425
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001426 /*
1427 * We can't allow the emulated instruction to leave
1428 * any of the cause bits set in $fcr31.
1429 */
1430 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1431
1432 /* Send a signal if required. */
1433 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1434 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001436 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
1438 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001439 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001440 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 }
1442
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001443 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444}
1445
James Hogan64bedff2014-12-02 13:44:13 +00001446asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001447{
1448 enum ctx_state prev_state;
1449
1450 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001451 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001452 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001453 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001454 goto out;
1455
1456 /* Clear MSACSR.Cause before enabling interrupts */
1457 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1458 local_irq_enable();
1459
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001460 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1461 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001462out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001463 exception_exit(prev_state);
1464}
1465
Paul Burton1db1af82014-01-27 15:23:11 +00001466asmlinkage void do_msa(struct pt_regs *regs)
1467{
1468 enum ctx_state prev_state;
1469 int err;
1470
1471 prev_state = exception_enter();
1472
1473 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1474 force_sig(SIGILL, current);
1475 goto out;
1476 }
1477
1478 die_if_kernel("do_msa invoked from kernel context!", regs);
1479
1480 err = enable_restore_fp_context(1);
1481 if (err)
1482 force_sig(SIGILL, current);
1483out:
1484 exception_exit(prev_state);
1485}
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487asmlinkage void do_mdmx(struct pt_regs *regs)
1488{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001489 enum ctx_state prev_state;
1490
1491 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001493 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494}
1495
David Daney8bc6d052009-01-05 15:29:58 -08001496/*
1497 * Called with interrupts disabled.
1498 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499asmlinkage void do_watch(struct pt_regs *regs)
1500{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001501 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001502 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001503
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001504 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001506 * Clear WP (bit 22) bit of cause register so we don't loop
1507 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 */
James Hogane233c732016-03-01 22:19:38 +00001509 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001510
1511 /*
1512 * If the current thread has the watch registers loaded, save
1513 * their values and send SIGTRAP. Otherwise another thread
1514 * left the registers set, clear them and continue.
1515 */
1516 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1517 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001518 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001519 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001520 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001521 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001522 local_irq_enable();
1523 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001524 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525}
1526
1527asmlinkage void do_mcheck(struct pt_regs *regs)
1528{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001529 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001530 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001531 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001532
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001533 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001535
1536 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001537 dump_tlb_regs();
1538 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001539 dump_tlb_all();
1540 }
1541
James Hogan55c723e2015-07-27 13:50:21 +01001542 if (!user_mode(regs))
1543 set_fs(KERNEL_DS);
1544
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001545 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001546
James Hogan55c723e2015-07-27 13:50:21 +01001547 set_fs(old_fs);
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 /*
1550 * Some chips may have other causes of machine check (e.g. SB1
1551 * graduation timer)
1552 */
1553 panic("Caught Machine Check exception - %scaused by multiple "
1554 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001555 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556}
1557
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001558asmlinkage void do_mt(struct pt_regs *regs)
1559{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001560 int subcode;
1561
Ralf Baechle41c594a2006-04-05 09:45:45 +01001562 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1563 >> VPECONTROL_EXCPT_SHIFT;
1564 switch (subcode) {
1565 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001566 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001567 break;
1568 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001569 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001570 break;
1571 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001572 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001573 break;
1574 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001575 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001576 break;
1577 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001578 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001579 break;
1580 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001581 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001582 break;
1583 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001584 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001585 subcode);
1586 break;
1587 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001588 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1589
1590 force_sig(SIGILL, current);
1591}
1592
1593
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001594asmlinkage void do_dsp(struct pt_regs *regs)
1595{
1596 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001597 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001598
1599 force_sig(SIGILL, current);
1600}
1601
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602asmlinkage void do_reserved(struct pt_regs *regs)
1603{
1604 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001605 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606 * caused by a new unknown cpu type or after another deadly
1607 * hard/software error.
1608 */
1609 show_regs(regs);
1610 panic("Caught reserved exception %ld - should not happen.",
1611 (regs->cp0_cause & 0x7f) >> 2);
1612}
1613
Ralf Baechle39b8d522008-04-28 17:14:26 +01001614static int __initdata l1parity = 1;
1615static int __init nol1parity(char *s)
1616{
1617 l1parity = 0;
1618 return 1;
1619}
1620__setup("nol1par", nol1parity);
1621static int __initdata l2parity = 1;
1622static int __init nol2parity(char *s)
1623{
1624 l2parity = 0;
1625 return 1;
1626}
1627__setup("nol2par", nol2parity);
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629/*
1630 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1631 * it different ways.
1632 */
1633static inline void parity_protection_init(void)
1634{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001635 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001637 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001638 case CPU_74K:
1639 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001640 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001641 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001642 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001643 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001644 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001645 case CPU_I6400:
Paul Burton1091bfa2016-02-03 03:26:38 +00001646 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001647 {
1648#define ERRCTL_PE 0x80000000
1649#define ERRCTL_L2P 0x00800000
1650 unsigned long errctl;
1651 unsigned int l1parity_present, l2parity_present;
1652
1653 errctl = read_c0_ecc();
1654 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1655
1656 /* probe L1 parity support */
1657 write_c0_ecc(errctl | ERRCTL_PE);
1658 back_to_back_c0_hazard();
1659 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1660
1661 /* probe L2 parity support */
1662 write_c0_ecc(errctl|ERRCTL_L2P);
1663 back_to_back_c0_hazard();
1664 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1665
1666 if (l1parity_present && l2parity_present) {
1667 if (l1parity)
1668 errctl |= ERRCTL_PE;
1669 if (l1parity ^ l2parity)
1670 errctl |= ERRCTL_L2P;
1671 } else if (l1parity_present) {
1672 if (l1parity)
1673 errctl |= ERRCTL_PE;
1674 } else if (l2parity_present) {
1675 if (l2parity)
1676 errctl |= ERRCTL_L2P;
1677 } else {
1678 /* No parity available */
1679 }
1680
1681 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1682
1683 write_c0_ecc(errctl);
1684 back_to_back_c0_hazard();
1685 errctl = read_c0_ecc();
1686 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1687
1688 if (l1parity_present)
1689 printk(KERN_INFO "Cache parity protection %sabled\n",
1690 (errctl & ERRCTL_PE) ? "en" : "dis");
1691
1692 if (l2parity_present) {
1693 if (l1parity_present && l1parity)
1694 errctl ^= ERRCTL_L2P;
1695 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1696 (errctl & ERRCTL_L2P) ? "en" : "dis");
1697 }
1698 }
1699 break;
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001702 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001703 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001704 write_c0_ecc(0x80000000);
1705 back_to_back_c0_hazard();
1706 /* Set the PE bit (bit 31) in the c0_errctl register. */
1707 printk(KERN_INFO "Cache parity protection %sabled\n",
1708 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 break;
1710 case CPU_20KC:
1711 case CPU_25KF:
1712 /* Clear the DE bit (bit 16) in the c0_status register. */
1713 printk(KERN_INFO "Enable cache parity protection for "
1714 "MIPS 20KC/25KF CPUs.\n");
1715 clear_c0_status(ST0_DE);
1716 break;
1717 default:
1718 break;
1719 }
1720}
1721
1722asmlinkage void cache_parity_error(void)
1723{
1724 const int field = 2 * sizeof(unsigned long);
1725 unsigned int reg_val;
1726
1727 /* For the moment, report the problem and hang. */
1728 printk("Cache error exception:\n");
1729 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1730 reg_val = read_c0_cacheerr();
1731 printk("c0_cacheerr == %08x\n", reg_val);
1732
1733 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1734 reg_val & (1<<30) ? "secondary" : "primary",
1735 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001736 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001737 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001738 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1739 reg_val & (1<<29) ? "ED " : "",
1740 reg_val & (1<<28) ? "ET " : "",
1741 reg_val & (1<<27) ? "ES " : "",
1742 reg_val & (1<<26) ? "EE " : "",
1743 reg_val & (1<<25) ? "EB " : "",
1744 reg_val & (1<<24) ? "EI " : "",
1745 reg_val & (1<<23) ? "E1 " : "",
1746 reg_val & (1<<22) ? "E0 " : "");
1747 } else {
1748 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1749 reg_val & (1<<29) ? "ED " : "",
1750 reg_val & (1<<28) ? "ET " : "",
1751 reg_val & (1<<26) ? "EE " : "",
1752 reg_val & (1<<25) ? "EB " : "",
1753 reg_val & (1<<24) ? "EI " : "",
1754 reg_val & (1<<23) ? "E1 " : "",
1755 reg_val & (1<<22) ? "E0 " : "");
1756 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1758
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001759#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 if (reg_val & (1<<22))
1761 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1762
1763 if (reg_val & (1<<23))
1764 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1765#endif
1766
1767 panic("Can't handle the cache error!");
1768}
1769
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001770asmlinkage void do_ftlb(void)
1771{
1772 const int field = 2 * sizeof(unsigned long);
1773 unsigned int reg_val;
1774
1775 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001776 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001777 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1778 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001779 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1780 read_c0_ecc());
1781 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1782 reg_val = read_c0_cacheerr();
1783 pr_err("c0_cacheerr == %08x\n", reg_val);
1784
1785 if ((reg_val & 0xc0000000) == 0xc0000000) {
1786 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1787 } else {
1788 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1789 reg_val & (1<<30) ? "secondary" : "primary",
1790 reg_val & (1<<31) ? "data" : "insn");
1791 }
1792 } else {
1793 pr_err("FTLB error exception\n");
1794 }
1795 /* Just print the cacheerr bits for now */
1796 cache_parity_error();
1797}
1798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799/*
1800 * SDBBP EJTAG debug exception handler.
1801 * We skip the instruction and return to the next instruction.
1802 */
1803void ejtag_exception_handler(struct pt_regs *regs)
1804{
1805 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001806 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 unsigned int debug;
1808
Chris Dearman70ae6122006-06-30 12:32:37 +01001809 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 depc = read_c0_depc();
1811 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001812 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 if (debug & 0x80000000) {
1814 /*
1815 * In branch delay slot.
1816 * We cheat a little bit here and use EPC to calculate the
1817 * debug return address (DEPC). EPC is restored after the
1818 * calculation.
1819 */
1820 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001821 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001823 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824 depc = regs->cp0_epc;
1825 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001826 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 } else
1828 depc += 4;
1829 write_c0_depc(depc);
1830
1831#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001832 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 write_c0_debug(debug | 0x100);
1834#endif
1835}
1836
1837/*
1838 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001839 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001841static RAW_NOTIFIER_HEAD(nmi_chain);
1842
1843int register_nmi_notifier(struct notifier_block *nb)
1844{
1845 return raw_notifier_chain_register(&nmi_chain, nb);
1846}
1847
Joe Perchesff2d8b12012-01-12 17:17:21 -08001848void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001850 char str[100];
1851
Petri Gynther7963b3f2015-10-19 11:49:52 -07001852 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001853 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001854 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001855 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1856 smp_processor_id(), regs->cp0_epc);
1857 regs->cp0_epc = read_c0_errorepc();
1858 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001859 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860}
1861
Ralf Baechlee01402b2005-07-14 15:57:16 +00001862#define VECTORSPACING 0x100 /* for EI/VI mode */
1863
1864unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001865EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001867unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001869void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
1871 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001872 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001874#ifdef CONFIG_CPU_MICROMIPS
1875 /*
1876 * Only the TLB handlers are cache aligned with an even
1877 * address. All other handlers are on an odd address and
1878 * require no modification. Otherwise, MIPS32 mode will
1879 * be entered when handling any TLB exceptions. That
1880 * would be bad...since we must stay in microMIPS mode.
1881 */
1882 if (!(handler & 0x1))
1883 handler |= 1;
1884#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001885 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001888#ifdef CONFIG_CPU_MICROMIPS
1889 unsigned long jump_mask = ~((1 << 27) - 1);
1890#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001891 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001892#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001893 u32 *buf = (u32 *)(ebase + 0x200);
1894 unsigned int k0 = 26;
1895 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1896 uasm_i_j(&buf, handler & ~jump_mask);
1897 uasm_i_nop(&buf);
1898 } else {
1899 UASM_i_LA(&buf, k0, handler);
1900 uasm_i_jr(&buf, k0);
1901 uasm_i_nop(&buf);
1902 }
1903 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 }
1905 return (void *)old_handler;
1906}
1907
Ralf Baechle86a17082013-02-08 01:21:34 +01001908static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001909{
1910 show_regs(get_irq_regs());
1911 panic("Caught unexpected vectored interrupt.");
1912}
1913
Ralf Baechleef300e42007-05-06 18:31:18 +01001914static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001915{
1916 unsigned long handler;
1917 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001918 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001919 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001920 unsigned char *b;
1921
Ralf Baechleb72b7092009-03-30 14:49:44 +02001922 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001923
1924 if (addr == NULL) {
1925 handler = (unsigned long) do_default_vi;
1926 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001927 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001928 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001929 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001930
1931 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1932
Ralf Baechlef6771db2007-11-08 18:02:29 +00001933 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001934 panic("Shadow register set %d not supported", srs);
1935
1936 if (cpu_has_veic) {
1937 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001938 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001939 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001940 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001941 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001942 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001943 }
1944
1945 if (srs == 0) {
1946 /*
1947 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001948 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001949 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001950 extern char except_vec_vi, except_vec_vi_lui;
1951 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001952 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001953 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001954 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001955#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1956 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1957 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1958#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001959 const int lui_offset = &except_vec_vi_lui - vec_start;
1960 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001961#endif
1962 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001963
1964 if (handler_len > VECTORSPACING) {
1965 /*
1966 * Sigh... panicing won't help as the console
1967 * is probably not configured :(
1968 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001969 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001970 }
1971
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001972 set_handler(((unsigned long)b - ebase), vec_start,
1973#ifdef CONFIG_CPU_MICROMIPS
1974 (handler_len - 1));
1975#else
1976 handler_len);
1977#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001978 h = (u16 *)(b + lui_offset);
1979 *h = (handler >> 16) & 0xffff;
1980 h = (u16 *)(b + ori_offset);
1981 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001982 local_flush_icache_range((unsigned long)b,
1983 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001984 }
1985 else {
1986 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001987 * In other cases jump directly to the interrupt handler. It
1988 * is the handler's responsibility to save registers if required
1989 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001990 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001991 u32 insn;
1992
1993 h = (u16 *)b;
1994 /* j handler */
1995#ifdef CONFIG_CPU_MICROMIPS
1996 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1997#else
1998 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1999#endif
2000 h[0] = (insn >> 16) & 0xffff;
2001 h[1] = insn & 0xffff;
2002 h[2] = 0;
2003 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002004 local_flush_icache_range((unsigned long)b,
2005 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002006 }
2007
2008 return (void *)old_handler;
2009}
2010
Ralf Baechleef300e42007-05-06 18:31:18 +01002011void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002012{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002013 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002014}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002015
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016extern void tlb_init(void);
2017
Ralf Baechle42f77542007-10-18 17:48:11 +01002018/*
2019 * Timer interrupt
2020 */
2021int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002022EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002023int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002024
2025/*
2026 * Performance counter IRQ or -1 if shared with timer
2027 */
2028int cp0_perfcount_irq;
2029EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2030
James Hogan8f7ff022015-01-29 11:14:07 +00002031/*
2032 * Fast debug channel IRQ or -1 if not present
2033 */
2034int cp0_fdc_irq;
2035EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2036
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002037static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002038
2039static int __init ulri_disable(char *s)
2040{
2041 pr_info("Disabling ulri\n");
2042 noulri = 1;
2043
2044 return 1;
2045}
2046__setup("noulri", ulri_disable);
2047
James Hoganae4ce452014-03-04 10:20:43 +00002048/* configure STATUS register */
2049static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 /*
2052 * Disable coprocessors and select 32-bit or 64-bit addressing
2053 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2054 * flag that some firmware may have left set and the TS bit (for
2055 * IP27). Set XX for ISA IV code to work.
2056 */
James Hoganae4ce452014-03-04 10:20:43 +00002057 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002058#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2060#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002061 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002063 if (cpu_has_dsp)
2064 status_set |= ST0_MX;
2065
Ralf Baechleb38c7392006-02-07 01:20:43 +00002066 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002068}
2069
James Hoganb937ff62016-06-15 19:29:53 +01002070unsigned int hwrena;
2071EXPORT_SYMBOL_GPL(hwrena);
2072
James Hoganae4ce452014-03-04 10:20:43 +00002073/* configure HWRENA register */
2074static void configure_hwrena(void)
2075{
James Hoganb937ff62016-06-15 19:29:53 +01002076 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002078 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002079 hwrena |= MIPS_HWRENA_CPUNUM |
2080 MIPS_HWRENA_SYNCISTEP |
2081 MIPS_HWRENA_CC |
2082 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002083
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002084 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002085 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002086
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002087 if (hwrena)
2088 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002089}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002090
James Hoganae4ce452014-03-04 10:20:43 +00002091static void configure_exception_vector(void)
2092{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002093 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002094 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002095 /* If available, use WG to set top bits of EBASE */
2096 if (cpu_has_ebase_wg) {
2097#ifdef CONFIG_64BIT
2098 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2099#else
2100 write_c0_ebase(ebase | MIPS_EBASE_WG);
2101#endif
2102 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002103 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002104 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002105 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002106 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002107 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002108 if (cpu_has_divec) {
2109 if (cpu_has_mipsmt) {
2110 unsigned int vpflags = dvpe();
2111 set_c0_cause(CAUSEF_IV);
2112 evpe(vpflags);
2113 } else
2114 set_c0_cause(CAUSEF_IV);
2115 }
James Hoganae4ce452014-03-04 10:20:43 +00002116}
2117
2118void per_cpu_trap_init(bool is_boot_cpu)
2119{
2120 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002121
2122 configure_status();
2123 configure_hwrena();
2124
James Hoganae4ce452014-03-04 10:20:43 +00002125 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002126
2127 /*
2128 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2129 *
2130 * o read IntCtl.IPTI to determine the timer interrupt
2131 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002132 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002133 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002134 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002135 /*
2136 * We shouldn't trust a secondary core has a sane EBASE register
2137 * so use the one calculated by the boot CPU.
2138 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002139 if (!is_boot_cpu) {
2140 /* If available, use WG to set top bits of EBASE */
2141 if (cpu_has_ebase_wg) {
2142#ifdef CONFIG_64BIT
2143 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2144#else
2145 write_c0_ebase(ebase | MIPS_EBASE_WG);
2146#endif
2147 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002148 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002149 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002150
David VomLehn010c1082009-12-21 17:49:22 -08002151 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2152 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2153 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002154 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2155 if (!cp0_fdc_irq)
2156 cp0_fdc_irq = -1;
2157
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002158 } else {
2159 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002160 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002161 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002162 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002163 }
2164
David Daney48c4ac92013-05-13 13:56:44 -07002165 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002166 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167
2168 atomic_inc(&init_mm.mm_count);
2169 current->active_mm = &init_mm;
2170 BUG_ON(current->mm);
2171 enter_lazy_tlb(&init_mm, current);
2172
Markos Chandras761b4492015-06-24 09:29:20 +01002173 /* Boot CPU's cache setup in setup_arch(). */
2174 if (!is_boot_cpu)
2175 cpu_cache_init();
2176 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002177 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178}
2179
Ralf Baechlee01402b2005-07-14 15:57:16 +00002180/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002181void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002182{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002183#ifdef CONFIG_CPU_MICROMIPS
2184 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2185#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002186 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002187#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002188 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002189}
2190
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002191static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002192 "Trying to set NULL cache error exception handler";
2193
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002194/*
2195 * Install uncached CPU exception handler.
2196 * This is suitable only for the cache error exception which is the only
2197 * exception handler that is being run uncached.
2198 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002199void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002200 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002201{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002202 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002203
Ralf Baechle641e97f2007-10-11 23:46:05 +01002204 if (!addr)
2205 panic(panic_null_cerr);
2206
Ralf Baechlee01402b2005-07-14 15:57:16 +00002207 memcpy((void *)(uncached_ebase + offset), addr, size);
2208}
2209
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002210static int __initdata rdhwr_noopt;
2211static int __init set_rdhwr_noopt(char *str)
2212{
2213 rdhwr_noopt = 1;
2214 return 1;
2215}
2216
2217__setup("rdhwr_noopt", set_rdhwr_noopt);
2218
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219void __init trap_init(void)
2220{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002221 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002223 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002225
2226 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002228 if (cpu_has_veic || cpu_has_vint) {
2229 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002230 phys_addr_t ebase_pa;
2231
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002232 ebase = (unsigned long)
2233 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002234
2235 /*
2236 * Try to ensure ebase resides in KSeg0 if possible.
2237 *
2238 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2239 * hitting a poorly defined exception base for Cache Errors.
2240 * The allocation is likely to be in the low 512MB of physical,
2241 * in which case we should be able to convert to KSeg0.
2242 *
2243 * EVA is special though as it allows segments to be rearranged
2244 * and to become uncached during cache error handling.
2245 */
2246 ebase_pa = __pa(ebase);
2247 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2248 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002249 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002250 ebase = CAC_BASE;
2251
James Hogan18022892016-09-01 17:30:07 +01002252 if (cpu_has_mips_r2_r6) {
2253 if (cpu_has_ebase_wg) {
2254#ifdef CONFIG_64BIT
2255 ebase = (read_c0_ebase_64() & ~0xfff);
2256#else
2257 ebase = (read_c0_ebase() & ~0xfff);
2258#endif
2259 } else {
2260 ebase += (read_c0_ebase() & 0x3ffff000);
2261 }
2262 }
David Daney566f74f2008-10-23 17:56:35 -07002263 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002264
Steven J. Hillc6213c62013-06-05 21:25:17 +00002265 if (cpu_has_mmips) {
2266 unsigned int config3 = read_c0_config3();
2267
2268 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2269 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2270 else
2271 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2272 }
2273
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002274 if (board_ebase_setup)
2275 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002276 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
2278 /*
2279 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002280 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002281 * configuration.
2282 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002283 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
2285 /*
2286 * Setup default vectors
2287 */
2288 for (i = 0; i <= 31; i++)
2289 set_except_vector(i, handle_reserved);
2290
2291 /*
2292 * Copy the EJTAG debug exception vector handler code to it's final
2293 * destination.
2294 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002295 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002296 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
2298 /*
2299 * Only some CPUs have the watch exceptions.
2300 */
2301 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002302 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303
2304 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002305 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002307 if (cpu_has_veic || cpu_has_vint) {
2308 int nvec = cpu_has_veic ? 64 : 8;
2309 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002310 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002311 }
2312 else if (cpu_has_divec)
2313 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314
2315 /*
2316 * Some CPUs can enable/disable for cache parity detection, but does
2317 * it different ways.
2318 */
2319 parity_protection_init();
2320
2321 /*
2322 * The Data Bus Errors / Instruction Bus Errors are signaled
2323 * by external hardware. Therefore these two exceptions
2324 * may have board specific handlers.
2325 */
2326 if (board_be_init)
2327 board_be_init();
2328
James Hogan1b505de2015-12-16 23:49:35 +00002329 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2330 rollback_handle_int : handle_int);
2331 set_except_vector(EXCCODE_MOD, handle_tlbm);
2332 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2333 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
James Hogan1b505de2015-12-16 23:49:35 +00002335 set_except_vector(EXCCODE_ADEL, handle_adel);
2336 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337
James Hogan1b505de2015-12-16 23:49:35 +00002338 set_except_vector(EXCCODE_IBE, handle_ibe);
2339 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340
James Hogan1b505de2015-12-16 23:49:35 +00002341 set_except_vector(EXCCODE_SYS, handle_sys);
2342 set_except_vector(EXCCODE_BP, handle_bp);
2343 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002344 (cpu_has_vtag_icache ?
2345 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002346 set_except_vector(EXCCODE_CPU, handle_cpu);
2347 set_except_vector(EXCCODE_OV, handle_ov);
2348 set_except_vector(EXCCODE_TR, handle_tr);
2349 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350
Ralf Baechle10cc3522007-10-11 23:46:15 +01002351 if (current_cpu_type() == CPU_R6000 ||
2352 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 /*
2354 * The R6000 is the only R-series CPU that features a machine
2355 * check exception (similar to the R4000 cache error) and
2356 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002357 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358 * current list of targets for Linux/MIPS.
2359 * (Duh, crap, there is someone with a triple R6k machine)
2360 */
2361 //set_except_vector(14, handle_mc);
2362 //set_except_vector(15, handle_ndc);
2363 }
2364
Ralf Baechlee01402b2005-07-14 15:57:16 +00002365
2366 if (board_nmi_handler_setup)
2367 board_nmi_handler_setup();
2368
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002369 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002370 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002371
James Hogan1b505de2015-12-16 23:49:35 +00002372 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002373
2374 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002375 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2376 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002377 }
2378
James Hogan1b505de2015-12-16 23:49:35 +00002379 set_except_vector(EXCCODE_MSADIS, handle_msa);
2380 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002381
2382 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002383 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002384
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002385 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002386 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002387
James Hogan1b505de2015-12-16 23:49:35 +00002388 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002389
David Daneyfcbf1df2012-05-15 00:04:46 -07002390 if (board_cache_error_setup)
2391 board_cache_error_setup();
2392
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002393 if (cpu_has_vce)
2394 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002395 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002396 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002397 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002398 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002399 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002400
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002401 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002402
2403 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002404
Ralf Baechle4483b152010-08-05 13:25:59 +01002405 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406}
James Hoganae4ce452014-03-04 10:20:43 +00002407
2408static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2409 void *v)
2410{
2411 switch (cmd) {
2412 case CPU_PM_ENTER_FAILED:
2413 case CPU_PM_EXIT:
2414 configure_status();
2415 configure_hwrena();
2416 configure_exception_vector();
2417
2418 /* Restore register with CPU number for TLB handlers */
2419 TLBMISS_HANDLER_RESTORE();
2420
2421 break;
2422 }
2423
2424 return NOTIFY_OK;
2425}
2426
2427static struct notifier_block trap_pm_notifier_block = {
2428 .notifier_call = trap_pm_notifier,
2429};
2430
2431static int __init trap_pm_init(void)
2432{
2433 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2434}
2435arch_initcall(trap_pm_init);