blob: 7d5532adc890bb2e502771e4b013a835ab46a51a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/sched.h>
26#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000029#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020030#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010031#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050032#include <linux/kgdb.h>
33#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070034#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050036#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010037#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080038#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40#include <asm/bootinfo.h>
41#include <asm/branch.h>
42#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000043#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020045#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000046#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000048#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020049#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000050#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000051#include <asm/mipsregs.h>
52#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000054#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/pgtable.h>
56#include <asm/ptrace.h>
57#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/tlbdebug.h>
59#include <asm/traps.h>
60#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070061#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090064#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010065#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090067extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090068extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010069extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010070extern u32 handle_tlbl[];
71extern u32 handle_tlbs[];
72extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern asmlinkage void handle_adel(void);
74extern asmlinkage void handle_ades(void);
75extern asmlinkage void handle_ibe(void);
76extern asmlinkage void handle_dbe(void);
77extern asmlinkage void handle_sys(void);
78extern asmlinkage void handle_bp(void);
79extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090080extern asmlinkage void handle_ri_rdhwr_vivt(void);
81extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082extern asmlinkage void handle_cpu(void);
83extern asmlinkage void handle_ov(void);
84extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000085extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000087extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000088extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089extern asmlinkage void handle_mdmx(void);
90extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000091extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000092extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mcheck(void);
94extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010095extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Linus Torvalds1da177e2005-04-16 15:20:36 -070097void (*board_be_init)(void);
98int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000099void (*board_nmi_handler_setup)(void);
100void (*board_ejtag_handler_setup)(void);
101void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000102void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000103void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200105static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900106{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100107 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900108 unsigned long addr;
109
110 printk("Call Trace:");
111#ifdef CONFIG_KALLSYMS
112 printk("\n");
113#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200114 while (!kstack_end(sp)) {
115 unsigned long __user *p =
116 (unsigned long __user *)(unsigned long)sp++;
117 if (__get_user(addr, p)) {
118 printk(" (Bad stack address)");
119 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100120 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200121 if (__kernel_text_address(addr))
122 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900123 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200124 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900125}
126
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900128int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900129static int __init set_raw_show_trace(char *str)
130{
131 raw_show_trace = 1;
132 return 1;
133}
134__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900135#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200136
Ralf Baechleeae23f22007-10-14 23:27:21 +0100137static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900138{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200139 unsigned long sp = regs->regs[29];
140 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142
Vincent Wene909be82012-07-19 09:11:16 +0200143 if (!task)
144 task = current;
145
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200147 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148 return;
149 }
150 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200151 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200152 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900153 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200154 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900155 printk("\n");
156}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158/*
159 * This routine abuses get_user()/put_user() to reference pointers
160 * with at least a bit of error checking ...
161 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100162static void show_stacktrace(struct task_struct *task,
163 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 const int field = 2 * sizeof(unsigned long);
166 long stackdata;
167 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900168 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 printk("Stack :");
171 i = 0;
172 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
173 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100174 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 if (i > 39) {
176 printk(" ...");
177 break;
178 }
179
180 if (__get_user(stackdata, sp++)) {
181 printk(" (Bad stack address)");
182 break;
183 }
184
185 printk(" %0*lx", field, stackdata);
186 i++;
187 }
188 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200189 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900190}
191
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900192void show_stack(struct task_struct *task, unsigned long *sp)
193{
194 struct pt_regs regs;
195 if (sp) {
196 regs.regs[29] = (unsigned long)sp;
197 regs.regs[31] = 0;
198 regs.cp0_epc = 0;
199 } else {
200 if (task && task != current) {
201 regs.regs[29] = task->thread.reg29;
202 regs.regs[31] = 0;
203 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500204#ifdef CONFIG_KGDB_KDB
205 } else if (atomic_read(&kgdb_active) != -1 &&
206 kdb_current_regs) {
207 memcpy(&regs, kdb_current_regs, sizeof(regs));
208#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900209 } else {
210 prepare_frametrace(&regs);
211 }
212 }
213 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900216static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217{
218 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100219 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221 printk("\nCode:");
222
Ralf Baechle39b8d522008-04-28 17:14:26 +0100223 if ((unsigned long)pc & 1)
224 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 for(i = -3 ; i < 6 ; i++) {
226 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100227 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 printk(" (Bad address in epc)\n");
229 break;
230 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100231 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 }
233}
234
Ralf Baechleeae23f22007-10-14 23:27:21 +0100235static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
237 const int field = 2 * sizeof(unsigned long);
238 unsigned int cause = regs->cp0_cause;
239 int i;
240
Tejun Heoa43cb952013-04-30 15:27:17 -0700241 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
243 /*
244 * Saved main processor registers
245 */
246 for (i = 0; i < 32; ) {
247 if ((i % 4) == 0)
248 printk("$%2d :", i);
249 if (i == 0)
250 printk(" %0*lx", field, 0UL);
251 else if (i == 26 || i == 27)
252 printk(" %*s", field, "");
253 else
254 printk(" %0*lx", field, regs->regs[i]);
255
256 i++;
257 if ((i % 4) == 0)
258 printk("\n");
259 }
260
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100261#ifdef CONFIG_CPU_HAS_SMARTMIPS
262 printk("Acx : %0*lx\n", field, regs->acx);
263#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 printk("Hi : %0*lx\n", field, regs->hi);
265 printk("Lo : %0*lx\n", field, regs->lo);
266
267 /*
268 * Saved cp0 registers
269 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100270 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
271 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100273 printk("ra : %0*lx %pS\n", field, regs->regs[31],
274 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Ralf Baechle70342282013-01-22 12:59:30 +0100276 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Ralf Baechle1990e542013-06-26 17:06:34 +0200278 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000279 if (regs->cp0_status & ST0_KUO)
280 printk("KUo ");
281 if (regs->cp0_status & ST0_IEO)
282 printk("IEo ");
283 if (regs->cp0_status & ST0_KUP)
284 printk("KUp ");
285 if (regs->cp0_status & ST0_IEP)
286 printk("IEp ");
287 if (regs->cp0_status & ST0_KUC)
288 printk("KUc ");
289 if (regs->cp0_status & ST0_IEC)
290 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200291 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000292 if (regs->cp0_status & ST0_KX)
293 printk("KX ");
294 if (regs->cp0_status & ST0_SX)
295 printk("SX ");
296 if (regs->cp0_status & ST0_UX)
297 printk("UX ");
298 switch (regs->cp0_status & ST0_KSU) {
299 case KSU_USER:
300 printk("USER ");
301 break;
302 case KSU_SUPERVISOR:
303 printk("SUPERVISOR ");
304 break;
305 case KSU_KERNEL:
306 printk("KERNEL ");
307 break;
308 default:
309 printk("BAD_MODE ");
310 break;
311 }
312 if (regs->cp0_status & ST0_ERL)
313 printk("ERL ");
314 if (regs->cp0_status & ST0_EXL)
315 printk("EXL ");
316 if (regs->cp0_status & ST0_IE)
317 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 printk("\n");
320
321 printk("Cause : %08x\n", cause);
322
323 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
324 if (1 <= cause && cause <= 5)
325 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
326
Ralf Baechle9966db252007-10-11 23:46:17 +0100327 printk("PrId : %08x (%s)\n", read_c0_prid(),
328 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
Ralf Baechleeae23f22007-10-14 23:27:21 +0100331/*
332 * FIXME: really the generic show_regs should take a const pointer argument.
333 */
334void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100336 __show_regs((struct pt_regs *)regs);
337}
338
David Daneyc1bf2072010-08-03 11:22:20 -0700339void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100340{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100341 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100342 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100343
Ralf Baechleeae23f22007-10-14 23:27:21 +0100344 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100346 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
347 current->comm, current->pid, current_thread_info(), current,
348 field, current_thread_info()->tp_value);
349 if (cpu_has_userlocal) {
350 unsigned long tls;
351
352 tls = read_c0_userlocal();
353 if (tls != current_thread_info()->tp_value)
354 printk("*HwTLS: %0*lx\n", field, tls);
355 }
356
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100357 if (!user_mode(regs))
358 /* Necessary for getting the correct stack content */
359 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900360 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900361 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100363 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364}
365
David Daney70dc6f02010-08-03 15:44:43 -0700366static int regs_to_trapnr(struct pt_regs *regs)
367{
368 return (regs->cp0_cause >> 2) & 0x1f;
369}
370
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000371static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
David Daney70dc6f02010-08-03 15:44:43 -0700373void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
375 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400376 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Nathan Lynch8742cd22011-09-30 13:49:35 -0500378 oops_enter();
379
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200380 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
381 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100382 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000385 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100386 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400387
Ralf Baechle178086c2005-10-13 17:07:54 +0100388 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030390 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000391 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200392
Nathan Lynch8742cd22011-09-30 13:49:35 -0500393 oops_exit();
394
Maxime Bizond4fd1982006-07-20 18:52:02 +0200395 if (in_interrupt())
396 panic("Fatal exception in interrupt");
397
398 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000399 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 ssleep(5);
401 panic("Fatal exception");
402 }
403
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200404 if (regs && kexec_should_crash(current))
405 crash_kexec(regs);
406
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400407 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200410extern struct exception_table_entry __start___dbe_table[];
411extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000413__asm__(
414" .section __dbe_table, \"a\"\n"
415" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417/* Given an address, look for it in the exception tables. */
418static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
419{
420 const struct exception_table_entry *e;
421
422 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
423 if (!e)
424 e = search_module_dbetables(addr);
425 return e;
426}
427
428asmlinkage void do_be(struct pt_regs *regs)
429{
430 const int field = 2 * sizeof(unsigned long);
431 const struct exception_table_entry *fixup = NULL;
432 int data = regs->cp0_cause & 4;
433 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200434 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200436 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100437 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 if (data && !user_mode(regs))
439 fixup = search_dbe_tables(exception_epc(regs));
440
441 if (fixup)
442 action = MIPS_BE_FIXUP;
443
444 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900445 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 switch (action) {
448 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200449 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 case MIPS_BE_FIXUP:
451 if (fixup) {
452 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200453 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455 break;
456 default:
457 break;
458 }
459
460 /*
461 * Assume it would be too dangerous to continue ...
462 */
463 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
464 data ? "Data" : "Instruction",
465 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200466 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
467 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200468 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 die_if_kernel("Oops", regs);
471 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200472
473out:
474 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 */
480
481#define OPCODE 0xfc000000
482#define BASE 0x03e00000
483#define RT 0x001f0000
484#define OFFSET 0x0000ffff
485#define LL 0xc0000000
486#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100487#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000488#define SPEC3 0x7c000000
489#define RD 0x0000f800
490#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100491#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000492#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500494/* microMIPS definitions */
495#define MM_POOL32A_FUNC 0xfc00ffff
496#define MM_RDHWR 0x00006b3c
497#define MM_RS 0x001f0000
498#define MM_RT 0x03e00000
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500/*
501 * The ll_bit is cleared by r*_switch.S
502 */
503
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200504unsigned int ll_bit;
505struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100507static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000509 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 /*
513 * analyse the ll instruction that just caused a ri exception
514 * and put the referenced address to addr.
515 */
516
517 /* sign extend offset */
518 offset = opcode & OFFSET;
519 offset <<= 16;
520 offset >>= 16;
521
Ralf Baechlefe00f942005-03-01 19:22:29 +0000522 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000523 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525 if ((unsigned long)vaddr & 3)
526 return SIGBUS;
527 if (get_user(value, vaddr))
528 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 preempt_disable();
531
532 if (ll_task == NULL || ll_task == current) {
533 ll_bit = 1;
534 } else {
535 ll_bit = 0;
536 }
537 ll_task = current;
538
539 preempt_enable();
540
541 regs->regs[(opcode & RT) >> 16] = value;
542
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100543 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100546static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000548 unsigned long __user *vaddr;
549 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /*
553 * analyse the sc instruction that just caused a ri exception
554 * and put the referenced address to addr.
555 */
556
557 /* sign extend offset */
558 offset = opcode & OFFSET;
559 offset <<= 16;
560 offset >>= 16;
561
Ralf Baechlefe00f942005-03-01 19:22:29 +0000562 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000563 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 reg = (opcode & RT) >> 16;
565
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100566 if ((unsigned long)vaddr & 3)
567 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 preempt_disable();
570
571 if (ll_bit == 0 || ll_task != current) {
572 regs->regs[reg] = 0;
573 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576
577 preempt_enable();
578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 if (put_user(regs->regs[reg], vaddr))
580 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 regs->regs[reg] = 1;
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
587/*
588 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
589 * opcodes are supposed to result in coprocessor unusable exceptions if
590 * executed on ll/sc-less processors. That's the theory. In practice a
591 * few processors such as NEC's VR4100 throw reserved instruction exceptions
592 * instead, so we're doing the emulation thing in both exception handlers.
593 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100594static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800596 if ((opcode & OPCODE) == LL) {
597 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200598 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800600 }
601 if ((opcode & OPCODE) == SC) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
Ralf Baechle3c370262005-04-13 17:43:59 +0000610/*
611 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100612 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000613 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500614static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000615{
Al Virodc8f6022006-01-12 01:06:07 -0800616 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000617
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500618 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
619 1, regs, 0);
620 switch (rd) {
621 case 0: /* CPU number */
622 regs->regs[rt] = smp_processor_id();
623 return 0;
624 case 1: /* SYNCI length */
625 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
626 current_cpu_data.icache.linesz);
627 return 0;
628 case 2: /* Read count register */
629 regs->regs[rt] = read_c0_count();
630 return 0;
631 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200632 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500633 case CPU_20KC:
634 case CPU_25KF:
635 regs->regs[rt] = 1;
636 break;
637 default:
638 regs->regs[rt] = 2;
639 }
640 return 0;
641 case 29:
642 regs->regs[rt] = ti->tp_value;
643 return 0;
644 default:
645 return -1;
646 }
647}
648
649static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
650{
Ralf Baechle3c370262005-04-13 17:43:59 +0000651 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
652 int rd = (opcode & RD) >> 11;
653 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654
655 simulate_rdhwr(regs, rd, rt);
656 return 0;
657 }
658
659 /* Not ours. */
660 return -1;
661}
662
663static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
664{
665 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
666 int rd = (opcode & MM_RS) >> 16;
667 int rt = (opcode & MM_RT) >> 21;
668 simulate_rdhwr(regs, rd, rt);
669 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000670 }
671
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500672 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100673 return -1;
674}
Ralf Baechlee5679882006-11-30 01:14:47 +0000675
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
677{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800678 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
679 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200680 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800682 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683
684 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000685}
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687asmlinkage void do_ov(struct pt_regs *regs)
688{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200689 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 siginfo_t info;
691
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200692 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000693 die_if_kernel("Integer overflow", regs);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 info.si_code = FPE_INTOVF;
696 info.si_signo = SIGFPE;
697 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000698 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200700 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701}
702
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100703int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700704{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100705 struct siginfo si = { 0 };
706
707 switch (sig) {
708 case 0:
709 return 0;
710
711 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700712 si.si_addr = fault_addr;
713 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100714 /*
715 * Inexact can happen together with Overflow or Underflow.
716 * Respect the mask to deliver the correct exception.
717 */
718 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
719 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
720 if (fcr31 & FPU_CSR_INV_X)
721 si.si_code = FPE_FLTINV;
722 else if (fcr31 & FPU_CSR_DIV_X)
723 si.si_code = FPE_FLTDIV;
724 else if (fcr31 & FPU_CSR_OVF_X)
725 si.si_code = FPE_FLTOVF;
726 else if (fcr31 & FPU_CSR_UDF_X)
727 si.si_code = FPE_FLTUND;
728 else if (fcr31 & FPU_CSR_INE_X)
729 si.si_code = FPE_FLTRES;
730 else
731 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700732 force_sig_info(sig, &si, current);
733 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100734
735 case SIGBUS:
736 si.si_addr = fault_addr;
737 si.si_signo = sig;
738 si.si_code = BUS_ADRERR;
739 force_sig_info(sig, &si, current);
740 return 1;
741
742 case SIGSEGV:
743 si.si_addr = fault_addr;
744 si.si_signo = sig;
745 down_read(&current->mm->mmap_sem);
746 if (find_vma(current->mm, (unsigned long)fault_addr))
747 si.si_code = SEGV_ACCERR;
748 else
749 si.si_code = SEGV_MAPERR;
750 up_read(&current->mm->mmap_sem);
751 force_sig_info(sig, &si, current);
752 return 1;
753
754 default:
David Daney515b0292010-10-21 16:32:26 -0700755 force_sig(sig, current);
756 return 1;
David Daney515b0292010-10-21 16:32:26 -0700757 }
758}
759
Paul Burton4227a2d2014-09-11 08:30:20 +0100760static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
761 unsigned long old_epc, unsigned long old_ra)
762{
763 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100764 void __user *fault_addr;
765 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100766 int sig;
767
768 /* If it's obviously not an FP instruction, skip it */
769 switch (inst.i_format.opcode) {
770 case cop1_op:
771 case cop1x_op:
772 case lwc1_op:
773 case ldc1_op:
774 case swc1_op:
775 case sdc1_op:
776 break;
777
778 default:
779 return -1;
780 }
781
782 /*
783 * do_ri skipped over the instruction via compute_return_epc, undo
784 * that for the FPU emulator.
785 */
786 regs->cp0_epc = old_epc;
787 regs->regs[31] = old_ra;
788
789 /* Save the FP context to struct thread_struct */
790 lose_fpu(1);
791
792 /* Run the emulator */
793 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
794 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100795 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100796
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100797 /*
798 * We can't allow the emulated instruction to leave any of
799 * the cause bits set in $fcr31.
800 */
801 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
802
Paul Burton4227a2d2014-09-11 08:30:20 +0100803 /* Restore the hardware register state */
804 own_fpu(1);
805
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100806 /* Send a signal if required. */
807 process_fpemu_return(sig, fault_addr, fcr31);
808
Paul Burton4227a2d2014-09-11 08:30:20 +0100809 return 0;
810}
811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812/*
813 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
814 */
815asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
816{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200817 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100818 void __user *fault_addr;
819 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100820
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200821 prev_state = exception_enter();
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200822 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
823 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200824 goto out;
Chris Dearman57725f92006-06-30 23:35:28 +0100825 die_if_kernel("FP exception in kernel code", regs);
826
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000829 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 * software emulator on-board, let's use it...
831 *
832 * Force FPU to dump state into task/thread context. We're
833 * moving a lot of data here for what is probably a single
834 * instruction, but the alternative is to pre-decode the FP
835 * register operands before invoking the emulator, which seems
836 * a bit extreme for what should be an infrequent event.
837 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000838 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900839 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
841 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700842 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
843 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100844 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846 /*
847 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100848 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900850 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100853 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100854 } else {
855 sig = SIGFPE;
856 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100857 }
858
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100859 /* Send a signal if required. */
860 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200861
862out:
863 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864}
865
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +0000866void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
Ralf Baechledf270052008-04-20 16:28:54 +0100867 const char *str)
868{
869 siginfo_t info;
870 char b[40];
871
Jason Wessel5dd11d52010-05-20 21:04:26 -0500872#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700873 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500874 return;
875#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
876
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200877 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
878 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500879 return;
880
Ralf Baechledf270052008-04-20 16:28:54 +0100881 /*
882 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
883 * insns, even for trap and break codes that indicate arithmetic
884 * failures. Weird ...
885 * But should we continue the brokenness??? --macro
886 */
887 switch (code) {
888 case BRK_OVERFLOW:
889 case BRK_DIVZERO:
890 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
891 die_if_kernel(b, regs);
892 if (code == BRK_DIVZERO)
893 info.si_code = FPE_INTDIV;
894 else
895 info.si_code = FPE_INTOVF;
896 info.si_signo = SIGFPE;
897 info.si_errno = 0;
898 info.si_addr = (void __user *) regs->cp0_epc;
899 force_sig_info(SIGFPE, &info, current);
900 break;
901 case BRK_BUG:
902 die_if_kernel("Kernel bug detected", regs);
903 force_sig(SIGTRAP, current);
904 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000905 case BRK_MEMU:
906 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100907 * This breakpoint code is used by the FPU emulator to retake
908 * control of the CPU after executing the instruction from the
909 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000910 *
911 * Terminate if exception was recognized as a delay slot return
912 * otherwise handle as normal.
913 */
914 if (do_dsemulret(regs))
915 return;
916
917 die_if_kernel("Math emu break/trap", regs);
918 force_sig(SIGTRAP, current);
919 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100920 default:
921 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
922 die_if_kernel(b, regs);
923 force_sig(SIGTRAP, current);
924 }
925}
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927asmlinkage void do_bp(struct pt_regs *regs)
928{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100929 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200931 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000932 mm_segment_t seg;
933
934 seg = get_fs();
935 if (!user_mode(regs))
936 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200938 prev_state = exception_enter();
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500939 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100940 u16 instr[2];
941
942 if (__get_user(instr[0], (u16 __user *)epc))
943 goto out_sigsegv;
944
945 if (!cpu_has_mmips) {
946 /* MIPS16e mode */
947 bcode = (instr[0] >> 5) & 0x3f;
948 } else if (mm_insn_16bit(instr[0])) {
949 /* 16-bit microMIPS BREAK */
950 bcode = instr[0] & 0xf;
951 } else {
952 /* 32-bit microMIPS BREAK */
953 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500954 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000955 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100956 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500957 }
958 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100959 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500960 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100961 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963
964 /*
965 * There is the ancient bug in the MIPS assemblers that the break
966 * code starts left to bit 16 instead to bit 6 in the opcode.
967 * Gas is bug-compatible, but not always, grrr...
968 * We handle both cases with a simple heuristics. --macro
969 */
Ralf Baechledf270052008-04-20 16:28:54 +0100970 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100971 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
David Daneyc1bf2072010-08-03 11:22:20 -0700973 /*
974 * notify the kprobe handlers, if instruction is likely to
975 * pertain to them.
976 */
977 switch (bcode) {
978 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200979 if (notify_die(DIE_BREAK, "debug", regs, bcode,
980 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200981 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700982 else
983 break;
984 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200985 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
986 regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200987 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700988 else
989 break;
990 default:
991 break;
992 }
993
Ralf Baechledf270052008-04-20 16:28:54 +0100994 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200995
996out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000997 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200998 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900999 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001000
1001out_sigsegv:
1002 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001003 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
1006asmlinkage void do_tr(struct pt_regs *regs)
1007{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001008 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001009 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001010 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001011 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001012 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001014 seg = get_fs();
1015 if (!user_mode(regs))
1016 set_fs(get_ds());
1017
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001018 prev_state = exception_enter();
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001019 if (get_isa16_mode(regs->cp0_epc)) {
1020 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1021 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001022 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001023 opcode = (instr[0] << 16) | instr[1];
1024 /* Immediate versions don't provide a code. */
1025 if (!(opcode & OPCODE))
1026 tcode = (opcode >> 12) & ((1 << 4) - 1);
1027 } else {
1028 if (__get_user(opcode, (u32 __user *)epc))
1029 goto out_sigsegv;
1030 /* Immediate versions don't provide a code. */
1031 if (!(opcode & OPCODE))
1032 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001033 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Ralf Baechledf270052008-04-20 16:28:54 +01001035 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001036
1037out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001038 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001039 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001040 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001041
1042out_sigsegv:
1043 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001044 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045}
1046
1047asmlinkage void do_ri(struct pt_regs *regs)
1048{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001049 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1050 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001051 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001052 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001053 unsigned int opcode = 0;
1054 int status = -1;
1055
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001056 /*
1057 * Avoid any kernel code. Just emulate the R2 instruction
1058 * as quickly as possible.
1059 */
1060 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001061 likely(user_mode(regs)) &&
1062 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001063 unsigned long fcr31 = 0;
1064
1065 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001066 switch (status) {
1067 case 0:
1068 case SIGEMT:
1069 task_thread_info(current)->r2_emul_return = 1;
1070 return;
1071 case SIGILL:
1072 goto no_r2_instr;
1073 default:
1074 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001075 &current->thread.cp0_baduaddr,
1076 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001077 task_thread_info(current)->r2_emul_return = 1;
1078 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001079 }
1080 }
1081
1082no_r2_instr:
1083
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001084 prev_state = exception_enter();
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001085
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001086 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
1087 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001088 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 die_if_kernel("Reserved instruction in kernel code", regs);
1091
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001092 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001093 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001094
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001095 if (get_isa16_mode(regs->cp0_epc)) {
1096 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001097
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001098 if (unlikely(get_user(mmop[0], epc) < 0))
1099 status = SIGSEGV;
1100 if (unlikely(get_user(mmop[1], epc) < 0))
1101 status = SIGSEGV;
1102 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001103
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001104 if (status < 0)
1105 status = simulate_rdhwr_mm(regs, opcode);
1106 } else {
1107 if (unlikely(get_user(opcode, epc) < 0))
1108 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001109
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001110 if (!cpu_has_llsc && status < 0)
1111 status = simulate_llsc(regs, opcode);
1112
1113 if (status < 0)
1114 status = simulate_rdhwr_normal(regs, opcode);
1115
1116 if (status < 0)
1117 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001118
1119 if (status < 0)
1120 status = simulate_fp(regs, opcode, old_epc, old31);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001121 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001122
1123 if (status < 0)
1124 status = SIGILL;
1125
1126 if (unlikely(status > 0)) {
1127 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001128 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001129 force_sig(status, current);
1130 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001131
1132out:
1133 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134}
1135
Ralf Baechled223a862007-07-10 17:33:02 +01001136/*
1137 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1138 * emulated more than some threshold number of instructions, force migration to
1139 * a "CPU" that has FP support.
1140 */
1141static void mt_ase_fp_affinity(void)
1142{
1143#ifdef CONFIG_MIPS_MT_FPAFF
1144 if (mt_fpemul_threshold > 0 &&
1145 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1146 /*
1147 * If there's no FPU present, or if the application has already
1148 * restricted the allowed set to exclude any CPUs with FPUs,
1149 * we'll skip the procedure.
1150 */
1151 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1152 cpumask_t tmask;
1153
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001154 current->thread.user_cpus_allowed
1155 = current->cpus_allowed;
1156 cpus_and(tmask, current->cpus_allowed,
1157 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001158 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001159 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001160 }
1161 }
1162#endif /* CONFIG_MIPS_MT_FPAFF */
1163}
1164
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001165/*
1166 * No lock; only written during early bootup by CPU 0.
1167 */
1168static RAW_NOTIFIER_HEAD(cu2_chain);
1169
1170int __ref register_cu2_notifier(struct notifier_block *nb)
1171{
1172 return raw_notifier_chain_register(&cu2_chain, nb);
1173}
1174
1175int cu2_notifier_call_chain(unsigned long val, void *v)
1176{
1177 return raw_notifier_call_chain(&cu2_chain, val, v);
1178}
1179
1180static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001181 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001182{
1183 struct pt_regs *regs = data;
1184
Jayachandran C83bee792013-06-10 06:30:01 +00001185 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001186 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001187 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001188
1189 return NOTIFY_OK;
1190}
1191
Paul Burton97915542015-01-08 12:17:37 +00001192static int wait_on_fp_mode_switch(atomic_t *p)
1193{
1194 /*
1195 * The FP mode for this task is currently being switched. That may
1196 * involve modifications to the format of this tasks FP context which
1197 * make it unsafe to proceed with execution for the moment. Instead,
1198 * schedule some other task.
1199 */
1200 schedule();
1201 return 0;
1202}
1203
Paul Burton1db1af82014-01-27 15:23:11 +00001204static int enable_restore_fp_context(int msa)
1205{
Paul Burtonc9017752014-07-30 08:53:20 +01001206 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001207
Paul Burton97915542015-01-08 12:17:37 +00001208 /*
1209 * If an FP mode switch is currently underway, wait for it to
1210 * complete before proceeding.
1211 */
1212 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1213 wait_on_fp_mode_switch, TASK_KILLABLE);
1214
Paul Burton1db1af82014-01-27 15:23:11 +00001215 if (!used_math()) {
1216 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001217 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001218 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001219 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001220 enable_msa();
Paul Burtonc9017752014-07-30 08:53:20 +01001221 _init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001222 set_thread_flag(TIF_USEDMSA);
1223 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001224 }
Paul Burton762a1f42014-07-11 16:44:35 +01001225 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001226 if (!err)
1227 set_used_math();
1228 return err;
1229 }
1230
1231 /*
1232 * This task has formerly used the FP context.
1233 *
1234 * If this thread has no live MSA vector context then we can simply
1235 * restore the scalar FP context. If it has live MSA vector context
1236 * (that is, it has or may have used MSA since last performing a
1237 * function call) then we'll need to restore the vector context. This
1238 * applies even if we're currently only executing a scalar FP
1239 * instruction. This is because if we were to later execute an MSA
1240 * instruction then we'd either have to:
1241 *
1242 * - Restore the vector context & clobber any registers modified by
1243 * scalar FP instructions between now & then.
1244 *
1245 * or
1246 *
1247 * - Not restore the vector context & lose the most significant bits
1248 * of all vector registers.
1249 *
1250 * Neither of those options is acceptable. We cannot restore the least
1251 * significant bits of the registers now & only restore the most
1252 * significant bits later because the most significant bits of any
1253 * vector registers whose aliased FP register is modified now will have
1254 * been zeroed. We'd have no way to know that when restoring the vector
1255 * context & thus may load an outdated value for the most significant
1256 * bits of a vector register.
1257 */
1258 if (!msa && !thread_msa_context_live())
1259 return own_fpu(1);
1260
1261 /*
1262 * This task is using or has previously used MSA. Thus we require
1263 * that Status.FR == 1.
1264 */
Paul Burton762a1f42014-07-11 16:44:35 +01001265 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001266 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001267 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001268 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001269 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001270
1271 enable_msa();
1272 write_msa_csr(current->thread.fpu.msacsr);
1273 set_thread_flag(TIF_USEDMSA);
1274
1275 /*
1276 * If this is the first time that the task is using MSA and it has
1277 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001278 * FP context which we shouldn't clobber. We do however need to clear
1279 * the upper 64b of each vector register so that this task has no
1280 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001281 */
Paul Burtonc9017752014-07-30 08:53:20 +01001282 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1283 if (!prior_msa && was_fpu_owner) {
1284 _init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001285
1286 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001287 }
Paul Burton1db1af82014-01-27 15:23:11 +00001288
Paul Burtonc9017752014-07-30 08:53:20 +01001289 if (!prior_msa) {
1290 /*
1291 * Restore the least significant 64b of each vector register
1292 * from the existing scalar FP context.
1293 */
1294 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001295
Paul Burtonc9017752014-07-30 08:53:20 +01001296 /*
1297 * The task has not formerly used MSA, so clear the upper 64b
1298 * of each vector register such that it cannot see data left
1299 * behind by another task.
1300 */
1301 _init_msa_upper();
1302 } else {
1303 /* We need to restore the vector context. */
1304 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001305
Paul Burtonc9017752014-07-30 08:53:20 +01001306 /* Restore the scalar FP control & status register */
1307 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001308 write_32bit_cp1_register(CP1_STATUS,
1309 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001310 }
Paul Burton762a1f42014-07-11 16:44:35 +01001311
1312out:
1313 preempt_enable();
1314
Paul Burton1db1af82014-01-27 15:23:11 +00001315 return 0;
1316}
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318asmlinkage void do_cpu(struct pt_regs *regs)
1319{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001320 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001321 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001322 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001323 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001324 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001325 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001327 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001328 unsigned long __maybe_unused flags;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001329 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001331 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1333
Jayachandran C83bee792013-06-10 06:30:01 +00001334 if (cpid != 2)
1335 die_if_kernel("do_cpu invoked from kernel context!", regs);
1336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 switch (cpid) {
1338 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001339 epc = (unsigned int __user *)exception_epc(regs);
1340 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001341 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001342 opcode = 0;
1343 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001345 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001346 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001347
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001348 if (get_isa16_mode(regs->cp0_epc)) {
1349 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001350
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001351 if (unlikely(get_user(mmop[0], epc) < 0))
1352 status = SIGSEGV;
1353 if (unlikely(get_user(mmop[1], epc) < 0))
1354 status = SIGSEGV;
1355 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001356
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001357 if (status < 0)
1358 status = simulate_rdhwr_mm(regs, opcode);
1359 } else {
1360 if (unlikely(get_user(opcode, epc) < 0))
1361 status = SIGSEGV;
1362
1363 if (!cpu_has_llsc && status < 0)
1364 status = simulate_llsc(regs, opcode);
1365
1366 if (status < 0)
1367 status = simulate_rdhwr_normal(regs, opcode);
1368 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001369
1370 if (status < 0)
1371 status = SIGILL;
1372
1373 if (unlikely(status > 0)) {
1374 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001375 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001376 force_sig(status, current);
1377 }
1378
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001379 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001381 case 3:
1382 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001383 * The COP3 opcode space and consequently the CP0.Status.CU3
1384 * bit and the CP0.Cause.CE=3 encoding have been removed as
1385 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1386 * up the space has been reused for COP1X instructions, that
1387 * are enabled by the CP0.Status.CU1 bit and consequently
1388 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1389 * exceptions. Some FPU-less processors that implement one
1390 * of these ISAs however use this code erroneously for COP1X
1391 * instructions. Therefore we redirect this trap to the FP
1392 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001393 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001394 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001395 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001396 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001397 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001398 /* Fall through. */
1399
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001401 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001403 if (raw_cpu_has_fpu && !err)
1404 break;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001405
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001406 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1407 &fault_addr);
1408 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001409
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001410 /*
1411 * We can't allow the emulated instruction to leave
1412 * any of the cause bits set in $fcr31.
1413 */
1414 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1415
1416 /* Send a signal if required. */
1417 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1418 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001420 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001423 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001424 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 }
1426
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001427 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428}
1429
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001430asmlinkage void do_msa_fpe(struct pt_regs *regs)
1431{
1432 enum ctx_state prev_state;
1433
1434 prev_state = exception_enter();
1435 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1436 force_sig(SIGFPE, current);
1437 exception_exit(prev_state);
1438}
1439
Paul Burton1db1af82014-01-27 15:23:11 +00001440asmlinkage void do_msa(struct pt_regs *regs)
1441{
1442 enum ctx_state prev_state;
1443 int err;
1444
1445 prev_state = exception_enter();
1446
1447 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1448 force_sig(SIGILL, current);
1449 goto out;
1450 }
1451
1452 die_if_kernel("do_msa invoked from kernel context!", regs);
1453
1454 err = enable_restore_fp_context(1);
1455 if (err)
1456 force_sig(SIGILL, current);
1457out:
1458 exception_exit(prev_state);
1459}
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461asmlinkage void do_mdmx(struct pt_regs *regs)
1462{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001463 enum ctx_state prev_state;
1464
1465 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001467 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468}
1469
David Daney8bc6d052009-01-05 15:29:58 -08001470/*
1471 * Called with interrupts disabled.
1472 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473asmlinkage void do_watch(struct pt_regs *regs)
1474{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001475 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001476 u32 cause;
1477
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001478 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001480 * Clear WP (bit 22) bit of cause register so we don't loop
1481 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 */
David Daneyb67b2b72008-09-23 00:08:45 -07001483 cause = read_c0_cause();
1484 cause &= ~(1 << 22);
1485 write_c0_cause(cause);
1486
1487 /*
1488 * If the current thread has the watch registers loaded, save
1489 * their values and send SIGTRAP. Otherwise another thread
1490 * left the registers set, clear them and continue.
1491 */
1492 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1493 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001494 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001495 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001496 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001497 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001498 local_irq_enable();
1499 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001500 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501}
1502
1503asmlinkage void do_mcheck(struct pt_regs *regs)
1504{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001505 const int field = 2 * sizeof(unsigned long);
1506 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001507 enum ctx_state prev_state;
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001508
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001509 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001511
1512 if (multi_match) {
Markos Chandras314727f2014-11-12 09:22:15 +00001513 pr_err("Index : %0x\n", read_c0_index());
1514 pr_err("Pagemask: %0x\n", read_c0_pagemask());
1515 pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
1516 pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1517 pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
Markos Chandras26b40ef2014-11-12 09:23:11 +00001518 pr_err("Wired : %0x\n", read_c0_wired());
1519 pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
Markos Chandras31ec86b2014-11-12 09:22:42 +00001520 if (cpu_has_htw) {
1521 pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
1522 pr_err("PWSize : %0*lx\n", field, read_c0_pwsize());
1523 pr_err("PWCtl : %0x\n", read_c0_pwctl());
1524 }
Markos Chandras314727f2014-11-12 09:22:15 +00001525 pr_err("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001526 dump_tlb_all();
1527 }
1528
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001529 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001530
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 /*
1532 * Some chips may have other causes of machine check (e.g. SB1
1533 * graduation timer)
1534 */
1535 panic("Caught Machine Check exception - %scaused by multiple "
1536 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001537 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538}
1539
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001540asmlinkage void do_mt(struct pt_regs *regs)
1541{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001542 int subcode;
1543
Ralf Baechle41c594a2006-04-05 09:45:45 +01001544 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1545 >> VPECONTROL_EXCPT_SHIFT;
1546 switch (subcode) {
1547 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001548 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001549 break;
1550 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001551 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001552 break;
1553 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001554 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001555 break;
1556 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001557 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001558 break;
1559 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001560 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001561 break;
1562 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001563 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001564 break;
1565 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001566 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001567 subcode);
1568 break;
1569 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001570 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1571
1572 force_sig(SIGILL, current);
1573}
1574
1575
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001576asmlinkage void do_dsp(struct pt_regs *regs)
1577{
1578 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001579 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001580
1581 force_sig(SIGILL, current);
1582}
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584asmlinkage void do_reserved(struct pt_regs *regs)
1585{
1586 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001587 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 * caused by a new unknown cpu type or after another deadly
1589 * hard/software error.
1590 */
1591 show_regs(regs);
1592 panic("Caught reserved exception %ld - should not happen.",
1593 (regs->cp0_cause & 0x7f) >> 2);
1594}
1595
Ralf Baechle39b8d522008-04-28 17:14:26 +01001596static int __initdata l1parity = 1;
1597static int __init nol1parity(char *s)
1598{
1599 l1parity = 0;
1600 return 1;
1601}
1602__setup("nol1par", nol1parity);
1603static int __initdata l2parity = 1;
1604static int __init nol2parity(char *s)
1605{
1606 l2parity = 0;
1607 return 1;
1608}
1609__setup("nol2par", nol2parity);
1610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611/*
1612 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1613 * it different ways.
1614 */
1615static inline void parity_protection_init(void)
1616{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001617 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001619 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001620 case CPU_74K:
1621 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001622 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001623 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001624 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001625 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001626 case CPU_QEMU_GENERIC:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001627 {
1628#define ERRCTL_PE 0x80000000
1629#define ERRCTL_L2P 0x00800000
1630 unsigned long errctl;
1631 unsigned int l1parity_present, l2parity_present;
1632
1633 errctl = read_c0_ecc();
1634 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1635
1636 /* probe L1 parity support */
1637 write_c0_ecc(errctl | ERRCTL_PE);
1638 back_to_back_c0_hazard();
1639 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1640
1641 /* probe L2 parity support */
1642 write_c0_ecc(errctl|ERRCTL_L2P);
1643 back_to_back_c0_hazard();
1644 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1645
1646 if (l1parity_present && l2parity_present) {
1647 if (l1parity)
1648 errctl |= ERRCTL_PE;
1649 if (l1parity ^ l2parity)
1650 errctl |= ERRCTL_L2P;
1651 } else if (l1parity_present) {
1652 if (l1parity)
1653 errctl |= ERRCTL_PE;
1654 } else if (l2parity_present) {
1655 if (l2parity)
1656 errctl |= ERRCTL_L2P;
1657 } else {
1658 /* No parity available */
1659 }
1660
1661 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1662
1663 write_c0_ecc(errctl);
1664 back_to_back_c0_hazard();
1665 errctl = read_c0_ecc();
1666 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1667
1668 if (l1parity_present)
1669 printk(KERN_INFO "Cache parity protection %sabled\n",
1670 (errctl & ERRCTL_PE) ? "en" : "dis");
1671
1672 if (l2parity_present) {
1673 if (l1parity_present && l1parity)
1674 errctl ^= ERRCTL_L2P;
1675 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1676 (errctl & ERRCTL_L2P) ? "en" : "dis");
1677 }
1678 }
1679 break;
1680
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001682 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001683 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001684 write_c0_ecc(0x80000000);
1685 back_to_back_c0_hazard();
1686 /* Set the PE bit (bit 31) in the c0_errctl register. */
1687 printk(KERN_INFO "Cache parity protection %sabled\n",
1688 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 break;
1690 case CPU_20KC:
1691 case CPU_25KF:
1692 /* Clear the DE bit (bit 16) in the c0_status register. */
1693 printk(KERN_INFO "Enable cache parity protection for "
1694 "MIPS 20KC/25KF CPUs.\n");
1695 clear_c0_status(ST0_DE);
1696 break;
1697 default:
1698 break;
1699 }
1700}
1701
1702asmlinkage void cache_parity_error(void)
1703{
1704 const int field = 2 * sizeof(unsigned long);
1705 unsigned int reg_val;
1706
1707 /* For the moment, report the problem and hang. */
1708 printk("Cache error exception:\n");
1709 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1710 reg_val = read_c0_cacheerr();
1711 printk("c0_cacheerr == %08x\n", reg_val);
1712
1713 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1714 reg_val & (1<<30) ? "secondary" : "primary",
1715 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001716 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001717 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001718 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1719 reg_val & (1<<29) ? "ED " : "",
1720 reg_val & (1<<28) ? "ET " : "",
1721 reg_val & (1<<27) ? "ES " : "",
1722 reg_val & (1<<26) ? "EE " : "",
1723 reg_val & (1<<25) ? "EB " : "",
1724 reg_val & (1<<24) ? "EI " : "",
1725 reg_val & (1<<23) ? "E1 " : "",
1726 reg_val & (1<<22) ? "E0 " : "");
1727 } else {
1728 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1729 reg_val & (1<<29) ? "ED " : "",
1730 reg_val & (1<<28) ? "ET " : "",
1731 reg_val & (1<<26) ? "EE " : "",
1732 reg_val & (1<<25) ? "EB " : "",
1733 reg_val & (1<<24) ? "EI " : "",
1734 reg_val & (1<<23) ? "E1 " : "",
1735 reg_val & (1<<22) ? "E0 " : "");
1736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1738
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001739#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 if (reg_val & (1<<22))
1741 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1742
1743 if (reg_val & (1<<23))
1744 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1745#endif
1746
1747 panic("Can't handle the cache error!");
1748}
1749
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001750asmlinkage void do_ftlb(void)
1751{
1752 const int field = 2 * sizeof(unsigned long);
1753 unsigned int reg_val;
1754
1755 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001756 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001757 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001758 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1759 read_c0_ecc());
1760 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1761 reg_val = read_c0_cacheerr();
1762 pr_err("c0_cacheerr == %08x\n", reg_val);
1763
1764 if ((reg_val & 0xc0000000) == 0xc0000000) {
1765 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1766 } else {
1767 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1768 reg_val & (1<<30) ? "secondary" : "primary",
1769 reg_val & (1<<31) ? "data" : "insn");
1770 }
1771 } else {
1772 pr_err("FTLB error exception\n");
1773 }
1774 /* Just print the cacheerr bits for now */
1775 cache_parity_error();
1776}
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778/*
1779 * SDBBP EJTAG debug exception handler.
1780 * We skip the instruction and return to the next instruction.
1781 */
1782void ejtag_exception_handler(struct pt_regs *regs)
1783{
1784 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001785 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 unsigned int debug;
1787
Chris Dearman70ae6122006-06-30 12:32:37 +01001788 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 depc = read_c0_depc();
1790 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001791 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 if (debug & 0x80000000) {
1793 /*
1794 * In branch delay slot.
1795 * We cheat a little bit here and use EPC to calculate the
1796 * debug return address (DEPC). EPC is restored after the
1797 * calculation.
1798 */
1799 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001800 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001802 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 depc = regs->cp0_epc;
1804 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001805 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806 } else
1807 depc += 4;
1808 write_c0_depc(depc);
1809
1810#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001811 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 write_c0_debug(debug | 0x100);
1813#endif
1814}
1815
1816/*
1817 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001818 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001820static RAW_NOTIFIER_HEAD(nmi_chain);
1821
1822int register_nmi_notifier(struct notifier_block *nb)
1823{
1824 return raw_notifier_chain_register(&nmi_chain, nb);
1825}
1826
Joe Perchesff2d8b12012-01-12 17:17:21 -08001827void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001829 char str[100];
1830
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001831 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001832 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001833 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1834 smp_processor_id(), regs->cp0_epc);
1835 regs->cp0_epc = read_c0_errorepc();
1836 die(str, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837}
1838
Ralf Baechlee01402b2005-07-14 15:57:16 +00001839#define VECTORSPACING 0x100 /* for EI/VI mode */
1840
1841unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001843unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001845void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846{
1847 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001848 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001850#ifdef CONFIG_CPU_MICROMIPS
1851 /*
1852 * Only the TLB handlers are cache aligned with an even
1853 * address. All other handlers are on an odd address and
1854 * require no modification. Otherwise, MIPS32 mode will
1855 * be entered when handling any TLB exceptions. That
1856 * would be bad...since we must stay in microMIPS mode.
1857 */
1858 if (!(handler & 0x1))
1859 handler |= 1;
1860#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001861 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001864#ifdef CONFIG_CPU_MICROMIPS
1865 unsigned long jump_mask = ~((1 << 27) - 1);
1866#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001867 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001868#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001869 u32 *buf = (u32 *)(ebase + 0x200);
1870 unsigned int k0 = 26;
1871 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1872 uasm_i_j(&buf, handler & ~jump_mask);
1873 uasm_i_nop(&buf);
1874 } else {
1875 UASM_i_LA(&buf, k0, handler);
1876 uasm_i_jr(&buf, k0);
1877 uasm_i_nop(&buf);
1878 }
1879 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 }
1881 return (void *)old_handler;
1882}
1883
Ralf Baechle86a17082013-02-08 01:21:34 +01001884static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001885{
1886 show_regs(get_irq_regs());
1887 panic("Caught unexpected vectored interrupt.");
1888}
1889
Ralf Baechleef300e42007-05-06 18:31:18 +01001890static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001891{
1892 unsigned long handler;
1893 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001894 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001895 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001896 unsigned char *b;
1897
Ralf Baechleb72b7092009-03-30 14:49:44 +02001898 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001899
1900 if (addr == NULL) {
1901 handler = (unsigned long) do_default_vi;
1902 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001903 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001904 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001905 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001906
1907 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1908
Ralf Baechlef6771db2007-11-08 18:02:29 +00001909 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001910 panic("Shadow register set %d not supported", srs);
1911
1912 if (cpu_has_veic) {
1913 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001914 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001915 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001916 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001917 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001918 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001919 }
1920
1921 if (srs == 0) {
1922 /*
1923 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001924 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001925 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001926 extern char except_vec_vi, except_vec_vi_lui;
1927 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001928 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001929 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001930 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001931#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1932 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1933 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1934#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001935 const int lui_offset = &except_vec_vi_lui - vec_start;
1936 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001937#endif
1938 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001939
1940 if (handler_len > VECTORSPACING) {
1941 /*
1942 * Sigh... panicing won't help as the console
1943 * is probably not configured :(
1944 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001945 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001946 }
1947
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001948 set_handler(((unsigned long)b - ebase), vec_start,
1949#ifdef CONFIG_CPU_MICROMIPS
1950 (handler_len - 1));
1951#else
1952 handler_len);
1953#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001954 h = (u16 *)(b + lui_offset);
1955 *h = (handler >> 16) & 0xffff;
1956 h = (u16 *)(b + ori_offset);
1957 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001958 local_flush_icache_range((unsigned long)b,
1959 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001960 }
1961 else {
1962 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001963 * In other cases jump directly to the interrupt handler. It
1964 * is the handler's responsibility to save registers if required
1965 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001966 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001967 u32 insn;
1968
1969 h = (u16 *)b;
1970 /* j handler */
1971#ifdef CONFIG_CPU_MICROMIPS
1972 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1973#else
1974 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1975#endif
1976 h[0] = (insn >> 16) & 0xffff;
1977 h[1] = insn & 0xffff;
1978 h[2] = 0;
1979 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001980 local_flush_icache_range((unsigned long)b,
1981 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001982 }
1983
1984 return (void *)old_handler;
1985}
1986
Ralf Baechleef300e42007-05-06 18:31:18 +01001987void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001988{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001989 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001990}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001991
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992extern void tlb_init(void);
1993
Ralf Baechle42f77542007-10-18 17:48:11 +01001994/*
1995 * Timer interrupt
1996 */
1997int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001998EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001999int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002000
2001/*
2002 * Performance counter IRQ or -1 if shared with timer
2003 */
2004int cp0_perfcount_irq;
2005EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2006
James Hogan8f7ff022015-01-29 11:14:07 +00002007/*
2008 * Fast debug channel IRQ or -1 if not present
2009 */
2010int cp0_fdc_irq;
2011EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2012
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002013static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002014
2015static int __init ulri_disable(char *s)
2016{
2017 pr_info("Disabling ulri\n");
2018 noulri = 1;
2019
2020 return 1;
2021}
2022__setup("noulri", ulri_disable);
2023
James Hoganae4ce452014-03-04 10:20:43 +00002024/* configure STATUS register */
2025static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 /*
2028 * Disable coprocessors and select 32-bit or 64-bit addressing
2029 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2030 * flag that some firmware may have left set and the TS bit (for
2031 * IP27). Set XX for ISA IV code to work.
2032 */
James Hoganae4ce452014-03-04 10:20:43 +00002033 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002034#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2036#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002037 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002039 if (cpu_has_dsp)
2040 status_set |= ST0_MX;
2041
Ralf Baechleb38c7392006-02-07 01:20:43 +00002042 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002044}
2045
2046/* configure HWRENA register */
2047static void configure_hwrena(void)
2048{
2049 unsigned int hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002051 if (cpu_has_mips_r2_r6)
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002052 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01002053
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002054 if (!noulri && cpu_has_userlocal)
2055 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01002056
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002057 if (hwrena)
2058 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002059}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002060
James Hoganae4ce452014-03-04 10:20:43 +00002061static void configure_exception_vector(void)
2062{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002063 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002064 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002065 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002066 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002067 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002068 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002069 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002070 if (cpu_has_divec) {
2071 if (cpu_has_mipsmt) {
2072 unsigned int vpflags = dvpe();
2073 set_c0_cause(CAUSEF_IV);
2074 evpe(vpflags);
2075 } else
2076 set_c0_cause(CAUSEF_IV);
2077 }
James Hoganae4ce452014-03-04 10:20:43 +00002078}
2079
2080void per_cpu_trap_init(bool is_boot_cpu)
2081{
2082 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002083
2084 configure_status();
2085 configure_hwrena();
2086
James Hoganae4ce452014-03-04 10:20:43 +00002087 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002088
2089 /*
2090 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2091 *
2092 * o read IntCtl.IPTI to determine the timer interrupt
2093 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002094 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002095 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002096 if (cpu_has_mips_r2_r6) {
David VomLehn010c1082009-12-21 17:49:22 -08002097 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2098 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2099 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002100 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2101 if (!cp0_fdc_irq)
2102 cp0_fdc_irq = -1;
2103
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002104 } else {
2105 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002106 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002107 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002108 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002109 }
2110
David Daney48c4ac92013-05-13 13:56:44 -07002111 if (!cpu_data[cpu].asid_cache)
2112 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
2114 atomic_inc(&init_mm.mm_count);
2115 current->active_mm = &init_mm;
2116 BUG_ON(current->mm);
2117 enter_lazy_tlb(&init_mm, current);
2118
David Daney6650df32012-05-15 00:04:50 -07002119 /* Boot CPU's cache setup in setup_arch(). */
2120 if (!is_boot_cpu)
2121 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01002122 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002123 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124}
2125
Ralf Baechlee01402b2005-07-14 15:57:16 +00002126/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002127void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002128{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002129#ifdef CONFIG_CPU_MICROMIPS
2130 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2131#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002132 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002133#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002134 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002135}
2136
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002137static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002138 "Trying to set NULL cache error exception handler";
2139
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002140/*
2141 * Install uncached CPU exception handler.
2142 * This is suitable only for the cache error exception which is the only
2143 * exception handler that is being run uncached.
2144 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002145void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002146 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002147{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002148 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002149
Ralf Baechle641e97f2007-10-11 23:46:05 +01002150 if (!addr)
2151 panic(panic_null_cerr);
2152
Ralf Baechlee01402b2005-07-14 15:57:16 +00002153 memcpy((void *)(uncached_ebase + offset), addr, size);
2154}
2155
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002156static int __initdata rdhwr_noopt;
2157static int __init set_rdhwr_noopt(char *str)
2158{
2159 rdhwr_noopt = 1;
2160 return 1;
2161}
2162
2163__setup("rdhwr_noopt", set_rdhwr_noopt);
2164
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165void __init trap_init(void)
2166{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002167 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002169 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002171
2172 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173
Jason Wessel88547002008-07-29 15:58:53 -05002174#if defined(CONFIG_KGDB)
2175 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01002176 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05002177#endif
2178
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002179 if (cpu_has_veic || cpu_has_vint) {
2180 unsigned long size = 0x200 + VECTORSPACING*64;
2181 ebase = (unsigned long)
2182 __alloc_bootmem(size, 1 << fls(size), 0);
2183 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08002184#ifdef CONFIG_KVM_GUEST
2185#define KVM_GUEST_KSEG0 0x40000000
2186 ebase = KVM_GUEST_KSEG0;
2187#else
2188 ebase = CKSEG0;
2189#endif
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002190 if (cpu_has_mips_r2_r6)
David Daney566f74f2008-10-23 17:56:35 -07002191 ebase += (read_c0_ebase() & 0x3ffff000);
2192 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002193
Steven J. Hillc6213c62013-06-05 21:25:17 +00002194 if (cpu_has_mmips) {
2195 unsigned int config3 = read_c0_config3();
2196
2197 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2198 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2199 else
2200 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2201 }
2202
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002203 if (board_ebase_setup)
2204 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002205 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
2207 /*
2208 * Copy the generic exception handlers to their final destination.
2209 * This will be overriden later as suitable for a particular
2210 * configuration.
2211 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002212 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
2214 /*
2215 * Setup default vectors
2216 */
2217 for (i = 0; i <= 31; i++)
2218 set_except_vector(i, handle_reserved);
2219
2220 /*
2221 * Copy the EJTAG debug exception vector handler code to it's final
2222 * destination.
2223 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002224 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002225 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226
2227 /*
2228 * Only some CPUs have the watch exceptions.
2229 */
2230 if (cpu_has_watch)
2231 set_except_vector(23, handle_watch);
2232
2233 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002234 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002236 if (cpu_has_veic || cpu_has_vint) {
2237 int nvec = cpu_has_veic ? 64 : 8;
2238 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002239 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002240 }
2241 else if (cpu_has_divec)
2242 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243
2244 /*
2245 * Some CPUs can enable/disable for cache parity detection, but does
2246 * it different ways.
2247 */
2248 parity_protection_init();
2249
2250 /*
2251 * The Data Bus Errors / Instruction Bus Errors are signaled
2252 * by external hardware. Therefore these two exceptions
2253 * may have board specific handlers.
2254 */
2255 if (board_be_init)
2256 board_be_init();
2257
Ralf Baechlef94d9a82013-05-21 17:30:36 +02002258 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
2259 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 set_except_vector(1, handle_tlbm);
2261 set_except_vector(2, handle_tlbl);
2262 set_except_vector(3, handle_tlbs);
2263
2264 set_except_vector(4, handle_adel);
2265 set_except_vector(5, handle_ades);
2266
2267 set_except_vector(6, handle_ibe);
2268 set_except_vector(7, handle_dbe);
2269
2270 set_except_vector(8, handle_sys);
2271 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002272 set_except_vector(10, rdhwr_noopt ? handle_ri :
2273 (cpu_has_vtag_icache ?
2274 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 set_except_vector(11, handle_cpu);
2276 set_except_vector(12, handle_ov);
2277 set_except_vector(13, handle_tr);
Paul Burton2bcb3fb2014-01-27 15:23:12 +00002278 set_except_vector(14, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279
Ralf Baechle10cc3522007-10-11 23:46:15 +01002280 if (current_cpu_type() == CPU_R6000 ||
2281 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 /*
2283 * The R6000 is the only R-series CPU that features a machine
2284 * check exception (similar to the R4000 cache error) and
2285 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002286 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 * current list of targets for Linux/MIPS.
2288 * (Duh, crap, there is someone with a triple R6k machine)
2289 */
2290 //set_except_vector(14, handle_mc);
2291 //set_except_vector(15, handle_ndc);
2292 }
2293
Ralf Baechlee01402b2005-07-14 15:57:16 +00002294
2295 if (board_nmi_handler_setup)
2296 board_nmi_handler_setup();
2297
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002298 if (cpu_has_fpu && !cpu_has_nofpuex)
2299 set_except_vector(15, handle_fpe);
2300
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00002301 set_except_vector(16, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002302
2303 if (cpu_has_rixiex) {
2304 set_except_vector(19, tlb_do_page_fault_0);
2305 set_except_vector(20, tlb_do_page_fault_0);
2306 }
2307
Paul Burton1db1af82014-01-27 15:23:11 +00002308 set_except_vector(21, handle_msa);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002309 set_except_vector(22, handle_mdmx);
2310
2311 if (cpu_has_mcheck)
2312 set_except_vector(24, handle_mcheck);
2313
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002314 if (cpu_has_mipsmt)
2315 set_except_vector(25, handle_mt);
2316
Chris Dearmanacaec422007-05-24 22:30:18 +01002317 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002318
David Daneyfcbf1df2012-05-15 00:04:46 -07002319 if (board_cache_error_setup)
2320 board_cache_error_setup();
2321
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002322 if (cpu_has_vce)
2323 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002324 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002325 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002326 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002327 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002328 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002329
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002330 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002331
2332 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002333
Ralf Baechle4483b152010-08-05 13:25:59 +01002334 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335}
James Hoganae4ce452014-03-04 10:20:43 +00002336
2337static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2338 void *v)
2339{
2340 switch (cmd) {
2341 case CPU_PM_ENTER_FAILED:
2342 case CPU_PM_EXIT:
2343 configure_status();
2344 configure_hwrena();
2345 configure_exception_vector();
2346
2347 /* Restore register with CPU number for TLB handlers */
2348 TLBMISS_HANDLER_RESTORE();
2349
2350 break;
2351 }
2352
2353 return NOTIFY_OK;
2354}
2355
2356static struct notifier_block trap_pm_notifier_block = {
2357 .notifier_call = trap_pm_notifier,
2358};
2359
2360static int __init trap_pm_init(void)
2361{
2362 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2363}
2364arch_initcall(trap_pm_init);