blob: cb14db3c57646e22a467e092059d4f084538f447 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020016#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050018#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/sched.h>
22#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/spinlock.h>
24#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000025#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020026#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010027#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050028#include <linux/kgdb.h>
29#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070030#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000031#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050032#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080034#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#include <asm/bootinfo.h>
37#include <asm/branch.h>
38#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000039#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/cpu.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000041#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000043#include <asm/fpu_emulator.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000044#include <asm/mipsregs.h>
45#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/module.h>
47#include <asm/pgtable.h>
48#include <asm/ptrace.h>
49#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/tlbdebug.h>
51#include <asm/traps.h>
52#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070053#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090056#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010057#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090059extern void check_wait(void);
60extern asmlinkage void r4k_wait(void);
61extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010062extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010063extern u32 handle_tlbl[];
64extern u32 handle_tlbs[];
65extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070066extern asmlinkage void handle_adel(void);
67extern asmlinkage void handle_ades(void);
68extern asmlinkage void handle_ibe(void);
69extern asmlinkage void handle_dbe(void);
70extern asmlinkage void handle_sys(void);
71extern asmlinkage void handle_bp(void);
72extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090073extern asmlinkage void handle_ri_rdhwr_vivt(void);
74extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075extern asmlinkage void handle_cpu(void);
76extern asmlinkage void handle_ov(void);
77extern asmlinkage void handle_tr(void);
78extern asmlinkage void handle_fpe(void);
79extern asmlinkage void handle_mdmx(void);
80extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000081extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000082extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern asmlinkage void handle_mcheck(void);
84extern asmlinkage void handle_reserved(void);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086void (*board_be_init)(void);
87int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000088void (*board_nmi_handler_setup)(void);
89void (*board_ejtag_handler_setup)(void);
90void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000091void (*board_ebase_setup)(void);
David Daneyfcbf1df2012-05-15 00:04:46 -070092void __cpuinitdata(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020094static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090095{
Ralf Baechle39b8d522008-04-28 17:14:26 +010096 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090097 unsigned long addr;
98
99 printk("Call Trace:");
100#ifdef CONFIG_KALLSYMS
101 printk("\n");
102#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200103 while (!kstack_end(sp)) {
104 unsigned long __user *p =
105 (unsigned long __user *)(unsigned long)sp++;
106 if (__get_user(addr, p)) {
107 printk(" (Bad stack address)");
108 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200110 if (__kernel_text_address(addr))
111 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200113 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900114}
115
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900116#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900117int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900118static int __init set_raw_show_trace(char *str)
119{
120 raw_show_trace = 1;
121 return 1;
122}
123__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900124#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200125
Ralf Baechleeae23f22007-10-14 23:27:21 +0100126static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200128 unsigned long sp = regs->regs[29];
129 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900130 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131
Vincent Wene909be82012-07-19 09:11:16 +0200132 if (!task)
133 task = current;
134
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900135 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200136 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900137 return;
138 }
139 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200141 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900142 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200143 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144 printk("\n");
145}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147/*
148 * This routine abuses get_user()/put_user() to reference pointers
149 * with at least a bit of error checking ...
150 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100151static void show_stacktrace(struct task_struct *task,
152 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
154 const int field = 2 * sizeof(unsigned long);
155 long stackdata;
156 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900157 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 printk("Stack :");
160 i = 0;
161 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
162 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100163 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 if (i > 39) {
165 printk(" ...");
166 break;
167 }
168
169 if (__get_user(stackdata, sp++)) {
170 printk(" (Bad stack address)");
171 break;
172 }
173
174 printk(" %0*lx", field, stackdata);
175 i++;
176 }
177 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200178 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900179}
180
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900181void show_stack(struct task_struct *task, unsigned long *sp)
182{
183 struct pt_regs regs;
184 if (sp) {
185 regs.regs[29] = (unsigned long)sp;
186 regs.regs[31] = 0;
187 regs.cp0_epc = 0;
188 } else {
189 if (task && task != current) {
190 regs.regs[29] = task->thread.reg29;
191 regs.regs[31] = 0;
192 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500193#ifdef CONFIG_KGDB_KDB
194 } else if (atomic_read(&kgdb_active) != -1 &&
195 kdb_current_regs) {
196 memcpy(&regs, kdb_current_regs, sizeof(regs));
197#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198 } else {
199 prepare_frametrace(&regs);
200 }
201 }
202 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203}
204
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900205static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
207 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100208 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 printk("\nCode:");
211
Ralf Baechle39b8d522008-04-28 17:14:26 +0100212 if ((unsigned long)pc & 1)
213 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 for(i = -3 ; i < 6 ; i++) {
215 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100216 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 printk(" (Bad address in epc)\n");
218 break;
219 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100220 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 }
222}
223
Ralf Baechleeae23f22007-10-14 23:27:21 +0100224static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 const int field = 2 * sizeof(unsigned long);
227 unsigned int cause = regs->cp0_cause;
228 int i;
229
Tejun Heoa43cb952013-04-30 15:27:17 -0700230 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 /*
233 * Saved main processor registers
234 */
235 for (i = 0; i < 32; ) {
236 if ((i % 4) == 0)
237 printk("$%2d :", i);
238 if (i == 0)
239 printk(" %0*lx", field, 0UL);
240 else if (i == 26 || i == 27)
241 printk(" %*s", field, "");
242 else
243 printk(" %0*lx", field, regs->regs[i]);
244
245 i++;
246 if ((i % 4) == 0)
247 printk("\n");
248 }
249
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100250#ifdef CONFIG_CPU_HAS_SMARTMIPS
251 printk("Acx : %0*lx\n", field, regs->acx);
252#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 printk("Hi : %0*lx\n", field, regs->hi);
254 printk("Lo : %0*lx\n", field, regs->lo);
255
256 /*
257 * Saved cp0 registers
258 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100259 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
260 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100262 printk("ra : %0*lx %pS\n", field, regs->regs[31],
263 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
Ralf Baechle70342282013-01-22 12:59:30 +0100265 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000267 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
268 if (regs->cp0_status & ST0_KUO)
269 printk("KUo ");
270 if (regs->cp0_status & ST0_IEO)
271 printk("IEo ");
272 if (regs->cp0_status & ST0_KUP)
273 printk("KUp ");
274 if (regs->cp0_status & ST0_IEP)
275 printk("IEp ");
276 if (regs->cp0_status & ST0_KUC)
277 printk("KUc ");
278 if (regs->cp0_status & ST0_IEC)
279 printk("IEc ");
280 } else {
281 if (regs->cp0_status & ST0_KX)
282 printk("KX ");
283 if (regs->cp0_status & ST0_SX)
284 printk("SX ");
285 if (regs->cp0_status & ST0_UX)
286 printk("UX ");
287 switch (regs->cp0_status & ST0_KSU) {
288 case KSU_USER:
289 printk("USER ");
290 break;
291 case KSU_SUPERVISOR:
292 printk("SUPERVISOR ");
293 break;
294 case KSU_KERNEL:
295 printk("KERNEL ");
296 break;
297 default:
298 printk("BAD_MODE ");
299 break;
300 }
301 if (regs->cp0_status & ST0_ERL)
302 printk("ERL ");
303 if (regs->cp0_status & ST0_EXL)
304 printk("EXL ");
305 if (regs->cp0_status & ST0_IE)
306 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 printk("\n");
309
310 printk("Cause : %08x\n", cause);
311
312 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
313 if (1 <= cause && cause <= 5)
314 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
315
Ralf Baechle9966db252007-10-11 23:46:17 +0100316 printk("PrId : %08x (%s)\n", read_c0_prid(),
317 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318}
319
Ralf Baechleeae23f22007-10-14 23:27:21 +0100320/*
321 * FIXME: really the generic show_regs should take a const pointer argument.
322 */
323void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100325 __show_regs((struct pt_regs *)regs);
326}
327
David Daneyc1bf2072010-08-03 11:22:20 -0700328void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100329{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100330 const int field = 2 * sizeof(unsigned long);
331
Ralf Baechleeae23f22007-10-14 23:27:21 +0100332 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100334 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
335 current->comm, current->pid, current_thread_info(), current,
336 field, current_thread_info()->tp_value);
337 if (cpu_has_userlocal) {
338 unsigned long tls;
339
340 tls = read_c0_userlocal();
341 if (tls != current_thread_info()->tp_value)
342 printk("*HwTLS: %0*lx\n", field, tls);
343 }
344
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900345 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900346 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 printk("\n");
348}
349
David Daney70dc6f02010-08-03 15:44:43 -0700350static int regs_to_trapnr(struct pt_regs *regs)
351{
352 return (regs->cp0_cause >> 2) & 0x1f;
353}
354
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000355static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
David Daney70dc6f02010-08-03 15:44:43 -0700357void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358{
359 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400360 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100361#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500362 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100363#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Nathan Lynch8742cd22011-09-30 13:49:35 -0500365 oops_enter();
366
Ralf Baechle10423c92011-05-13 10:33:28 +0100367 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
368 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000371 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500372#ifdef CONFIG_MIPS_MT_SMTC
373 dvpret = dvpe();
374#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100375 bust_spinlocks(1);
376#ifdef CONFIG_MIPS_MT_SMTC
377 mips_mt_regdump(dvpret);
378#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400379
Ralf Baechle178086c2005-10-13 17:07:54 +0100380 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030382 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000383 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200384
Nathan Lynch8742cd22011-09-30 13:49:35 -0500385 oops_exit();
386
Maxime Bizond4fd1982006-07-20 18:52:02 +0200387 if (in_interrupt())
388 panic("Fatal exception in interrupt");
389
390 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000391 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200392 ssleep(5);
393 panic("Fatal exception");
394 }
395
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200396 if (regs && kexec_should_crash(current))
397 crash_kexec(regs);
398
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400399 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400}
401
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200402extern struct exception_table_entry __start___dbe_table[];
403extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000405__asm__(
406" .section __dbe_table, \"a\"\n"
407" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409/* Given an address, look for it in the exception tables. */
410static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
411{
412 const struct exception_table_entry *e;
413
414 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
415 if (!e)
416 e = search_module_dbetables(addr);
417 return e;
418}
419
420asmlinkage void do_be(struct pt_regs *regs)
421{
422 const int field = 2 * sizeof(unsigned long);
423 const struct exception_table_entry *fixup = NULL;
424 int data = regs->cp0_cause & 4;
425 int action = MIPS_BE_FATAL;
426
Ralf Baechle70342282013-01-22 12:59:30 +0100427 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 if (data && !user_mode(regs))
429 fixup = search_dbe_tables(exception_epc(regs));
430
431 if (fixup)
432 action = MIPS_BE_FIXUP;
433
434 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900435 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 switch (action) {
438 case MIPS_BE_DISCARD:
439 return;
440 case MIPS_BE_FIXUP:
441 if (fixup) {
442 regs->cp0_epc = fixup->nextinsn;
443 return;
444 }
445 break;
446 default:
447 break;
448 }
449
450 /*
451 * Assume it would be too dangerous to continue ...
452 */
453 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
454 data ? "Data" : "Instruction",
455 field, regs->cp0_epc, field, regs->regs[31]);
David Daney70dc6f02010-08-03 15:44:43 -0700456 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
Jason Wessel88547002008-07-29 15:58:53 -0500457 == NOTIFY_STOP)
458 return;
459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 die_if_kernel("Oops", regs);
461 force_sig(SIGBUS, current);
462}
463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100465 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 */
467
468#define OPCODE 0xfc000000
469#define BASE 0x03e00000
470#define RT 0x001f0000
471#define OFFSET 0x0000ffff
472#define LL 0xc0000000
473#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100474#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000475#define SPEC3 0x7c000000
476#define RD 0x0000f800
477#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000479#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500481/* microMIPS definitions */
482#define MM_POOL32A_FUNC 0xfc00ffff
483#define MM_RDHWR 0x00006b3c
484#define MM_RS 0x001f0000
485#define MM_RT 0x03e00000
486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487/*
488 * The ll_bit is cleared by r*_switch.S
489 */
490
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200491unsigned int ll_bit;
492struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100494static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000496 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /*
500 * analyse the ll instruction that just caused a ri exception
501 * and put the referenced address to addr.
502 */
503
504 /* sign extend offset */
505 offset = opcode & OFFSET;
506 offset <<= 16;
507 offset >>= 16;
508
Ralf Baechlefe00f942005-03-01 19:22:29 +0000509 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000510 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100512 if ((unsigned long)vaddr & 3)
513 return SIGBUS;
514 if (get_user(value, vaddr))
515 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517 preempt_disable();
518
519 if (ll_task == NULL || ll_task == current) {
520 ll_bit = 1;
521 } else {
522 ll_bit = 0;
523 }
524 ll_task = current;
525
526 preempt_enable();
527
528 regs->regs[(opcode & RT) >> 16] = value;
529
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100530 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531}
532
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100533static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000535 unsigned long __user *vaddr;
536 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 /*
540 * analyse the sc instruction that just caused a ri exception
541 * and put the referenced address to addr.
542 */
543
544 /* sign extend offset */
545 offset = opcode & OFFSET;
546 offset <<= 16;
547 offset >>= 16;
548
Ralf Baechlefe00f942005-03-01 19:22:29 +0000549 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000550 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 reg = (opcode & RT) >> 16;
552
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100553 if ((unsigned long)vaddr & 3)
554 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
556 preempt_disable();
557
558 if (ll_bit == 0 || ll_task != current) {
559 regs->regs[reg] = 0;
560 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100561 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 }
563
564 preempt_enable();
565
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100566 if (put_user(regs->regs[reg], vaddr))
567 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 regs->regs[reg] = 1;
570
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100571 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
573
574/*
575 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
576 * opcodes are supposed to result in coprocessor unusable exceptions if
577 * executed on ll/sc-less processors. That's the theory. In practice a
578 * few processors such as NEC's VR4100 throw reserved instruction exceptions
579 * instead, so we're doing the emulation thing in both exception handlers.
580 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100581static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800583 if ((opcode & OPCODE) == LL) {
584 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200585 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800587 }
588 if ((opcode & OPCODE) == SC) {
589 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200590 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100591 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800592 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100594 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595}
596
Ralf Baechle3c370262005-04-13 17:43:59 +0000597/*
598 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100599 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000600 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500601static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000602{
Al Virodc8f6022006-01-12 01:06:07 -0800603 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000604
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500605 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
606 1, regs, 0);
607 switch (rd) {
608 case 0: /* CPU number */
609 regs->regs[rt] = smp_processor_id();
610 return 0;
611 case 1: /* SYNCI length */
612 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
613 current_cpu_data.icache.linesz);
614 return 0;
615 case 2: /* Read count register */
616 regs->regs[rt] = read_c0_count();
617 return 0;
618 case 3: /* Count register resolution */
619 switch (current_cpu_data.cputype) {
620 case CPU_20KC:
621 case CPU_25KF:
622 regs->regs[rt] = 1;
623 break;
624 default:
625 regs->regs[rt] = 2;
626 }
627 return 0;
628 case 29:
629 regs->regs[rt] = ti->tp_value;
630 return 0;
631 default:
632 return -1;
633 }
634}
635
636static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
637{
Ralf Baechle3c370262005-04-13 17:43:59 +0000638 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
639 int rd = (opcode & RD) >> 11;
640 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500641
642 simulate_rdhwr(regs, rd, rt);
643 return 0;
644 }
645
646 /* Not ours. */
647 return -1;
648}
649
650static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
651{
652 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
653 int rd = (opcode & MM_RS) >> 16;
654 int rt = (opcode & MM_RT) >> 21;
655 simulate_rdhwr(regs, rd, rt);
656 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000657 }
658
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500659 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100660 return -1;
661}
Ralf Baechlee5679882006-11-30 01:14:47 +0000662
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100663static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
664{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800665 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
666 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200667 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100668 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800669 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100670
671 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000672}
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674asmlinkage void do_ov(struct pt_regs *regs)
675{
676 siginfo_t info;
677
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000678 die_if_kernel("Integer overflow", regs);
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 info.si_code = FPE_INTOVF;
681 info.si_signo = SIGFPE;
682 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000683 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 force_sig_info(SIGFPE, &info, current);
685}
686
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500687int process_fpemu_return(int sig, void __user *fault_addr)
David Daney515b0292010-10-21 16:32:26 -0700688{
689 if (sig == SIGSEGV || sig == SIGBUS) {
690 struct siginfo si = {0};
691 si.si_addr = fault_addr;
692 si.si_signo = sig;
693 if (sig == SIGSEGV) {
694 if (find_vma(current->mm, (unsigned long)fault_addr))
695 si.si_code = SEGV_ACCERR;
696 else
697 si.si_code = SEGV_MAPERR;
698 } else {
699 si.si_code = BUS_ADRERR;
700 }
701 force_sig_info(sig, &si, current);
702 return 1;
703 } else if (sig) {
704 force_sig(sig, current);
705 return 1;
706 } else {
707 return 0;
708 }
709}
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711/*
712 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
713 */
714asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
715{
David Daney515b0292010-10-21 16:32:26 -0700716 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100717
David Daney70dc6f02010-08-03 15:44:43 -0700718 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
Jason Wessel88547002008-07-29 15:58:53 -0500719 == NOTIFY_STOP)
720 return;
Chris Dearman57725f92006-06-30 23:35:28 +0100721 die_if_kernel("FP exception in kernel code", regs);
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 if (fcr31 & FPU_CSR_UNI_X) {
724 int sig;
David Daney515b0292010-10-21 16:32:26 -0700725 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000728 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 * software emulator on-board, let's use it...
730 *
731 * Force FPU to dump state into task/thread context. We're
732 * moving a lot of data here for what is probably a single
733 * instruction, but the alternative is to pre-decode the FP
734 * register operands before invoking the emulator, which seems
735 * a bit extreme for what should be an infrequent event.
736 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000737 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900738 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700741 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
742 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744 /*
745 * We can't allow the emulated instruction to leave any of
746 * the cause bit set in $fcr31.
747 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900748 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100751 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
753 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700754 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100757 } else if (fcr31 & FPU_CSR_INV_X)
758 info.si_code = FPE_FLTINV;
759 else if (fcr31 & FPU_CSR_DIV_X)
760 info.si_code = FPE_FLTDIV;
761 else if (fcr31 & FPU_CSR_OVF_X)
762 info.si_code = FPE_FLTOVF;
763 else if (fcr31 & FPU_CSR_UDF_X)
764 info.si_code = FPE_FLTUND;
765 else if (fcr31 & FPU_CSR_INE_X)
766 info.si_code = FPE_FLTRES;
767 else
768 info.si_code = __SI_FAULT;
769 info.si_signo = SIGFPE;
770 info.si_errno = 0;
771 info.si_addr = (void __user *) regs->cp0_epc;
772 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773}
774
Ralf Baechledf270052008-04-20 16:28:54 +0100775static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
776 const char *str)
777{
778 siginfo_t info;
779 char b[40];
780
Jason Wessel5dd11d52010-05-20 21:04:26 -0500781#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700782 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500783 return;
784#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
785
David Daney70dc6f02010-08-03 15:44:43 -0700786 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500787 return;
788
Ralf Baechledf270052008-04-20 16:28:54 +0100789 /*
790 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
791 * insns, even for trap and break codes that indicate arithmetic
792 * failures. Weird ...
793 * But should we continue the brokenness??? --macro
794 */
795 switch (code) {
796 case BRK_OVERFLOW:
797 case BRK_DIVZERO:
798 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
799 die_if_kernel(b, regs);
800 if (code == BRK_DIVZERO)
801 info.si_code = FPE_INTDIV;
802 else
803 info.si_code = FPE_INTOVF;
804 info.si_signo = SIGFPE;
805 info.si_errno = 0;
806 info.si_addr = (void __user *) regs->cp0_epc;
807 force_sig_info(SIGFPE, &info, current);
808 break;
809 case BRK_BUG:
810 die_if_kernel("Kernel bug detected", regs);
811 force_sig(SIGTRAP, current);
812 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000813 case BRK_MEMU:
814 /*
815 * Address errors may be deliberately induced by the FPU
816 * emulator to retake control of the CPU after executing the
817 * instruction in the delay slot of an emulated branch.
818 *
819 * Terminate if exception was recognized as a delay slot return
820 * otherwise handle as normal.
821 */
822 if (do_dsemulret(regs))
823 return;
824
825 die_if_kernel("Math emu break/trap", regs);
826 force_sig(SIGTRAP, current);
827 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100828 default:
829 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
830 die_if_kernel(b, regs);
831 force_sig(SIGTRAP, current);
832 }
833}
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835asmlinkage void do_bp(struct pt_regs *regs)
836{
837 unsigned int opcode, bcode;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500838 unsigned long epc;
839 u16 instr[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500841 if (get_isa16_mode(regs->cp0_epc)) {
842 /* Calculate EPC. */
843 epc = exception_epc(regs);
844 if (cpu_has_mmips) {
845 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
846 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
847 goto out_sigsegv;
848 opcode = (instr[0] << 16) | instr[1];
849 } else {
850 /* MIPS16e mode */
851 if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
852 goto out_sigsegv;
853 bcode = (instr[0] >> 6) & 0x3f;
854 do_trap_or_bp(regs, bcode, "Break");
855 return;
856 }
857 } else {
858 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
859 goto out_sigsegv;
860 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862 /*
863 * There is the ancient bug in the MIPS assemblers that the break
864 * code starts left to bit 16 instead to bit 6 in the opcode.
865 * Gas is bug-compatible, but not always, grrr...
866 * We handle both cases with a simple heuristics. --macro
867 */
868 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100869 if (bcode >= (1 << 10))
870 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
David Daneyc1bf2072010-08-03 11:22:20 -0700872 /*
873 * notify the kprobe handlers, if instruction is likely to
874 * pertain to them.
875 */
876 switch (bcode) {
877 case BRK_KPROBE_BP:
David Daney70dc6f02010-08-03 15:44:43 -0700878 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700879 return;
880 else
881 break;
882 case BRK_KPROBE_SSTEPBP:
David Daney70dc6f02010-08-03 15:44:43 -0700883 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700884 return;
885 else
886 break;
887 default:
888 break;
889 }
890
Ralf Baechledf270052008-04-20 16:28:54 +0100891 do_trap_or_bp(regs, bcode, "Break");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900892 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000893
894out_sigsegv:
895 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896}
897
898asmlinkage void do_tr(struct pt_regs *regs)
899{
900 unsigned int opcode, tcode = 0;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500901 u16 instr[2];
902 unsigned long epc = exception_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500904 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc))) ||
905 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2))))
906 goto out_sigsegv;
907 opcode = (instr[0] << 16) | instr[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
909 /* Immediate versions don't provide a code. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500910 if (!(opcode & OPCODE)) {
911 if (get_isa16_mode(regs->cp0_epc))
912 /* microMIPS */
913 tcode = (opcode >> 12) & 0x1f;
914 else
915 tcode = ((opcode >> 6) & ((1 << 10) - 1));
916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
Ralf Baechledf270052008-04-20 16:28:54 +0100918 do_trap_or_bp(regs, tcode, "Trap");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900919 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000920
921out_sigsegv:
922 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923}
924
925asmlinkage void do_ri(struct pt_regs *regs)
926{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100927 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
928 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500929 unsigned long old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100930 unsigned int opcode = 0;
931 int status = -1;
932
David Daney70dc6f02010-08-03 15:44:43 -0700933 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
Jason Wessel88547002008-07-29 15:58:53 -0500934 == NOTIFY_STOP)
935 return;
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 die_if_kernel("Reserved instruction in kernel code", regs);
938
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100939 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000940 return;
941
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500942 if (get_isa16_mode(regs->cp0_epc)) {
943 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100944
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500945 if (unlikely(get_user(mmop[0], epc) < 0))
946 status = SIGSEGV;
947 if (unlikely(get_user(mmop[1], epc) < 0))
948 status = SIGSEGV;
949 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100950
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500951 if (status < 0)
952 status = simulate_rdhwr_mm(regs, opcode);
953 } else {
954 if (unlikely(get_user(opcode, epc) < 0))
955 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100956
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500957 if (!cpu_has_llsc && status < 0)
958 status = simulate_llsc(regs, opcode);
959
960 if (status < 0)
961 status = simulate_rdhwr_normal(regs, opcode);
962
963 if (status < 0)
964 status = simulate_sync(regs, opcode);
965 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100966
967 if (status < 0)
968 status = SIGILL;
969
970 if (unlikely(status > 0)) {
971 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500972 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100973 force_sig(status, current);
974 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
Ralf Baechled223a862007-07-10 17:33:02 +0100977/*
978 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
979 * emulated more than some threshold number of instructions, force migration to
980 * a "CPU" that has FP support.
981 */
982static void mt_ase_fp_affinity(void)
983{
984#ifdef CONFIG_MIPS_MT_FPAFF
985 if (mt_fpemul_threshold > 0 &&
986 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
987 /*
988 * If there's no FPU present, or if the application has already
989 * restricted the allowed set to exclude any CPUs with FPUs,
990 * we'll skip the procedure.
991 */
992 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
993 cpumask_t tmask;
994
Kevin D. Kissell9cc12362008-09-09 21:33:36 +0200995 current->thread.user_cpus_allowed
996 = current->cpus_allowed;
997 cpus_and(tmask, current->cpus_allowed,
998 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +0100999 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001000 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001001 }
1002 }
1003#endif /* CONFIG_MIPS_MT_FPAFF */
1004}
1005
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001006/*
1007 * No lock; only written during early bootup by CPU 0.
1008 */
1009static RAW_NOTIFIER_HEAD(cu2_chain);
1010
1011int __ref register_cu2_notifier(struct notifier_block *nb)
1012{
1013 return raw_notifier_chain_register(&cu2_chain, nb);
1014}
1015
1016int cu2_notifier_call_chain(unsigned long val, void *v)
1017{
1018 return raw_notifier_call_chain(&cu2_chain, val, v);
1019}
1020
1021static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001022 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001023{
1024 struct pt_regs *regs = data;
1025
1026 switch (action) {
1027 default:
1028 die_if_kernel("Unhandled kernel unaligned access or invalid "
1029 "instruction", regs);
Ralf Baechle70342282013-01-22 12:59:30 +01001030 /* Fall through */
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001031
1032 case CU2_EXCEPTION:
1033 force_sig(SIGILL, current);
1034 }
1035
1036 return NOTIFY_OK;
1037}
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039asmlinkage void do_cpu(struct pt_regs *regs)
1040{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001041 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001042 unsigned long old_epc, old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001043 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001045 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001046 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Atsushi Nemoto53231802007-04-14 02:37:26 +09001048 die_if_kernel("do_cpu invoked from kernel context!", regs);
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1051
1052 switch (cpid) {
1053 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001054 epc = (unsigned int __user *)exception_epc(regs);
1055 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001056 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001057 opcode = 0;
1058 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001060 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 return;
Ralf Baechle3c370262005-04-13 17:43:59 +00001062
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001063 if (get_isa16_mode(regs->cp0_epc)) {
1064 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001065
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001066 if (unlikely(get_user(mmop[0], epc) < 0))
1067 status = SIGSEGV;
1068 if (unlikely(get_user(mmop[1], epc) < 0))
1069 status = SIGSEGV;
1070 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001071
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001072 if (status < 0)
1073 status = simulate_rdhwr_mm(regs, opcode);
1074 } else {
1075 if (unlikely(get_user(opcode, epc) < 0))
1076 status = SIGSEGV;
1077
1078 if (!cpu_has_llsc && status < 0)
1079 status = simulate_llsc(regs, opcode);
1080
1081 if (status < 0)
1082 status = simulate_rdhwr_normal(regs, opcode);
1083 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001084
1085 if (status < 0)
1086 status = SIGILL;
1087
1088 if (unlikely(status > 0)) {
1089 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001090 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001091 force_sig(status, current);
1092 }
1093
1094 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001096 case 3:
1097 /*
1098 * Old (MIPS I and MIPS II) processors will set this code
1099 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001100 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001101 * the emulator according to the CPU ISA, so we want to
1102 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001103 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001104 * the FP emulator too.
1105 *
1106 * Then some newer FPU-less processors use this code
1107 * erroneously too, so they are covered by this choice
1108 * as well.
1109 */
1110 if (raw_cpu_has_fpu)
1111 break;
1112 /* Fall through. */
1113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 case 1:
Ralf Baechle70342282013-01-22 12:59:30 +01001115 if (used_math()) /* Using the FPU again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001116 own_fpu(1);
Ralf Baechle70342282013-01-22 12:59:30 +01001117 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 init_fpu();
1119 set_used_math();
1120 }
1121
Atsushi Nemoto53231802007-04-14 02:37:26 +09001122 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001123 int sig;
David Daney515b0292010-10-21 16:32:26 -07001124 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001125 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001126 &current->thread.fpu,
1127 0, &fault_addr);
1128 if (!process_fpemu_return(sig, fault_addr))
Ralf Baechled223a862007-07-10 17:33:02 +01001129 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 }
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 return;
1133
1134 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001135 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Jesper Nilsson55dc9d52010-06-17 15:25:54 +02001136 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 }
1138
1139 force_sig(SIGILL, current);
1140}
1141
1142asmlinkage void do_mdmx(struct pt_regs *regs)
1143{
1144 force_sig(SIGILL, current);
1145}
1146
David Daney8bc6d052009-01-05 15:29:58 -08001147/*
1148 * Called with interrupts disabled.
1149 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150asmlinkage void do_watch(struct pt_regs *regs)
1151{
David Daneyb67b2b72008-09-23 00:08:45 -07001152 u32 cause;
1153
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001155 * Clear WP (bit 22) bit of cause register so we don't loop
1156 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 */
David Daneyb67b2b72008-09-23 00:08:45 -07001158 cause = read_c0_cause();
1159 cause &= ~(1 << 22);
1160 write_c0_cause(cause);
1161
1162 /*
1163 * If the current thread has the watch registers loaded, save
1164 * their values and send SIGTRAP. Otherwise another thread
1165 * left the registers set, clear them and continue.
1166 */
1167 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1168 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001169 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001170 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001171 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001172 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001173 local_irq_enable();
1174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175}
1176
1177asmlinkage void do_mcheck(struct pt_regs *regs)
1178{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001179 const int field = 2 * sizeof(unsigned long);
1180 int multi_match = regs->cp0_status & ST0_TS;
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001183
1184 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001185 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001186 printk("Pagemask: %0x\n", read_c0_pagemask());
1187 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1188 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1189 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1190 printk("\n");
1191 dump_tlb_all();
1192 }
1193
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001194 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /*
1197 * Some chips may have other causes of machine check (e.g. SB1
1198 * graduation timer)
1199 */
1200 panic("Caught Machine Check exception - %scaused by multiple "
1201 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001202 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203}
1204
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001205asmlinkage void do_mt(struct pt_regs *regs)
1206{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001207 int subcode;
1208
Ralf Baechle41c594a2006-04-05 09:45:45 +01001209 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1210 >> VPECONTROL_EXCPT_SHIFT;
1211 switch (subcode) {
1212 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001213 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001214 break;
1215 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001216 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001217 break;
1218 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001219 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001220 break;
1221 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001222 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001223 break;
1224 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001225 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001226 break;
1227 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001228 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001229 break;
1230 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001231 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001232 subcode);
1233 break;
1234 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001235 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1236
1237 force_sig(SIGILL, current);
1238}
1239
1240
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001241asmlinkage void do_dsp(struct pt_regs *regs)
1242{
1243 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001244 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001245
1246 force_sig(SIGILL, current);
1247}
1248
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249asmlinkage void do_reserved(struct pt_regs *regs)
1250{
1251 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001252 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 * caused by a new unknown cpu type or after another deadly
1254 * hard/software error.
1255 */
1256 show_regs(regs);
1257 panic("Caught reserved exception %ld - should not happen.",
1258 (regs->cp0_cause & 0x7f) >> 2);
1259}
1260
Ralf Baechle39b8d522008-04-28 17:14:26 +01001261static int __initdata l1parity = 1;
1262static int __init nol1parity(char *s)
1263{
1264 l1parity = 0;
1265 return 1;
1266}
1267__setup("nol1par", nol1parity);
1268static int __initdata l2parity = 1;
1269static int __init nol2parity(char *s)
1270{
1271 l2parity = 0;
1272 return 1;
1273}
1274__setup("nol2par", nol2parity);
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276/*
1277 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1278 * it different ways.
1279 */
1280static inline void parity_protection_init(void)
1281{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001282 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001284 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001285 case CPU_74K:
1286 case CPU_1004K:
1287 {
1288#define ERRCTL_PE 0x80000000
1289#define ERRCTL_L2P 0x00800000
1290 unsigned long errctl;
1291 unsigned int l1parity_present, l2parity_present;
1292
1293 errctl = read_c0_ecc();
1294 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1295
1296 /* probe L1 parity support */
1297 write_c0_ecc(errctl | ERRCTL_PE);
1298 back_to_back_c0_hazard();
1299 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1300
1301 /* probe L2 parity support */
1302 write_c0_ecc(errctl|ERRCTL_L2P);
1303 back_to_back_c0_hazard();
1304 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1305
1306 if (l1parity_present && l2parity_present) {
1307 if (l1parity)
1308 errctl |= ERRCTL_PE;
1309 if (l1parity ^ l2parity)
1310 errctl |= ERRCTL_L2P;
1311 } else if (l1parity_present) {
1312 if (l1parity)
1313 errctl |= ERRCTL_PE;
1314 } else if (l2parity_present) {
1315 if (l2parity)
1316 errctl |= ERRCTL_L2P;
1317 } else {
1318 /* No parity available */
1319 }
1320
1321 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1322
1323 write_c0_ecc(errctl);
1324 back_to_back_c0_hazard();
1325 errctl = read_c0_ecc();
1326 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1327
1328 if (l1parity_present)
1329 printk(KERN_INFO "Cache parity protection %sabled\n",
1330 (errctl & ERRCTL_PE) ? "en" : "dis");
1331
1332 if (l2parity_present) {
1333 if (l1parity_present && l1parity)
1334 errctl ^= ERRCTL_L2P;
1335 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1336 (errctl & ERRCTL_L2P) ? "en" : "dis");
1337 }
1338 }
1339 break;
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001342 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001343 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001344 write_c0_ecc(0x80000000);
1345 back_to_back_c0_hazard();
1346 /* Set the PE bit (bit 31) in the c0_errctl register. */
1347 printk(KERN_INFO "Cache parity protection %sabled\n",
1348 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 break;
1350 case CPU_20KC:
1351 case CPU_25KF:
1352 /* Clear the DE bit (bit 16) in the c0_status register. */
1353 printk(KERN_INFO "Enable cache parity protection for "
1354 "MIPS 20KC/25KF CPUs.\n");
1355 clear_c0_status(ST0_DE);
1356 break;
1357 default:
1358 break;
1359 }
1360}
1361
1362asmlinkage void cache_parity_error(void)
1363{
1364 const int field = 2 * sizeof(unsigned long);
1365 unsigned int reg_val;
1366
1367 /* For the moment, report the problem and hang. */
1368 printk("Cache error exception:\n");
1369 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1370 reg_val = read_c0_cacheerr();
1371 printk("c0_cacheerr == %08x\n", reg_val);
1372
1373 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1374 reg_val & (1<<30) ? "secondary" : "primary",
1375 reg_val & (1<<31) ? "data" : "insn");
1376 printk("Error bits: %s%s%s%s%s%s%s\n",
1377 reg_val & (1<<29) ? "ED " : "",
1378 reg_val & (1<<28) ? "ET " : "",
1379 reg_val & (1<<26) ? "EE " : "",
1380 reg_val & (1<<25) ? "EB " : "",
1381 reg_val & (1<<24) ? "EI " : "",
1382 reg_val & (1<<23) ? "E1 " : "",
1383 reg_val & (1<<22) ? "E0 " : "");
1384 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1385
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001386#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 if (reg_val & (1<<22))
1388 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1389
1390 if (reg_val & (1<<23))
1391 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1392#endif
1393
1394 panic("Can't handle the cache error!");
1395}
1396
1397/*
1398 * SDBBP EJTAG debug exception handler.
1399 * We skip the instruction and return to the next instruction.
1400 */
1401void ejtag_exception_handler(struct pt_regs *regs)
1402{
1403 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001404 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 unsigned int debug;
1406
Chris Dearman70ae6122006-06-30 12:32:37 +01001407 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 depc = read_c0_depc();
1409 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001410 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 if (debug & 0x80000000) {
1412 /*
1413 * In branch delay slot.
1414 * We cheat a little bit here and use EPC to calculate the
1415 * debug return address (DEPC). EPC is restored after the
1416 * calculation.
1417 */
1418 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001419 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001421 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 depc = regs->cp0_epc;
1423 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001424 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 } else
1426 depc += 4;
1427 write_c0_depc(depc);
1428
1429#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001430 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 write_c0_debug(debug | 0x100);
1432#endif
1433}
1434
1435/*
1436 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001437 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001439static RAW_NOTIFIER_HEAD(nmi_chain);
1440
1441int register_nmi_notifier(struct notifier_block *nb)
1442{
1443 return raw_notifier_chain_register(&nmi_chain, nb);
1444}
1445
Joe Perchesff2d8b12012-01-12 17:17:21 -08001446void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001448 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001449 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 printk("NMI taken!!!!\n");
1451 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
Ralf Baechlee01402b2005-07-14 15:57:16 +00001454#define VECTORSPACING 0x100 /* for EI/VI mode */
1455
1456unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001458unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001460void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
1462 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001463 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001465#ifdef CONFIG_CPU_MICROMIPS
1466 /*
1467 * Only the TLB handlers are cache aligned with an even
1468 * address. All other handlers are on an odd address and
1469 * require no modification. Otherwise, MIPS32 mode will
1470 * be entered when handling any TLB exceptions. That
1471 * would be bad...since we must stay in microMIPS mode.
1472 */
1473 if (!(handler & 0x1))
1474 handler |= 1;
1475#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001476 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001479#ifdef CONFIG_CPU_MICROMIPS
1480 unsigned long jump_mask = ~((1 << 27) - 1);
1481#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001482 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001483#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001484 u32 *buf = (u32 *)(ebase + 0x200);
1485 unsigned int k0 = 26;
1486 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1487 uasm_i_j(&buf, handler & ~jump_mask);
1488 uasm_i_nop(&buf);
1489 } else {
1490 UASM_i_LA(&buf, k0, handler);
1491 uasm_i_jr(&buf, k0);
1492 uasm_i_nop(&buf);
1493 }
1494 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 }
1496 return (void *)old_handler;
1497}
1498
Ralf Baechle86a17082013-02-08 01:21:34 +01001499static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001500{
1501 show_regs(get_irq_regs());
1502 panic("Caught unexpected vectored interrupt.");
1503}
1504
Ralf Baechleef300e42007-05-06 18:31:18 +01001505static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001506{
1507 unsigned long handler;
1508 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001509 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001510 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001511 unsigned char *b;
1512
Ralf Baechleb72b7092009-03-30 14:49:44 +02001513 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001514 BUG_ON((n < 0) && (n > 9));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001515
1516 if (addr == NULL) {
1517 handler = (unsigned long) do_default_vi;
1518 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001519 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001520 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001521 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001522
1523 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1524
Ralf Baechlef6771db2007-11-08 18:02:29 +00001525 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001526 panic("Shadow register set %d not supported", srs);
1527
1528 if (cpu_has_veic) {
1529 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001530 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001531 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001532 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001533 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001534 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001535 }
1536
1537 if (srs == 0) {
1538 /*
1539 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001540 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001541 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001542 extern char except_vec_vi, except_vec_vi_lui;
1543 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001544 extern char rollback_except_vec_vi;
1545 char *vec_start = (cpu_wait == r4k_wait) ?
1546 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001547#ifdef CONFIG_MIPS_MT_SMTC
1548 /*
1549 * We need to provide the SMTC vectored interrupt handler
1550 * not only with the address of the handler, but with the
1551 * Status.IM bit to be masked before going there.
1552 */
1553 extern char except_vec_vi_mori;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001554#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1555 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1556#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001557 const int mori_offset = &except_vec_vi_mori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001558#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001559#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001560#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1561 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1562 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1563#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001564 const int lui_offset = &except_vec_vi_lui - vec_start;
1565 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001566#endif
1567 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001568
1569 if (handler_len > VECTORSPACING) {
1570 /*
1571 * Sigh... panicing won't help as the console
1572 * is probably not configured :(
1573 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001574 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001575 }
1576
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001577 set_handler(((unsigned long)b - ebase), vec_start,
1578#ifdef CONFIG_CPU_MICROMIPS
1579 (handler_len - 1));
1580#else
1581 handler_len);
1582#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001583#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001584 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1585
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001586 h = (u16 *)(b + mori_offset);
1587 *h = (0x100 << n);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001588#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001589 h = (u16 *)(b + lui_offset);
1590 *h = (handler >> 16) & 0xffff;
1591 h = (u16 *)(b + ori_offset);
1592 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001593 local_flush_icache_range((unsigned long)b,
1594 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001595 }
1596 else {
1597 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001598 * In other cases jump directly to the interrupt handler. It
1599 * is the handler's responsibility to save registers if required
1600 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001601 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001602 u32 insn;
1603
1604 h = (u16 *)b;
1605 /* j handler */
1606#ifdef CONFIG_CPU_MICROMIPS
1607 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1608#else
1609 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1610#endif
1611 h[0] = (insn >> 16) & 0xffff;
1612 h[1] = insn & 0xffff;
1613 h[2] = 0;
1614 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001615 local_flush_icache_range((unsigned long)b,
1616 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001617 }
1618
1619 return (void *)old_handler;
1620}
1621
Ralf Baechleef300e42007-05-06 18:31:18 +01001622void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001623{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001624 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001625}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001628extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
Ralf Baechle42f77542007-10-18 17:48:11 +01001630/*
1631 * Timer interrupt
1632 */
1633int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001634EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001635int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001636
1637/*
1638 * Performance counter IRQ or -1 if shared with timer
1639 */
1640int cp0_perfcount_irq;
1641EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1642
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001643static int __cpuinitdata noulri;
1644
1645static int __init ulri_disable(char *s)
1646{
1647 pr_info("Disabling ulri\n");
1648 noulri = 1;
1649
1650 return 1;
1651}
1652__setup("noulri", ulri_disable);
1653
David Daney6650df32012-05-15 00:04:50 -07001654void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655{
1656 unsigned int cpu = smp_processor_id();
1657 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001658 unsigned int hwrena = cpu_hwrena_impl_bits;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001659#ifdef CONFIG_MIPS_MT_SMTC
1660 int secondaryTC = 0;
1661 int bootTC = (cpu == 0);
1662
1663 /*
1664 * Only do per_cpu_trap_init() for first TC of Each VPE.
1665 * Note that this hack assumes that the SMTC init code
1666 * assigns TCs consecutively and in ascending order.
1667 */
1668
1669 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1670 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1671 secondaryTC = 1;
1672#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 /*
1675 * Disable coprocessors and select 32-bit or 64-bit addressing
1676 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1677 * flag that some firmware may have left set and the TS bit (for
1678 * IP27). Set XX for ISA IV code to work.
1679 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001680#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1682#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001683 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001685 if (cpu_has_dsp)
1686 status_set |= ST0_MX;
1687
Ralf Baechleb38c7392006-02-07 01:20:43 +00001688 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 status_set);
1690
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001691 if (cpu_has_mips_r2)
1692 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001693
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001694 if (!noulri && cpu_has_userlocal)
1695 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001696
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001697 if (hwrena)
1698 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001699
Ralf Baechle41c594a2006-04-05 09:45:45 +01001700#ifdef CONFIG_MIPS_MT_SMTC
1701 if (!secondaryTC) {
1702#endif /* CONFIG_MIPS_MT_SMTC */
1703
Ralf Baechlee01402b2005-07-14 15:57:16 +00001704 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001705 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001706 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001707 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001708 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001709 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001710 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001711 if (cpu_has_divec) {
1712 if (cpu_has_mipsmt) {
1713 unsigned int vpflags = dvpe();
1714 set_c0_cause(CAUSEF_IV);
1715 evpe(vpflags);
1716 } else
1717 set_c0_cause(CAUSEF_IV);
1718 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001719
1720 /*
1721 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1722 *
1723 * o read IntCtl.IPTI to determine the timer interrupt
1724 * o read IntCtl.IPPCI to determine the performance counter interrupt
1725 */
1726 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001727 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1728 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1729 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001730 if (cp0_perfcount_irq == cp0_compare_irq)
1731 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001732 } else {
1733 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001734 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001735 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001736 }
1737
Ralf Baechle41c594a2006-04-05 09:45:45 +01001738#ifdef CONFIG_MIPS_MT_SMTC
1739 }
1740#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
David Daney48c4ac92013-05-13 13:56:44 -07001742 if (!cpu_data[cpu].asid_cache)
1743 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
1745 atomic_inc(&init_mm.mm_count);
1746 current->active_mm = &init_mm;
1747 BUG_ON(current->mm);
1748 enter_lazy_tlb(&init_mm, current);
1749
Ralf Baechle41c594a2006-04-05 09:45:45 +01001750#ifdef CONFIG_MIPS_MT_SMTC
1751 if (bootTC) {
1752#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001753 /* Boot CPU's cache setup in setup_arch(). */
1754 if (!is_boot_cpu)
1755 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001756 tlb_init();
1757#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001758 } else if (!secondaryTC) {
1759 /*
1760 * First TC in non-boot VPE must do subset of tlb_init()
1761 * for MMU countrol registers.
1762 */
1763 write_c0_pagemask(PM_DEFAULT_MASK);
1764 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001765 }
1766#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001767 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768}
1769
Ralf Baechlee01402b2005-07-14 15:57:16 +00001770/* Install CPU exception handler */
David Daneye3dc81f22012-05-15 00:04:47 -07001771void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001772{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001773#ifdef CONFIG_CPU_MICROMIPS
1774 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1775#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001776 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001777#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001778 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001779}
1780
Ralf Baechle234fcd12008-03-08 09:56:28 +00001781static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001782 "Trying to set NULL cache error exception handler";
1783
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001784/*
1785 * Install uncached CPU exception handler.
1786 * This is suitable only for the cache error exception which is the only
1787 * exception handler that is being run uncached.
1788 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001789void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1790 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001791{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001792 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001793
Ralf Baechle641e97f2007-10-11 23:46:05 +01001794 if (!addr)
1795 panic(panic_null_cerr);
1796
Ralf Baechlee01402b2005-07-14 15:57:16 +00001797 memcpy((void *)(uncached_ebase + offset), addr, size);
1798}
1799
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001800static int __initdata rdhwr_noopt;
1801static int __init set_rdhwr_noopt(char *str)
1802{
1803 rdhwr_noopt = 1;
1804 return 1;
1805}
1806
1807__setup("rdhwr_noopt", set_rdhwr_noopt);
1808
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809void __init trap_init(void)
1810{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001811 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001813 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001815 int rollback;
1816
1817 check_wait();
1818 rollback = (cpu_wait == r4k_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
Jason Wessel88547002008-07-29 15:58:53 -05001820#if defined(CONFIG_KGDB)
1821 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01001822 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05001823#endif
1824
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001825 if (cpu_has_veic || cpu_has_vint) {
1826 unsigned long size = 0x200 + VECTORSPACING*64;
1827 ebase = (unsigned long)
1828 __alloc_bootmem(size, 1 << fls(size), 0);
1829 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08001830#ifdef CONFIG_KVM_GUEST
1831#define KVM_GUEST_KSEG0 0x40000000
1832 ebase = KVM_GUEST_KSEG0;
1833#else
1834 ebase = CKSEG0;
1835#endif
David Daney566f74f2008-10-23 17:56:35 -07001836 if (cpu_has_mips_r2)
1837 ebase += (read_c0_ebase() & 0x3ffff000);
1838 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001839
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00001840 if (board_ebase_setup)
1841 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07001842 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
1844 /*
1845 * Copy the generic exception handlers to their final destination.
1846 * This will be overriden later as suitable for a particular
1847 * configuration.
1848 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001849 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
1851 /*
1852 * Setup default vectors
1853 */
1854 for (i = 0; i <= 31; i++)
1855 set_except_vector(i, handle_reserved);
1856
1857 /*
1858 * Copy the EJTAG debug exception vector handler code to it's final
1859 * destination.
1860 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001861 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001862 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
1864 /*
1865 * Only some CPUs have the watch exceptions.
1866 */
1867 if (cpu_has_watch)
1868 set_except_vector(23, handle_watch);
1869
1870 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001871 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001873 if (cpu_has_veic || cpu_has_vint) {
1874 int nvec = cpu_has_veic ? 64 : 8;
1875 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001876 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001877 }
1878 else if (cpu_has_divec)
1879 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881 /*
1882 * Some CPUs can enable/disable for cache parity detection, but does
1883 * it different ways.
1884 */
1885 parity_protection_init();
1886
1887 /*
1888 * The Data Bus Errors / Instruction Bus Errors are signaled
1889 * by external hardware. Therefore these two exceptions
1890 * may have board specific handlers.
1891 */
1892 if (board_be_init)
1893 board_be_init();
1894
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001895 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 set_except_vector(1, handle_tlbm);
1897 set_except_vector(2, handle_tlbl);
1898 set_except_vector(3, handle_tlbs);
1899
1900 set_except_vector(4, handle_adel);
1901 set_except_vector(5, handle_ades);
1902
1903 set_except_vector(6, handle_ibe);
1904 set_except_vector(7, handle_dbe);
1905
1906 set_except_vector(8, handle_sys);
1907 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001908 set_except_vector(10, rdhwr_noopt ? handle_ri :
1909 (cpu_has_vtag_icache ?
1910 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 set_except_vector(11, handle_cpu);
1912 set_except_vector(12, handle_ov);
1913 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Ralf Baechle10cc3522007-10-11 23:46:15 +01001915 if (current_cpu_type() == CPU_R6000 ||
1916 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 /*
1918 * The R6000 is the only R-series CPU that features a machine
1919 * check exception (similar to the R4000 cache error) and
1920 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01001921 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 * current list of targets for Linux/MIPS.
1923 * (Duh, crap, there is someone with a triple R6k machine)
1924 */
1925 //set_except_vector(14, handle_mc);
1926 //set_except_vector(15, handle_ndc);
1927 }
1928
Ralf Baechlee01402b2005-07-14 15:57:16 +00001929
1930 if (board_nmi_handler_setup)
1931 board_nmi_handler_setup();
1932
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001933 if (cpu_has_fpu && !cpu_has_nofpuex)
1934 set_except_vector(15, handle_fpe);
1935
1936 set_except_vector(22, handle_mdmx);
1937
1938 if (cpu_has_mcheck)
1939 set_except_vector(24, handle_mcheck);
1940
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001941 if (cpu_has_mipsmt)
1942 set_except_vector(25, handle_mt);
1943
Chris Dearmanacaec422007-05-24 22:30:18 +01001944 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001945
David Daneyfcbf1df2012-05-15 00:04:46 -07001946 if (board_cache_error_setup)
1947 board_cache_error_setup();
1948
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001949 if (cpu_has_vce)
1950 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001951 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001952 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001953 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001954 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001955 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001956
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001957 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001958 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02001959
1960 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001961
Ralf Baechle4483b152010-08-05 13:25:59 +01001962 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963}