blob: 3c906e723fd4243f103b9963cd7a8ef13bf2367f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020016#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050018#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/sched.h>
22#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/spinlock.h>
24#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000025#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020026#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010027#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050028#include <linux/kgdb.h>
29#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070030#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000031#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050032#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080034#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#include <asm/bootinfo.h>
37#include <asm/branch.h>
38#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000039#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/cpu.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000041#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000043#include <asm/fpu_emulator.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000044#include <asm/mipsregs.h>
45#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/module.h>
47#include <asm/pgtable.h>
48#include <asm/ptrace.h>
49#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/tlbdebug.h>
51#include <asm/traps.h>
52#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070053#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090056#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010057#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090059extern void check_wait(void);
60extern asmlinkage void r4k_wait(void);
61extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010062extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010063extern u32 handle_tlbl[];
64extern u32 handle_tlbs[];
65extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070066extern asmlinkage void handle_adel(void);
67extern asmlinkage void handle_ades(void);
68extern asmlinkage void handle_ibe(void);
69extern asmlinkage void handle_dbe(void);
70extern asmlinkage void handle_sys(void);
71extern asmlinkage void handle_bp(void);
72extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090073extern asmlinkage void handle_ri_rdhwr_vivt(void);
74extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075extern asmlinkage void handle_cpu(void);
76extern asmlinkage void handle_ov(void);
77extern asmlinkage void handle_tr(void);
78extern asmlinkage void handle_fpe(void);
79extern asmlinkage void handle_mdmx(void);
80extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000081extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000082extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern asmlinkage void handle_mcheck(void);
84extern asmlinkage void handle_reserved(void);
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086void (*board_be_init)(void);
87int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000088void (*board_nmi_handler_setup)(void);
89void (*board_ejtag_handler_setup)(void);
90void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000091void (*board_ebase_setup)(void);
David Daneyfcbf1df2012-05-15 00:04:46 -070092void __cpuinitdata(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020094static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090095{
Ralf Baechle39b8d522008-04-28 17:14:26 +010096 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090097 unsigned long addr;
98
99 printk("Call Trace:");
100#ifdef CONFIG_KALLSYMS
101 printk("\n");
102#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200103 while (!kstack_end(sp)) {
104 unsigned long __user *p =
105 (unsigned long __user *)(unsigned long)sp++;
106 if (__get_user(addr, p)) {
107 printk(" (Bad stack address)");
108 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200110 if (__kernel_text_address(addr))
111 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200113 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900114}
115
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900116#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900117int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900118static int __init set_raw_show_trace(char *str)
119{
120 raw_show_trace = 1;
121 return 1;
122}
123__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900124#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200125
Ralf Baechleeae23f22007-10-14 23:27:21 +0100126static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200128 unsigned long sp = regs->regs[29];
129 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900130 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131
Vincent Wene909be82012-07-19 09:11:16 +0200132 if (!task)
133 task = current;
134
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900135 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200136 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900137 return;
138 }
139 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200141 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900142 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200143 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144 printk("\n");
145}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147/*
148 * This routine abuses get_user()/put_user() to reference pointers
149 * with at least a bit of error checking ...
150 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100151static void show_stacktrace(struct task_struct *task,
152 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
154 const int field = 2 * sizeof(unsigned long);
155 long stackdata;
156 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900157 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159 printk("Stack :");
160 i = 0;
161 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
162 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100163 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 if (i > 39) {
165 printk(" ...");
166 break;
167 }
168
169 if (__get_user(stackdata, sp++)) {
170 printk(" (Bad stack address)");
171 break;
172 }
173
174 printk(" %0*lx", field, stackdata);
175 i++;
176 }
177 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200178 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900179}
180
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900181void show_stack(struct task_struct *task, unsigned long *sp)
182{
183 struct pt_regs regs;
184 if (sp) {
185 regs.regs[29] = (unsigned long)sp;
186 regs.regs[31] = 0;
187 regs.cp0_epc = 0;
188 } else {
189 if (task && task != current) {
190 regs.regs[29] = task->thread.reg29;
191 regs.regs[31] = 0;
192 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500193#ifdef CONFIG_KGDB_KDB
194 } else if (atomic_read(&kgdb_active) != -1 &&
195 kdb_current_regs) {
196 memcpy(&regs, kdb_current_regs, sizeof(regs));
197#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198 } else {
199 prepare_frametrace(&regs);
200 }
201 }
202 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203}
204
205/*
206 * The architecture-independent dump_stack generator
207 */
208void dump_stack(void)
209{
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200210 struct pt_regs regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200212 prepare_frametrace(&regs);
213 show_backtrace(current, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214}
215
216EXPORT_SYMBOL(dump_stack);
217
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900218static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
220 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100221 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
223 printk("\nCode:");
224
Ralf Baechle39b8d522008-04-28 17:14:26 +0100225 if ((unsigned long)pc & 1)
226 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 for(i = -3 ; i < 6 ; i++) {
228 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100229 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 printk(" (Bad address in epc)\n");
231 break;
232 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100233 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
235}
236
Ralf Baechleeae23f22007-10-14 23:27:21 +0100237static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
239 const int field = 2 * sizeof(unsigned long);
240 unsigned int cause = regs->cp0_cause;
241 int i;
242
243 printk("Cpu %d\n", smp_processor_id());
244
245 /*
246 * Saved main processor registers
247 */
248 for (i = 0; i < 32; ) {
249 if ((i % 4) == 0)
250 printk("$%2d :", i);
251 if (i == 0)
252 printk(" %0*lx", field, 0UL);
253 else if (i == 26 || i == 27)
254 printk(" %*s", field, "");
255 else
256 printk(" %0*lx", field, regs->regs[i]);
257
258 i++;
259 if ((i % 4) == 0)
260 printk("\n");
261 }
262
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100263#ifdef CONFIG_CPU_HAS_SMARTMIPS
264 printk("Acx : %0*lx\n", field, regs->acx);
265#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 printk("Hi : %0*lx\n", field, regs->hi);
267 printk("Lo : %0*lx\n", field, regs->lo);
268
269 /*
270 * Saved cp0 registers
271 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100272 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
273 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100275 printk("ra : %0*lx %pS\n", field, regs->regs[31],
276 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Ralf Baechle70342282013-01-22 12:59:30 +0100278 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000280 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
281 if (regs->cp0_status & ST0_KUO)
282 printk("KUo ");
283 if (regs->cp0_status & ST0_IEO)
284 printk("IEo ");
285 if (regs->cp0_status & ST0_KUP)
286 printk("KUp ");
287 if (regs->cp0_status & ST0_IEP)
288 printk("IEp ");
289 if (regs->cp0_status & ST0_KUC)
290 printk("KUc ");
291 if (regs->cp0_status & ST0_IEC)
292 printk("IEc ");
293 } else {
294 if (regs->cp0_status & ST0_KX)
295 printk("KX ");
296 if (regs->cp0_status & ST0_SX)
297 printk("SX ");
298 if (regs->cp0_status & ST0_UX)
299 printk("UX ");
300 switch (regs->cp0_status & ST0_KSU) {
301 case KSU_USER:
302 printk("USER ");
303 break;
304 case KSU_SUPERVISOR:
305 printk("SUPERVISOR ");
306 break;
307 case KSU_KERNEL:
308 printk("KERNEL ");
309 break;
310 default:
311 printk("BAD_MODE ");
312 break;
313 }
314 if (regs->cp0_status & ST0_ERL)
315 printk("ERL ");
316 if (regs->cp0_status & ST0_EXL)
317 printk("EXL ");
318 if (regs->cp0_status & ST0_IE)
319 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 printk("\n");
322
323 printk("Cause : %08x\n", cause);
324
325 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
326 if (1 <= cause && cause <= 5)
327 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
328
Ralf Baechle9966db252007-10-11 23:46:17 +0100329 printk("PrId : %08x (%s)\n", read_c0_prid(),
330 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
332
Ralf Baechleeae23f22007-10-14 23:27:21 +0100333/*
334 * FIXME: really the generic show_regs should take a const pointer argument.
335 */
336void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100338 __show_regs((struct pt_regs *)regs);
339}
340
David Daneyc1bf2072010-08-03 11:22:20 -0700341void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100342{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100343 const int field = 2 * sizeof(unsigned long);
344
Ralf Baechleeae23f22007-10-14 23:27:21 +0100345 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100347 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
348 current->comm, current->pid, current_thread_info(), current,
349 field, current_thread_info()->tp_value);
350 if (cpu_has_userlocal) {
351 unsigned long tls;
352
353 tls = read_c0_userlocal();
354 if (tls != current_thread_info()->tp_value)
355 printk("*HwTLS: %0*lx\n", field, tls);
356 }
357
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900358 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900359 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 printk("\n");
361}
362
David Daney70dc6f02010-08-03 15:44:43 -0700363static int regs_to_trapnr(struct pt_regs *regs)
364{
365 return (regs->cp0_cause >> 2) & 0x1f;
366}
367
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000368static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
David Daney70dc6f02010-08-03 15:44:43 -0700370void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371{
372 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400373 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100374#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500375 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100376#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Nathan Lynch8742cd22011-09-30 13:49:35 -0500378 oops_enter();
379
Ralf Baechle10423c92011-05-13 10:33:28 +0100380 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
381 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000384 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500385#ifdef CONFIG_MIPS_MT_SMTC
386 dvpret = dvpe();
387#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100388 bust_spinlocks(1);
389#ifdef CONFIG_MIPS_MT_SMTC
390 mips_mt_regdump(dvpret);
391#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400392
Ralf Baechle178086c2005-10-13 17:07:54 +0100393 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030395 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000396 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200397
Nathan Lynch8742cd22011-09-30 13:49:35 -0500398 oops_exit();
399
Maxime Bizond4fd1982006-07-20 18:52:02 +0200400 if (in_interrupt())
401 panic("Fatal exception in interrupt");
402
403 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000404 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200405 ssleep(5);
406 panic("Fatal exception");
407 }
408
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200409 if (regs && kexec_should_crash(current))
410 crash_kexec(regs);
411
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400412 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200415extern struct exception_table_entry __start___dbe_table[];
416extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000418__asm__(
419" .section __dbe_table, \"a\"\n"
420" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
422/* Given an address, look for it in the exception tables. */
423static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
424{
425 const struct exception_table_entry *e;
426
427 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
428 if (!e)
429 e = search_module_dbetables(addr);
430 return e;
431}
432
433asmlinkage void do_be(struct pt_regs *regs)
434{
435 const int field = 2 * sizeof(unsigned long);
436 const struct exception_table_entry *fixup = NULL;
437 int data = regs->cp0_cause & 4;
438 int action = MIPS_BE_FATAL;
439
Ralf Baechle70342282013-01-22 12:59:30 +0100440 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 if (data && !user_mode(regs))
442 fixup = search_dbe_tables(exception_epc(regs));
443
444 if (fixup)
445 action = MIPS_BE_FIXUP;
446
447 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900448 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 switch (action) {
451 case MIPS_BE_DISCARD:
452 return;
453 case MIPS_BE_FIXUP:
454 if (fixup) {
455 regs->cp0_epc = fixup->nextinsn;
456 return;
457 }
458 break;
459 default:
460 break;
461 }
462
463 /*
464 * Assume it would be too dangerous to continue ...
465 */
466 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
467 data ? "Data" : "Instruction",
468 field, regs->cp0_epc, field, regs->regs[31]);
David Daney70dc6f02010-08-03 15:44:43 -0700469 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
Jason Wessel88547002008-07-29 15:58:53 -0500470 == NOTIFY_STOP)
471 return;
472
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 die_if_kernel("Oops", regs);
474 force_sig(SIGBUS, current);
475}
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 */
480
481#define OPCODE 0xfc000000
482#define BASE 0x03e00000
483#define RT 0x001f0000
484#define OFFSET 0x0000ffff
485#define LL 0xc0000000
486#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100487#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000488#define SPEC3 0x7c000000
489#define RD 0x0000f800
490#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100491#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000492#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500494/* microMIPS definitions */
495#define MM_POOL32A_FUNC 0xfc00ffff
496#define MM_RDHWR 0x00006b3c
497#define MM_RS 0x001f0000
498#define MM_RT 0x03e00000
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500/*
501 * The ll_bit is cleared by r*_switch.S
502 */
503
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200504unsigned int ll_bit;
505struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100507static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000509 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512 /*
513 * analyse the ll instruction that just caused a ri exception
514 * and put the referenced address to addr.
515 */
516
517 /* sign extend offset */
518 offset = opcode & OFFSET;
519 offset <<= 16;
520 offset >>= 16;
521
Ralf Baechlefe00f942005-03-01 19:22:29 +0000522 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000523 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100525 if ((unsigned long)vaddr & 3)
526 return SIGBUS;
527 if (get_user(value, vaddr))
528 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 preempt_disable();
531
532 if (ll_task == NULL || ll_task == current) {
533 ll_bit = 1;
534 } else {
535 ll_bit = 0;
536 }
537 ll_task = current;
538
539 preempt_enable();
540
541 regs->regs[(opcode & RT) >> 16] = value;
542
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100543 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544}
545
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100546static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000548 unsigned long __user *vaddr;
549 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /*
553 * analyse the sc instruction that just caused a ri exception
554 * and put the referenced address to addr.
555 */
556
557 /* sign extend offset */
558 offset = opcode & OFFSET;
559 offset <<= 16;
560 offset >>= 16;
561
Ralf Baechlefe00f942005-03-01 19:22:29 +0000562 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000563 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 reg = (opcode & RT) >> 16;
565
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100566 if ((unsigned long)vaddr & 3)
567 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
569 preempt_disable();
570
571 if (ll_bit == 0 || ll_task != current) {
572 regs->regs[reg] = 0;
573 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
576
577 preempt_enable();
578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 if (put_user(regs->regs[reg], vaddr))
580 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582 regs->regs[reg] = 1;
583
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585}
586
587/*
588 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
589 * opcodes are supposed to result in coprocessor unusable exceptions if
590 * executed on ll/sc-less processors. That's the theory. In practice a
591 * few processors such as NEC's VR4100 throw reserved instruction exceptions
592 * instead, so we're doing the emulation thing in both exception handlers.
593 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100594static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800596 if ((opcode & OPCODE) == LL) {
597 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200598 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800600 }
601 if ((opcode & OPCODE) == SC) {
602 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200603 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100604 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800605 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608}
609
Ralf Baechle3c370262005-04-13 17:43:59 +0000610/*
611 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100612 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000613 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500614static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000615{
Al Virodc8f6022006-01-12 01:06:07 -0800616 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000617
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500618 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
619 1, regs, 0);
620 switch (rd) {
621 case 0: /* CPU number */
622 regs->regs[rt] = smp_processor_id();
623 return 0;
624 case 1: /* SYNCI length */
625 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
626 current_cpu_data.icache.linesz);
627 return 0;
628 case 2: /* Read count register */
629 regs->regs[rt] = read_c0_count();
630 return 0;
631 case 3: /* Count register resolution */
632 switch (current_cpu_data.cputype) {
633 case CPU_20KC:
634 case CPU_25KF:
635 regs->regs[rt] = 1;
636 break;
637 default:
638 regs->regs[rt] = 2;
639 }
640 return 0;
641 case 29:
642 regs->regs[rt] = ti->tp_value;
643 return 0;
644 default:
645 return -1;
646 }
647}
648
649static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
650{
Ralf Baechle3c370262005-04-13 17:43:59 +0000651 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
652 int rd = (opcode & RD) >> 11;
653 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500654
655 simulate_rdhwr(regs, rd, rt);
656 return 0;
657 }
658
659 /* Not ours. */
660 return -1;
661}
662
663static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
664{
665 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
666 int rd = (opcode & MM_RS) >> 16;
667 int rt = (opcode & MM_RT) >> 21;
668 simulate_rdhwr(regs, rd, rt);
669 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000670 }
671
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500672 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100673 return -1;
674}
Ralf Baechlee5679882006-11-30 01:14:47 +0000675
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
677{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800678 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
679 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200680 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800682 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100683
684 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000685}
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687asmlinkage void do_ov(struct pt_regs *regs)
688{
689 siginfo_t info;
690
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000691 die_if_kernel("Integer overflow", regs);
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 info.si_code = FPE_INTOVF;
694 info.si_signo = SIGFPE;
695 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000696 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 force_sig_info(SIGFPE, &info, current);
698}
699
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500700int process_fpemu_return(int sig, void __user *fault_addr)
David Daney515b0292010-10-21 16:32:26 -0700701{
702 if (sig == SIGSEGV || sig == SIGBUS) {
703 struct siginfo si = {0};
704 si.si_addr = fault_addr;
705 si.si_signo = sig;
706 if (sig == SIGSEGV) {
707 if (find_vma(current->mm, (unsigned long)fault_addr))
708 si.si_code = SEGV_ACCERR;
709 else
710 si.si_code = SEGV_MAPERR;
711 } else {
712 si.si_code = BUS_ADRERR;
713 }
714 force_sig_info(sig, &si, current);
715 return 1;
716 } else if (sig) {
717 force_sig(sig, current);
718 return 1;
719 } else {
720 return 0;
721 }
722}
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/*
725 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
726 */
727asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
728{
David Daney515b0292010-10-21 16:32:26 -0700729 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100730
David Daney70dc6f02010-08-03 15:44:43 -0700731 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
Jason Wessel88547002008-07-29 15:58:53 -0500732 == NOTIFY_STOP)
733 return;
Chris Dearman57725f92006-06-30 23:35:28 +0100734 die_if_kernel("FP exception in kernel code", regs);
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 if (fcr31 & FPU_CSR_UNI_X) {
737 int sig;
David Daney515b0292010-10-21 16:32:26 -0700738 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000741 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 * software emulator on-board, let's use it...
743 *
744 * Force FPU to dump state into task/thread context. We're
745 * moving a lot of data here for what is probably a single
746 * instruction, but the alternative is to pre-decode the FP
747 * register operands before invoking the emulator, which seems
748 * a bit extreme for what should be an infrequent event.
749 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000750 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900751 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
753 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700754 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
755 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756
757 /*
758 * We can't allow the emulated instruction to leave any of
759 * the cause bit set in $fcr31.
760 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900761 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
763 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100764 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700767 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100770 } else if (fcr31 & FPU_CSR_INV_X)
771 info.si_code = FPE_FLTINV;
772 else if (fcr31 & FPU_CSR_DIV_X)
773 info.si_code = FPE_FLTDIV;
774 else if (fcr31 & FPU_CSR_OVF_X)
775 info.si_code = FPE_FLTOVF;
776 else if (fcr31 & FPU_CSR_UDF_X)
777 info.si_code = FPE_FLTUND;
778 else if (fcr31 & FPU_CSR_INE_X)
779 info.si_code = FPE_FLTRES;
780 else
781 info.si_code = __SI_FAULT;
782 info.si_signo = SIGFPE;
783 info.si_errno = 0;
784 info.si_addr = (void __user *) regs->cp0_epc;
785 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786}
787
Ralf Baechledf270052008-04-20 16:28:54 +0100788static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
789 const char *str)
790{
791 siginfo_t info;
792 char b[40];
793
Jason Wessel5dd11d52010-05-20 21:04:26 -0500794#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700795 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500796 return;
797#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
798
David Daney70dc6f02010-08-03 15:44:43 -0700799 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500800 return;
801
Ralf Baechledf270052008-04-20 16:28:54 +0100802 /*
803 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
804 * insns, even for trap and break codes that indicate arithmetic
805 * failures. Weird ...
806 * But should we continue the brokenness??? --macro
807 */
808 switch (code) {
809 case BRK_OVERFLOW:
810 case BRK_DIVZERO:
811 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
812 die_if_kernel(b, regs);
813 if (code == BRK_DIVZERO)
814 info.si_code = FPE_INTDIV;
815 else
816 info.si_code = FPE_INTOVF;
817 info.si_signo = SIGFPE;
818 info.si_errno = 0;
819 info.si_addr = (void __user *) regs->cp0_epc;
820 force_sig_info(SIGFPE, &info, current);
821 break;
822 case BRK_BUG:
823 die_if_kernel("Kernel bug detected", regs);
824 force_sig(SIGTRAP, current);
825 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000826 case BRK_MEMU:
827 /*
828 * Address errors may be deliberately induced by the FPU
829 * emulator to retake control of the CPU after executing the
830 * instruction in the delay slot of an emulated branch.
831 *
832 * Terminate if exception was recognized as a delay slot return
833 * otherwise handle as normal.
834 */
835 if (do_dsemulret(regs))
836 return;
837
838 die_if_kernel("Math emu break/trap", regs);
839 force_sig(SIGTRAP, current);
840 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100841 default:
842 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
843 die_if_kernel(b, regs);
844 force_sig(SIGTRAP, current);
845 }
846}
847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848asmlinkage void do_bp(struct pt_regs *regs)
849{
850 unsigned int opcode, bcode;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500851 unsigned long epc;
852 u16 instr[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500854 if (get_isa16_mode(regs->cp0_epc)) {
855 /* Calculate EPC. */
856 epc = exception_epc(regs);
857 if (cpu_has_mmips) {
858 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
859 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
860 goto out_sigsegv;
861 opcode = (instr[0] << 16) | instr[1];
862 } else {
863 /* MIPS16e mode */
864 if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
865 goto out_sigsegv;
866 bcode = (instr[0] >> 6) & 0x3f;
867 do_trap_or_bp(regs, bcode, "Break");
868 return;
869 }
870 } else {
871 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
872 goto out_sigsegv;
873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874
875 /*
876 * There is the ancient bug in the MIPS assemblers that the break
877 * code starts left to bit 16 instead to bit 6 in the opcode.
878 * Gas is bug-compatible, but not always, grrr...
879 * We handle both cases with a simple heuristics. --macro
880 */
881 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100882 if (bcode >= (1 << 10))
883 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
David Daneyc1bf2072010-08-03 11:22:20 -0700885 /*
886 * notify the kprobe handlers, if instruction is likely to
887 * pertain to them.
888 */
889 switch (bcode) {
890 case BRK_KPROBE_BP:
David Daney70dc6f02010-08-03 15:44:43 -0700891 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700892 return;
893 else
894 break;
895 case BRK_KPROBE_SSTEPBP:
David Daney70dc6f02010-08-03 15:44:43 -0700896 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700897 return;
898 else
899 break;
900 default:
901 break;
902 }
903
Ralf Baechledf270052008-04-20 16:28:54 +0100904 do_trap_or_bp(regs, bcode, "Break");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900905 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000906
907out_sigsegv:
908 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
911asmlinkage void do_tr(struct pt_regs *regs)
912{
913 unsigned int opcode, tcode = 0;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500914 u16 instr[2];
915 unsigned long epc = exception_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500917 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc))) ||
918 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2))))
919 goto out_sigsegv;
920 opcode = (instr[0] << 16) | instr[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 /* Immediate versions don't provide a code. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500923 if (!(opcode & OPCODE)) {
924 if (get_isa16_mode(regs->cp0_epc))
925 /* microMIPS */
926 tcode = (opcode >> 12) & 0x1f;
927 else
928 tcode = ((opcode >> 6) & ((1 << 10) - 1));
929 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Ralf Baechledf270052008-04-20 16:28:54 +0100931 do_trap_or_bp(regs, tcode, "Trap");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900932 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000933
934out_sigsegv:
935 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936}
937
938asmlinkage void do_ri(struct pt_regs *regs)
939{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100940 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
941 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500942 unsigned long old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100943 unsigned int opcode = 0;
944 int status = -1;
945
David Daney70dc6f02010-08-03 15:44:43 -0700946 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
Jason Wessel88547002008-07-29 15:58:53 -0500947 == NOTIFY_STOP)
948 return;
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 die_if_kernel("Reserved instruction in kernel code", regs);
951
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100952 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000953 return;
954
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500955 if (get_isa16_mode(regs->cp0_epc)) {
956 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100957
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500958 if (unlikely(get_user(mmop[0], epc) < 0))
959 status = SIGSEGV;
960 if (unlikely(get_user(mmop[1], epc) < 0))
961 status = SIGSEGV;
962 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100963
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500964 if (status < 0)
965 status = simulate_rdhwr_mm(regs, opcode);
966 } else {
967 if (unlikely(get_user(opcode, epc) < 0))
968 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100969
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500970 if (!cpu_has_llsc && status < 0)
971 status = simulate_llsc(regs, opcode);
972
973 if (status < 0)
974 status = simulate_rdhwr_normal(regs, opcode);
975
976 if (status < 0)
977 status = simulate_sync(regs, opcode);
978 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100979
980 if (status < 0)
981 status = SIGILL;
982
983 if (unlikely(status > 0)) {
984 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500985 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100986 force_sig(status, current);
987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988}
989
Ralf Baechled223a862007-07-10 17:33:02 +0100990/*
991 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
992 * emulated more than some threshold number of instructions, force migration to
993 * a "CPU" that has FP support.
994 */
995static void mt_ase_fp_affinity(void)
996{
997#ifdef CONFIG_MIPS_MT_FPAFF
998 if (mt_fpemul_threshold > 0 &&
999 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1000 /*
1001 * If there's no FPU present, or if the application has already
1002 * restricted the allowed set to exclude any CPUs with FPUs,
1003 * we'll skip the procedure.
1004 */
1005 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1006 cpumask_t tmask;
1007
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001008 current->thread.user_cpus_allowed
1009 = current->cpus_allowed;
1010 cpus_and(tmask, current->cpus_allowed,
1011 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001012 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001013 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001014 }
1015 }
1016#endif /* CONFIG_MIPS_MT_FPAFF */
1017}
1018
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001019/*
1020 * No lock; only written during early bootup by CPU 0.
1021 */
1022static RAW_NOTIFIER_HEAD(cu2_chain);
1023
1024int __ref register_cu2_notifier(struct notifier_block *nb)
1025{
1026 return raw_notifier_chain_register(&cu2_chain, nb);
1027}
1028
1029int cu2_notifier_call_chain(unsigned long val, void *v)
1030{
1031 return raw_notifier_call_chain(&cu2_chain, val, v);
1032}
1033
1034static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001035 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001036{
1037 struct pt_regs *regs = data;
1038
1039 switch (action) {
1040 default:
1041 die_if_kernel("Unhandled kernel unaligned access or invalid "
1042 "instruction", regs);
Ralf Baechle70342282013-01-22 12:59:30 +01001043 /* Fall through */
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001044
1045 case CU2_EXCEPTION:
1046 force_sig(SIGILL, current);
1047 }
1048
1049 return NOTIFY_OK;
1050}
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052asmlinkage void do_cpu(struct pt_regs *regs)
1053{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001054 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001055 unsigned long old_epc, old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001056 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001058 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001059 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Atsushi Nemoto53231802007-04-14 02:37:26 +09001061 die_if_kernel("do_cpu invoked from kernel context!", regs);
1062
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1064
1065 switch (cpid) {
1066 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001067 epc = (unsigned int __user *)exception_epc(regs);
1068 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001069 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001070 opcode = 0;
1071 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001073 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 return;
Ralf Baechle3c370262005-04-13 17:43:59 +00001075
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001076 if (get_isa16_mode(regs->cp0_epc)) {
1077 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001078
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001079 if (unlikely(get_user(mmop[0], epc) < 0))
1080 status = SIGSEGV;
1081 if (unlikely(get_user(mmop[1], epc) < 0))
1082 status = SIGSEGV;
1083 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001084
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001085 if (status < 0)
1086 status = simulate_rdhwr_mm(regs, opcode);
1087 } else {
1088 if (unlikely(get_user(opcode, epc) < 0))
1089 status = SIGSEGV;
1090
1091 if (!cpu_has_llsc && status < 0)
1092 status = simulate_llsc(regs, opcode);
1093
1094 if (status < 0)
1095 status = simulate_rdhwr_normal(regs, opcode);
1096 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001097
1098 if (status < 0)
1099 status = SIGILL;
1100
1101 if (unlikely(status > 0)) {
1102 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001103 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001104 force_sig(status, current);
1105 }
1106
1107 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001109 case 3:
1110 /*
1111 * Old (MIPS I and MIPS II) processors will set this code
1112 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001113 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001114 * the emulator according to the CPU ISA, so we want to
1115 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001116 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001117 * the FP emulator too.
1118 *
1119 * Then some newer FPU-less processors use this code
1120 * erroneously too, so they are covered by this choice
1121 * as well.
1122 */
1123 if (raw_cpu_has_fpu)
1124 break;
1125 /* Fall through. */
1126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 case 1:
Ralf Baechle70342282013-01-22 12:59:30 +01001128 if (used_math()) /* Using the FPU again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001129 own_fpu(1);
Ralf Baechle70342282013-01-22 12:59:30 +01001130 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 init_fpu();
1132 set_used_math();
1133 }
1134
Atsushi Nemoto53231802007-04-14 02:37:26 +09001135 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001136 int sig;
David Daney515b0292010-10-21 16:32:26 -07001137 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001138 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001139 &current->thread.fpu,
1140 0, &fault_addr);
1141 if (!process_fpemu_return(sig, fault_addr))
Ralf Baechled223a862007-07-10 17:33:02 +01001142 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 }
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 return;
1146
1147 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001148 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Jesper Nilsson55dc9d52010-06-17 15:25:54 +02001149 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 }
1151
1152 force_sig(SIGILL, current);
1153}
1154
1155asmlinkage void do_mdmx(struct pt_regs *regs)
1156{
1157 force_sig(SIGILL, current);
1158}
1159
David Daney8bc6d052009-01-05 15:29:58 -08001160/*
1161 * Called with interrupts disabled.
1162 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163asmlinkage void do_watch(struct pt_regs *regs)
1164{
David Daneyb67b2b72008-09-23 00:08:45 -07001165 u32 cause;
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001168 * Clear WP (bit 22) bit of cause register so we don't loop
1169 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 */
David Daneyb67b2b72008-09-23 00:08:45 -07001171 cause = read_c0_cause();
1172 cause &= ~(1 << 22);
1173 write_c0_cause(cause);
1174
1175 /*
1176 * If the current thread has the watch registers loaded, save
1177 * their values and send SIGTRAP. Otherwise another thread
1178 * left the registers set, clear them and continue.
1179 */
1180 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1181 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001182 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001183 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001184 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001185 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001186 local_irq_enable();
1187 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188}
1189
1190asmlinkage void do_mcheck(struct pt_regs *regs)
1191{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001192 const int field = 2 * sizeof(unsigned long);
1193 int multi_match = regs->cp0_status & ST0_TS;
1194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001196
1197 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001198 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001199 printk("Pagemask: %0x\n", read_c0_pagemask());
1200 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1201 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1202 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1203 printk("\n");
1204 dump_tlb_all();
1205 }
1206
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001207 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001208
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 /*
1210 * Some chips may have other causes of machine check (e.g. SB1
1211 * graduation timer)
1212 */
1213 panic("Caught Machine Check exception - %scaused by multiple "
1214 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001215 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001218asmlinkage void do_mt(struct pt_regs *regs)
1219{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001220 int subcode;
1221
Ralf Baechle41c594a2006-04-05 09:45:45 +01001222 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1223 >> VPECONTROL_EXCPT_SHIFT;
1224 switch (subcode) {
1225 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001226 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001227 break;
1228 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001229 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001230 break;
1231 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001232 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001233 break;
1234 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001235 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001236 break;
1237 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001238 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001239 break;
1240 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001241 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001242 break;
1243 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001244 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001245 subcode);
1246 break;
1247 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001248 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1249
1250 force_sig(SIGILL, current);
1251}
1252
1253
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001254asmlinkage void do_dsp(struct pt_regs *regs)
1255{
1256 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001257 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001258
1259 force_sig(SIGILL, current);
1260}
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262asmlinkage void do_reserved(struct pt_regs *regs)
1263{
1264 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001265 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 * caused by a new unknown cpu type or after another deadly
1267 * hard/software error.
1268 */
1269 show_regs(regs);
1270 panic("Caught reserved exception %ld - should not happen.",
1271 (regs->cp0_cause & 0x7f) >> 2);
1272}
1273
Ralf Baechle39b8d522008-04-28 17:14:26 +01001274static int __initdata l1parity = 1;
1275static int __init nol1parity(char *s)
1276{
1277 l1parity = 0;
1278 return 1;
1279}
1280__setup("nol1par", nol1parity);
1281static int __initdata l2parity = 1;
1282static int __init nol2parity(char *s)
1283{
1284 l2parity = 0;
1285 return 1;
1286}
1287__setup("nol2par", nol2parity);
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289/*
1290 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1291 * it different ways.
1292 */
1293static inline void parity_protection_init(void)
1294{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001295 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001297 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001298 case CPU_74K:
1299 case CPU_1004K:
1300 {
1301#define ERRCTL_PE 0x80000000
1302#define ERRCTL_L2P 0x00800000
1303 unsigned long errctl;
1304 unsigned int l1parity_present, l2parity_present;
1305
1306 errctl = read_c0_ecc();
1307 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1308
1309 /* probe L1 parity support */
1310 write_c0_ecc(errctl | ERRCTL_PE);
1311 back_to_back_c0_hazard();
1312 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1313
1314 /* probe L2 parity support */
1315 write_c0_ecc(errctl|ERRCTL_L2P);
1316 back_to_back_c0_hazard();
1317 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1318
1319 if (l1parity_present && l2parity_present) {
1320 if (l1parity)
1321 errctl |= ERRCTL_PE;
1322 if (l1parity ^ l2parity)
1323 errctl |= ERRCTL_L2P;
1324 } else if (l1parity_present) {
1325 if (l1parity)
1326 errctl |= ERRCTL_PE;
1327 } else if (l2parity_present) {
1328 if (l2parity)
1329 errctl |= ERRCTL_L2P;
1330 } else {
1331 /* No parity available */
1332 }
1333
1334 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1335
1336 write_c0_ecc(errctl);
1337 back_to_back_c0_hazard();
1338 errctl = read_c0_ecc();
1339 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1340
1341 if (l1parity_present)
1342 printk(KERN_INFO "Cache parity protection %sabled\n",
1343 (errctl & ERRCTL_PE) ? "en" : "dis");
1344
1345 if (l2parity_present) {
1346 if (l1parity_present && l1parity)
1347 errctl ^= ERRCTL_L2P;
1348 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1349 (errctl & ERRCTL_L2P) ? "en" : "dis");
1350 }
1351 }
1352 break;
1353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001355 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001356 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001357 write_c0_ecc(0x80000000);
1358 back_to_back_c0_hazard();
1359 /* Set the PE bit (bit 31) in the c0_errctl register. */
1360 printk(KERN_INFO "Cache parity protection %sabled\n",
1361 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 break;
1363 case CPU_20KC:
1364 case CPU_25KF:
1365 /* Clear the DE bit (bit 16) in the c0_status register. */
1366 printk(KERN_INFO "Enable cache parity protection for "
1367 "MIPS 20KC/25KF CPUs.\n");
1368 clear_c0_status(ST0_DE);
1369 break;
1370 default:
1371 break;
1372 }
1373}
1374
1375asmlinkage void cache_parity_error(void)
1376{
1377 const int field = 2 * sizeof(unsigned long);
1378 unsigned int reg_val;
1379
1380 /* For the moment, report the problem and hang. */
1381 printk("Cache error exception:\n");
1382 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1383 reg_val = read_c0_cacheerr();
1384 printk("c0_cacheerr == %08x\n", reg_val);
1385
1386 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1387 reg_val & (1<<30) ? "secondary" : "primary",
1388 reg_val & (1<<31) ? "data" : "insn");
1389 printk("Error bits: %s%s%s%s%s%s%s\n",
1390 reg_val & (1<<29) ? "ED " : "",
1391 reg_val & (1<<28) ? "ET " : "",
1392 reg_val & (1<<26) ? "EE " : "",
1393 reg_val & (1<<25) ? "EB " : "",
1394 reg_val & (1<<24) ? "EI " : "",
1395 reg_val & (1<<23) ? "E1 " : "",
1396 reg_val & (1<<22) ? "E0 " : "");
1397 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1398
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001399#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 if (reg_val & (1<<22))
1401 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1402
1403 if (reg_val & (1<<23))
1404 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1405#endif
1406
1407 panic("Can't handle the cache error!");
1408}
1409
1410/*
1411 * SDBBP EJTAG debug exception handler.
1412 * We skip the instruction and return to the next instruction.
1413 */
1414void ejtag_exception_handler(struct pt_regs *regs)
1415{
1416 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001417 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 unsigned int debug;
1419
Chris Dearman70ae6122006-06-30 12:32:37 +01001420 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 depc = read_c0_depc();
1422 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001423 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 if (debug & 0x80000000) {
1425 /*
1426 * In branch delay slot.
1427 * We cheat a little bit here and use EPC to calculate the
1428 * debug return address (DEPC). EPC is restored after the
1429 * calculation.
1430 */
1431 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001432 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001434 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 depc = regs->cp0_epc;
1436 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001437 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 } else
1439 depc += 4;
1440 write_c0_depc(depc);
1441
1442#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001443 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 write_c0_debug(debug | 0x100);
1445#endif
1446}
1447
1448/*
1449 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001450 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001452static RAW_NOTIFIER_HEAD(nmi_chain);
1453
1454int register_nmi_notifier(struct notifier_block *nb)
1455{
1456 return raw_notifier_chain_register(&nmi_chain, nb);
1457}
1458
Joe Perchesff2d8b12012-01-12 17:17:21 -08001459void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460{
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001461 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001462 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 printk("NMI taken!!!!\n");
1464 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465}
1466
Ralf Baechlee01402b2005-07-14 15:57:16 +00001467#define VECTORSPACING 0x100 /* for EI/VI mode */
1468
1469unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001471unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001473void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
1475 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001476 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001478#ifdef CONFIG_CPU_MICROMIPS
1479 /*
1480 * Only the TLB handlers are cache aligned with an even
1481 * address. All other handlers are on an odd address and
1482 * require no modification. Otherwise, MIPS32 mode will
1483 * be entered when handling any TLB exceptions. That
1484 * would be bad...since we must stay in microMIPS mode.
1485 */
1486 if (!(handler & 0x1))
1487 handler |= 1;
1488#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001489 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001492#ifdef CONFIG_CPU_MICROMIPS
1493 unsigned long jump_mask = ~((1 << 27) - 1);
1494#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001495 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001496#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001497 u32 *buf = (u32 *)(ebase + 0x200);
1498 unsigned int k0 = 26;
1499 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1500 uasm_i_j(&buf, handler & ~jump_mask);
1501 uasm_i_nop(&buf);
1502 } else {
1503 UASM_i_LA(&buf, k0, handler);
1504 uasm_i_jr(&buf, k0);
1505 uasm_i_nop(&buf);
1506 }
1507 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 }
1509 return (void *)old_handler;
1510}
1511
Ralf Baechle86a17082013-02-08 01:21:34 +01001512static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001513{
1514 show_regs(get_irq_regs());
1515 panic("Caught unexpected vectored interrupt.");
1516}
1517
Ralf Baechleef300e42007-05-06 18:31:18 +01001518static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001519{
1520 unsigned long handler;
1521 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001522 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001523 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001524 unsigned char *b;
1525
Ralf Baechleb72b7092009-03-30 14:49:44 +02001526 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001527 BUG_ON((n < 0) && (n > 9));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001528
1529 if (addr == NULL) {
1530 handler = (unsigned long) do_default_vi;
1531 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001532 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001533 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001534 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001535
1536 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1537
Ralf Baechlef6771db2007-11-08 18:02:29 +00001538 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001539 panic("Shadow register set %d not supported", srs);
1540
1541 if (cpu_has_veic) {
1542 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001543 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001544 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001545 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001546 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001547 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001548 }
1549
1550 if (srs == 0) {
1551 /*
1552 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001553 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001554 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001555 extern char except_vec_vi, except_vec_vi_lui;
1556 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001557 extern char rollback_except_vec_vi;
1558 char *vec_start = (cpu_wait == r4k_wait) ?
1559 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001560#ifdef CONFIG_MIPS_MT_SMTC
1561 /*
1562 * We need to provide the SMTC vectored interrupt handler
1563 * not only with the address of the handler, but with the
1564 * Status.IM bit to be masked before going there.
1565 */
1566 extern char except_vec_vi_mori;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001567#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1568 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1569#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001570 const int mori_offset = &except_vec_vi_mori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001571#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001572#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001573#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1574 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1575 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1576#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001577 const int lui_offset = &except_vec_vi_lui - vec_start;
1578 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001579#endif
1580 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001581
1582 if (handler_len > VECTORSPACING) {
1583 /*
1584 * Sigh... panicing won't help as the console
1585 * is probably not configured :(
1586 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001587 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001588 }
1589
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001590 set_handler(((unsigned long)b - ebase), vec_start,
1591#ifdef CONFIG_CPU_MICROMIPS
1592 (handler_len - 1));
1593#else
1594 handler_len);
1595#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001596#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001597 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1598
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001599 h = (u16 *)(b + mori_offset);
1600 *h = (0x100 << n);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001601#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001602 h = (u16 *)(b + lui_offset);
1603 *h = (handler >> 16) & 0xffff;
1604 h = (u16 *)(b + ori_offset);
1605 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001606 local_flush_icache_range((unsigned long)b,
1607 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001608 }
1609 else {
1610 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001611 * In other cases jump directly to the interrupt handler. It
1612 * is the handler's responsibility to save registers if required
1613 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001614 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001615 u32 insn;
1616
1617 h = (u16 *)b;
1618 /* j handler */
1619#ifdef CONFIG_CPU_MICROMIPS
1620 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1621#else
1622 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1623#endif
1624 h[0] = (insn >> 16) & 0xffff;
1625 h[1] = insn & 0xffff;
1626 h[2] = 0;
1627 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001628 local_flush_icache_range((unsigned long)b,
1629 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001630 }
1631
1632 return (void *)old_handler;
1633}
1634
Ralf Baechleef300e42007-05-06 18:31:18 +01001635void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001636{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001637 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001638}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001639
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001641extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642
Ralf Baechle42f77542007-10-18 17:48:11 +01001643/*
1644 * Timer interrupt
1645 */
1646int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001647EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001648int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001649
1650/*
1651 * Performance counter IRQ or -1 if shared with timer
1652 */
1653int cp0_perfcount_irq;
1654EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1655
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001656static int __cpuinitdata noulri;
1657
1658static int __init ulri_disable(char *s)
1659{
1660 pr_info("Disabling ulri\n");
1661 noulri = 1;
1662
1663 return 1;
1664}
1665__setup("noulri", ulri_disable);
1666
David Daney6650df32012-05-15 00:04:50 -07001667void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
1669 unsigned int cpu = smp_processor_id();
1670 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001671 unsigned int hwrena = cpu_hwrena_impl_bits;
Steven J. Hilld532f3d2013-03-25 11:58:57 -05001672 unsigned long asid = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001673#ifdef CONFIG_MIPS_MT_SMTC
1674 int secondaryTC = 0;
1675 int bootTC = (cpu == 0);
1676
1677 /*
1678 * Only do per_cpu_trap_init() for first TC of Each VPE.
1679 * Note that this hack assumes that the SMTC init code
1680 * assigns TCs consecutively and in ascending order.
1681 */
1682
1683 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1684 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1685 secondaryTC = 1;
1686#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
1688 /*
1689 * Disable coprocessors and select 32-bit or 64-bit addressing
1690 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1691 * flag that some firmware may have left set and the TS bit (for
1692 * IP27). Set XX for ISA IV code to work.
1693 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001694#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1696#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001697 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001699 if (cpu_has_dsp)
1700 status_set |= ST0_MX;
1701
Ralf Baechleb38c7392006-02-07 01:20:43 +00001702 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 status_set);
1704
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001705 if (cpu_has_mips_r2)
1706 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001707
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001708 if (!noulri && cpu_has_userlocal)
1709 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001710
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001711 if (hwrena)
1712 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001713
Ralf Baechle41c594a2006-04-05 09:45:45 +01001714#ifdef CONFIG_MIPS_MT_SMTC
1715 if (!secondaryTC) {
1716#endif /* CONFIG_MIPS_MT_SMTC */
1717
Ralf Baechlee01402b2005-07-14 15:57:16 +00001718 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001719 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001720 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001721 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001722 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001723 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001724 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001725 if (cpu_has_divec) {
1726 if (cpu_has_mipsmt) {
1727 unsigned int vpflags = dvpe();
1728 set_c0_cause(CAUSEF_IV);
1729 evpe(vpflags);
1730 } else
1731 set_c0_cause(CAUSEF_IV);
1732 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001733
1734 /*
1735 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1736 *
1737 * o read IntCtl.IPTI to determine the timer interrupt
1738 * o read IntCtl.IPPCI to determine the performance counter interrupt
1739 */
1740 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001741 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1742 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1743 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001744 if (cp0_perfcount_irq == cp0_compare_irq)
1745 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001746 } else {
1747 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001748 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001749 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001750 }
1751
Ralf Baechle41c594a2006-04-05 09:45:45 +01001752#ifdef CONFIG_MIPS_MT_SMTC
1753 }
1754#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Steven J. Hilld532f3d2013-03-25 11:58:57 -05001756 asid = ASID_FIRST_VERSION;
1757 cpu_data[cpu].asid_cache = asid;
1758 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759
1760 atomic_inc(&init_mm.mm_count);
1761 current->active_mm = &init_mm;
1762 BUG_ON(current->mm);
1763 enter_lazy_tlb(&init_mm, current);
1764
Ralf Baechle41c594a2006-04-05 09:45:45 +01001765#ifdef CONFIG_MIPS_MT_SMTC
1766 if (bootTC) {
1767#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001768 /* Boot CPU's cache setup in setup_arch(). */
1769 if (!is_boot_cpu)
1770 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001771 tlb_init();
1772#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001773 } else if (!secondaryTC) {
1774 /*
1775 * First TC in non-boot VPE must do subset of tlb_init()
1776 * for MMU countrol registers.
1777 */
1778 write_c0_pagemask(PM_DEFAULT_MASK);
1779 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001780 }
1781#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001782 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783}
1784
Ralf Baechlee01402b2005-07-14 15:57:16 +00001785/* Install CPU exception handler */
David Daneye3dc81f22012-05-15 00:04:47 -07001786void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001787{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001788#ifdef CONFIG_CPU_MICROMIPS
1789 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1790#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001791 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001792#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001793 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001794}
1795
Ralf Baechle234fcd12008-03-08 09:56:28 +00001796static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001797 "Trying to set NULL cache error exception handler";
1798
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001799/*
1800 * Install uncached CPU exception handler.
1801 * This is suitable only for the cache error exception which is the only
1802 * exception handler that is being run uncached.
1803 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001804void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1805 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001806{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001807 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001808
Ralf Baechle641e97f2007-10-11 23:46:05 +01001809 if (!addr)
1810 panic(panic_null_cerr);
1811
Ralf Baechlee01402b2005-07-14 15:57:16 +00001812 memcpy((void *)(uncached_ebase + offset), addr, size);
1813}
1814
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001815static int __initdata rdhwr_noopt;
1816static int __init set_rdhwr_noopt(char *str)
1817{
1818 rdhwr_noopt = 1;
1819 return 1;
1820}
1821
1822__setup("rdhwr_noopt", set_rdhwr_noopt);
1823
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824void __init trap_init(void)
1825{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001826 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001828 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001830 int rollback;
1831
1832 check_wait();
1833 rollback = (cpu_wait == r4k_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834
Jason Wessel88547002008-07-29 15:58:53 -05001835#if defined(CONFIG_KGDB)
1836 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01001837 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05001838#endif
1839
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001840 if (cpu_has_veic || cpu_has_vint) {
1841 unsigned long size = 0x200 + VECTORSPACING*64;
1842 ebase = (unsigned long)
1843 __alloc_bootmem(size, 1 << fls(size), 0);
1844 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08001845#ifdef CONFIG_KVM_GUEST
1846#define KVM_GUEST_KSEG0 0x40000000
1847 ebase = KVM_GUEST_KSEG0;
1848#else
1849 ebase = CKSEG0;
1850#endif
David Daney566f74f2008-10-23 17:56:35 -07001851 if (cpu_has_mips_r2)
1852 ebase += (read_c0_ebase() & 0x3ffff000);
1853 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001854
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00001855 if (board_ebase_setup)
1856 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07001857 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858
1859 /*
1860 * Copy the generic exception handlers to their final destination.
1861 * This will be overriden later as suitable for a particular
1862 * configuration.
1863 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001864 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
1866 /*
1867 * Setup default vectors
1868 */
1869 for (i = 0; i <= 31; i++)
1870 set_except_vector(i, handle_reserved);
1871
1872 /*
1873 * Copy the EJTAG debug exception vector handler code to it's final
1874 * destination.
1875 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001876 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001877 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
1879 /*
1880 * Only some CPUs have the watch exceptions.
1881 */
1882 if (cpu_has_watch)
1883 set_except_vector(23, handle_watch);
1884
1885 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001886 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001888 if (cpu_has_veic || cpu_has_vint) {
1889 int nvec = cpu_has_veic ? 64 : 8;
1890 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001891 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001892 }
1893 else if (cpu_has_divec)
1894 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
1896 /*
1897 * Some CPUs can enable/disable for cache parity detection, but does
1898 * it different ways.
1899 */
1900 parity_protection_init();
1901
1902 /*
1903 * The Data Bus Errors / Instruction Bus Errors are signaled
1904 * by external hardware. Therefore these two exceptions
1905 * may have board specific handlers.
1906 */
1907 if (board_be_init)
1908 board_be_init();
1909
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001910 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 set_except_vector(1, handle_tlbm);
1912 set_except_vector(2, handle_tlbl);
1913 set_except_vector(3, handle_tlbs);
1914
1915 set_except_vector(4, handle_adel);
1916 set_except_vector(5, handle_ades);
1917
1918 set_except_vector(6, handle_ibe);
1919 set_except_vector(7, handle_dbe);
1920
1921 set_except_vector(8, handle_sys);
1922 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001923 set_except_vector(10, rdhwr_noopt ? handle_ri :
1924 (cpu_has_vtag_icache ?
1925 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926 set_except_vector(11, handle_cpu);
1927 set_except_vector(12, handle_ov);
1928 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929
Ralf Baechle10cc3522007-10-11 23:46:15 +01001930 if (current_cpu_type() == CPU_R6000 ||
1931 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 /*
1933 * The R6000 is the only R-series CPU that features a machine
1934 * check exception (similar to the R4000 cache error) and
1935 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01001936 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 * current list of targets for Linux/MIPS.
1938 * (Duh, crap, there is someone with a triple R6k machine)
1939 */
1940 //set_except_vector(14, handle_mc);
1941 //set_except_vector(15, handle_ndc);
1942 }
1943
Ralf Baechlee01402b2005-07-14 15:57:16 +00001944
1945 if (board_nmi_handler_setup)
1946 board_nmi_handler_setup();
1947
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001948 if (cpu_has_fpu && !cpu_has_nofpuex)
1949 set_except_vector(15, handle_fpe);
1950
1951 set_except_vector(22, handle_mdmx);
1952
1953 if (cpu_has_mcheck)
1954 set_except_vector(24, handle_mcheck);
1955
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001956 if (cpu_has_mipsmt)
1957 set_except_vector(25, handle_mt);
1958
Chris Dearmanacaec422007-05-24 22:30:18 +01001959 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001960
David Daneyfcbf1df2012-05-15 00:04:46 -07001961 if (board_cache_error_setup)
1962 board_cache_error_setup();
1963
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001964 if (cpu_has_vce)
1965 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001966 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001967 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001968 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001969 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001970 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001971
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001972 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001973 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02001974
1975 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001976
Ralf Baechle4483b152010-08-05 13:25:59 +01001977 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978}