blob: 25225515451f8f348d4f2ffa91a4c64c9b004a82 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010012 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020016#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050018#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/sched.h>
22#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/spinlock.h>
24#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000025#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020026#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010027#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050028#include <linux/kgdb.h>
29#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070030#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000031#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050032#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010033#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080034#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#include <asm/bootinfo.h>
37#include <asm/branch.h>
38#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000039#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/cpu.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000041#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000043#include <asm/fpu_emulator.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000044#include <asm/mipsregs.h>
45#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/module.h>
47#include <asm/pgtable.h>
48#include <asm/ptrace.h>
49#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/tlbdebug.h>
51#include <asm/traps.h>
52#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070053#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090056#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010057#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090059extern void check_wait(void);
60extern asmlinkage void r4k_wait(void);
61extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010062extern asmlinkage void handle_int(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063extern asmlinkage void handle_tlbm(void);
64extern asmlinkage void handle_tlbl(void);
65extern asmlinkage void handle_tlbs(void);
66extern asmlinkage void handle_adel(void);
67extern asmlinkage void handle_ades(void);
68extern asmlinkage void handle_ibe(void);
69extern asmlinkage void handle_dbe(void);
70extern asmlinkage void handle_sys(void);
71extern asmlinkage void handle_bp(void);
72extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090073extern asmlinkage void handle_ri_rdhwr_vivt(void);
74extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075extern asmlinkage void handle_cpu(void);
76extern asmlinkage void handle_ov(void);
77extern asmlinkage void handle_tr(void);
78extern asmlinkage void handle_fpe(void);
79extern asmlinkage void handle_mdmx(void);
80extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000081extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000082extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern asmlinkage void handle_mcheck(void);
84extern asmlinkage void handle_reserved(void);
85
Ralf Baechle12616ed2005-10-18 10:26:46 +010086extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
David Daney515b0292010-10-21 16:32:26 -070087 struct mips_fpu_struct *ctx, int has_fpu,
88 void *__user *fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90void (*board_be_init)(void);
91int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000092void (*board_nmi_handler_setup)(void);
93void (*board_ejtag_handler_setup)(void);
94void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000095void (*board_ebase_setup)(void);
David Daneyfcbf1df2012-05-15 00:04:46 -070096void __cpuinitdata(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020098static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090099{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100100 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900101 unsigned long addr;
102
103 printk("Call Trace:");
104#ifdef CONFIG_KALLSYMS
105 printk("\n");
106#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200107 while (!kstack_end(sp)) {
108 unsigned long __user *p =
109 (unsigned long __user *)(unsigned long)sp++;
110 if (__get_user(addr, p)) {
111 printk(" (Bad stack address)");
112 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100113 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200114 if (__kernel_text_address(addr))
115 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900116 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200117 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900118}
119
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900120#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900121int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900122static int __init set_raw_show_trace(char *str)
123{
124 raw_show_trace = 1;
125 return 1;
126}
127__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900128#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200129
Ralf Baechleeae23f22007-10-14 23:27:21 +0100130static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200132 unsigned long sp = regs->regs[29];
133 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900134 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900135
Vincent Wene909be82012-07-19 09:11:16 +0200136 if (!task)
137 task = current;
138
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900139 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200140 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141 return;
142 }
143 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200144 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200145 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900146 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200147 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900148 printk("\n");
149}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/*
152 * This routine abuses get_user()/put_user() to reference pointers
153 * with at least a bit of error checking ...
154 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100155static void show_stacktrace(struct task_struct *task,
156 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
158 const int field = 2 * sizeof(unsigned long);
159 long stackdata;
160 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900161 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
163 printk("Stack :");
164 i = 0;
165 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
166 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100167 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 if (i > 39) {
169 printk(" ...");
170 break;
171 }
172
173 if (__get_user(stackdata, sp++)) {
174 printk(" (Bad stack address)");
175 break;
176 }
177
178 printk(" %0*lx", field, stackdata);
179 i++;
180 }
181 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200182 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900183}
184
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900185void show_stack(struct task_struct *task, unsigned long *sp)
186{
187 struct pt_regs regs;
188 if (sp) {
189 regs.regs[29] = (unsigned long)sp;
190 regs.regs[31] = 0;
191 regs.cp0_epc = 0;
192 } else {
193 if (task && task != current) {
194 regs.regs[29] = task->thread.reg29;
195 regs.regs[31] = 0;
196 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500197#ifdef CONFIG_KGDB_KDB
198 } else if (atomic_read(&kgdb_active) != -1 &&
199 kdb_current_regs) {
200 memcpy(&regs, kdb_current_regs, sizeof(regs));
201#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900202 } else {
203 prepare_frametrace(&regs);
204 }
205 }
206 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900209static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210{
211 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100212 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 printk("\nCode:");
215
Ralf Baechle39b8d522008-04-28 17:14:26 +0100216 if ((unsigned long)pc & 1)
217 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 for(i = -3 ; i < 6 ; i++) {
219 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100220 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 printk(" (Bad address in epc)\n");
222 break;
223 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100224 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226}
227
Ralf Baechleeae23f22007-10-14 23:27:21 +0100228static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229{
230 const int field = 2 * sizeof(unsigned long);
231 unsigned int cause = regs->cp0_cause;
232 int i;
233
Tejun Heoa43cb952013-04-30 15:27:17 -0700234 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236 /*
237 * Saved main processor registers
238 */
239 for (i = 0; i < 32; ) {
240 if ((i % 4) == 0)
241 printk("$%2d :", i);
242 if (i == 0)
243 printk(" %0*lx", field, 0UL);
244 else if (i == 26 || i == 27)
245 printk(" %*s", field, "");
246 else
247 printk(" %0*lx", field, regs->regs[i]);
248
249 i++;
250 if ((i % 4) == 0)
251 printk("\n");
252 }
253
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100254#ifdef CONFIG_CPU_HAS_SMARTMIPS
255 printk("Acx : %0*lx\n", field, regs->acx);
256#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 printk("Hi : %0*lx\n", field, regs->hi);
258 printk("Lo : %0*lx\n", field, regs->lo);
259
260 /*
261 * Saved cp0 registers
262 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100263 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
264 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100266 printk("ra : %0*lx %pS\n", field, regs->regs[31],
267 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268
Ralf Baechle70342282013-01-22 12:59:30 +0100269 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000271 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
272 if (regs->cp0_status & ST0_KUO)
273 printk("KUo ");
274 if (regs->cp0_status & ST0_IEO)
275 printk("IEo ");
276 if (regs->cp0_status & ST0_KUP)
277 printk("KUp ");
278 if (regs->cp0_status & ST0_IEP)
279 printk("IEp ");
280 if (regs->cp0_status & ST0_KUC)
281 printk("KUc ");
282 if (regs->cp0_status & ST0_IEC)
283 printk("IEc ");
284 } else {
285 if (regs->cp0_status & ST0_KX)
286 printk("KX ");
287 if (regs->cp0_status & ST0_SX)
288 printk("SX ");
289 if (regs->cp0_status & ST0_UX)
290 printk("UX ");
291 switch (regs->cp0_status & ST0_KSU) {
292 case KSU_USER:
293 printk("USER ");
294 break;
295 case KSU_SUPERVISOR:
296 printk("SUPERVISOR ");
297 break;
298 case KSU_KERNEL:
299 printk("KERNEL ");
300 break;
301 default:
302 printk("BAD_MODE ");
303 break;
304 }
305 if (regs->cp0_status & ST0_ERL)
306 printk("ERL ");
307 if (regs->cp0_status & ST0_EXL)
308 printk("EXL ");
309 if (regs->cp0_status & ST0_IE)
310 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 printk("\n");
313
314 printk("Cause : %08x\n", cause);
315
316 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
317 if (1 <= cause && cause <= 5)
318 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
319
Ralf Baechle9966db252007-10-11 23:46:17 +0100320 printk("PrId : %08x (%s)\n", read_c0_prid(),
321 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
Ralf Baechleeae23f22007-10-14 23:27:21 +0100324/*
325 * FIXME: really the generic show_regs should take a const pointer argument.
326 */
327void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100329 __show_regs((struct pt_regs *)regs);
330}
331
David Daneyc1bf2072010-08-03 11:22:20 -0700332void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100333{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100334 const int field = 2 * sizeof(unsigned long);
335
Ralf Baechleeae23f22007-10-14 23:27:21 +0100336 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100338 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
339 current->comm, current->pid, current_thread_info(), current,
340 field, current_thread_info()->tp_value);
341 if (cpu_has_userlocal) {
342 unsigned long tls;
343
344 tls = read_c0_userlocal();
345 if (tls != current_thread_info()->tp_value)
346 printk("*HwTLS: %0*lx\n", field, tls);
347 }
348
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900349 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900350 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 printk("\n");
352}
353
David Daney70dc6f02010-08-03 15:44:43 -0700354static int regs_to_trapnr(struct pt_regs *regs)
355{
356 return (regs->cp0_cause >> 2) & 0x1f;
357}
358
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000359static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
David Daney70dc6f02010-08-03 15:44:43 -0700361void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
363 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400364 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100365#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500366 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100367#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
Nathan Lynch8742cd22011-09-30 13:49:35 -0500369 oops_enter();
370
Ralf Baechle10423c92011-05-13 10:33:28 +0100371 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
372 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000375 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500376#ifdef CONFIG_MIPS_MT_SMTC
377 dvpret = dvpe();
378#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100379 bust_spinlocks(1);
380#ifdef CONFIG_MIPS_MT_SMTC
381 mips_mt_regdump(dvpret);
382#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400383
Ralf Baechle178086c2005-10-13 17:07:54 +0100384 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030386 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000387 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200388
Nathan Lynch8742cd22011-09-30 13:49:35 -0500389 oops_exit();
390
Maxime Bizond4fd1982006-07-20 18:52:02 +0200391 if (in_interrupt())
392 panic("Fatal exception in interrupt");
393
394 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000395 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200396 ssleep(5);
397 panic("Fatal exception");
398 }
399
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200400 if (regs && kexec_should_crash(current))
401 crash_kexec(regs);
402
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400403 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404}
405
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200406extern struct exception_table_entry __start___dbe_table[];
407extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000409__asm__(
410" .section __dbe_table, \"a\"\n"
411" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413/* Given an address, look for it in the exception tables. */
414static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
415{
416 const struct exception_table_entry *e;
417
418 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
419 if (!e)
420 e = search_module_dbetables(addr);
421 return e;
422}
423
424asmlinkage void do_be(struct pt_regs *regs)
425{
426 const int field = 2 * sizeof(unsigned long);
427 const struct exception_table_entry *fixup = NULL;
428 int data = regs->cp0_cause & 4;
429 int action = MIPS_BE_FATAL;
430
Ralf Baechle70342282013-01-22 12:59:30 +0100431 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 if (data && !user_mode(regs))
433 fixup = search_dbe_tables(exception_epc(regs));
434
435 if (fixup)
436 action = MIPS_BE_FIXUP;
437
438 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900439 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
441 switch (action) {
442 case MIPS_BE_DISCARD:
443 return;
444 case MIPS_BE_FIXUP:
445 if (fixup) {
446 regs->cp0_epc = fixup->nextinsn;
447 return;
448 }
449 break;
450 default:
451 break;
452 }
453
454 /*
455 * Assume it would be too dangerous to continue ...
456 */
457 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
458 data ? "Data" : "Instruction",
459 field, regs->cp0_epc, field, regs->regs[31]);
David Daney70dc6f02010-08-03 15:44:43 -0700460 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
Jason Wessel88547002008-07-29 15:58:53 -0500461 == NOTIFY_STOP)
462 return;
463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 die_if_kernel("Oops", regs);
465 force_sig(SIGBUS, current);
466}
467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100469 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 */
471
472#define OPCODE 0xfc000000
473#define BASE 0x03e00000
474#define RT 0x001f0000
475#define OFFSET 0x0000ffff
476#define LL 0xc0000000
477#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100478#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000479#define SPEC3 0x7c000000
480#define RD 0x0000f800
481#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100482#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000483#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485/*
486 * The ll_bit is cleared by r*_switch.S
487 */
488
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200489unsigned int ll_bit;
490struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100492static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000494 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 /*
498 * analyse the ll instruction that just caused a ri exception
499 * and put the referenced address to addr.
500 */
501
502 /* sign extend offset */
503 offset = opcode & OFFSET;
504 offset <<= 16;
505 offset >>= 16;
506
Ralf Baechlefe00f942005-03-01 19:22:29 +0000507 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000508 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100510 if ((unsigned long)vaddr & 3)
511 return SIGBUS;
512 if (get_user(value, vaddr))
513 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515 preempt_disable();
516
517 if (ll_task == NULL || ll_task == current) {
518 ll_bit = 1;
519 } else {
520 ll_bit = 0;
521 }
522 ll_task = current;
523
524 preempt_enable();
525
526 regs->regs[(opcode & RT) >> 16] = value;
527
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100528 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529}
530
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100531static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000533 unsigned long __user *vaddr;
534 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 /*
538 * analyse the sc instruction that just caused a ri exception
539 * and put the referenced address to addr.
540 */
541
542 /* sign extend offset */
543 offset = opcode & OFFSET;
544 offset <<= 16;
545 offset >>= 16;
546
Ralf Baechlefe00f942005-03-01 19:22:29 +0000547 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000548 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 reg = (opcode & RT) >> 16;
550
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100551 if ((unsigned long)vaddr & 3)
552 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
554 preempt_disable();
555
556 if (ll_bit == 0 || ll_task != current) {
557 regs->regs[reg] = 0;
558 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100559 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
561
562 preempt_enable();
563
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100564 if (put_user(regs->regs[reg], vaddr))
565 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
567 regs->regs[reg] = 1;
568
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100569 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
571
572/*
573 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
574 * opcodes are supposed to result in coprocessor unusable exceptions if
575 * executed on ll/sc-less processors. That's the theory. In practice a
576 * few processors such as NEC's VR4100 throw reserved instruction exceptions
577 * instead, so we're doing the emulation thing in both exception handlers.
578 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800581 if ((opcode & OPCODE) == LL) {
582 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200583 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100584 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800585 }
586 if ((opcode & OPCODE) == SC) {
587 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200588 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100589 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100592 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
Ralf Baechle3c370262005-04-13 17:43:59 +0000595/*
596 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100597 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000598 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100599static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
Ralf Baechle3c370262005-04-13 17:43:59 +0000600{
Al Virodc8f6022006-01-12 01:06:07 -0800601 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000602
603 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
604 int rd = (opcode & RD) >> 11;
605 int rt = (opcode & RT) >> 16;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800606 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200607 1, regs, 0);
Ralf Baechle3c370262005-04-13 17:43:59 +0000608 switch (rd) {
Chris Dearman1f5826b2006-05-08 18:02:16 +0100609 case 0: /* CPU number */
610 regs->regs[rt] = smp_processor_id();
611 return 0;
612 case 1: /* SYNCI length */
613 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
614 current_cpu_data.icache.linesz);
615 return 0;
616 case 2: /* Read count register */
617 regs->regs[rt] = read_c0_count();
618 return 0;
619 case 3: /* Count register resolution */
620 switch (current_cpu_data.cputype) {
621 case CPU_20KC:
622 case CPU_25KF:
623 regs->regs[rt] = 1;
624 break;
Ralf Baechle3c370262005-04-13 17:43:59 +0000625 default:
Chris Dearman1f5826b2006-05-08 18:02:16 +0100626 regs->regs[rt] = 2;
627 }
628 return 0;
629 case 29:
630 regs->regs[rt] = ti->tp_value;
631 return 0;
632 default:
633 return -1;
Ralf Baechle3c370262005-04-13 17:43:59 +0000634 }
635 }
636
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500637 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100638 return -1;
639}
Ralf Baechlee5679882006-11-30 01:14:47 +0000640
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100641static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
642{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800643 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
644 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200645 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100646 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800647 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100648
649 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000650}
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652asmlinkage void do_ov(struct pt_regs *regs)
653{
654 siginfo_t info;
655
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000656 die_if_kernel("Integer overflow", regs);
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 info.si_code = FPE_INTOVF;
659 info.si_signo = SIGFPE;
660 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000661 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 force_sig_info(SIGFPE, &info, current);
663}
664
David Daney515b0292010-10-21 16:32:26 -0700665static int process_fpemu_return(int sig, void __user *fault_addr)
666{
667 if (sig == SIGSEGV || sig == SIGBUS) {
668 struct siginfo si = {0};
669 si.si_addr = fault_addr;
670 si.si_signo = sig;
671 if (sig == SIGSEGV) {
672 if (find_vma(current->mm, (unsigned long)fault_addr))
673 si.si_code = SEGV_ACCERR;
674 else
675 si.si_code = SEGV_MAPERR;
676 } else {
677 si.si_code = BUS_ADRERR;
678 }
679 force_sig_info(sig, &si, current);
680 return 1;
681 } else if (sig) {
682 force_sig(sig, current);
683 return 1;
684 } else {
685 return 0;
686 }
687}
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689/*
690 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
691 */
692asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
693{
David Daney515b0292010-10-21 16:32:26 -0700694 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100695
David Daney70dc6f02010-08-03 15:44:43 -0700696 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
Jason Wessel88547002008-07-29 15:58:53 -0500697 == NOTIFY_STOP)
698 return;
Chris Dearman57725f92006-06-30 23:35:28 +0100699 die_if_kernel("FP exception in kernel code", regs);
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (fcr31 & FPU_CSR_UNI_X) {
702 int sig;
David Daney515b0292010-10-21 16:32:26 -0700703 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000706 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 * software emulator on-board, let's use it...
708 *
709 * Force FPU to dump state into task/thread context. We're
710 * moving a lot of data here for what is probably a single
711 * instruction, but the alternative is to pre-decode the FP
712 * register operands before invoking the emulator, which seems
713 * a bit extreme for what should be an infrequent event.
714 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000715 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900716 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700719 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
720 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 /*
723 * We can't allow the emulated instruction to leave any of
724 * the cause bit set in $fcr31.
725 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900726 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
728 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100729 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
731 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700732 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
734 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100735 } else if (fcr31 & FPU_CSR_INV_X)
736 info.si_code = FPE_FLTINV;
737 else if (fcr31 & FPU_CSR_DIV_X)
738 info.si_code = FPE_FLTDIV;
739 else if (fcr31 & FPU_CSR_OVF_X)
740 info.si_code = FPE_FLTOVF;
741 else if (fcr31 & FPU_CSR_UDF_X)
742 info.si_code = FPE_FLTUND;
743 else if (fcr31 & FPU_CSR_INE_X)
744 info.si_code = FPE_FLTRES;
745 else
746 info.si_code = __SI_FAULT;
747 info.si_signo = SIGFPE;
748 info.si_errno = 0;
749 info.si_addr = (void __user *) regs->cp0_epc;
750 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751}
752
Ralf Baechledf270052008-04-20 16:28:54 +0100753static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
754 const char *str)
755{
756 siginfo_t info;
757 char b[40];
758
Jason Wessel5dd11d52010-05-20 21:04:26 -0500759#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700760 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500761 return;
762#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
763
David Daney70dc6f02010-08-03 15:44:43 -0700764 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500765 return;
766
Ralf Baechledf270052008-04-20 16:28:54 +0100767 /*
768 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
769 * insns, even for trap and break codes that indicate arithmetic
770 * failures. Weird ...
771 * But should we continue the brokenness??? --macro
772 */
773 switch (code) {
774 case BRK_OVERFLOW:
775 case BRK_DIVZERO:
776 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
777 die_if_kernel(b, regs);
778 if (code == BRK_DIVZERO)
779 info.si_code = FPE_INTDIV;
780 else
781 info.si_code = FPE_INTOVF;
782 info.si_signo = SIGFPE;
783 info.si_errno = 0;
784 info.si_addr = (void __user *) regs->cp0_epc;
785 force_sig_info(SIGFPE, &info, current);
786 break;
787 case BRK_BUG:
788 die_if_kernel("Kernel bug detected", regs);
789 force_sig(SIGTRAP, current);
790 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000791 case BRK_MEMU:
792 /*
793 * Address errors may be deliberately induced by the FPU
794 * emulator to retake control of the CPU after executing the
795 * instruction in the delay slot of an emulated branch.
796 *
797 * Terminate if exception was recognized as a delay slot return
798 * otherwise handle as normal.
799 */
800 if (do_dsemulret(regs))
801 return;
802
803 die_if_kernel("Math emu break/trap", regs);
804 force_sig(SIGTRAP, current);
805 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100806 default:
807 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
808 die_if_kernel(b, regs);
809 force_sig(SIGTRAP, current);
810 }
811}
812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813asmlinkage void do_bp(struct pt_regs *regs)
814{
815 unsigned int opcode, bcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900817 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000818 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820 /*
821 * There is the ancient bug in the MIPS assemblers that the break
822 * code starts left to bit 16 instead to bit 6 in the opcode.
823 * Gas is bug-compatible, but not always, grrr...
824 * We handle both cases with a simple heuristics. --macro
825 */
826 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100827 if (bcode >= (1 << 10))
828 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829
David Daneyc1bf2072010-08-03 11:22:20 -0700830 /*
831 * notify the kprobe handlers, if instruction is likely to
832 * pertain to them.
833 */
834 switch (bcode) {
835 case BRK_KPROBE_BP:
David Daney70dc6f02010-08-03 15:44:43 -0700836 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700837 return;
838 else
839 break;
840 case BRK_KPROBE_SSTEPBP:
David Daney70dc6f02010-08-03 15:44:43 -0700841 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
David Daneyc1bf2072010-08-03 11:22:20 -0700842 return;
843 else
844 break;
845 default:
846 break;
847 }
848
Ralf Baechledf270052008-04-20 16:28:54 +0100849 do_trap_or_bp(regs, bcode, "Break");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900850 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000851
852out_sigsegv:
853 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854}
855
856asmlinkage void do_tr(struct pt_regs *regs)
857{
858 unsigned int opcode, tcode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900860 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000861 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
863 /* Immediate versions don't provide a code. */
864 if (!(opcode & OPCODE))
865 tcode = ((opcode >> 6) & ((1 << 10) - 1));
866
Ralf Baechledf270052008-04-20 16:28:54 +0100867 do_trap_or_bp(regs, tcode, "Trap");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900868 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000869
870out_sigsegv:
871 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872}
873
874asmlinkage void do_ri(struct pt_regs *regs)
875{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100876 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
877 unsigned long old_epc = regs->cp0_epc;
878 unsigned int opcode = 0;
879 int status = -1;
880
David Daney70dc6f02010-08-03 15:44:43 -0700881 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
Jason Wessel88547002008-07-29 15:58:53 -0500882 == NOTIFY_STOP)
883 return;
884
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 die_if_kernel("Reserved instruction in kernel code", regs);
886
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100887 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000888 return;
889
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100890 if (unlikely(get_user(opcode, epc) < 0))
891 status = SIGSEGV;
892
893 if (!cpu_has_llsc && status < 0)
894 status = simulate_llsc(regs, opcode);
895
896 if (status < 0)
897 status = simulate_rdhwr(regs, opcode);
898
899 if (status < 0)
900 status = simulate_sync(regs, opcode);
901
902 if (status < 0)
903 status = SIGILL;
904
905 if (unlikely(status > 0)) {
906 regs->cp0_epc = old_epc; /* Undo skip-over. */
907 force_sig(status, current);
908 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909}
910
Ralf Baechled223a862007-07-10 17:33:02 +0100911/*
912 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
913 * emulated more than some threshold number of instructions, force migration to
914 * a "CPU" that has FP support.
915 */
916static void mt_ase_fp_affinity(void)
917{
918#ifdef CONFIG_MIPS_MT_FPAFF
919 if (mt_fpemul_threshold > 0 &&
920 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
921 /*
922 * If there's no FPU present, or if the application has already
923 * restricted the allowed set to exclude any CPUs with FPUs,
924 * we'll skip the procedure.
925 */
926 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
927 cpumask_t tmask;
928
Kevin D. Kissell9cc12362008-09-09 21:33:36 +0200929 current->thread.user_cpus_allowed
930 = current->cpus_allowed;
931 cpus_and(tmask, current->cpus_allowed,
932 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +0100933 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +0100934 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +0100935 }
936 }
937#endif /* CONFIG_MIPS_MT_FPAFF */
938}
939
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000940/*
941 * No lock; only written during early bootup by CPU 0.
942 */
943static RAW_NOTIFIER_HEAD(cu2_chain);
944
945int __ref register_cu2_notifier(struct notifier_block *nb)
946{
947 return raw_notifier_chain_register(&cu2_chain, nb);
948}
949
950int cu2_notifier_call_chain(unsigned long val, void *v)
951{
952 return raw_notifier_call_chain(&cu2_chain, val, v);
953}
954
955static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +0100956 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000957{
958 struct pt_regs *regs = data;
959
960 switch (action) {
961 default:
962 die_if_kernel("Unhandled kernel unaligned access or invalid "
963 "instruction", regs);
Ralf Baechle70342282013-01-22 12:59:30 +0100964 /* Fall through */
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000965
966 case CU2_EXCEPTION:
967 force_sig(SIGILL, current);
968 }
969
970 return NOTIFY_OK;
971}
972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973asmlinkage void do_cpu(struct pt_regs *regs)
974{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100975 unsigned int __user *epc;
976 unsigned long old_epc;
977 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100979 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -0800980 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Atsushi Nemoto53231802007-04-14 02:37:26 +0900982 die_if_kernel("do_cpu invoked from kernel context!", regs);
983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
985
986 switch (cpid) {
987 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100988 epc = (unsigned int __user *)exception_epc(regs);
989 old_epc = regs->cp0_epc;
990 opcode = 0;
991 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100993 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 return;
Ralf Baechle3c370262005-04-13 17:43:59 +0000995
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100996 if (unlikely(get_user(opcode, epc) < 0))
997 status = SIGSEGV;
998
999 if (!cpu_has_llsc && status < 0)
1000 status = simulate_llsc(regs, opcode);
1001
1002 if (status < 0)
1003 status = simulate_rdhwr(regs, opcode);
1004
1005 if (status < 0)
1006 status = SIGILL;
1007
1008 if (unlikely(status > 0)) {
1009 regs->cp0_epc = old_epc; /* Undo skip-over. */
1010 force_sig(status, current);
1011 }
1012
1013 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001015 case 3:
1016 /*
1017 * Old (MIPS I and MIPS II) processors will set this code
1018 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001019 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001020 * the emulator according to the CPU ISA, so we want to
1021 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001022 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001023 * the FP emulator too.
1024 *
1025 * Then some newer FPU-less processors use this code
1026 * erroneously too, so they are covered by this choice
1027 * as well.
1028 */
1029 if (raw_cpu_has_fpu)
1030 break;
1031 /* Fall through. */
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 case 1:
Ralf Baechle70342282013-01-22 12:59:30 +01001034 if (used_math()) /* Using the FPU again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001035 own_fpu(1);
Ralf Baechle70342282013-01-22 12:59:30 +01001036 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 init_fpu();
1038 set_used_math();
1039 }
1040
Atsushi Nemoto53231802007-04-14 02:37:26 +09001041 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001042 int sig;
David Daney515b0292010-10-21 16:32:26 -07001043 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001044 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001045 &current->thread.fpu,
1046 0, &fault_addr);
1047 if (!process_fpemu_return(sig, fault_addr))
Ralf Baechled223a862007-07-10 17:33:02 +01001048 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 }
1050
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 return;
1052
1053 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001054 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Jesper Nilsson55dc9d52010-06-17 15:25:54 +02001055 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 }
1057
1058 force_sig(SIGILL, current);
1059}
1060
1061asmlinkage void do_mdmx(struct pt_regs *regs)
1062{
1063 force_sig(SIGILL, current);
1064}
1065
David Daney8bc6d052009-01-05 15:29:58 -08001066/*
1067 * Called with interrupts disabled.
1068 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069asmlinkage void do_watch(struct pt_regs *regs)
1070{
David Daneyb67b2b72008-09-23 00:08:45 -07001071 u32 cause;
1072
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001074 * Clear WP (bit 22) bit of cause register so we don't loop
1075 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 */
David Daneyb67b2b72008-09-23 00:08:45 -07001077 cause = read_c0_cause();
1078 cause &= ~(1 << 22);
1079 write_c0_cause(cause);
1080
1081 /*
1082 * If the current thread has the watch registers loaded, save
1083 * their values and send SIGTRAP. Otherwise another thread
1084 * left the registers set, clear them and continue.
1085 */
1086 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1087 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001088 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001089 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001090 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001091 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001092 local_irq_enable();
1093 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094}
1095
1096asmlinkage void do_mcheck(struct pt_regs *regs)
1097{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001098 const int field = 2 * sizeof(unsigned long);
1099 int multi_match = regs->cp0_status & ST0_TS;
1100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001102
1103 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001104 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001105 printk("Pagemask: %0x\n", read_c0_pagemask());
1106 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1107 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1108 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1109 printk("\n");
1110 dump_tlb_all();
1111 }
1112
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001113 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001114
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 /*
1116 * Some chips may have other causes of machine check (e.g. SB1
1117 * graduation timer)
1118 */
1119 panic("Caught Machine Check exception - %scaused by multiple "
1120 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001121 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122}
1123
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001124asmlinkage void do_mt(struct pt_regs *regs)
1125{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001126 int subcode;
1127
Ralf Baechle41c594a2006-04-05 09:45:45 +01001128 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1129 >> VPECONTROL_EXCPT_SHIFT;
1130 switch (subcode) {
1131 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001132 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001133 break;
1134 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001135 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001136 break;
1137 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001138 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001139 break;
1140 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001141 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001142 break;
1143 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001144 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001145 break;
1146 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001147 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001148 break;
1149 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001150 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001151 subcode);
1152 break;
1153 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001154 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1155
1156 force_sig(SIGILL, current);
1157}
1158
1159
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001160asmlinkage void do_dsp(struct pt_regs *regs)
1161{
1162 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001163 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001164
1165 force_sig(SIGILL, current);
1166}
1167
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168asmlinkage void do_reserved(struct pt_regs *regs)
1169{
1170 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001171 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 * caused by a new unknown cpu type or after another deadly
1173 * hard/software error.
1174 */
1175 show_regs(regs);
1176 panic("Caught reserved exception %ld - should not happen.",
1177 (regs->cp0_cause & 0x7f) >> 2);
1178}
1179
Ralf Baechle39b8d522008-04-28 17:14:26 +01001180static int __initdata l1parity = 1;
1181static int __init nol1parity(char *s)
1182{
1183 l1parity = 0;
1184 return 1;
1185}
1186__setup("nol1par", nol1parity);
1187static int __initdata l2parity = 1;
1188static int __init nol2parity(char *s)
1189{
1190 l2parity = 0;
1191 return 1;
1192}
1193__setup("nol2par", nol2parity);
1194
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195/*
1196 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1197 * it different ways.
1198 */
1199static inline void parity_protection_init(void)
1200{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001201 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001203 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001204 case CPU_74K:
1205 case CPU_1004K:
1206 {
1207#define ERRCTL_PE 0x80000000
1208#define ERRCTL_L2P 0x00800000
1209 unsigned long errctl;
1210 unsigned int l1parity_present, l2parity_present;
1211
1212 errctl = read_c0_ecc();
1213 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1214
1215 /* probe L1 parity support */
1216 write_c0_ecc(errctl | ERRCTL_PE);
1217 back_to_back_c0_hazard();
1218 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1219
1220 /* probe L2 parity support */
1221 write_c0_ecc(errctl|ERRCTL_L2P);
1222 back_to_back_c0_hazard();
1223 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1224
1225 if (l1parity_present && l2parity_present) {
1226 if (l1parity)
1227 errctl |= ERRCTL_PE;
1228 if (l1parity ^ l2parity)
1229 errctl |= ERRCTL_L2P;
1230 } else if (l1parity_present) {
1231 if (l1parity)
1232 errctl |= ERRCTL_PE;
1233 } else if (l2parity_present) {
1234 if (l2parity)
1235 errctl |= ERRCTL_L2P;
1236 } else {
1237 /* No parity available */
1238 }
1239
1240 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1241
1242 write_c0_ecc(errctl);
1243 back_to_back_c0_hazard();
1244 errctl = read_c0_ecc();
1245 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1246
1247 if (l1parity_present)
1248 printk(KERN_INFO "Cache parity protection %sabled\n",
1249 (errctl & ERRCTL_PE) ? "en" : "dis");
1250
1251 if (l2parity_present) {
1252 if (l1parity_present && l1parity)
1253 errctl ^= ERRCTL_L2P;
1254 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1255 (errctl & ERRCTL_L2P) ? "en" : "dis");
1256 }
1257 }
1258 break;
1259
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001261 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001262 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001263 write_c0_ecc(0x80000000);
1264 back_to_back_c0_hazard();
1265 /* Set the PE bit (bit 31) in the c0_errctl register. */
1266 printk(KERN_INFO "Cache parity protection %sabled\n",
1267 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 break;
1269 case CPU_20KC:
1270 case CPU_25KF:
1271 /* Clear the DE bit (bit 16) in the c0_status register. */
1272 printk(KERN_INFO "Enable cache parity protection for "
1273 "MIPS 20KC/25KF CPUs.\n");
1274 clear_c0_status(ST0_DE);
1275 break;
1276 default:
1277 break;
1278 }
1279}
1280
1281asmlinkage void cache_parity_error(void)
1282{
1283 const int field = 2 * sizeof(unsigned long);
1284 unsigned int reg_val;
1285
1286 /* For the moment, report the problem and hang. */
1287 printk("Cache error exception:\n");
1288 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1289 reg_val = read_c0_cacheerr();
1290 printk("c0_cacheerr == %08x\n", reg_val);
1291
1292 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1293 reg_val & (1<<30) ? "secondary" : "primary",
1294 reg_val & (1<<31) ? "data" : "insn");
1295 printk("Error bits: %s%s%s%s%s%s%s\n",
1296 reg_val & (1<<29) ? "ED " : "",
1297 reg_val & (1<<28) ? "ET " : "",
1298 reg_val & (1<<26) ? "EE " : "",
1299 reg_val & (1<<25) ? "EB " : "",
1300 reg_val & (1<<24) ? "EI " : "",
1301 reg_val & (1<<23) ? "E1 " : "",
1302 reg_val & (1<<22) ? "E0 " : "");
1303 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1304
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001305#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 if (reg_val & (1<<22))
1307 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1308
1309 if (reg_val & (1<<23))
1310 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1311#endif
1312
1313 panic("Can't handle the cache error!");
1314}
1315
1316/*
1317 * SDBBP EJTAG debug exception handler.
1318 * We skip the instruction and return to the next instruction.
1319 */
1320void ejtag_exception_handler(struct pt_regs *regs)
1321{
1322 const int field = 2 * sizeof(unsigned long);
1323 unsigned long depc, old_epc;
1324 unsigned int debug;
1325
Chris Dearman70ae6122006-06-30 12:32:37 +01001326 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 depc = read_c0_depc();
1328 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001329 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 if (debug & 0x80000000) {
1331 /*
1332 * In branch delay slot.
1333 * We cheat a little bit here and use EPC to calculate the
1334 * debug return address (DEPC). EPC is restored after the
1335 * calculation.
1336 */
1337 old_epc = regs->cp0_epc;
1338 regs->cp0_epc = depc;
1339 __compute_return_epc(regs);
1340 depc = regs->cp0_epc;
1341 regs->cp0_epc = old_epc;
1342 } else
1343 depc += 4;
1344 write_c0_depc(depc);
1345
1346#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001347 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 write_c0_debug(debug | 0x100);
1349#endif
1350}
1351
1352/*
1353 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001354 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001356static RAW_NOTIFIER_HEAD(nmi_chain);
1357
1358int register_nmi_notifier(struct notifier_block *nb)
1359{
1360 return raw_notifier_chain_register(&nmi_chain, nb);
1361}
1362
Joe Perchesff2d8b12012-01-12 17:17:21 -08001363void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364{
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001365 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001366 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 printk("NMI taken!!!!\n");
1368 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369}
1370
Ralf Baechlee01402b2005-07-14 15:57:16 +00001371#define VECTORSPACING 0x100 /* for EI/VI mode */
1372
1373unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001375unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001377void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378{
1379 unsigned long handler = (unsigned long) addr;
1380 unsigned long old_handler = exception_handlers[n];
1381
1382 exception_handlers[n] = handler;
1383 if (n == 0 && cpu_has_divec) {
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001384 unsigned long jump_mask = ~((1 << 28) - 1);
1385 u32 *buf = (u32 *)(ebase + 0x200);
1386 unsigned int k0 = 26;
1387 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1388 uasm_i_j(&buf, handler & ~jump_mask);
1389 uasm_i_nop(&buf);
1390 } else {
1391 UASM_i_LA(&buf, k0, handler);
1392 uasm_i_jr(&buf, k0);
1393 uasm_i_nop(&buf);
1394 }
1395 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 }
1397 return (void *)old_handler;
1398}
1399
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001400static asmlinkage void do_default_vi(void)
1401{
1402 show_regs(get_irq_regs());
1403 panic("Caught unexpected vectored interrupt.");
1404}
1405
Ralf Baechleef300e42007-05-06 18:31:18 +01001406static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001407{
1408 unsigned long handler;
1409 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001410 int srssets = current_cpu_data.srsets;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001411 u32 *w;
1412 unsigned char *b;
1413
Ralf Baechleb72b7092009-03-30 14:49:44 +02001414 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001415
1416 if (addr == NULL) {
1417 handler = (unsigned long) do_default_vi;
1418 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001419 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001420 handler = (unsigned long) addr;
1421 vi_handlers[n] = (unsigned long) addr;
1422
1423 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1424
Ralf Baechlef6771db2007-11-08 18:02:29 +00001425 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001426 panic("Shadow register set %d not supported", srs);
1427
1428 if (cpu_has_veic) {
1429 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001430 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001431 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001432 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001433 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001434 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001435 }
1436
1437 if (srs == 0) {
1438 /*
1439 * If no shadow set is selected then use the default handler
1440 * that does normal register saving and a standard interrupt exit
1441 */
1442
1443 extern char except_vec_vi, except_vec_vi_lui;
1444 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001445 extern char rollback_except_vec_vi;
1446 char *vec_start = (cpu_wait == r4k_wait) ?
1447 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001448#ifdef CONFIG_MIPS_MT_SMTC
1449 /*
1450 * We need to provide the SMTC vectored interrupt handler
1451 * not only with the address of the handler, but with the
1452 * Status.IM bit to be masked before going there.
1453 */
1454 extern char except_vec_vi_mori;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001455 const int mori_offset = &except_vec_vi_mori - vec_start;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001456#endif /* CONFIG_MIPS_MT_SMTC */
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001457 const int handler_len = &except_vec_vi_end - vec_start;
1458 const int lui_offset = &except_vec_vi_lui - vec_start;
1459 const int ori_offset = &except_vec_vi_ori - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001460
1461 if (handler_len > VECTORSPACING) {
1462 /*
1463 * Sigh... panicing won't help as the console
1464 * is probably not configured :(
1465 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001466 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001467 }
1468
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001469 memcpy(b, vec_start, handler_len);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001470#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001471 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1472
Ralf Baechle41c594a2006-04-05 09:45:45 +01001473 w = (u32 *)(b + mori_offset);
1474 *w = (*w & 0xffff0000) | (0x100 << n);
1475#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001476 w = (u32 *)(b + lui_offset);
1477 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1478 w = (u32 *)(b + ori_offset);
1479 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001480 local_flush_icache_range((unsigned long)b,
1481 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001482 }
1483 else {
1484 /*
1485 * In other cases jump directly to the interrupt handler
1486 *
1487 * It is the handlers responsibility to save registers if required
1488 * (eg hi/lo) and return from the exception using "eret"
1489 */
1490 w = (u32 *)b;
1491 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1492 *w = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001493 local_flush_icache_range((unsigned long)b,
1494 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001495 }
1496
1497 return (void *)old_handler;
1498}
1499
Ralf Baechleef300e42007-05-06 18:31:18 +01001500void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001501{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001502 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001503}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001506extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Ralf Baechle42f77542007-10-18 17:48:11 +01001508/*
1509 * Timer interrupt
1510 */
1511int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001512EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001513int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001514
1515/*
1516 * Performance counter IRQ or -1 if shared with timer
1517 */
1518int cp0_perfcount_irq;
1519EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1520
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001521static int __cpuinitdata noulri;
1522
1523static int __init ulri_disable(char *s)
1524{
1525 pr_info("Disabling ulri\n");
1526 noulri = 1;
1527
1528 return 1;
1529}
1530__setup("noulri", ulri_disable);
1531
David Daney6650df32012-05-15 00:04:50 -07001532void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533{
1534 unsigned int cpu = smp_processor_id();
1535 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001536 unsigned int hwrena = cpu_hwrena_impl_bits;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001537#ifdef CONFIG_MIPS_MT_SMTC
1538 int secondaryTC = 0;
1539 int bootTC = (cpu == 0);
1540
1541 /*
1542 * Only do per_cpu_trap_init() for first TC of Each VPE.
1543 * Note that this hack assumes that the SMTC init code
1544 * assigns TCs consecutively and in ascending order.
1545 */
1546
1547 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1548 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1549 secondaryTC = 1;
1550#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 /*
1553 * Disable coprocessors and select 32-bit or 64-bit addressing
1554 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1555 * flag that some firmware may have left set and the TS bit (for
1556 * IP27). Set XX for ISA IV code to work.
1557 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001558#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1560#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001561 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001563 if (cpu_has_dsp)
1564 status_set |= ST0_MX;
1565
Ralf Baechleb38c7392006-02-07 01:20:43 +00001566 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 status_set);
1568
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001569 if (cpu_has_mips_r2)
1570 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001571
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001572 if (!noulri && cpu_has_userlocal)
1573 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001574
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001575 if (hwrena)
1576 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001577
Ralf Baechle41c594a2006-04-05 09:45:45 +01001578#ifdef CONFIG_MIPS_MT_SMTC
1579 if (!secondaryTC) {
1580#endif /* CONFIG_MIPS_MT_SMTC */
1581
Ralf Baechlee01402b2005-07-14 15:57:16 +00001582 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001583 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001584 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001585 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001586 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001587 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001588 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001589 if (cpu_has_divec) {
1590 if (cpu_has_mipsmt) {
1591 unsigned int vpflags = dvpe();
1592 set_c0_cause(CAUSEF_IV);
1593 evpe(vpflags);
1594 } else
1595 set_c0_cause(CAUSEF_IV);
1596 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001597
1598 /*
1599 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1600 *
1601 * o read IntCtl.IPTI to determine the timer interrupt
1602 * o read IntCtl.IPPCI to determine the performance counter interrupt
1603 */
1604 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001605 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1606 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1607 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001608 if (cp0_perfcount_irq == cp0_compare_irq)
1609 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001610 } else {
1611 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001612 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001613 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001614 }
1615
Ralf Baechle41c594a2006-04-05 09:45:45 +01001616#ifdef CONFIG_MIPS_MT_SMTC
1617 }
1618#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Maksim Rayskiy5c200192011-11-10 17:59:45 +00001620 if (!cpu_data[cpu].asid_cache)
1621 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
1623 atomic_inc(&init_mm.mm_count);
1624 current->active_mm = &init_mm;
1625 BUG_ON(current->mm);
1626 enter_lazy_tlb(&init_mm, current);
1627
Ralf Baechle41c594a2006-04-05 09:45:45 +01001628#ifdef CONFIG_MIPS_MT_SMTC
1629 if (bootTC) {
1630#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001631 /* Boot CPU's cache setup in setup_arch(). */
1632 if (!is_boot_cpu)
1633 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001634 tlb_init();
1635#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001636 } else if (!secondaryTC) {
1637 /*
1638 * First TC in non-boot VPE must do subset of tlb_init()
1639 * for MMU countrol registers.
1640 */
1641 write_c0_pagemask(PM_DEFAULT_MASK);
1642 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001643 }
1644#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001645 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646}
1647
Ralf Baechlee01402b2005-07-14 15:57:16 +00001648/* Install CPU exception handler */
David Daneye3dc81f22012-05-15 00:04:47 -07001649void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001650{
1651 memcpy((void *)(ebase + offset), addr, size);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001652 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001653}
1654
Ralf Baechle234fcd12008-03-08 09:56:28 +00001655static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001656 "Trying to set NULL cache error exception handler";
1657
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001658/*
1659 * Install uncached CPU exception handler.
1660 * This is suitable only for the cache error exception which is the only
1661 * exception handler that is being run uncached.
1662 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001663void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1664 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001665{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001666 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001667
Ralf Baechle641e97f2007-10-11 23:46:05 +01001668 if (!addr)
1669 panic(panic_null_cerr);
1670
Ralf Baechlee01402b2005-07-14 15:57:16 +00001671 memcpy((void *)(uncached_ebase + offset), addr, size);
1672}
1673
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001674static int __initdata rdhwr_noopt;
1675static int __init set_rdhwr_noopt(char *str)
1676{
1677 rdhwr_noopt = 1;
1678 return 1;
1679}
1680
1681__setup("rdhwr_noopt", set_rdhwr_noopt);
1682
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683void __init trap_init(void)
1684{
1685 extern char except_vec3_generic, except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686 extern char except_vec4;
1687 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001688 int rollback;
1689
1690 check_wait();
1691 rollback = (cpu_wait == r4k_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Jason Wessel88547002008-07-29 15:58:53 -05001693#if defined(CONFIG_KGDB)
1694 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01001695 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05001696#endif
1697
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07001698 if (cpu_has_veic || cpu_has_vint) {
1699 unsigned long size = 0x200 + VECTORSPACING*64;
1700 ebase = (unsigned long)
1701 __alloc_bootmem(size, 1 << fls(size), 0);
1702 } else {
David Daneyf6be75d2010-04-06 13:29:50 -07001703 ebase = CKSEG0;
David Daney566f74f2008-10-23 17:56:35 -07001704 if (cpu_has_mips_r2)
1705 ebase += (read_c0_ebase() & 0x3ffff000);
1706 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001707
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00001708 if (board_ebase_setup)
1709 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07001710 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
1712 /*
1713 * Copy the generic exception handlers to their final destination.
1714 * This will be overriden later as suitable for a particular
1715 * configuration.
1716 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001717 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
1719 /*
1720 * Setup default vectors
1721 */
1722 for (i = 0; i <= 31; i++)
1723 set_except_vector(i, handle_reserved);
1724
1725 /*
1726 * Copy the EJTAG debug exception vector handler code to it's final
1727 * destination.
1728 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001729 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001730 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
1732 /*
1733 * Only some CPUs have the watch exceptions.
1734 */
1735 if (cpu_has_watch)
1736 set_except_vector(23, handle_watch);
1737
1738 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001739 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001741 if (cpu_has_veic || cpu_has_vint) {
1742 int nvec = cpu_has_veic ? 64 : 8;
1743 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001744 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001745 }
1746 else if (cpu_has_divec)
1747 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
1749 /*
1750 * Some CPUs can enable/disable for cache parity detection, but does
1751 * it different ways.
1752 */
1753 parity_protection_init();
1754
1755 /*
1756 * The Data Bus Errors / Instruction Bus Errors are signaled
1757 * by external hardware. Therefore these two exceptions
1758 * may have board specific handlers.
1759 */
1760 if (board_be_init)
1761 board_be_init();
1762
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001763 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764 set_except_vector(1, handle_tlbm);
1765 set_except_vector(2, handle_tlbl);
1766 set_except_vector(3, handle_tlbs);
1767
1768 set_except_vector(4, handle_adel);
1769 set_except_vector(5, handle_ades);
1770
1771 set_except_vector(6, handle_ibe);
1772 set_except_vector(7, handle_dbe);
1773
1774 set_except_vector(8, handle_sys);
1775 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001776 set_except_vector(10, rdhwr_noopt ? handle_ri :
1777 (cpu_has_vtag_icache ?
1778 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 set_except_vector(11, handle_cpu);
1780 set_except_vector(12, handle_ov);
1781 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782
Ralf Baechle10cc3522007-10-11 23:46:15 +01001783 if (current_cpu_type() == CPU_R6000 ||
1784 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785 /*
1786 * The R6000 is the only R-series CPU that features a machine
1787 * check exception (similar to the R4000 cache error) and
1788 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01001789 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 * current list of targets for Linux/MIPS.
1791 * (Duh, crap, there is someone with a triple R6k machine)
1792 */
1793 //set_except_vector(14, handle_mc);
1794 //set_except_vector(15, handle_ndc);
1795 }
1796
Ralf Baechlee01402b2005-07-14 15:57:16 +00001797
1798 if (board_nmi_handler_setup)
1799 board_nmi_handler_setup();
1800
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001801 if (cpu_has_fpu && !cpu_has_nofpuex)
1802 set_except_vector(15, handle_fpe);
1803
1804 set_except_vector(22, handle_mdmx);
1805
1806 if (cpu_has_mcheck)
1807 set_except_vector(24, handle_mcheck);
1808
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001809 if (cpu_has_mipsmt)
1810 set_except_vector(25, handle_mt);
1811
Chris Dearmanacaec422007-05-24 22:30:18 +01001812 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001813
David Daneyfcbf1df2012-05-15 00:04:46 -07001814 if (board_cache_error_setup)
1815 board_cache_error_setup();
1816
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001817 if (cpu_has_vce)
1818 /* Special exception: R4[04]00 uses also the divec space. */
David Daney566f74f2008-10-23 17:56:35 -07001819 memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001820 else if (cpu_has_4kex)
David Daney566f74f2008-10-23 17:56:35 -07001821 memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001822 else
David Daney566f74f2008-10-23 17:56:35 -07001823 memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001824
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001825 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001826 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02001827
1828 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001829
Ralf Baechle4483b152010-08-05 13:25:59 +01001830 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831}