blob: bf14da9f3e33b74473d2a23c3b3b388456c4bdc5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/sched.h>
26#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000029#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020030#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010031#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050032#include <linux/kgdb.h>
33#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070034#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050036#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010037#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080038#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Paul Burtona13c9962015-09-22 10:15:22 -070040#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/bootinfo.h>
42#include <asm/branch.h>
43#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000044#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020046#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000047#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000049#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020050#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000051#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000052#include <asm/mipsregs.h>
53#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000055#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/pgtable.h>
57#include <asm/ptrace.h>
58#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <asm/tlbdebug.h>
60#include <asm/traps.h>
61#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070062#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090065#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010066#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090068extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090069extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010070extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010071extern u32 handle_tlbl[];
72extern u32 handle_tlbs[];
73extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070074extern asmlinkage void handle_adel(void);
75extern asmlinkage void handle_ades(void);
76extern asmlinkage void handle_ibe(void);
77extern asmlinkage void handle_dbe(void);
78extern asmlinkage void handle_sys(void);
79extern asmlinkage void handle_bp(void);
80extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090081extern asmlinkage void handle_ri_rdhwr_vivt(void);
82extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083extern asmlinkage void handle_cpu(void);
84extern asmlinkage void handle_ov(void);
85extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000086extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000088extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000089extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090extern asmlinkage void handle_mdmx(void);
91extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000092extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000093extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094extern asmlinkage void handle_mcheck(void);
95extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010096extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Linus Torvalds1da177e2005-04-16 15:20:36 -070098void (*board_be_init)(void);
99int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000100void (*board_nmi_handler_setup)(void);
101void (*board_ejtag_handler_setup)(void);
102void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000103void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000104void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200106static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900107{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100108 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900109 unsigned long addr;
110
111 printk("Call Trace:");
112#ifdef CONFIG_KALLSYMS
113 printk("\n");
114#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200115 while (!kstack_end(sp)) {
116 unsigned long __user *p =
117 (unsigned long __user *)(unsigned long)sp++;
118 if (__get_user(addr, p)) {
119 printk(" (Bad stack address)");
120 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100121 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200122 if (__kernel_text_address(addr))
123 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900124 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200125 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900126}
127
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900128#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900129int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900130static int __init set_raw_show_trace(char *str)
131{
132 raw_show_trace = 1;
133 return 1;
134}
135__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900136#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200137
Ralf Baechleeae23f22007-10-14 23:27:21 +0100138static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900139{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140 unsigned long sp = regs->regs[29];
141 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900143
Vincent Wene909be82012-07-19 09:11:16 +0200144 if (!task)
145 task = current;
146
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900147 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200148 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900149 return;
150 }
151 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200152 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200153 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900154 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200155 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900156 printk("\n");
157}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159/*
160 * This routine abuses get_user()/put_user() to reference pointers
161 * with at least a bit of error checking ...
162 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100163static void show_stacktrace(struct task_struct *task,
164 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
166 const int field = 2 * sizeof(unsigned long);
167 long stackdata;
168 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900169 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 printk("Stack :");
172 i = 0;
173 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
174 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100175 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 if (i > 39) {
177 printk(" ...");
178 break;
179 }
180
181 if (__get_user(stackdata, sp++)) {
182 printk(" (Bad stack address)");
183 break;
184 }
185
186 printk(" %0*lx", field, stackdata);
187 i++;
188 }
189 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200190 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900191}
192
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900193void show_stack(struct task_struct *task, unsigned long *sp)
194{
195 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100196 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900197 if (sp) {
198 regs.regs[29] = (unsigned long)sp;
199 regs.regs[31] = 0;
200 regs.cp0_epc = 0;
201 } else {
202 if (task && task != current) {
203 regs.regs[29] = task->thread.reg29;
204 regs.regs[31] = 0;
205 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500206#ifdef CONFIG_KGDB_KDB
207 } else if (atomic_read(&kgdb_active) != -1 &&
208 kdb_current_regs) {
209 memcpy(&regs, kdb_current_regs, sizeof(regs));
210#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900211 } else {
212 prepare_frametrace(&regs);
213 }
214 }
James Hogan1e778632015-07-27 13:50:22 +0100215 /*
216 * show_stack() deals exclusively with kernel mode, so be sure to access
217 * the stack in the kernel (not user) address space.
218 */
219 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900220 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100221 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900224static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
226 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100227 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229 printk("\nCode:");
230
Ralf Baechle39b8d522008-04-28 17:14:26 +0100231 if ((unsigned long)pc & 1)
232 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 for(i = -3 ; i < 6 ; i++) {
234 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100235 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 printk(" (Bad address in epc)\n");
237 break;
238 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100239 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 }
241}
242
Ralf Baechleeae23f22007-10-14 23:27:21 +0100243static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 const int field = 2 * sizeof(unsigned long);
246 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700247 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 int i;
249
Tejun Heoa43cb952013-04-30 15:27:17 -0700250 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252 /*
253 * Saved main processor registers
254 */
255 for (i = 0; i < 32; ) {
256 if ((i % 4) == 0)
257 printk("$%2d :", i);
258 if (i == 0)
259 printk(" %0*lx", field, 0UL);
260 else if (i == 26 || i == 27)
261 printk(" %*s", field, "");
262 else
263 printk(" %0*lx", field, regs->regs[i]);
264
265 i++;
266 if ((i % 4) == 0)
267 printk("\n");
268 }
269
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100270#ifdef CONFIG_CPU_HAS_SMARTMIPS
271 printk("Acx : %0*lx\n", field, regs->acx);
272#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 printk("Hi : %0*lx\n", field, regs->hi);
274 printk("Lo : %0*lx\n", field, regs->lo);
275
276 /*
277 * Saved cp0 registers
278 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100279 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
280 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100281 printk("ra : %0*lx %pS\n", field, regs->regs[31],
282 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Ralf Baechle70342282013-01-22 12:59:30 +0100284 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Ralf Baechle1990e542013-06-26 17:06:34 +0200286 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000287 if (regs->cp0_status & ST0_KUO)
288 printk("KUo ");
289 if (regs->cp0_status & ST0_IEO)
290 printk("IEo ");
291 if (regs->cp0_status & ST0_KUP)
292 printk("KUp ");
293 if (regs->cp0_status & ST0_IEP)
294 printk("IEp ");
295 if (regs->cp0_status & ST0_KUC)
296 printk("KUc ");
297 if (regs->cp0_status & ST0_IEC)
298 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200299 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000300 if (regs->cp0_status & ST0_KX)
301 printk("KX ");
302 if (regs->cp0_status & ST0_SX)
303 printk("SX ");
304 if (regs->cp0_status & ST0_UX)
305 printk("UX ");
306 switch (regs->cp0_status & ST0_KSU) {
307 case KSU_USER:
308 printk("USER ");
309 break;
310 case KSU_SUPERVISOR:
311 printk("SUPERVISOR ");
312 break;
313 case KSU_KERNEL:
314 printk("KERNEL ");
315 break;
316 default:
317 printk("BAD_MODE ");
318 break;
319 }
320 if (regs->cp0_status & ST0_ERL)
321 printk("ERL ");
322 if (regs->cp0_status & ST0_EXL)
323 printk("EXL ");
324 if (regs->cp0_status & ST0_IE)
325 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 printk("\n");
328
Petri Gynther37dd3812015-05-08 15:10:10 -0700329 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
330 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Petri Gynther37dd3812015-05-08 15:10:10 -0700332 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
334
Ralf Baechle9966db252007-10-11 23:46:17 +0100335 printk("PrId : %08x (%s)\n", read_c0_prid(),
336 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337}
338
Ralf Baechleeae23f22007-10-14 23:27:21 +0100339/*
340 * FIXME: really the generic show_regs should take a const pointer argument.
341 */
342void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100344 __show_regs((struct pt_regs *)regs);
345}
346
David Daneyc1bf2072010-08-03 11:22:20 -0700347void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100348{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100349 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100350 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100351
Ralf Baechleeae23f22007-10-14 23:27:21 +0100352 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100354 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
355 current->comm, current->pid, current_thread_info(), current,
356 field, current_thread_info()->tp_value);
357 if (cpu_has_userlocal) {
358 unsigned long tls;
359
360 tls = read_c0_userlocal();
361 if (tls != current_thread_info()->tp_value)
362 printk("*HwTLS: %0*lx\n", field, tls);
363 }
364
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100365 if (!user_mode(regs))
366 /* Necessary for getting the correct stack content */
367 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900368 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900369 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100371 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372}
373
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000374static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
David Daney70dc6f02010-08-03 15:44:43 -0700376void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377{
378 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400379 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Nathan Lynch8742cd22011-09-30 13:49:35 -0500381 oops_enter();
382
Ralf Baechlee3b28832015-07-28 20:37:43 +0200383 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200384 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100385 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000388 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100389 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400390
Ralf Baechle178086c2005-10-13 17:07:54 +0100391 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030393 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000394 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200395
Nathan Lynch8742cd22011-09-30 13:49:35 -0500396 oops_exit();
397
Maxime Bizond4fd1982006-07-20 18:52:02 +0200398 if (in_interrupt())
399 panic("Fatal exception in interrupt");
400
401 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000402 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200403 ssleep(5);
404 panic("Fatal exception");
405 }
406
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200407 if (regs && kexec_should_crash(current))
408 crash_kexec(regs);
409
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400410 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411}
412
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200413extern struct exception_table_entry __start___dbe_table[];
414extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000416__asm__(
417" .section __dbe_table, \"a\"\n"
418" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420/* Given an address, look for it in the exception tables. */
421static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
422{
423 const struct exception_table_entry *e;
424
425 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
426 if (!e)
427 e = search_module_dbetables(addr);
428 return e;
429}
430
431asmlinkage void do_be(struct pt_regs *regs)
432{
433 const int field = 2 * sizeof(unsigned long);
434 const struct exception_table_entry *fixup = NULL;
435 int data = regs->cp0_cause & 4;
436 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200437 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200439 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100440 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 if (data && !user_mode(regs))
442 fixup = search_dbe_tables(exception_epc(regs));
443
444 if (fixup)
445 action = MIPS_BE_FIXUP;
446
447 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900448 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 switch (action) {
451 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200452 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 case MIPS_BE_FIXUP:
454 if (fixup) {
455 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200456 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 }
458 break;
459 default:
460 break;
461 }
462
463 /*
464 * Assume it would be too dangerous to continue ...
465 */
466 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
467 data ? "Data" : "Instruction",
468 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200469 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200470 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200471 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500472
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 die_if_kernel("Oops", regs);
474 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200475
476out:
477 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478}
479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100481 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 */
483
484#define OPCODE 0xfc000000
485#define BASE 0x03e00000
486#define RT 0x001f0000
487#define OFFSET 0x0000ffff
488#define LL 0xc0000000
489#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100490#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000491#define SPEC3 0x7c000000
492#define RD 0x0000f800
493#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100494#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000495#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500497/* microMIPS definitions */
498#define MM_POOL32A_FUNC 0xfc00ffff
499#define MM_RDHWR 0x00006b3c
500#define MM_RS 0x001f0000
501#define MM_RT 0x03e00000
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503/*
504 * The ll_bit is cleared by r*_switch.S
505 */
506
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200507unsigned int ll_bit;
508struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100510static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000512 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515 /*
516 * analyse the ll instruction that just caused a ri exception
517 * and put the referenced address to addr.
518 */
519
520 /* sign extend offset */
521 offset = opcode & OFFSET;
522 offset <<= 16;
523 offset >>= 16;
524
Ralf Baechlefe00f942005-03-01 19:22:29 +0000525 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000526 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100528 if ((unsigned long)vaddr & 3)
529 return SIGBUS;
530 if (get_user(value, vaddr))
531 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533 preempt_disable();
534
535 if (ll_task == NULL || ll_task == current) {
536 ll_bit = 1;
537 } else {
538 ll_bit = 0;
539 }
540 ll_task = current;
541
542 preempt_enable();
543
544 regs->regs[(opcode & RT) >> 16] = value;
545
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100546 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}
548
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100549static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000551 unsigned long __user *vaddr;
552 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 /*
556 * analyse the sc instruction that just caused a ri exception
557 * and put the referenced address to addr.
558 */
559
560 /* sign extend offset */
561 offset = opcode & OFFSET;
562 offset <<= 16;
563 offset >>= 16;
564
Ralf Baechlefe00f942005-03-01 19:22:29 +0000565 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000566 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 reg = (opcode & RT) >> 16;
568
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100569 if ((unsigned long)vaddr & 3)
570 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572 preempt_disable();
573
574 if (ll_bit == 0 || ll_task != current) {
575 regs->regs[reg] = 0;
576 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100577 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 }
579
580 preempt_enable();
581
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100582 if (put_user(regs->regs[reg], vaddr))
583 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585 regs->regs[reg] = 1;
586
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100587 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588}
589
590/*
591 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
592 * opcodes are supposed to result in coprocessor unusable exceptions if
593 * executed on ll/sc-less processors. That's the theory. In practice a
594 * few processors such as NEC's VR4100 throw reserved instruction exceptions
595 * instead, so we're doing the emulation thing in both exception handlers.
596 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100597static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800599 if ((opcode & OPCODE) == LL) {
600 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200601 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100602 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800603 }
604 if ((opcode & OPCODE) == SC) {
605 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200606 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800608 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100610 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611}
612
Ralf Baechle3c370262005-04-13 17:43:59 +0000613/*
614 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100615 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000616 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500617static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000618{
Al Virodc8f6022006-01-12 01:06:07 -0800619 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000620
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500621 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
622 1, regs, 0);
623 switch (rd) {
624 case 0: /* CPU number */
625 regs->regs[rt] = smp_processor_id();
626 return 0;
627 case 1: /* SYNCI length */
628 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
629 current_cpu_data.icache.linesz);
630 return 0;
631 case 2: /* Read count register */
632 regs->regs[rt] = read_c0_count();
633 return 0;
634 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200635 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500636 case CPU_20KC:
637 case CPU_25KF:
638 regs->regs[rt] = 1;
639 break;
640 default:
641 regs->regs[rt] = 2;
642 }
643 return 0;
644 case 29:
645 regs->regs[rt] = ti->tp_value;
646 return 0;
647 default:
648 return -1;
649 }
650}
651
652static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
653{
Ralf Baechle3c370262005-04-13 17:43:59 +0000654 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
655 int rd = (opcode & RD) >> 11;
656 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500657
658 simulate_rdhwr(regs, rd, rt);
659 return 0;
660 }
661
662 /* Not ours. */
663 return -1;
664}
665
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000666static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500667{
668 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
669 int rd = (opcode & MM_RS) >> 16;
670 int rt = (opcode & MM_RT) >> 21;
671 simulate_rdhwr(regs, rd, rt);
672 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000673 }
674
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500675 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676 return -1;
677}
Ralf Baechlee5679882006-11-30 01:14:47 +0000678
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100679static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
680{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800681 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
682 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200683 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100684 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800685 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100686
687 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000688}
689
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690asmlinkage void do_ov(struct pt_regs *regs)
691{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200692 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000693 siginfo_t info = {
694 .si_signo = SIGFPE,
695 .si_code = FPE_INTOVF,
696 .si_addr = (void __user *)regs->cp0_epc,
697 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200699 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000700 die_if_kernel("Integer overflow", regs);
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200703 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704}
705
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100706int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700707{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100708 struct siginfo si = { 0 };
Paul Burtonad70c132015-01-30 12:09:35 +0000709
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100710 switch (sig) {
711 case 0:
712 return 0;
713
714 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700715 si.si_addr = fault_addr;
716 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100717 /*
718 * Inexact can happen together with Overflow or Underflow.
719 * Respect the mask to deliver the correct exception.
720 */
721 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
722 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
723 if (fcr31 & FPU_CSR_INV_X)
724 si.si_code = FPE_FLTINV;
725 else if (fcr31 & FPU_CSR_DIV_X)
726 si.si_code = FPE_FLTDIV;
727 else if (fcr31 & FPU_CSR_OVF_X)
728 si.si_code = FPE_FLTOVF;
729 else if (fcr31 & FPU_CSR_UDF_X)
730 si.si_code = FPE_FLTUND;
731 else if (fcr31 & FPU_CSR_INE_X)
732 si.si_code = FPE_FLTRES;
733 else
734 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700735 force_sig_info(sig, &si, current);
736 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100737
738 case SIGBUS:
739 si.si_addr = fault_addr;
740 si.si_signo = sig;
741 si.si_code = BUS_ADRERR;
742 force_sig_info(sig, &si, current);
743 return 1;
744
745 case SIGSEGV:
746 si.si_addr = fault_addr;
747 si.si_signo = sig;
748 down_read(&current->mm->mmap_sem);
749 if (find_vma(current->mm, (unsigned long)fault_addr))
750 si.si_code = SEGV_ACCERR;
751 else
752 si.si_code = SEGV_MAPERR;
753 up_read(&current->mm->mmap_sem);
754 force_sig_info(sig, &si, current);
755 return 1;
756
757 default:
David Daney515b0292010-10-21 16:32:26 -0700758 force_sig(sig, current);
759 return 1;
David Daney515b0292010-10-21 16:32:26 -0700760 }
761}
762
Paul Burton4227a2d2014-09-11 08:30:20 +0100763static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
764 unsigned long old_epc, unsigned long old_ra)
765{
766 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100767 void __user *fault_addr;
768 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100769 int sig;
770
771 /* If it's obviously not an FP instruction, skip it */
772 switch (inst.i_format.opcode) {
773 case cop1_op:
774 case cop1x_op:
775 case lwc1_op:
776 case ldc1_op:
777 case swc1_op:
778 case sdc1_op:
779 break;
780
781 default:
782 return -1;
783 }
784
785 /*
786 * do_ri skipped over the instruction via compute_return_epc, undo
787 * that for the FPU emulator.
788 */
789 regs->cp0_epc = old_epc;
790 regs->regs[31] = old_ra;
791
792 /* Save the FP context to struct thread_struct */
793 lose_fpu(1);
794
795 /* Run the emulator */
796 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
797 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100798 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100799
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100800 /*
801 * We can't allow the emulated instruction to leave any of
802 * the cause bits set in $fcr31.
803 */
804 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100805
806 /* Restore the hardware register state */
807 own_fpu(1);
808
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100809 /* Send a signal if required. */
810 process_fpemu_return(sig, fault_addr, fcr31);
811
Paul Burton4227a2d2014-09-11 08:30:20 +0100812 return 0;
813}
814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815/*
816 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
817 */
818asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
819{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200820 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100821 void __user *fault_addr;
822 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100823
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200824 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200825 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200826 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200827 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000828
829 /* Clear FCSR.Cause before enabling interrupts */
830 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
831 local_irq_enable();
832
Chris Dearman57725f92006-06-30 23:35:28 +0100833 die_if_kernel("FP exception in kernel code", regs);
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000837 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 * software emulator on-board, let's use it...
839 *
840 * Force FPU to dump state into task/thread context. We're
841 * moving a lot of data here for what is probably a single
842 * instruction, but the alternative is to pre-decode the FP
843 * register operands before invoking the emulator, which seems
844 * a bit extreme for what should be an infrequent event.
845 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000846 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900847 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700850 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
851 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100852 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854 /*
855 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100856 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900858 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
860 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100861 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100862 } else {
863 sig = SIGFPE;
864 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100867 /* Send a signal if required. */
868 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200869
870out:
871 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872}
873
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +0000874void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
Ralf Baechledf270052008-04-20 16:28:54 +0100875 const char *str)
876{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000877 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100878 char b[40];
879
Jason Wessel5dd11d52010-05-20 21:04:26 -0500880#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200881 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
882 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500883 return;
884#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
885
Ralf Baechlee3b28832015-07-28 20:37:43 +0200886 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200887 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500888 return;
889
Ralf Baechledf270052008-04-20 16:28:54 +0100890 /*
891 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
892 * insns, even for trap and break codes that indicate arithmetic
893 * failures. Weird ...
894 * But should we continue the brokenness??? --macro
895 */
896 switch (code) {
897 case BRK_OVERFLOW:
898 case BRK_DIVZERO:
899 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
900 die_if_kernel(b, regs);
901 if (code == BRK_DIVZERO)
902 info.si_code = FPE_INTDIV;
903 else
904 info.si_code = FPE_INTOVF;
905 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100906 info.si_addr = (void __user *) regs->cp0_epc;
907 force_sig_info(SIGFPE, &info, current);
908 break;
909 case BRK_BUG:
910 die_if_kernel("Kernel bug detected", regs);
911 force_sig(SIGTRAP, current);
912 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000913 case BRK_MEMU:
914 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100915 * This breakpoint code is used by the FPU emulator to retake
916 * control of the CPU after executing the instruction from the
917 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000918 *
919 * Terminate if exception was recognized as a delay slot return
920 * otherwise handle as normal.
921 */
922 if (do_dsemulret(regs))
923 return;
924
925 die_if_kernel("Math emu break/trap", regs);
926 force_sig(SIGTRAP, current);
927 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100928 default:
929 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
930 die_if_kernel(b, regs);
931 force_sig(SIGTRAP, current);
932 }
933}
934
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935asmlinkage void do_bp(struct pt_regs *regs)
936{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100937 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200939 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000940 mm_segment_t seg;
941
942 seg = get_fs();
943 if (!user_mode(regs))
944 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200946 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200947 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500948 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100949 u16 instr[2];
950
951 if (__get_user(instr[0], (u16 __user *)epc))
952 goto out_sigsegv;
953
954 if (!cpu_has_mmips) {
955 /* MIPS16e mode */
956 bcode = (instr[0] >> 5) & 0x3f;
957 } else if (mm_insn_16bit(instr[0])) {
958 /* 16-bit microMIPS BREAK */
959 bcode = instr[0] & 0xf;
960 } else {
961 /* 32-bit microMIPS BREAK */
962 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500963 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000964 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100965 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500966 }
967 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100968 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500969 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100970 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500971 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 /*
974 * There is the ancient bug in the MIPS assemblers that the break
975 * code starts left to bit 16 instead to bit 6 in the opcode.
976 * Gas is bug-compatible, but not always, grrr...
977 * We handle both cases with a simple heuristics. --macro
978 */
Ralf Baechledf270052008-04-20 16:28:54 +0100979 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100980 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
David Daneyc1bf2072010-08-03 11:22:20 -0700982 /*
983 * notify the kprobe handlers, if instruction is likely to
984 * pertain to them.
985 */
986 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200987 case BRK_UPROBE:
988 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
989 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
990 goto out;
991 else
992 break;
993 case BRK_UPROBE_XOL:
994 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
995 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
996 goto out;
997 else
998 break;
David Daneyc1bf2072010-08-03 11:22:20 -0700999 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001000 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001001 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001002 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001003 else
1004 break;
1005 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001006 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001007 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001008 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001009 else
1010 break;
1011 default:
1012 break;
1013 }
1014
Ralf Baechledf270052008-04-20 16:28:54 +01001015 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001016
1017out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001018 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001019 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001020 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001021
1022out_sigsegv:
1023 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001024 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025}
1026
1027asmlinkage void do_tr(struct pt_regs *regs)
1028{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001029 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001030 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001031 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001032 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001033 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001035 seg = get_fs();
1036 if (!user_mode(regs))
1037 set_fs(get_ds());
1038
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001039 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001040 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001041 if (get_isa16_mode(regs->cp0_epc)) {
1042 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1043 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001044 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001045 opcode = (instr[0] << 16) | instr[1];
1046 /* Immediate versions don't provide a code. */
1047 if (!(opcode & OPCODE))
1048 tcode = (opcode >> 12) & ((1 << 4) - 1);
1049 } else {
1050 if (__get_user(opcode, (u32 __user *)epc))
1051 goto out_sigsegv;
1052 /* Immediate versions don't provide a code. */
1053 if (!(opcode & OPCODE))
1054 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056
Ralf Baechledf270052008-04-20 16:28:54 +01001057 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001058
1059out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001060 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001061 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001062 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001063
1064out_sigsegv:
1065 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001066 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067}
1068
1069asmlinkage void do_ri(struct pt_regs *regs)
1070{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001071 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1072 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001073 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001074 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001075 unsigned int opcode = 0;
1076 int status = -1;
1077
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001078 /*
1079 * Avoid any kernel code. Just emulate the R2 instruction
1080 * as quickly as possible.
1081 */
1082 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001083 likely(user_mode(regs)) &&
1084 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001085 unsigned long fcr31 = 0;
1086
1087 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001088 switch (status) {
1089 case 0:
1090 case SIGEMT:
1091 task_thread_info(current)->r2_emul_return = 1;
1092 return;
1093 case SIGILL:
1094 goto no_r2_instr;
1095 default:
1096 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001097 &current->thread.cp0_baduaddr,
1098 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001099 task_thread_info(current)->r2_emul_return = 1;
1100 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001101 }
1102 }
1103
1104no_r2_instr:
1105
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001106 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001107 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001108
Ralf Baechlee3b28832015-07-28 20:37:43 +02001109 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001110 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001111 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 die_if_kernel("Reserved instruction in kernel code", regs);
1114
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001115 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001116 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001117
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001118 if (get_isa16_mode(regs->cp0_epc)) {
1119 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001120
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +00001121 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001122 status = SIGSEGV;
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +00001123 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001124 status = SIGSEGV;
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +00001125 opcode = mmop[0];
1126 opcode = (opcode << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001127
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001128 if (status < 0)
1129 status = simulate_rdhwr_mm(regs, opcode);
1130 } else {
1131 if (unlikely(get_user(opcode, epc) < 0))
1132 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001133
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001134 if (!cpu_has_llsc && status < 0)
1135 status = simulate_llsc(regs, opcode);
1136
1137 if (status < 0)
1138 status = simulate_rdhwr_normal(regs, opcode);
1139
1140 if (status < 0)
1141 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001142
1143 if (status < 0)
1144 status = simulate_fp(regs, opcode, old_epc, old31);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001145 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001146
1147 if (status < 0)
1148 status = SIGILL;
1149
1150 if (unlikely(status > 0)) {
1151 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001152 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001153 force_sig(status, current);
1154 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001155
1156out:
1157 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158}
1159
Ralf Baechled223a862007-07-10 17:33:02 +01001160/*
1161 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1162 * emulated more than some threshold number of instructions, force migration to
1163 * a "CPU" that has FP support.
1164 */
1165static void mt_ase_fp_affinity(void)
1166{
1167#ifdef CONFIG_MIPS_MT_FPAFF
1168 if (mt_fpemul_threshold > 0 &&
1169 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1170 /*
1171 * If there's no FPU present, or if the application has already
1172 * restricted the allowed set to exclude any CPUs with FPUs,
1173 * we'll skip the procedure.
1174 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301175 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001176 cpumask_t tmask;
1177
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001178 current->thread.user_cpus_allowed
1179 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301180 cpumask_and(&tmask, &current->cpus_allowed,
1181 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001182 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001183 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001184 }
1185 }
1186#endif /* CONFIG_MIPS_MT_FPAFF */
1187}
1188
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001189/*
1190 * No lock; only written during early bootup by CPU 0.
1191 */
1192static RAW_NOTIFIER_HEAD(cu2_chain);
1193
1194int __ref register_cu2_notifier(struct notifier_block *nb)
1195{
1196 return raw_notifier_chain_register(&cu2_chain, nb);
1197}
1198
1199int cu2_notifier_call_chain(unsigned long val, void *v)
1200{
1201 return raw_notifier_call_chain(&cu2_chain, val, v);
1202}
1203
1204static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001205 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001206{
1207 struct pt_regs *regs = data;
1208
Jayachandran C83bee792013-06-10 06:30:01 +00001209 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001210 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001211 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001212
1213 return NOTIFY_OK;
1214}
1215
Paul Burton97915542015-01-08 12:17:37 +00001216static int wait_on_fp_mode_switch(atomic_t *p)
1217{
1218 /*
1219 * The FP mode for this task is currently being switched. That may
1220 * involve modifications to the format of this tasks FP context which
1221 * make it unsafe to proceed with execution for the moment. Instead,
1222 * schedule some other task.
1223 */
1224 schedule();
1225 return 0;
1226}
1227
Paul Burton1db1af82014-01-27 15:23:11 +00001228static int enable_restore_fp_context(int msa)
1229{
Paul Burtonc9017752014-07-30 08:53:20 +01001230 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001231
Paul Burton97915542015-01-08 12:17:37 +00001232 /*
1233 * If an FP mode switch is currently underway, wait for it to
1234 * complete before proceeding.
1235 */
1236 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1237 wait_on_fp_mode_switch, TASK_KILLABLE);
1238
Paul Burton1db1af82014-01-27 15:23:11 +00001239 if (!used_math()) {
1240 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001241 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001242 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001243 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001244 enable_msa();
Paul Burtonc9017752014-07-30 08:53:20 +01001245 _init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001246 set_thread_flag(TIF_USEDMSA);
1247 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001248 }
Paul Burton762a1f42014-07-11 16:44:35 +01001249 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001250 if (!err)
1251 set_used_math();
1252 return err;
1253 }
1254
1255 /*
1256 * This task has formerly used the FP context.
1257 *
1258 * If this thread has no live MSA vector context then we can simply
1259 * restore the scalar FP context. If it has live MSA vector context
1260 * (that is, it has or may have used MSA since last performing a
1261 * function call) then we'll need to restore the vector context. This
1262 * applies even if we're currently only executing a scalar FP
1263 * instruction. This is because if we were to later execute an MSA
1264 * instruction then we'd either have to:
1265 *
1266 * - Restore the vector context & clobber any registers modified by
1267 * scalar FP instructions between now & then.
1268 *
1269 * or
1270 *
1271 * - Not restore the vector context & lose the most significant bits
1272 * of all vector registers.
1273 *
1274 * Neither of those options is acceptable. We cannot restore the least
1275 * significant bits of the registers now & only restore the most
1276 * significant bits later because the most significant bits of any
1277 * vector registers whose aliased FP register is modified now will have
1278 * been zeroed. We'd have no way to know that when restoring the vector
1279 * context & thus may load an outdated value for the most significant
1280 * bits of a vector register.
1281 */
1282 if (!msa && !thread_msa_context_live())
1283 return own_fpu(1);
1284
1285 /*
1286 * This task is using or has previously used MSA. Thus we require
1287 * that Status.FR == 1.
1288 */
Paul Burton762a1f42014-07-11 16:44:35 +01001289 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001290 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001291 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001292 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001293 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001294
1295 enable_msa();
1296 write_msa_csr(current->thread.fpu.msacsr);
1297 set_thread_flag(TIF_USEDMSA);
1298
1299 /*
1300 * If this is the first time that the task is using MSA and it has
1301 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001302 * FP context which we shouldn't clobber. We do however need to clear
1303 * the upper 64b of each vector register so that this task has no
1304 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001305 */
Paul Burtonc9017752014-07-30 08:53:20 +01001306 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1307 if (!prior_msa && was_fpu_owner) {
1308 _init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001309
1310 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001311 }
Paul Burton1db1af82014-01-27 15:23:11 +00001312
Paul Burtonc9017752014-07-30 08:53:20 +01001313 if (!prior_msa) {
1314 /*
1315 * Restore the least significant 64b of each vector register
1316 * from the existing scalar FP context.
1317 */
1318 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001319
Paul Burtonc9017752014-07-30 08:53:20 +01001320 /*
1321 * The task has not formerly used MSA, so clear the upper 64b
1322 * of each vector register such that it cannot see data left
1323 * behind by another task.
1324 */
1325 _init_msa_upper();
1326 } else {
1327 /* We need to restore the vector context. */
1328 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001329
Paul Burtonc9017752014-07-30 08:53:20 +01001330 /* Restore the scalar FP control & status register */
1331 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001332 write_32bit_cp1_register(CP1_STATUS,
1333 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001334 }
Paul Burton762a1f42014-07-11 16:44:35 +01001335
1336out:
1337 preempt_enable();
1338
Paul Burton1db1af82014-01-27 15:23:11 +00001339 return 0;
1340}
1341
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342asmlinkage void do_cpu(struct pt_regs *regs)
1343{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001344 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001345 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001346 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001347 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001348 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001349 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001351 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001352 unsigned long __maybe_unused flags;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001353 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001355 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1357
Jayachandran C83bee792013-06-10 06:30:01 +00001358 if (cpid != 2)
1359 die_if_kernel("do_cpu invoked from kernel context!", regs);
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 switch (cpid) {
1362 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001363 epc = (unsigned int __user *)exception_epc(regs);
1364 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001365 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001366 opcode = 0;
1367 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001369 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001370 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001371
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001372 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001373 if (unlikely(get_user(opcode, epc) < 0))
1374 status = SIGSEGV;
1375
1376 if (!cpu_has_llsc && status < 0)
1377 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001378 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001379
1380 if (status < 0)
1381 status = SIGILL;
1382
1383 if (unlikely(status > 0)) {
1384 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001385 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001386 force_sig(status, current);
1387 }
1388
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001389 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001391 case 3:
1392 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001393 * The COP3 opcode space and consequently the CP0.Status.CU3
1394 * bit and the CP0.Cause.CE=3 encoding have been removed as
1395 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1396 * up the space has been reused for COP1X instructions, that
1397 * are enabled by the CP0.Status.CU1 bit and consequently
1398 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1399 * exceptions. Some FPU-less processors that implement one
1400 * of these ISAs however use this code erroneously for COP1X
1401 * instructions. Therefore we redirect this trap to the FP
1402 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001403 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001404 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001405 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001406 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001407 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001408 /* Fall through. */
1409
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001411 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001413 if (raw_cpu_has_fpu && !err)
1414 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001416 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1417 &fault_addr);
1418 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001419
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001420 /*
1421 * We can't allow the emulated instruction to leave
1422 * any of the cause bits set in $fcr31.
1423 */
1424 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1425
1426 /* Send a signal if required. */
1427 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1428 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001430 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001433 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001434 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 }
1436
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001437 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438}
1439
James Hogan64bedff2014-12-02 13:44:13 +00001440asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001441{
1442 enum ctx_state prev_state;
1443
1444 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001445 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001446 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001447 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001448 goto out;
1449
1450 /* Clear MSACSR.Cause before enabling interrupts */
1451 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1452 local_irq_enable();
1453
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001454 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1455 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001456out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001457 exception_exit(prev_state);
1458}
1459
Paul Burton1db1af82014-01-27 15:23:11 +00001460asmlinkage void do_msa(struct pt_regs *regs)
1461{
1462 enum ctx_state prev_state;
1463 int err;
1464
1465 prev_state = exception_enter();
1466
1467 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1468 force_sig(SIGILL, current);
1469 goto out;
1470 }
1471
1472 die_if_kernel("do_msa invoked from kernel context!", regs);
1473
1474 err = enable_restore_fp_context(1);
1475 if (err)
1476 force_sig(SIGILL, current);
1477out:
1478 exception_exit(prev_state);
1479}
1480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481asmlinkage void do_mdmx(struct pt_regs *regs)
1482{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001483 enum ctx_state prev_state;
1484
1485 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001487 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488}
1489
David Daney8bc6d052009-01-05 15:29:58 -08001490/*
1491 * Called with interrupts disabled.
1492 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493asmlinkage void do_watch(struct pt_regs *regs)
1494{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001495 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001496 u32 cause;
1497
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001498 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001500 * Clear WP (bit 22) bit of cause register so we don't loop
1501 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 */
David Daneyb67b2b72008-09-23 00:08:45 -07001503 cause = read_c0_cause();
1504 cause &= ~(1 << 22);
1505 write_c0_cause(cause);
1506
1507 /*
1508 * If the current thread has the watch registers loaded, save
1509 * their values and send SIGTRAP. Otherwise another thread
1510 * left the registers set, clear them and continue.
1511 */
1512 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1513 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001514 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001515 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001516 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001517 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001518 local_irq_enable();
1519 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001520 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521}
1522
1523asmlinkage void do_mcheck(struct pt_regs *regs)
1524{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001525 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001526 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001527 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001528
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001529 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001531
1532 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001533 dump_tlb_regs();
1534 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001535 dump_tlb_all();
1536 }
1537
James Hogan55c723e2015-07-27 13:50:21 +01001538 if (!user_mode(regs))
1539 set_fs(KERNEL_DS);
1540
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001541 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001542
James Hogan55c723e2015-07-27 13:50:21 +01001543 set_fs(old_fs);
1544
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 /*
1546 * Some chips may have other causes of machine check (e.g. SB1
1547 * graduation timer)
1548 */
1549 panic("Caught Machine Check exception - %scaused by multiple "
1550 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001551 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552}
1553
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001554asmlinkage void do_mt(struct pt_regs *regs)
1555{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001556 int subcode;
1557
Ralf Baechle41c594a2006-04-05 09:45:45 +01001558 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1559 >> VPECONTROL_EXCPT_SHIFT;
1560 switch (subcode) {
1561 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001562 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001563 break;
1564 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001565 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001566 break;
1567 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001568 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001569 break;
1570 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001571 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001572 break;
1573 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001574 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001575 break;
1576 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001577 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001578 break;
1579 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001580 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001581 subcode);
1582 break;
1583 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001584 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1585
1586 force_sig(SIGILL, current);
1587}
1588
1589
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001590asmlinkage void do_dsp(struct pt_regs *regs)
1591{
1592 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001593 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001594
1595 force_sig(SIGILL, current);
1596}
1597
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598asmlinkage void do_reserved(struct pt_regs *regs)
1599{
1600 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001601 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 * caused by a new unknown cpu type or after another deadly
1603 * hard/software error.
1604 */
1605 show_regs(regs);
1606 panic("Caught reserved exception %ld - should not happen.",
1607 (regs->cp0_cause & 0x7f) >> 2);
1608}
1609
Ralf Baechle39b8d522008-04-28 17:14:26 +01001610static int __initdata l1parity = 1;
1611static int __init nol1parity(char *s)
1612{
1613 l1parity = 0;
1614 return 1;
1615}
1616__setup("nol1par", nol1parity);
1617static int __initdata l2parity = 1;
1618static int __init nol2parity(char *s)
1619{
1620 l2parity = 0;
1621 return 1;
1622}
1623__setup("nol2par", nol2parity);
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625/*
1626 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1627 * it different ways.
1628 */
1629static inline void parity_protection_init(void)
1630{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001631 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001633 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001634 case CPU_74K:
1635 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001636 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001637 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001638 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001639 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001640 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001641 case CPU_I6400:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001642 {
1643#define ERRCTL_PE 0x80000000
1644#define ERRCTL_L2P 0x00800000
1645 unsigned long errctl;
1646 unsigned int l1parity_present, l2parity_present;
1647
1648 errctl = read_c0_ecc();
1649 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1650
1651 /* probe L1 parity support */
1652 write_c0_ecc(errctl | ERRCTL_PE);
1653 back_to_back_c0_hazard();
1654 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1655
1656 /* probe L2 parity support */
1657 write_c0_ecc(errctl|ERRCTL_L2P);
1658 back_to_back_c0_hazard();
1659 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1660
1661 if (l1parity_present && l2parity_present) {
1662 if (l1parity)
1663 errctl |= ERRCTL_PE;
1664 if (l1parity ^ l2parity)
1665 errctl |= ERRCTL_L2P;
1666 } else if (l1parity_present) {
1667 if (l1parity)
1668 errctl |= ERRCTL_PE;
1669 } else if (l2parity_present) {
1670 if (l2parity)
1671 errctl |= ERRCTL_L2P;
1672 } else {
1673 /* No parity available */
1674 }
1675
1676 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1677
1678 write_c0_ecc(errctl);
1679 back_to_back_c0_hazard();
1680 errctl = read_c0_ecc();
1681 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1682
1683 if (l1parity_present)
1684 printk(KERN_INFO "Cache parity protection %sabled\n",
1685 (errctl & ERRCTL_PE) ? "en" : "dis");
1686
1687 if (l2parity_present) {
1688 if (l1parity_present && l1parity)
1689 errctl ^= ERRCTL_L2P;
1690 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1691 (errctl & ERRCTL_L2P) ? "en" : "dis");
1692 }
1693 }
1694 break;
1695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001697 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001698 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001699 write_c0_ecc(0x80000000);
1700 back_to_back_c0_hazard();
1701 /* Set the PE bit (bit 31) in the c0_errctl register. */
1702 printk(KERN_INFO "Cache parity protection %sabled\n",
1703 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 break;
1705 case CPU_20KC:
1706 case CPU_25KF:
1707 /* Clear the DE bit (bit 16) in the c0_status register. */
1708 printk(KERN_INFO "Enable cache parity protection for "
1709 "MIPS 20KC/25KF CPUs.\n");
1710 clear_c0_status(ST0_DE);
1711 break;
1712 default:
1713 break;
1714 }
1715}
1716
1717asmlinkage void cache_parity_error(void)
1718{
1719 const int field = 2 * sizeof(unsigned long);
1720 unsigned int reg_val;
1721
1722 /* For the moment, report the problem and hang. */
1723 printk("Cache error exception:\n");
1724 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1725 reg_val = read_c0_cacheerr();
1726 printk("c0_cacheerr == %08x\n", reg_val);
1727
1728 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1729 reg_val & (1<<30) ? "secondary" : "primary",
1730 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001731 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001732 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001733 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1734 reg_val & (1<<29) ? "ED " : "",
1735 reg_val & (1<<28) ? "ET " : "",
1736 reg_val & (1<<27) ? "ES " : "",
1737 reg_val & (1<<26) ? "EE " : "",
1738 reg_val & (1<<25) ? "EB " : "",
1739 reg_val & (1<<24) ? "EI " : "",
1740 reg_val & (1<<23) ? "E1 " : "",
1741 reg_val & (1<<22) ? "E0 " : "");
1742 } else {
1743 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1744 reg_val & (1<<29) ? "ED " : "",
1745 reg_val & (1<<28) ? "ET " : "",
1746 reg_val & (1<<26) ? "EE " : "",
1747 reg_val & (1<<25) ? "EB " : "",
1748 reg_val & (1<<24) ? "EI " : "",
1749 reg_val & (1<<23) ? "E1 " : "",
1750 reg_val & (1<<22) ? "E0 " : "");
1751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1753
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001754#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 if (reg_val & (1<<22))
1756 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1757
1758 if (reg_val & (1<<23))
1759 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1760#endif
1761
1762 panic("Can't handle the cache error!");
1763}
1764
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001765asmlinkage void do_ftlb(void)
1766{
1767 const int field = 2 * sizeof(unsigned long);
1768 unsigned int reg_val;
1769
1770 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001771 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001772 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001773 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1774 read_c0_ecc());
1775 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1776 reg_val = read_c0_cacheerr();
1777 pr_err("c0_cacheerr == %08x\n", reg_val);
1778
1779 if ((reg_val & 0xc0000000) == 0xc0000000) {
1780 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1781 } else {
1782 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1783 reg_val & (1<<30) ? "secondary" : "primary",
1784 reg_val & (1<<31) ? "data" : "insn");
1785 }
1786 } else {
1787 pr_err("FTLB error exception\n");
1788 }
1789 /* Just print the cacheerr bits for now */
1790 cache_parity_error();
1791}
1792
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793/*
1794 * SDBBP EJTAG debug exception handler.
1795 * We skip the instruction and return to the next instruction.
1796 */
1797void ejtag_exception_handler(struct pt_regs *regs)
1798{
1799 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001800 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 unsigned int debug;
1802
Chris Dearman70ae6122006-06-30 12:32:37 +01001803 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 depc = read_c0_depc();
1805 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001806 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 if (debug & 0x80000000) {
1808 /*
1809 * In branch delay slot.
1810 * We cheat a little bit here and use EPC to calculate the
1811 * debug return address (DEPC). EPC is restored after the
1812 * calculation.
1813 */
1814 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001815 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001817 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 depc = regs->cp0_epc;
1819 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001820 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 } else
1822 depc += 4;
1823 write_c0_depc(depc);
1824
1825#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001826 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 write_c0_debug(debug | 0x100);
1828#endif
1829}
1830
1831/*
1832 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001833 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001835static RAW_NOTIFIER_HEAD(nmi_chain);
1836
1837int register_nmi_notifier(struct notifier_block *nb)
1838{
1839 return raw_notifier_chain_register(&nmi_chain, nb);
1840}
1841
Joe Perchesff2d8b12012-01-12 17:17:21 -08001842void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001844 char str[100];
1845
Petri Gynther7963b3f2015-10-19 11:49:52 -07001846 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001847 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001848 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001849 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1850 smp_processor_id(), regs->cp0_epc);
1851 regs->cp0_epc = read_c0_errorepc();
1852 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001853 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854}
1855
Ralf Baechlee01402b2005-07-14 15:57:16 +00001856#define VECTORSPACING 0x100 /* for EI/VI mode */
1857
1858unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001860unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001862void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863{
1864 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001865 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001867#ifdef CONFIG_CPU_MICROMIPS
1868 /*
1869 * Only the TLB handlers are cache aligned with an even
1870 * address. All other handlers are on an odd address and
1871 * require no modification. Otherwise, MIPS32 mode will
1872 * be entered when handling any TLB exceptions. That
1873 * would be bad...since we must stay in microMIPS mode.
1874 */
1875 if (!(handler & 0x1))
1876 handler |= 1;
1877#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001878 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001881#ifdef CONFIG_CPU_MICROMIPS
1882 unsigned long jump_mask = ~((1 << 27) - 1);
1883#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001884 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001885#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001886 u32 *buf = (u32 *)(ebase + 0x200);
1887 unsigned int k0 = 26;
1888 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1889 uasm_i_j(&buf, handler & ~jump_mask);
1890 uasm_i_nop(&buf);
1891 } else {
1892 UASM_i_LA(&buf, k0, handler);
1893 uasm_i_jr(&buf, k0);
1894 uasm_i_nop(&buf);
1895 }
1896 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 }
1898 return (void *)old_handler;
1899}
1900
Ralf Baechle86a17082013-02-08 01:21:34 +01001901static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001902{
1903 show_regs(get_irq_regs());
1904 panic("Caught unexpected vectored interrupt.");
1905}
1906
Ralf Baechleef300e42007-05-06 18:31:18 +01001907static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001908{
1909 unsigned long handler;
1910 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001911 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001912 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001913 unsigned char *b;
1914
Ralf Baechleb72b7092009-03-30 14:49:44 +02001915 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001916
1917 if (addr == NULL) {
1918 handler = (unsigned long) do_default_vi;
1919 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001920 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001921 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001922 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001923
1924 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1925
Ralf Baechlef6771db2007-11-08 18:02:29 +00001926 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001927 panic("Shadow register set %d not supported", srs);
1928
1929 if (cpu_has_veic) {
1930 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001931 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001932 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001933 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001934 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001935 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001936 }
1937
1938 if (srs == 0) {
1939 /*
1940 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001941 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001942 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001943 extern char except_vec_vi, except_vec_vi_lui;
1944 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001945 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001946 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001947 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001948#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1949 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1950 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1951#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001952 const int lui_offset = &except_vec_vi_lui - vec_start;
1953 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001954#endif
1955 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001956
1957 if (handler_len > VECTORSPACING) {
1958 /*
1959 * Sigh... panicing won't help as the console
1960 * is probably not configured :(
1961 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001962 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001963 }
1964
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001965 set_handler(((unsigned long)b - ebase), vec_start,
1966#ifdef CONFIG_CPU_MICROMIPS
1967 (handler_len - 1));
1968#else
1969 handler_len);
1970#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001971 h = (u16 *)(b + lui_offset);
1972 *h = (handler >> 16) & 0xffff;
1973 h = (u16 *)(b + ori_offset);
1974 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001975 local_flush_icache_range((unsigned long)b,
1976 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001977 }
1978 else {
1979 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001980 * In other cases jump directly to the interrupt handler. It
1981 * is the handler's responsibility to save registers if required
1982 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001983 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001984 u32 insn;
1985
1986 h = (u16 *)b;
1987 /* j handler */
1988#ifdef CONFIG_CPU_MICROMIPS
1989 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1990#else
1991 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1992#endif
1993 h[0] = (insn >> 16) & 0xffff;
1994 h[1] = insn & 0xffff;
1995 h[2] = 0;
1996 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001997 local_flush_icache_range((unsigned long)b,
1998 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001999 }
2000
2001 return (void *)old_handler;
2002}
2003
Ralf Baechleef300e42007-05-06 18:31:18 +01002004void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002005{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002006 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002007}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002008
Linus Torvalds1da177e2005-04-16 15:20:36 -07002009extern void tlb_init(void);
2010
Ralf Baechle42f77542007-10-18 17:48:11 +01002011/*
2012 * Timer interrupt
2013 */
2014int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002015EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002016int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002017
2018/*
2019 * Performance counter IRQ or -1 if shared with timer
2020 */
2021int cp0_perfcount_irq;
2022EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2023
James Hogan8f7ff022015-01-29 11:14:07 +00002024/*
2025 * Fast debug channel IRQ or -1 if not present
2026 */
2027int cp0_fdc_irq;
2028EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2029
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002030static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002031
2032static int __init ulri_disable(char *s)
2033{
2034 pr_info("Disabling ulri\n");
2035 noulri = 1;
2036
2037 return 1;
2038}
2039__setup("noulri", ulri_disable);
2040
James Hoganae4ce452014-03-04 10:20:43 +00002041/* configure STATUS register */
2042static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 /*
2045 * Disable coprocessors and select 32-bit or 64-bit addressing
2046 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2047 * flag that some firmware may have left set and the TS bit (for
2048 * IP27). Set XX for ISA IV code to work.
2049 */
James Hoganae4ce452014-03-04 10:20:43 +00002050 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002051#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2053#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002054 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002056 if (cpu_has_dsp)
2057 status_set |= ST0_MX;
2058
Ralf Baechleb38c7392006-02-07 01:20:43 +00002059 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002061}
2062
2063/* configure HWRENA register */
2064static void configure_hwrena(void)
2065{
2066 unsigned int hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002068 if (cpu_has_mips_r2_r6)
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002069 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01002070
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002071 if (!noulri && cpu_has_userlocal)
2072 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01002073
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002074 if (hwrena)
2075 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002076}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002077
James Hoganae4ce452014-03-04 10:20:43 +00002078static void configure_exception_vector(void)
2079{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002080 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002081 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002082 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002083 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002084 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002085 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002086 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002087 if (cpu_has_divec) {
2088 if (cpu_has_mipsmt) {
2089 unsigned int vpflags = dvpe();
2090 set_c0_cause(CAUSEF_IV);
2091 evpe(vpflags);
2092 } else
2093 set_c0_cause(CAUSEF_IV);
2094 }
James Hoganae4ce452014-03-04 10:20:43 +00002095}
2096
2097void per_cpu_trap_init(bool is_boot_cpu)
2098{
2099 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002100
2101 configure_status();
2102 configure_hwrena();
2103
James Hoganae4ce452014-03-04 10:20:43 +00002104 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002105
2106 /*
2107 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2108 *
2109 * o read IntCtl.IPTI to determine the timer interrupt
2110 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002111 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002112 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002113 if (cpu_has_mips_r2_r6) {
David VomLehn010c1082009-12-21 17:49:22 -08002114 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2115 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2116 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002117 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2118 if (!cp0_fdc_irq)
2119 cp0_fdc_irq = -1;
2120
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002121 } else {
2122 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002123 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002124 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002125 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002126 }
2127
David Daney48c4ac92013-05-13 13:56:44 -07002128 if (!cpu_data[cpu].asid_cache)
2129 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130
2131 atomic_inc(&init_mm.mm_count);
2132 current->active_mm = &init_mm;
2133 BUG_ON(current->mm);
2134 enter_lazy_tlb(&init_mm, current);
2135
Markos Chandras761b4492015-06-24 09:29:20 +01002136 /* Boot CPU's cache setup in setup_arch(). */
2137 if (!is_boot_cpu)
2138 cpu_cache_init();
2139 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002140 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141}
2142
Ralf Baechlee01402b2005-07-14 15:57:16 +00002143/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002144void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002145{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002146#ifdef CONFIG_CPU_MICROMIPS
2147 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2148#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002149 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002150#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002151 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002152}
2153
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002154static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002155 "Trying to set NULL cache error exception handler";
2156
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002157/*
2158 * Install uncached CPU exception handler.
2159 * This is suitable only for the cache error exception which is the only
2160 * exception handler that is being run uncached.
2161 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002162void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002163 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002164{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002165 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002166
Ralf Baechle641e97f2007-10-11 23:46:05 +01002167 if (!addr)
2168 panic(panic_null_cerr);
2169
Ralf Baechlee01402b2005-07-14 15:57:16 +00002170 memcpy((void *)(uncached_ebase + offset), addr, size);
2171}
2172
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002173static int __initdata rdhwr_noopt;
2174static int __init set_rdhwr_noopt(char *str)
2175{
2176 rdhwr_noopt = 1;
2177 return 1;
2178}
2179
2180__setup("rdhwr_noopt", set_rdhwr_noopt);
2181
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182void __init trap_init(void)
2183{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002184 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002186 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002188
2189 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002191 if (cpu_has_veic || cpu_has_vint) {
2192 unsigned long size = 0x200 + VECTORSPACING*64;
2193 ebase = (unsigned long)
2194 __alloc_bootmem(size, 1 << fls(size), 0);
2195 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002196 ebase = CAC_BASE;
2197
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002198 if (cpu_has_mips_r2_r6)
David Daney566f74f2008-10-23 17:56:35 -07002199 ebase += (read_c0_ebase() & 0x3ffff000);
2200 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002201
Steven J. Hillc6213c62013-06-05 21:25:17 +00002202 if (cpu_has_mmips) {
2203 unsigned int config3 = read_c0_config3();
2204
2205 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2206 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2207 else
2208 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2209 }
2210
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002211 if (board_ebase_setup)
2212 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002213 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214
2215 /*
2216 * Copy the generic exception handlers to their final destination.
2217 * This will be overriden later as suitable for a particular
2218 * configuration.
2219 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002220 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221
2222 /*
2223 * Setup default vectors
2224 */
2225 for (i = 0; i <= 31; i++)
2226 set_except_vector(i, handle_reserved);
2227
2228 /*
2229 * Copy the EJTAG debug exception vector handler code to it's final
2230 * destination.
2231 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002232 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002233 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234
2235 /*
2236 * Only some CPUs have the watch exceptions.
2237 */
2238 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002239 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240
2241 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002242 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002244 if (cpu_has_veic || cpu_has_vint) {
2245 int nvec = cpu_has_veic ? 64 : 8;
2246 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002247 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002248 }
2249 else if (cpu_has_divec)
2250 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
2252 /*
2253 * Some CPUs can enable/disable for cache parity detection, but does
2254 * it different ways.
2255 */
2256 parity_protection_init();
2257
2258 /*
2259 * The Data Bus Errors / Instruction Bus Errors are signaled
2260 * by external hardware. Therefore these two exceptions
2261 * may have board specific handlers.
2262 */
2263 if (board_be_init)
2264 board_be_init();
2265
James Hogan1b505de2015-12-16 23:49:35 +00002266 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2267 rollback_handle_int : handle_int);
2268 set_except_vector(EXCCODE_MOD, handle_tlbm);
2269 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2270 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271
James Hogan1b505de2015-12-16 23:49:35 +00002272 set_except_vector(EXCCODE_ADEL, handle_adel);
2273 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
James Hogan1b505de2015-12-16 23:49:35 +00002275 set_except_vector(EXCCODE_IBE, handle_ibe);
2276 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002277
James Hogan1b505de2015-12-16 23:49:35 +00002278 set_except_vector(EXCCODE_SYS, handle_sys);
2279 set_except_vector(EXCCODE_BP, handle_bp);
2280 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002281 (cpu_has_vtag_icache ?
2282 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002283 set_except_vector(EXCCODE_CPU, handle_cpu);
2284 set_except_vector(EXCCODE_OV, handle_ov);
2285 set_except_vector(EXCCODE_TR, handle_tr);
2286 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Ralf Baechle10cc3522007-10-11 23:46:15 +01002288 if (current_cpu_type() == CPU_R6000 ||
2289 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 /*
2291 * The R6000 is the only R-series CPU that features a machine
2292 * check exception (similar to the R4000 cache error) and
2293 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002294 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295 * current list of targets for Linux/MIPS.
2296 * (Duh, crap, there is someone with a triple R6k machine)
2297 */
2298 //set_except_vector(14, handle_mc);
2299 //set_except_vector(15, handle_ndc);
2300 }
2301
Ralf Baechlee01402b2005-07-14 15:57:16 +00002302
2303 if (board_nmi_handler_setup)
2304 board_nmi_handler_setup();
2305
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002306 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002307 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002308
James Hogan1b505de2015-12-16 23:49:35 +00002309 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002310
2311 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002312 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2313 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002314 }
2315
James Hogan1b505de2015-12-16 23:49:35 +00002316 set_except_vector(EXCCODE_MSADIS, handle_msa);
2317 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002318
2319 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002320 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002321
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002322 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002323 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002324
James Hogan1b505de2015-12-16 23:49:35 +00002325 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002326
David Daneyfcbf1df2012-05-15 00:04:46 -07002327 if (board_cache_error_setup)
2328 board_cache_error_setup();
2329
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002330 if (cpu_has_vce)
2331 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002332 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002333 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002334 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002335 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002336 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002337
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002338 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002339
2340 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002341
Ralf Baechle4483b152010-08-05 13:25:59 +01002342 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343}
James Hoganae4ce452014-03-04 10:20:43 +00002344
2345static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2346 void *v)
2347{
2348 switch (cmd) {
2349 case CPU_PM_ENTER_FAILED:
2350 case CPU_PM_EXIT:
2351 configure_status();
2352 configure_hwrena();
2353 configure_exception_vector();
2354
2355 /* Restore register with CPU number for TLB handlers */
2356 TLBMISS_HANDLER_RESTORE();
2357
2358 break;
2359 }
2360
2361 return NOTIFY_OK;
2362}
2363
2364static struct notifier_block trap_pm_notifier_block = {
2365 .notifier_call = trap_pm_notifier,
2366};
2367
2368static int __init trap_pm_init(void)
2369{
2370 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2371}
2372arch_initcall(trap_pm_init);