blob: 38864dc179ffe74cece1c5ad5ac7d6c06644e93d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/sched.h>
26#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000029#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020030#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010031#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050032#include <linux/kgdb.h>
33#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070034#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050036#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010037#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080038#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Paul Burtona13c9962015-09-22 10:15:22 -070040#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/bootinfo.h>
42#include <asm/branch.h>
43#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000044#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020046#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000047#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000049#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020050#include <asm/idle.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000051#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000052#include <asm/mipsregs.h>
53#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000055#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/pgtable.h>
57#include <asm/ptrace.h>
58#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000059#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include <asm/tlbdebug.h>
61#include <asm/traps.h>
62#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070063#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090066#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010067#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090069extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090070extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010071extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010072extern u32 handle_tlbl[];
73extern u32 handle_tlbs[];
74extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070075extern asmlinkage void handle_adel(void);
76extern asmlinkage void handle_ades(void);
77extern asmlinkage void handle_ibe(void);
78extern asmlinkage void handle_dbe(void);
79extern asmlinkage void handle_sys(void);
80extern asmlinkage void handle_bp(void);
81extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090082extern asmlinkage void handle_ri_rdhwr_vivt(void);
83extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084extern asmlinkage void handle_cpu(void);
85extern asmlinkage void handle_ov(void);
86extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000087extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000089extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000090extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091extern asmlinkage void handle_mdmx(void);
92extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000093extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000094extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095extern asmlinkage void handle_mcheck(void);
96extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010097extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Linus Torvalds1da177e2005-04-16 15:20:36 -070099void (*board_be_init)(void);
100int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000101void (*board_nmi_handler_setup)(void);
102void (*board_ejtag_handler_setup)(void);
103void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000104void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000105void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200107static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900108{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900110 unsigned long addr;
111
112 printk("Call Trace:");
113#ifdef CONFIG_KALLSYMS
114 printk("\n");
115#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200116 while (!kstack_end(sp)) {
117 unsigned long __user *p =
118 (unsigned long __user *)(unsigned long)sp++;
119 if (__get_user(addr, p)) {
120 printk(" (Bad stack address)");
121 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100122 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200123 if (__kernel_text_address(addr))
124 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900125 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200126 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900127}
128
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900129#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900130int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131static int __init set_raw_show_trace(char *str)
132{
133 raw_show_trace = 1;
134 return 1;
135}
136__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900137#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200138
Ralf Baechleeae23f22007-10-14 23:27:21 +0100139static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900140{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200141 unsigned long sp = regs->regs[29];
142 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900143 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900144
Vincent Wene909be82012-07-19 09:11:16 +0200145 if (!task)
146 task = current;
147
James Hogan81a76d72015-12-04 22:25:02 +0000148 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200149 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900150 return;
151 }
152 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200153 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200154 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900155 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200156 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900157 printk("\n");
158}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160/*
161 * This routine abuses get_user()/put_user() to reference pointers
162 * with at least a bit of error checking ...
163 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100164static void show_stacktrace(struct task_struct *task,
165 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
167 const int field = 2 * sizeof(unsigned long);
168 long stackdata;
169 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900170 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 printk("Stack :");
173 i = 0;
174 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
175 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100176 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 if (i > 39) {
178 printk(" ...");
179 break;
180 }
181
182 if (__get_user(stackdata, sp++)) {
183 printk(" (Bad stack address)");
184 break;
185 }
186
187 printk(" %0*lx", field, stackdata);
188 i++;
189 }
190 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200191 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900192}
193
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900194void show_stack(struct task_struct *task, unsigned long *sp)
195{
196 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100197 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198 if (sp) {
199 regs.regs[29] = (unsigned long)sp;
200 regs.regs[31] = 0;
201 regs.cp0_epc = 0;
202 } else {
203 if (task && task != current) {
204 regs.regs[29] = task->thread.reg29;
205 regs.regs[31] = 0;
206 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500207#ifdef CONFIG_KGDB_KDB
208 } else if (atomic_read(&kgdb_active) != -1 &&
209 kdb_current_regs) {
210 memcpy(&regs, kdb_current_regs, sizeof(regs));
211#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900212 } else {
213 prepare_frametrace(&regs);
214 }
215 }
James Hogan1e778632015-07-27 13:50:22 +0100216 /*
217 * show_stack() deals exclusively with kernel mode, so be sure to access
218 * the stack in the kernel (not user) address space.
219 */
220 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900221 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100222 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223}
224
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900225static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226{
227 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100228 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 printk("\nCode:");
231
Ralf Baechle39b8d522008-04-28 17:14:26 +0100232 if ((unsigned long)pc & 1)
233 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 for(i = -3 ; i < 6 ; i++) {
235 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100236 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 printk(" (Bad address in epc)\n");
238 break;
239 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100240 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 }
242}
243
Ralf Baechleeae23f22007-10-14 23:27:21 +0100244static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245{
246 const int field = 2 * sizeof(unsigned long);
247 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700248 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 int i;
250
Tejun Heoa43cb952013-04-30 15:27:17 -0700251 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
253 /*
254 * Saved main processor registers
255 */
256 for (i = 0; i < 32; ) {
257 if ((i % 4) == 0)
258 printk("$%2d :", i);
259 if (i == 0)
260 printk(" %0*lx", field, 0UL);
261 else if (i == 26 || i == 27)
262 printk(" %*s", field, "");
263 else
264 printk(" %0*lx", field, regs->regs[i]);
265
266 i++;
267 if ((i % 4) == 0)
268 printk("\n");
269 }
270
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100271#ifdef CONFIG_CPU_HAS_SMARTMIPS
272 printk("Acx : %0*lx\n", field, regs->acx);
273#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 printk("Hi : %0*lx\n", field, regs->hi);
275 printk("Lo : %0*lx\n", field, regs->lo);
276
277 /*
278 * Saved cp0 registers
279 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100280 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
281 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100282 printk("ra : %0*lx %pS\n", field, regs->regs[31],
283 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Ralf Baechle70342282013-01-22 12:59:30 +0100285 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Ralf Baechle1990e542013-06-26 17:06:34 +0200287 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000288 if (regs->cp0_status & ST0_KUO)
289 printk("KUo ");
290 if (regs->cp0_status & ST0_IEO)
291 printk("IEo ");
292 if (regs->cp0_status & ST0_KUP)
293 printk("KUp ");
294 if (regs->cp0_status & ST0_IEP)
295 printk("IEp ");
296 if (regs->cp0_status & ST0_KUC)
297 printk("KUc ");
298 if (regs->cp0_status & ST0_IEC)
299 printk("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200300 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000301 if (regs->cp0_status & ST0_KX)
302 printk("KX ");
303 if (regs->cp0_status & ST0_SX)
304 printk("SX ");
305 if (regs->cp0_status & ST0_UX)
306 printk("UX ");
307 switch (regs->cp0_status & ST0_KSU) {
308 case KSU_USER:
309 printk("USER ");
310 break;
311 case KSU_SUPERVISOR:
312 printk("SUPERVISOR ");
313 break;
314 case KSU_KERNEL:
315 printk("KERNEL ");
316 break;
317 default:
318 printk("BAD_MODE ");
319 break;
320 }
321 if (regs->cp0_status & ST0_ERL)
322 printk("ERL ");
323 if (regs->cp0_status & ST0_EXL)
324 printk("EXL ");
325 if (regs->cp0_status & ST0_IE)
326 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 printk("\n");
329
Petri Gynther37dd3812015-05-08 15:10:10 -0700330 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
331 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Petri Gynther37dd3812015-05-08 15:10:10 -0700333 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
335
Ralf Baechle9966db252007-10-11 23:46:17 +0100336 printk("PrId : %08x (%s)\n", read_c0_prid(),
337 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338}
339
Ralf Baechleeae23f22007-10-14 23:27:21 +0100340/*
341 * FIXME: really the generic show_regs should take a const pointer argument.
342 */
343void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100345 __show_regs((struct pt_regs *)regs);
346}
347
David Daneyc1bf2072010-08-03 11:22:20 -0700348void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100349{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100350 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100351 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100352
Ralf Baechleeae23f22007-10-14 23:27:21 +0100353 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100355 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
356 current->comm, current->pid, current_thread_info(), current,
357 field, current_thread_info()->tp_value);
358 if (cpu_has_userlocal) {
359 unsigned long tls;
360
361 tls = read_c0_userlocal();
362 if (tls != current_thread_info()->tp_value)
363 printk("*HwTLS: %0*lx\n", field, tls);
364 }
365
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100366 if (!user_mode(regs))
367 /* Necessary for getting the correct stack content */
368 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900369 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900370 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 printk("\n");
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +0100372 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000375static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
David Daney70dc6f02010-08-03 15:44:43 -0700377void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378{
379 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400380 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Nathan Lynch8742cd22011-09-30 13:49:35 -0500382 oops_enter();
383
Ralf Baechlee3b28832015-07-28 20:37:43 +0200384 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200385 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100386 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000389 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100390 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400391
Ralf Baechle178086c2005-10-13 17:07:54 +0100392 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030394 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000395 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200396
Nathan Lynch8742cd22011-09-30 13:49:35 -0500397 oops_exit();
398
Maxime Bizond4fd1982006-07-20 18:52:02 +0200399 if (in_interrupt())
400 panic("Fatal exception in interrupt");
401
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200402 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200403 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200404
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200405 if (regs && kexec_should_crash(current))
406 crash_kexec(regs);
407
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400408 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409}
410
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200411extern struct exception_table_entry __start___dbe_table[];
412extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000414__asm__(
415" .section __dbe_table, \"a\"\n"
416" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418/* Given an address, look for it in the exception tables. */
419static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
420{
421 const struct exception_table_entry *e;
422
423 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
424 if (!e)
425 e = search_module_dbetables(addr);
426 return e;
427}
428
429asmlinkage void do_be(struct pt_regs *regs)
430{
431 const int field = 2 * sizeof(unsigned long);
432 const struct exception_table_entry *fixup = NULL;
433 int data = regs->cp0_cause & 4;
434 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200435 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200437 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100438 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 if (data && !user_mode(regs))
440 fixup = search_dbe_tables(exception_epc(regs));
441
442 if (fixup)
443 action = MIPS_BE_FIXUP;
444
445 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900446 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
448 switch (action) {
449 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200450 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 case MIPS_BE_FIXUP:
452 if (fixup) {
453 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200454 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
456 break;
457 default:
458 break;
459 }
460
461 /*
462 * Assume it would be too dangerous to continue ...
463 */
464 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
465 data ? "Data" : "Instruction",
466 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200467 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200468 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200469 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 die_if_kernel("Oops", regs);
472 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200473
474out:
475 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476}
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100479 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 */
481
482#define OPCODE 0xfc000000
483#define BASE 0x03e00000
484#define RT 0x001f0000
485#define OFFSET 0x0000ffff
486#define LL 0xc0000000
487#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100488#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000489#define SPEC3 0x7c000000
490#define RD 0x0000f800
491#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100492#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000493#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500495/* microMIPS definitions */
496#define MM_POOL32A_FUNC 0xfc00ffff
497#define MM_RDHWR 0x00006b3c
498#define MM_RS 0x001f0000
499#define MM_RT 0x03e00000
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501/*
502 * The ll_bit is cleared by r*_switch.S
503 */
504
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200505unsigned int ll_bit;
506struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100508static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000510 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
513 /*
514 * analyse the ll instruction that just caused a ri exception
515 * and put the referenced address to addr.
516 */
517
518 /* sign extend offset */
519 offset = opcode & OFFSET;
520 offset <<= 16;
521 offset >>= 16;
522
Ralf Baechlefe00f942005-03-01 19:22:29 +0000523 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000524 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100526 if ((unsigned long)vaddr & 3)
527 return SIGBUS;
528 if (get_user(value, vaddr))
529 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 preempt_disable();
532
533 if (ll_task == NULL || ll_task == current) {
534 ll_bit = 1;
535 } else {
536 ll_bit = 0;
537 }
538 ll_task = current;
539
540 preempt_enable();
541
542 regs->regs[(opcode & RT) >> 16] = value;
543
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100544 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545}
546
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100547static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000549 unsigned long __user *vaddr;
550 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /*
554 * analyse the sc instruction that just caused a ri exception
555 * and put the referenced address to addr.
556 */
557
558 /* sign extend offset */
559 offset = opcode & OFFSET;
560 offset <<= 16;
561 offset >>= 16;
562
Ralf Baechlefe00f942005-03-01 19:22:29 +0000563 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000564 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 reg = (opcode & RT) >> 16;
566
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100567 if ((unsigned long)vaddr & 3)
568 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570 preempt_disable();
571
572 if (ll_bit == 0 || ll_task != current) {
573 regs->regs[reg] = 0;
574 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100575 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 }
577
578 preempt_enable();
579
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100580 if (put_user(regs->regs[reg], vaddr))
581 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 regs->regs[reg] = 1;
584
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100585 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586}
587
588/*
589 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
590 * opcodes are supposed to result in coprocessor unusable exceptions if
591 * executed on ll/sc-less processors. That's the theory. In practice a
592 * few processors such as NEC's VR4100 throw reserved instruction exceptions
593 * instead, so we're doing the emulation thing in both exception handlers.
594 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100595static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800597 if ((opcode & OPCODE) == LL) {
598 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200599 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100600 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800601 }
602 if ((opcode & OPCODE) == SC) {
603 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200604 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100605 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100608 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609}
610
Ralf Baechle3c370262005-04-13 17:43:59 +0000611/*
612 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100613 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000614 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500615static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000616{
Al Virodc8f6022006-01-12 01:06:07 -0800617 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000618
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500619 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
620 1, regs, 0);
621 switch (rd) {
622 case 0: /* CPU number */
623 regs->regs[rt] = smp_processor_id();
624 return 0;
625 case 1: /* SYNCI length */
626 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
627 current_cpu_data.icache.linesz);
628 return 0;
629 case 2: /* Read count register */
630 regs->regs[rt] = read_c0_count();
631 return 0;
632 case 3: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200633 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500634 case CPU_20KC:
635 case CPU_25KF:
636 regs->regs[rt] = 1;
637 break;
638 default:
639 regs->regs[rt] = 2;
640 }
641 return 0;
642 case 29:
643 regs->regs[rt] = ti->tp_value;
644 return 0;
645 default:
646 return -1;
647 }
648}
649
650static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
651{
Ralf Baechle3c370262005-04-13 17:43:59 +0000652 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
653 int rd = (opcode & RD) >> 11;
654 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500655
656 simulate_rdhwr(regs, rd, rt);
657 return 0;
658 }
659
660 /* Not ours. */
661 return -1;
662}
663
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000664static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500665{
666 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
667 int rd = (opcode & MM_RS) >> 16;
668 int rt = (opcode & MM_RT) >> 21;
669 simulate_rdhwr(regs, rd, rt);
670 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000671 }
672
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500673 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100674 return -1;
675}
Ralf Baechlee5679882006-11-30 01:14:47 +0000676
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100677static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
678{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800679 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
680 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200681 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100682 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800683 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100684
685 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000686}
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688asmlinkage void do_ov(struct pt_regs *regs)
689{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200690 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000691 siginfo_t info = {
692 .si_signo = SIGFPE,
693 .si_code = FPE_INTOVF,
694 .si_addr = (void __user *)regs->cp0_epc,
695 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200697 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000698 die_if_kernel("Integer overflow", regs);
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200701 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100704int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700705{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100706 struct siginfo si = { 0 };
Paul Burtonad70c132015-01-30 12:09:35 +0000707
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100708 switch (sig) {
709 case 0:
710 return 0;
711
712 case SIGFPE:
David Daney515b0292010-10-21 16:32:26 -0700713 si.si_addr = fault_addr;
714 si.si_signo = sig;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100715 /*
716 * Inexact can happen together with Overflow or Underflow.
717 * Respect the mask to deliver the correct exception.
718 */
719 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
720 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
721 if (fcr31 & FPU_CSR_INV_X)
722 si.si_code = FPE_FLTINV;
723 else if (fcr31 & FPU_CSR_DIV_X)
724 si.si_code = FPE_FLTDIV;
725 else if (fcr31 & FPU_CSR_OVF_X)
726 si.si_code = FPE_FLTOVF;
727 else if (fcr31 & FPU_CSR_UDF_X)
728 si.si_code = FPE_FLTUND;
729 else if (fcr31 & FPU_CSR_INE_X)
730 si.si_code = FPE_FLTRES;
731 else
732 si.si_code = __SI_FAULT;
David Daney515b0292010-10-21 16:32:26 -0700733 force_sig_info(sig, &si, current);
734 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100735
736 case SIGBUS:
737 si.si_addr = fault_addr;
738 si.si_signo = sig;
739 si.si_code = BUS_ADRERR;
740 force_sig_info(sig, &si, current);
741 return 1;
742
743 case SIGSEGV:
744 si.si_addr = fault_addr;
745 si.si_signo = sig;
746 down_read(&current->mm->mmap_sem);
747 if (find_vma(current->mm, (unsigned long)fault_addr))
748 si.si_code = SEGV_ACCERR;
749 else
750 si.si_code = SEGV_MAPERR;
751 up_read(&current->mm->mmap_sem);
752 force_sig_info(sig, &si, current);
753 return 1;
754
755 default:
David Daney515b0292010-10-21 16:32:26 -0700756 force_sig(sig, current);
757 return 1;
David Daney515b0292010-10-21 16:32:26 -0700758 }
759}
760
Paul Burton4227a2d2014-09-11 08:30:20 +0100761static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
762 unsigned long old_epc, unsigned long old_ra)
763{
764 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100765 void __user *fault_addr;
766 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100767 int sig;
768
769 /* If it's obviously not an FP instruction, skip it */
770 switch (inst.i_format.opcode) {
771 case cop1_op:
772 case cop1x_op:
773 case lwc1_op:
774 case ldc1_op:
775 case swc1_op:
776 case sdc1_op:
777 break;
778
779 default:
780 return -1;
781 }
782
783 /*
784 * do_ri skipped over the instruction via compute_return_epc, undo
785 * that for the FPU emulator.
786 */
787 regs->cp0_epc = old_epc;
788 regs->regs[31] = old_ra;
789
790 /* Save the FP context to struct thread_struct */
791 lose_fpu(1);
792
793 /* Run the emulator */
794 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
795 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100796 fcr31 = current->thread.fpu.fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100797
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100798 /*
799 * We can't allow the emulated instruction to leave any of
800 * the cause bits set in $fcr31.
801 */
802 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Paul Burton4227a2d2014-09-11 08:30:20 +0100803
804 /* Restore the hardware register state */
805 own_fpu(1);
806
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100807 /* Send a signal if required. */
808 process_fpemu_return(sig, fault_addr, fcr31);
809
Paul Burton4227a2d2014-09-11 08:30:20 +0100810 return 0;
811}
812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813/*
814 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
815 */
816asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
817{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200818 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100819 void __user *fault_addr;
820 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100821
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200822 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200823 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200824 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200825 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000826
827 /* Clear FCSR.Cause before enabling interrupts */
828 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
829 local_irq_enable();
830
Chris Dearman57725f92006-06-30 23:35:28 +0100831 die_if_kernel("FP exception in kernel code", regs);
832
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000835 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 * software emulator on-board, let's use it...
837 *
838 * Force FPU to dump state into task/thread context. We're
839 * moving a lot of data here for what is probably a single
840 * instruction, but the alternative is to pre-decode the FP
841 * register operands before invoking the emulator, which seems
842 * a bit extreme for what should be an infrequent event.
843 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000844 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900845 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700848 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
849 &fault_addr);
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100850 fcr31 = current->thread.fpu.fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852 /*
853 * We can't allow the emulated instruction to leave any of
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100854 * the cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900856 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100859 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100860 } else {
861 sig = SIGFPE;
862 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100863 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100865 /* Send a signal if required. */
866 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200867
868out:
869 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870}
871
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000872void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100873 const char *str)
874{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000875 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100876 char b[40];
877
Jason Wessel5dd11d52010-05-20 21:04:26 -0500878#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200879 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
880 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500881 return;
882#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
883
Ralf Baechlee3b28832015-07-28 20:37:43 +0200884 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200885 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500886 return;
887
Ralf Baechledf270052008-04-20 16:28:54 +0100888 /*
889 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
890 * insns, even for trap and break codes that indicate arithmetic
891 * failures. Weird ...
892 * But should we continue the brokenness??? --macro
893 */
894 switch (code) {
895 case BRK_OVERFLOW:
896 case BRK_DIVZERO:
897 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
898 die_if_kernel(b, regs);
899 if (code == BRK_DIVZERO)
900 info.si_code = FPE_INTDIV;
901 else
902 info.si_code = FPE_INTOVF;
903 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100904 info.si_addr = (void __user *) regs->cp0_epc;
905 force_sig_info(SIGFPE, &info, current);
906 break;
907 case BRK_BUG:
908 die_if_kernel("Kernel bug detected", regs);
909 force_sig(SIGTRAP, current);
910 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000911 case BRK_MEMU:
912 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100913 * This breakpoint code is used by the FPU emulator to retake
914 * control of the CPU after executing the instruction from the
915 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000916 *
917 * Terminate if exception was recognized as a delay slot return
918 * otherwise handle as normal.
919 */
920 if (do_dsemulret(regs))
921 return;
922
923 die_if_kernel("Math emu break/trap", regs);
924 force_sig(SIGTRAP, current);
925 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100926 default:
927 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
928 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000929 if (si_code) {
930 info.si_signo = SIGTRAP;
931 info.si_code = si_code;
932 force_sig_info(SIGTRAP, &info, current);
933 } else {
934 force_sig(SIGTRAP, current);
935 }
Ralf Baechledf270052008-04-20 16:28:54 +0100936 }
937}
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939asmlinkage void do_bp(struct pt_regs *regs)
940{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100941 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200943 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000944 mm_segment_t seg;
945
946 seg = get_fs();
947 if (!user_mode(regs))
948 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200950 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200951 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500952 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100953 u16 instr[2];
954
955 if (__get_user(instr[0], (u16 __user *)epc))
956 goto out_sigsegv;
957
958 if (!cpu_has_mmips) {
959 /* MIPS16e mode */
960 bcode = (instr[0] >> 5) & 0x3f;
961 } else if (mm_insn_16bit(instr[0])) {
962 /* 16-bit microMIPS BREAK */
963 bcode = instr[0] & 0xf;
964 } else {
965 /* 32-bit microMIPS BREAK */
966 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500967 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000968 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100969 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500970 }
971 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100972 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500973 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100974 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500975 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 /*
978 * There is the ancient bug in the MIPS assemblers that the break
979 * code starts left to bit 16 instead to bit 6 in the opcode.
980 * Gas is bug-compatible, but not always, grrr...
981 * We handle both cases with a simple heuristics. --macro
982 */
Ralf Baechledf270052008-04-20 16:28:54 +0100983 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100984 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
David Daneyc1bf2072010-08-03 11:22:20 -0700986 /*
987 * notify the kprobe handlers, if instruction is likely to
988 * pertain to them.
989 */
990 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +0200991 case BRK_UPROBE:
992 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
993 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
994 goto out;
995 else
996 break;
997 case BRK_UPROBE_XOL:
998 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
999 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1000 goto out;
1001 else
1002 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001003 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001004 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001005 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001006 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001007 else
1008 break;
1009 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001010 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001011 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001012 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001013 else
1014 break;
1015 default:
1016 break;
1017 }
1018
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001019 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001020
1021out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001022 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001023 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001024 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001025
1026out_sigsegv:
1027 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001028 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029}
1030
1031asmlinkage void do_tr(struct pt_regs *regs)
1032{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001033 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001034 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001035 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001036 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001037 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001039 seg = get_fs();
1040 if (!user_mode(regs))
1041 set_fs(get_ds());
1042
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001043 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001044 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001045 if (get_isa16_mode(regs->cp0_epc)) {
1046 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1047 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001048 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001049 opcode = (instr[0] << 16) | instr[1];
1050 /* Immediate versions don't provide a code. */
1051 if (!(opcode & OPCODE))
1052 tcode = (opcode >> 12) & ((1 << 4) - 1);
1053 } else {
1054 if (__get_user(opcode, (u32 __user *)epc))
1055 goto out_sigsegv;
1056 /* Immediate versions don't provide a code. */
1057 if (!(opcode & OPCODE))
1058 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001059 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001061 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001062
1063out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001064 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001065 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001066 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001067
1068out_sigsegv:
1069 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001070 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071}
1072
1073asmlinkage void do_ri(struct pt_regs *regs)
1074{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001075 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1076 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001077 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001078 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001079 unsigned int opcode = 0;
1080 int status = -1;
1081
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001082 /*
1083 * Avoid any kernel code. Just emulate the R2 instruction
1084 * as quickly as possible.
1085 */
1086 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001087 likely(user_mode(regs)) &&
1088 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001089 unsigned long fcr31 = 0;
1090
1091 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001092 switch (status) {
1093 case 0:
1094 case SIGEMT:
1095 task_thread_info(current)->r2_emul_return = 1;
1096 return;
1097 case SIGILL:
1098 goto no_r2_instr;
1099 default:
1100 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001101 &current->thread.cp0_baduaddr,
1102 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001103 task_thread_info(current)->r2_emul_return = 1;
1104 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001105 }
1106 }
1107
1108no_r2_instr:
1109
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001110 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001111 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001112
Ralf Baechlee3b28832015-07-28 20:37:43 +02001113 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001114 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001115 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 die_if_kernel("Reserved instruction in kernel code", regs);
1118
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001119 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001120 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001121
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001122 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001123 if (unlikely(get_user(opcode, epc) < 0))
1124 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001125
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001126 if (!cpu_has_llsc && status < 0)
1127 status = simulate_llsc(regs, opcode);
1128
1129 if (status < 0)
1130 status = simulate_rdhwr_normal(regs, opcode);
1131
1132 if (status < 0)
1133 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001134
1135 if (status < 0)
1136 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001137 } else if (cpu_has_mmips) {
1138 unsigned short mmop[2] = { 0 };
1139
1140 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1141 status = SIGSEGV;
1142 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1143 status = SIGSEGV;
1144 opcode = mmop[0];
1145 opcode = (opcode << 16) | mmop[1];
1146
1147 if (status < 0)
1148 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001149 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001150
1151 if (status < 0)
1152 status = SIGILL;
1153
1154 if (unlikely(status > 0)) {
1155 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001156 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001157 force_sig(status, current);
1158 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001159
1160out:
1161 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
Ralf Baechled223a862007-07-10 17:33:02 +01001164/*
1165 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1166 * emulated more than some threshold number of instructions, force migration to
1167 * a "CPU" that has FP support.
1168 */
1169static void mt_ase_fp_affinity(void)
1170{
1171#ifdef CONFIG_MIPS_MT_FPAFF
1172 if (mt_fpemul_threshold > 0 &&
1173 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1174 /*
1175 * If there's no FPU present, or if the application has already
1176 * restricted the allowed set to exclude any CPUs with FPUs,
1177 * we'll skip the procedure.
1178 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301179 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001180 cpumask_t tmask;
1181
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001182 current->thread.user_cpus_allowed
1183 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301184 cpumask_and(&tmask, &current->cpus_allowed,
1185 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001186 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001187 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001188 }
1189 }
1190#endif /* CONFIG_MIPS_MT_FPAFF */
1191}
1192
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001193/*
1194 * No lock; only written during early bootup by CPU 0.
1195 */
1196static RAW_NOTIFIER_HEAD(cu2_chain);
1197
1198int __ref register_cu2_notifier(struct notifier_block *nb)
1199{
1200 return raw_notifier_chain_register(&cu2_chain, nb);
1201}
1202
1203int cu2_notifier_call_chain(unsigned long val, void *v)
1204{
1205 return raw_notifier_call_chain(&cu2_chain, val, v);
1206}
1207
1208static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001209 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001210{
1211 struct pt_regs *regs = data;
1212
Jayachandran C83bee792013-06-10 06:30:01 +00001213 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001214 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001215 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001216
1217 return NOTIFY_OK;
1218}
1219
Paul Burton97915542015-01-08 12:17:37 +00001220static int wait_on_fp_mode_switch(atomic_t *p)
1221{
1222 /*
1223 * The FP mode for this task is currently being switched. That may
1224 * involve modifications to the format of this tasks FP context which
1225 * make it unsafe to proceed with execution for the moment. Instead,
1226 * schedule some other task.
1227 */
1228 schedule();
1229 return 0;
1230}
1231
Paul Burton1db1af82014-01-27 15:23:11 +00001232static int enable_restore_fp_context(int msa)
1233{
Paul Burtonc9017752014-07-30 08:53:20 +01001234 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001235
Paul Burton97915542015-01-08 12:17:37 +00001236 /*
1237 * If an FP mode switch is currently underway, wait for it to
1238 * complete before proceeding.
1239 */
1240 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1241 wait_on_fp_mode_switch, TASK_KILLABLE);
1242
Paul Burton1db1af82014-01-27 15:23:11 +00001243 if (!used_math()) {
1244 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001245 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001246 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001247 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001248 enable_msa();
Paul Burtonc9017752014-07-30 08:53:20 +01001249 _init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001250 set_thread_flag(TIF_USEDMSA);
1251 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001252 }
Paul Burton762a1f42014-07-11 16:44:35 +01001253 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001254 if (!err)
1255 set_used_math();
1256 return err;
1257 }
1258
1259 /*
1260 * This task has formerly used the FP context.
1261 *
1262 * If this thread has no live MSA vector context then we can simply
1263 * restore the scalar FP context. If it has live MSA vector context
1264 * (that is, it has or may have used MSA since last performing a
1265 * function call) then we'll need to restore the vector context. This
1266 * applies even if we're currently only executing a scalar FP
1267 * instruction. This is because if we were to later execute an MSA
1268 * instruction then we'd either have to:
1269 *
1270 * - Restore the vector context & clobber any registers modified by
1271 * scalar FP instructions between now & then.
1272 *
1273 * or
1274 *
1275 * - Not restore the vector context & lose the most significant bits
1276 * of all vector registers.
1277 *
1278 * Neither of those options is acceptable. We cannot restore the least
1279 * significant bits of the registers now & only restore the most
1280 * significant bits later because the most significant bits of any
1281 * vector registers whose aliased FP register is modified now will have
1282 * been zeroed. We'd have no way to know that when restoring the vector
1283 * context & thus may load an outdated value for the most significant
1284 * bits of a vector register.
1285 */
1286 if (!msa && !thread_msa_context_live())
1287 return own_fpu(1);
1288
1289 /*
1290 * This task is using or has previously used MSA. Thus we require
1291 * that Status.FR == 1.
1292 */
Paul Burton762a1f42014-07-11 16:44:35 +01001293 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001294 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001295 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001296 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001297 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001298
1299 enable_msa();
1300 write_msa_csr(current->thread.fpu.msacsr);
1301 set_thread_flag(TIF_USEDMSA);
1302
1303 /*
1304 * If this is the first time that the task is using MSA and it has
1305 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001306 * FP context which we shouldn't clobber. We do however need to clear
1307 * the upper 64b of each vector register so that this task has no
1308 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001309 */
Paul Burtonc9017752014-07-30 08:53:20 +01001310 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1311 if (!prior_msa && was_fpu_owner) {
1312 _init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001313
1314 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001315 }
Paul Burton1db1af82014-01-27 15:23:11 +00001316
Paul Burtonc9017752014-07-30 08:53:20 +01001317 if (!prior_msa) {
1318 /*
1319 * Restore the least significant 64b of each vector register
1320 * from the existing scalar FP context.
1321 */
1322 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001323
Paul Burtonc9017752014-07-30 08:53:20 +01001324 /*
1325 * The task has not formerly used MSA, so clear the upper 64b
1326 * of each vector register such that it cannot see data left
1327 * behind by another task.
1328 */
1329 _init_msa_upper();
1330 } else {
1331 /* We need to restore the vector context. */
1332 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001333
Paul Burtonc9017752014-07-30 08:53:20 +01001334 /* Restore the scalar FP control & status register */
1335 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001336 write_32bit_cp1_register(CP1_STATUS,
1337 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001338 }
Paul Burton762a1f42014-07-11 16:44:35 +01001339
1340out:
1341 preempt_enable();
1342
Paul Burton1db1af82014-01-27 15:23:11 +00001343 return 0;
1344}
1345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346asmlinkage void do_cpu(struct pt_regs *regs)
1347{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001348 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001349 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001350 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001351 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001352 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001353 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001355 int status, err;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001356 unsigned long __maybe_unused flags;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001357 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001359 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1361
Jayachandran C83bee792013-06-10 06:30:01 +00001362 if (cpid != 2)
1363 die_if_kernel("do_cpu invoked from kernel context!", regs);
1364
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 switch (cpid) {
1366 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001367 epc = (unsigned int __user *)exception_epc(regs);
1368 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001369 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001370 opcode = 0;
1371 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001373 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001374 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001375
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001376 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001377 if (unlikely(get_user(opcode, epc) < 0))
1378 status = SIGSEGV;
1379
1380 if (!cpu_has_llsc && status < 0)
1381 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001382 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001383
1384 if (status < 0)
1385 status = SIGILL;
1386
1387 if (unlikely(status > 0)) {
1388 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001389 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001390 force_sig(status, current);
1391 }
1392
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001393 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001395 case 3:
1396 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001397 * The COP3 opcode space and consequently the CP0.Status.CU3
1398 * bit and the CP0.Cause.CE=3 encoding have been removed as
1399 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1400 * up the space has been reused for COP1X instructions, that
1401 * are enabled by the CP0.Status.CU1 bit and consequently
1402 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1403 * exceptions. Some FPU-less processors that implement one
1404 * of these ISAs however use this code erroneously for COP1X
1405 * instructions. Therefore we redirect this trap to the FP
1406 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001407 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001408 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001409 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001410 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001411 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001412 /* Fall through. */
1413
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001415 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001417 if (raw_cpu_has_fpu && !err)
1418 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001420 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1421 &fault_addr);
1422 fcr31 = current->thread.fpu.fcr31;
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001423
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001424 /*
1425 * We can't allow the emulated instruction to leave
1426 * any of the cause bits set in $fcr31.
1427 */
1428 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1429
1430 /* Send a signal if required. */
1431 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1432 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001434 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
1436 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001437 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001438 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 }
1440
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001441 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
James Hogan64bedff2014-12-02 13:44:13 +00001444asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001445{
1446 enum ctx_state prev_state;
1447
1448 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001449 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001450 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001451 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001452 goto out;
1453
1454 /* Clear MSACSR.Cause before enabling interrupts */
1455 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1456 local_irq_enable();
1457
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001458 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1459 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001460out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001461 exception_exit(prev_state);
1462}
1463
Paul Burton1db1af82014-01-27 15:23:11 +00001464asmlinkage void do_msa(struct pt_regs *regs)
1465{
1466 enum ctx_state prev_state;
1467 int err;
1468
1469 prev_state = exception_enter();
1470
1471 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1472 force_sig(SIGILL, current);
1473 goto out;
1474 }
1475
1476 die_if_kernel("do_msa invoked from kernel context!", regs);
1477
1478 err = enable_restore_fp_context(1);
1479 if (err)
1480 force_sig(SIGILL, current);
1481out:
1482 exception_exit(prev_state);
1483}
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485asmlinkage void do_mdmx(struct pt_regs *regs)
1486{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001487 enum ctx_state prev_state;
1488
1489 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001491 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492}
1493
David Daney8bc6d052009-01-05 15:29:58 -08001494/*
1495 * Called with interrupts disabled.
1496 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497asmlinkage void do_watch(struct pt_regs *regs)
1498{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001499 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001500 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001501
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001502 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001504 * Clear WP (bit 22) bit of cause register so we don't loop
1505 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 */
James Hogane233c732016-03-01 22:19:38 +00001507 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001508
1509 /*
1510 * If the current thread has the watch registers loaded, save
1511 * their values and send SIGTRAP. Otherwise another thread
1512 * left the registers set, clear them and continue.
1513 */
1514 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1515 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001516 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001517 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001518 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001519 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001520 local_irq_enable();
1521 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001522 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523}
1524
1525asmlinkage void do_mcheck(struct pt_regs *regs)
1526{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001527 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001528 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001529 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001530
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001531 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001533
1534 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001535 dump_tlb_regs();
1536 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001537 dump_tlb_all();
1538 }
1539
James Hogan55c723e2015-07-27 13:50:21 +01001540 if (!user_mode(regs))
1541 set_fs(KERNEL_DS);
1542
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001543 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001544
James Hogan55c723e2015-07-27 13:50:21 +01001545 set_fs(old_fs);
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 /*
1548 * Some chips may have other causes of machine check (e.g. SB1
1549 * graduation timer)
1550 */
1551 panic("Caught Machine Check exception - %scaused by multiple "
1552 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001553 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554}
1555
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001556asmlinkage void do_mt(struct pt_regs *regs)
1557{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001558 int subcode;
1559
Ralf Baechle41c594a2006-04-05 09:45:45 +01001560 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1561 >> VPECONTROL_EXCPT_SHIFT;
1562 switch (subcode) {
1563 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001564 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001565 break;
1566 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001567 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001568 break;
1569 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001570 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001571 break;
1572 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001573 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001574 break;
1575 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001576 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001577 break;
1578 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001579 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001580 break;
1581 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001582 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001583 subcode);
1584 break;
1585 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001586 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1587
1588 force_sig(SIGILL, current);
1589}
1590
1591
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001592asmlinkage void do_dsp(struct pt_regs *regs)
1593{
1594 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001595 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001596
1597 force_sig(SIGILL, current);
1598}
1599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600asmlinkage void do_reserved(struct pt_regs *regs)
1601{
1602 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001603 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 * caused by a new unknown cpu type or after another deadly
1605 * hard/software error.
1606 */
1607 show_regs(regs);
1608 panic("Caught reserved exception %ld - should not happen.",
1609 (regs->cp0_cause & 0x7f) >> 2);
1610}
1611
Ralf Baechle39b8d522008-04-28 17:14:26 +01001612static int __initdata l1parity = 1;
1613static int __init nol1parity(char *s)
1614{
1615 l1parity = 0;
1616 return 1;
1617}
1618__setup("nol1par", nol1parity);
1619static int __initdata l2parity = 1;
1620static int __init nol2parity(char *s)
1621{
1622 l2parity = 0;
1623 return 1;
1624}
1625__setup("nol2par", nol2parity);
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627/*
1628 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1629 * it different ways.
1630 */
1631static inline void parity_protection_init(void)
1632{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001633 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001635 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001636 case CPU_74K:
1637 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001638 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001639 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001640 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001641 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001642 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001643 case CPU_I6400:
Paul Burton1091bfa2016-02-03 03:26:38 +00001644 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001645 {
1646#define ERRCTL_PE 0x80000000
1647#define ERRCTL_L2P 0x00800000
1648 unsigned long errctl;
1649 unsigned int l1parity_present, l2parity_present;
1650
1651 errctl = read_c0_ecc();
1652 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1653
1654 /* probe L1 parity support */
1655 write_c0_ecc(errctl | ERRCTL_PE);
1656 back_to_back_c0_hazard();
1657 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1658
1659 /* probe L2 parity support */
1660 write_c0_ecc(errctl|ERRCTL_L2P);
1661 back_to_back_c0_hazard();
1662 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1663
1664 if (l1parity_present && l2parity_present) {
1665 if (l1parity)
1666 errctl |= ERRCTL_PE;
1667 if (l1parity ^ l2parity)
1668 errctl |= ERRCTL_L2P;
1669 } else if (l1parity_present) {
1670 if (l1parity)
1671 errctl |= ERRCTL_PE;
1672 } else if (l2parity_present) {
1673 if (l2parity)
1674 errctl |= ERRCTL_L2P;
1675 } else {
1676 /* No parity available */
1677 }
1678
1679 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1680
1681 write_c0_ecc(errctl);
1682 back_to_back_c0_hazard();
1683 errctl = read_c0_ecc();
1684 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1685
1686 if (l1parity_present)
1687 printk(KERN_INFO "Cache parity protection %sabled\n",
1688 (errctl & ERRCTL_PE) ? "en" : "dis");
1689
1690 if (l2parity_present) {
1691 if (l1parity_present && l1parity)
1692 errctl ^= ERRCTL_L2P;
1693 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1694 (errctl & ERRCTL_L2P) ? "en" : "dis");
1695 }
1696 }
1697 break;
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001700 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001701 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001702 write_c0_ecc(0x80000000);
1703 back_to_back_c0_hazard();
1704 /* Set the PE bit (bit 31) in the c0_errctl register. */
1705 printk(KERN_INFO "Cache parity protection %sabled\n",
1706 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 break;
1708 case CPU_20KC:
1709 case CPU_25KF:
1710 /* Clear the DE bit (bit 16) in the c0_status register. */
1711 printk(KERN_INFO "Enable cache parity protection for "
1712 "MIPS 20KC/25KF CPUs.\n");
1713 clear_c0_status(ST0_DE);
1714 break;
1715 default:
1716 break;
1717 }
1718}
1719
1720asmlinkage void cache_parity_error(void)
1721{
1722 const int field = 2 * sizeof(unsigned long);
1723 unsigned int reg_val;
1724
1725 /* For the moment, report the problem and hang. */
1726 printk("Cache error exception:\n");
1727 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1728 reg_val = read_c0_cacheerr();
1729 printk("c0_cacheerr == %08x\n", reg_val);
1730
1731 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1732 reg_val & (1<<30) ? "secondary" : "primary",
1733 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001734 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001735 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001736 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1737 reg_val & (1<<29) ? "ED " : "",
1738 reg_val & (1<<28) ? "ET " : "",
1739 reg_val & (1<<27) ? "ES " : "",
1740 reg_val & (1<<26) ? "EE " : "",
1741 reg_val & (1<<25) ? "EB " : "",
1742 reg_val & (1<<24) ? "EI " : "",
1743 reg_val & (1<<23) ? "E1 " : "",
1744 reg_val & (1<<22) ? "E0 " : "");
1745 } else {
1746 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1747 reg_val & (1<<29) ? "ED " : "",
1748 reg_val & (1<<28) ? "ET " : "",
1749 reg_val & (1<<26) ? "EE " : "",
1750 reg_val & (1<<25) ? "EB " : "",
1751 reg_val & (1<<24) ? "EI " : "",
1752 reg_val & (1<<23) ? "E1 " : "",
1753 reg_val & (1<<22) ? "E0 " : "");
1754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1756
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001757#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 if (reg_val & (1<<22))
1759 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1760
1761 if (reg_val & (1<<23))
1762 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1763#endif
1764
1765 panic("Can't handle the cache error!");
1766}
1767
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001768asmlinkage void do_ftlb(void)
1769{
1770 const int field = 2 * sizeof(unsigned long);
1771 unsigned int reg_val;
1772
1773 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001774 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001775 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1776 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001777 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1778 read_c0_ecc());
1779 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1780 reg_val = read_c0_cacheerr();
1781 pr_err("c0_cacheerr == %08x\n", reg_val);
1782
1783 if ((reg_val & 0xc0000000) == 0xc0000000) {
1784 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1785 } else {
1786 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1787 reg_val & (1<<30) ? "secondary" : "primary",
1788 reg_val & (1<<31) ? "data" : "insn");
1789 }
1790 } else {
1791 pr_err("FTLB error exception\n");
1792 }
1793 /* Just print the cacheerr bits for now */
1794 cache_parity_error();
1795}
1796
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797/*
1798 * SDBBP EJTAG debug exception handler.
1799 * We skip the instruction and return to the next instruction.
1800 */
1801void ejtag_exception_handler(struct pt_regs *regs)
1802{
1803 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001804 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 unsigned int debug;
1806
Chris Dearman70ae6122006-06-30 12:32:37 +01001807 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 depc = read_c0_depc();
1809 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001810 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 if (debug & 0x80000000) {
1812 /*
1813 * In branch delay slot.
1814 * We cheat a little bit here and use EPC to calculate the
1815 * debug return address (DEPC). EPC is restored after the
1816 * calculation.
1817 */
1818 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001819 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001821 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 depc = regs->cp0_epc;
1823 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001824 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 } else
1826 depc += 4;
1827 write_c0_depc(depc);
1828
1829#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001830 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 write_c0_debug(debug | 0x100);
1832#endif
1833}
1834
1835/*
1836 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001837 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001839static RAW_NOTIFIER_HEAD(nmi_chain);
1840
1841int register_nmi_notifier(struct notifier_block *nb)
1842{
1843 return raw_notifier_chain_register(&nmi_chain, nb);
1844}
1845
Joe Perchesff2d8b12012-01-12 17:17:21 -08001846void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847{
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001848 char str[100];
1849
Petri Gynther7963b3f2015-10-19 11:49:52 -07001850 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001851 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001852 bust_spinlocks(1);
Leonid Yegoshin83e4da1e2013-10-08 12:39:31 +01001853 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1854 smp_processor_id(), regs->cp0_epc);
1855 regs->cp0_epc = read_c0_errorepc();
1856 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001857 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858}
1859
Ralf Baechlee01402b2005-07-14 15:57:16 +00001860#define VECTORSPACING 0x100 /* for EI/VI mode */
1861
1862unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001864unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001866void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867{
1868 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001869 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001871#ifdef CONFIG_CPU_MICROMIPS
1872 /*
1873 * Only the TLB handlers are cache aligned with an even
1874 * address. All other handlers are on an odd address and
1875 * require no modification. Otherwise, MIPS32 mode will
1876 * be entered when handling any TLB exceptions. That
1877 * would be bad...since we must stay in microMIPS mode.
1878 */
1879 if (!(handler & 0x1))
1880 handler |= 1;
1881#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001882 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001885#ifdef CONFIG_CPU_MICROMIPS
1886 unsigned long jump_mask = ~((1 << 27) - 1);
1887#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001888 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001889#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001890 u32 *buf = (u32 *)(ebase + 0x200);
1891 unsigned int k0 = 26;
1892 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1893 uasm_i_j(&buf, handler & ~jump_mask);
1894 uasm_i_nop(&buf);
1895 } else {
1896 UASM_i_LA(&buf, k0, handler);
1897 uasm_i_jr(&buf, k0);
1898 uasm_i_nop(&buf);
1899 }
1900 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 }
1902 return (void *)old_handler;
1903}
1904
Ralf Baechle86a17082013-02-08 01:21:34 +01001905static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001906{
1907 show_regs(get_irq_regs());
1908 panic("Caught unexpected vectored interrupt.");
1909}
1910
Ralf Baechleef300e42007-05-06 18:31:18 +01001911static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001912{
1913 unsigned long handler;
1914 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001915 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001916 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001917 unsigned char *b;
1918
Ralf Baechleb72b7092009-03-30 14:49:44 +02001919 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001920
1921 if (addr == NULL) {
1922 handler = (unsigned long) do_default_vi;
1923 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001924 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001925 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001926 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001927
1928 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1929
Ralf Baechlef6771db2007-11-08 18:02:29 +00001930 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001931 panic("Shadow register set %d not supported", srs);
1932
1933 if (cpu_has_veic) {
1934 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001935 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001936 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001937 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001938 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001939 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001940 }
1941
1942 if (srs == 0) {
1943 /*
1944 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001945 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001946 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001947 extern char except_vec_vi, except_vec_vi_lui;
1948 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001949 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001950 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001951 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001952#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1953 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1954 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1955#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001956 const int lui_offset = &except_vec_vi_lui - vec_start;
1957 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001958#endif
1959 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001960
1961 if (handler_len > VECTORSPACING) {
1962 /*
1963 * Sigh... panicing won't help as the console
1964 * is probably not configured :(
1965 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001966 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001967 }
1968
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001969 set_handler(((unsigned long)b - ebase), vec_start,
1970#ifdef CONFIG_CPU_MICROMIPS
1971 (handler_len - 1));
1972#else
1973 handler_len);
1974#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001975 h = (u16 *)(b + lui_offset);
1976 *h = (handler >> 16) & 0xffff;
1977 h = (u16 *)(b + ori_offset);
1978 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001979 local_flush_icache_range((unsigned long)b,
1980 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001981 }
1982 else {
1983 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001984 * In other cases jump directly to the interrupt handler. It
1985 * is the handler's responsibility to save registers if required
1986 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001987 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001988 u32 insn;
1989
1990 h = (u16 *)b;
1991 /* j handler */
1992#ifdef CONFIG_CPU_MICROMIPS
1993 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1994#else
1995 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1996#endif
1997 h[0] = (insn >> 16) & 0xffff;
1998 h[1] = insn & 0xffff;
1999 h[2] = 0;
2000 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002001 local_flush_icache_range((unsigned long)b,
2002 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002003 }
2004
2005 return (void *)old_handler;
2006}
2007
Ralf Baechleef300e42007-05-06 18:31:18 +01002008void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002009{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002010 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002011}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002012
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013extern void tlb_init(void);
2014
Ralf Baechle42f77542007-10-18 17:48:11 +01002015/*
2016 * Timer interrupt
2017 */
2018int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002019EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002020int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002021
2022/*
2023 * Performance counter IRQ or -1 if shared with timer
2024 */
2025int cp0_perfcount_irq;
2026EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2027
James Hogan8f7ff022015-01-29 11:14:07 +00002028/*
2029 * Fast debug channel IRQ or -1 if not present
2030 */
2031int cp0_fdc_irq;
2032EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2033
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002034static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002035
2036static int __init ulri_disable(char *s)
2037{
2038 pr_info("Disabling ulri\n");
2039 noulri = 1;
2040
2041 return 1;
2042}
2043__setup("noulri", ulri_disable);
2044
James Hoganae4ce452014-03-04 10:20:43 +00002045/* configure STATUS register */
2046static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 /*
2049 * Disable coprocessors and select 32-bit or 64-bit addressing
2050 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2051 * flag that some firmware may have left set and the TS bit (for
2052 * IP27). Set XX for ISA IV code to work.
2053 */
James Hoganae4ce452014-03-04 10:20:43 +00002054 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002055#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2057#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002058 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002060 if (cpu_has_dsp)
2061 status_set |= ST0_MX;
2062
Ralf Baechleb38c7392006-02-07 01:20:43 +00002063 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002065}
2066
2067/* configure HWRENA register */
2068static void configure_hwrena(void)
2069{
2070 unsigned int hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002072 if (cpu_has_mips_r2_r6)
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002073 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01002074
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002075 if (!noulri && cpu_has_userlocal)
2076 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01002077
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002078 if (hwrena)
2079 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002080}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002081
James Hoganae4ce452014-03-04 10:20:43 +00002082static void configure_exception_vector(void)
2083{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002084 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002085 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002086 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002087 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002088 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002089 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002090 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002091 if (cpu_has_divec) {
2092 if (cpu_has_mipsmt) {
2093 unsigned int vpflags = dvpe();
2094 set_c0_cause(CAUSEF_IV);
2095 evpe(vpflags);
2096 } else
2097 set_c0_cause(CAUSEF_IV);
2098 }
James Hoganae4ce452014-03-04 10:20:43 +00002099}
2100
2101void per_cpu_trap_init(bool is_boot_cpu)
2102{
2103 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002104
2105 configure_status();
2106 configure_hwrena();
2107
James Hoganae4ce452014-03-04 10:20:43 +00002108 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002109
2110 /*
2111 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2112 *
2113 * o read IntCtl.IPTI to determine the timer interrupt
2114 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002115 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002116 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002117 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002118 /*
2119 * We shouldn't trust a secondary core has a sane EBASE register
2120 * so use the one calculated by the boot CPU.
2121 */
2122 if (!is_boot_cpu)
2123 write_c0_ebase(ebase);
2124
David VomLehn010c1082009-12-21 17:49:22 -08002125 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2126 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2127 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002128 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2129 if (!cp0_fdc_irq)
2130 cp0_fdc_irq = -1;
2131
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002132 } else {
2133 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002134 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002135 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002136 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002137 }
2138
David Daney48c4ac92013-05-13 13:56:44 -07002139 if (!cpu_data[cpu].asid_cache)
2140 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141
2142 atomic_inc(&init_mm.mm_count);
2143 current->active_mm = &init_mm;
2144 BUG_ON(current->mm);
2145 enter_lazy_tlb(&init_mm, current);
2146
Markos Chandras761b4492015-06-24 09:29:20 +01002147 /* Boot CPU's cache setup in setup_arch(). */
2148 if (!is_boot_cpu)
2149 cpu_cache_init();
2150 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002151 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152}
2153
Ralf Baechlee01402b2005-07-14 15:57:16 +00002154/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002155void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002156{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002157#ifdef CONFIG_CPU_MICROMIPS
2158 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2159#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002160 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002161#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002162 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002163}
2164
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002165static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002166 "Trying to set NULL cache error exception handler";
2167
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002168/*
2169 * Install uncached CPU exception handler.
2170 * This is suitable only for the cache error exception which is the only
2171 * exception handler that is being run uncached.
2172 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002173void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002174 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002175{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002176 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002177
Ralf Baechle641e97f2007-10-11 23:46:05 +01002178 if (!addr)
2179 panic(panic_null_cerr);
2180
Ralf Baechlee01402b2005-07-14 15:57:16 +00002181 memcpy((void *)(uncached_ebase + offset), addr, size);
2182}
2183
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002184static int __initdata rdhwr_noopt;
2185static int __init set_rdhwr_noopt(char *str)
2186{
2187 rdhwr_noopt = 1;
2188 return 1;
2189}
2190
2191__setup("rdhwr_noopt", set_rdhwr_noopt);
2192
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193void __init trap_init(void)
2194{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002195 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002197 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002199
2200 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002202 if (cpu_has_veic || cpu_has_vint) {
2203 unsigned long size = 0x200 + VECTORSPACING*64;
2204 ebase = (unsigned long)
2205 __alloc_bootmem(size, 1 << fls(size), 0);
2206 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002207 ebase = CAC_BASE;
2208
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002209 if (cpu_has_mips_r2_r6)
David Daney566f74f2008-10-23 17:56:35 -07002210 ebase += (read_c0_ebase() & 0x3ffff000);
2211 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002212
Steven J. Hillc6213c62013-06-05 21:25:17 +00002213 if (cpu_has_mmips) {
2214 unsigned int config3 = read_c0_config3();
2215
2216 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2217 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2218 else
2219 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2220 }
2221
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002222 if (board_ebase_setup)
2223 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002224 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225
2226 /*
2227 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002228 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 * configuration.
2230 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002231 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232
2233 /*
2234 * Setup default vectors
2235 */
2236 for (i = 0; i <= 31; i++)
2237 set_except_vector(i, handle_reserved);
2238
2239 /*
2240 * Copy the EJTAG debug exception vector handler code to it's final
2241 * destination.
2242 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002243 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002244 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
2246 /*
2247 * Only some CPUs have the watch exceptions.
2248 */
2249 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002250 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
2252 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002253 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002255 if (cpu_has_veic || cpu_has_vint) {
2256 int nvec = cpu_has_veic ? 64 : 8;
2257 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002258 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002259 }
2260 else if (cpu_has_divec)
2261 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262
2263 /*
2264 * Some CPUs can enable/disable for cache parity detection, but does
2265 * it different ways.
2266 */
2267 parity_protection_init();
2268
2269 /*
2270 * The Data Bus Errors / Instruction Bus Errors are signaled
2271 * by external hardware. Therefore these two exceptions
2272 * may have board specific handlers.
2273 */
2274 if (board_be_init)
2275 board_be_init();
2276
James Hogan1b505de2015-12-16 23:49:35 +00002277 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2278 rollback_handle_int : handle_int);
2279 set_except_vector(EXCCODE_MOD, handle_tlbm);
2280 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2281 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
James Hogan1b505de2015-12-16 23:49:35 +00002283 set_except_vector(EXCCODE_ADEL, handle_adel);
2284 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285
James Hogan1b505de2015-12-16 23:49:35 +00002286 set_except_vector(EXCCODE_IBE, handle_ibe);
2287 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288
James Hogan1b505de2015-12-16 23:49:35 +00002289 set_except_vector(EXCCODE_SYS, handle_sys);
2290 set_except_vector(EXCCODE_BP, handle_bp);
2291 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002292 (cpu_has_vtag_icache ?
2293 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002294 set_except_vector(EXCCODE_CPU, handle_cpu);
2295 set_except_vector(EXCCODE_OV, handle_ov);
2296 set_except_vector(EXCCODE_TR, handle_tr);
2297 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298
Ralf Baechle10cc3522007-10-11 23:46:15 +01002299 if (current_cpu_type() == CPU_R6000 ||
2300 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 /*
2302 * The R6000 is the only R-series CPU that features a machine
2303 * check exception (similar to the R4000 cache error) and
2304 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002305 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 * current list of targets for Linux/MIPS.
2307 * (Duh, crap, there is someone with a triple R6k machine)
2308 */
2309 //set_except_vector(14, handle_mc);
2310 //set_except_vector(15, handle_ndc);
2311 }
2312
Ralf Baechlee01402b2005-07-14 15:57:16 +00002313
2314 if (board_nmi_handler_setup)
2315 board_nmi_handler_setup();
2316
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002317 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002318 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002319
James Hogan1b505de2015-12-16 23:49:35 +00002320 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002321
2322 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002323 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2324 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002325 }
2326
James Hogan1b505de2015-12-16 23:49:35 +00002327 set_except_vector(EXCCODE_MSADIS, handle_msa);
2328 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002329
2330 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002331 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002332
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002333 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002334 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002335
James Hogan1b505de2015-12-16 23:49:35 +00002336 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002337
David Daneyfcbf1df2012-05-15 00:04:46 -07002338 if (board_cache_error_setup)
2339 board_cache_error_setup();
2340
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002341 if (cpu_has_vce)
2342 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002343 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002344 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002345 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002346 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002347 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002348
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002349 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002350
2351 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002352
Ralf Baechle4483b152010-08-05 13:25:59 +01002353 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354}
James Hoganae4ce452014-03-04 10:20:43 +00002355
2356static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2357 void *v)
2358{
2359 switch (cmd) {
2360 case CPU_PM_ENTER_FAILED:
2361 case CPU_PM_EXIT:
2362 configure_status();
2363 configure_hwrena();
2364 configure_exception_vector();
2365
2366 /* Restore register with CPU number for TLB handlers */
2367 TLBMISS_HANDLER_RESTORE();
2368
2369 break;
2370 }
2371
2372 return NOTIFY_OK;
2373}
2374
2375static struct notifier_block trap_pm_notifier_block = {
2376 .notifier_call = trap_pm_notifier,
2377};
2378
2379static int __init trap_pm_init(void)
2380{
2381 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2382}
2383arch_initcall(trap_pm_init);