blob: 01a5265df832b69d352d241e24d612f7ea661023 [file] [log] [blame]
bellard54936002003-05-13 00:25:15 +00001/*
bellardfd6ce8f2003-05-14 19:00:11 +00002 * virtual page mapping and translated block handling
ths5fafdf22007-09-16 21:08:06 +00003 *
bellard54936002003-05-13 00:25:15 +00004 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
aurel32fad6cb12009-01-04 22:05:52 +000018 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
bellard54936002003-05-13 00:25:15 +000019 */
bellard67b915a2004-03-31 23:37:16 +000020#include "config.h"
bellardd5a8f072004-09-29 21:15:28 +000021#ifdef _WIN32
ths4fddf622007-12-17 04:42:29 +000022#define WIN32_LEAN_AND_MEAN
bellardd5a8f072004-09-29 21:15:28 +000023#include <windows.h>
24#else
bellarda98d49b2004-11-14 16:22:05 +000025#include <sys/types.h>
bellardd5a8f072004-09-29 21:15:28 +000026#include <sys/mman.h>
27#endif
bellard54936002003-05-13 00:25:15 +000028#include <stdlib.h>
29#include <stdio.h>
30#include <stdarg.h>
31#include <string.h>
32#include <errno.h>
33#include <unistd.h>
34#include <inttypes.h>
35
bellard6180a182003-09-30 21:04:53 +000036#include "cpu.h"
37#include "exec-all.h"
aurel32ca10f862008-04-11 21:35:42 +000038#include "qemu-common.h"
bellardb67d9a52008-05-23 09:57:34 +000039#include "tcg.h"
pbrookb3c77242008-06-30 16:31:04 +000040#include "hw/hw.h"
aliguori74576192008-10-06 14:02:03 +000041#include "osdep.h"
aliguori7ba1e612008-11-05 16:04:33 +000042#include "kvm.h"
pbrook53a59602006-03-25 19:31:22 +000043#if defined(CONFIG_USER_ONLY)
44#include <qemu.h>
45#endif
bellard54936002003-05-13 00:25:15 +000046
bellardfd6ce8f2003-05-14 19:00:11 +000047//#define DEBUG_TB_INVALIDATE
bellard66e85a22003-06-24 13:28:12 +000048//#define DEBUG_FLUSH
bellard9fa3e852004-01-04 18:06:42 +000049//#define DEBUG_TLB
pbrook67d3b952006-12-18 05:03:52 +000050//#define DEBUG_UNASSIGNED
bellardfd6ce8f2003-05-14 19:00:11 +000051
52/* make various TB consistency checks */
ths5fafdf22007-09-16 21:08:06 +000053//#define DEBUG_TB_CHECK
54//#define DEBUG_TLB_CHECK
bellardfd6ce8f2003-05-14 19:00:11 +000055
ths1196be32007-03-17 15:17:58 +000056//#define DEBUG_IOPORT
blueswir1db7b5422007-05-26 17:36:03 +000057//#define DEBUG_SUBPAGE
ths1196be32007-03-17 15:17:58 +000058
pbrook99773bd2006-04-16 15:14:59 +000059#if !defined(CONFIG_USER_ONLY)
60/* TB consistency checks only implemented for usermode emulation. */
61#undef DEBUG_TB_CHECK
62#endif
63
bellard9fa3e852004-01-04 18:06:42 +000064#define SMC_BITMAP_USE_THRESHOLD 10
65
66#define MMAP_AREA_START 0x00000000
67#define MMAP_AREA_END 0xa8000000
bellardfd6ce8f2003-05-14 19:00:11 +000068
bellard108c49b2005-07-24 12:55:09 +000069#if defined(TARGET_SPARC64)
70#define TARGET_PHYS_ADDR_SPACE_BITS 41
blueswir15dcb6b92007-05-19 12:58:30 +000071#elif defined(TARGET_SPARC)
72#define TARGET_PHYS_ADDR_SPACE_BITS 36
j_mayerbedb69e2007-04-05 20:08:21 +000073#elif defined(TARGET_ALPHA)
74#define TARGET_PHYS_ADDR_SPACE_BITS 42
75#define TARGET_VIRT_ADDR_SPACE_BITS 42
bellard108c49b2005-07-24 12:55:09 +000076#elif defined(TARGET_PPC64)
77#define TARGET_PHYS_ADDR_SPACE_BITS 42
aurel3200f82b82008-04-27 21:12:55 +000078#elif defined(TARGET_X86_64) && !defined(USE_KQEMU)
79#define TARGET_PHYS_ADDR_SPACE_BITS 42
80#elif defined(TARGET_I386) && !defined(USE_KQEMU)
81#define TARGET_PHYS_ADDR_SPACE_BITS 36
bellard108c49b2005-07-24 12:55:09 +000082#else
83/* Note: for compatibility with kqemu, we use 32 bits for x86_64 */
84#define TARGET_PHYS_ADDR_SPACE_BITS 32
85#endif
86
blueswir1bdaf78e2008-10-04 07:24:27 +000087static TranslationBlock *tbs;
bellard26a5f132008-05-28 12:30:31 +000088int code_gen_max_blocks;
bellard9fa3e852004-01-04 18:06:42 +000089TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +000090static int nb_tbs;
bellardeb51d102003-05-14 21:51:13 +000091/* any access to the tbs or the page table must use this lock */
92spinlock_t tb_lock = SPIN_LOCK_UNLOCKED;
bellardfd6ce8f2003-05-14 19:00:11 +000093
blueswir1141ac462008-07-26 15:05:57 +000094#if defined(__arm__) || defined(__sparc_v9__)
95/* The prologue must be reachable with a direct jump. ARM and Sparc64
96 have limited branch ranges (possibly also PPC) so place it in a
blueswir1d03d8602008-07-10 17:21:31 +000097 section close to code segment. */
98#define code_gen_section \
99 __attribute__((__section__(".gen_code"))) \
100 __attribute__((aligned (32)))
101#else
102#define code_gen_section \
103 __attribute__((aligned (32)))
104#endif
105
106uint8_t code_gen_prologue[1024] code_gen_section;
blueswir1bdaf78e2008-10-04 07:24:27 +0000107static uint8_t *code_gen_buffer;
108static unsigned long code_gen_buffer_size;
bellard26a5f132008-05-28 12:30:31 +0000109/* threshold to flush the translated code buffer */
blueswir1bdaf78e2008-10-04 07:24:27 +0000110static unsigned long code_gen_buffer_max_size;
bellardfd6ce8f2003-05-14 19:00:11 +0000111uint8_t *code_gen_ptr;
112
pbrooke2eef172008-06-08 01:09:01 +0000113#if !defined(CONFIG_USER_ONLY)
aurel3200f82b82008-04-27 21:12:55 +0000114ram_addr_t phys_ram_size;
bellard9fa3e852004-01-04 18:06:42 +0000115int phys_ram_fd;
116uint8_t *phys_ram_base;
bellard1ccde1c2004-02-06 19:46:14 +0000117uint8_t *phys_ram_dirty;
aliguori74576192008-10-06 14:02:03 +0000118static int in_migration;
bellarde9a1ab12007-02-08 23:08:38 +0000119static ram_addr_t phys_ram_alloc_offset = 0;
pbrooke2eef172008-06-08 01:09:01 +0000120#endif
bellard9fa3e852004-01-04 18:06:42 +0000121
bellard6a00d602005-11-21 23:25:50 +0000122CPUState *first_cpu;
123/* current CPU in the current thread. It is only valid inside
124 cpu_exec() */
ths5fafdf22007-09-16 21:08:06 +0000125CPUState *cpu_single_env;
pbrook2e70f6e2008-06-29 01:03:05 +0000126/* 0 = Do not count executed instructions.
thsbf20dc02008-06-30 17:22:19 +0000127 1 = Precise instruction counting.
pbrook2e70f6e2008-06-29 01:03:05 +0000128 2 = Adaptive rate instruction counting. */
129int use_icount = 0;
130/* Current instruction counter. While executing translated code this may
131 include some instructions that have not yet been executed. */
132int64_t qemu_icount;
bellard6a00d602005-11-21 23:25:50 +0000133
bellard54936002003-05-13 00:25:15 +0000134typedef struct PageDesc {
bellard92e873b2004-05-21 14:52:29 +0000135 /* list of TBs intersecting this ram page */
bellardfd6ce8f2003-05-14 19:00:11 +0000136 TranslationBlock *first_tb;
bellard9fa3e852004-01-04 18:06:42 +0000137 /* in order to optimize self modifying code, we count the number
138 of lookups we do to a given page to use a bitmap */
139 unsigned int code_write_count;
140 uint8_t *code_bitmap;
141#if defined(CONFIG_USER_ONLY)
142 unsigned long flags;
143#endif
bellard54936002003-05-13 00:25:15 +0000144} PageDesc;
145
bellard92e873b2004-05-21 14:52:29 +0000146typedef struct PhysPageDesc {
pbrook0f459d12008-06-09 00:20:13 +0000147 /* offset in host memory of the page + io_index in the low bits */
aurel3200f82b82008-04-27 21:12:55 +0000148 ram_addr_t phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +0000149 ram_addr_t region_offset;
bellard92e873b2004-05-21 14:52:29 +0000150} PhysPageDesc;
151
bellard54936002003-05-13 00:25:15 +0000152#define L2_BITS 10
j_mayerbedb69e2007-04-05 20:08:21 +0000153#if defined(CONFIG_USER_ONLY) && defined(TARGET_VIRT_ADDR_SPACE_BITS)
154/* XXX: this is a temporary hack for alpha target.
155 * In the future, this is to be replaced by a multi-level table
156 * to actually be able to handle the complete 64 bits address space.
157 */
158#define L1_BITS (TARGET_VIRT_ADDR_SPACE_BITS - L2_BITS - TARGET_PAGE_BITS)
159#else
aurel3203875442008-04-22 20:45:18 +0000160#define L1_BITS (32 - L2_BITS - TARGET_PAGE_BITS)
j_mayerbedb69e2007-04-05 20:08:21 +0000161#endif
bellard54936002003-05-13 00:25:15 +0000162
163#define L1_SIZE (1 << L1_BITS)
164#define L2_SIZE (1 << L2_BITS)
165
bellard83fb7ad2004-07-05 21:25:26 +0000166unsigned long qemu_real_host_page_size;
167unsigned long qemu_host_page_bits;
168unsigned long qemu_host_page_size;
169unsigned long qemu_host_page_mask;
bellard54936002003-05-13 00:25:15 +0000170
bellard92e873b2004-05-21 14:52:29 +0000171/* XXX: for system emulation, it could just be an array */
bellard54936002003-05-13 00:25:15 +0000172static PageDesc *l1_map[L1_SIZE];
blueswir1bdaf78e2008-10-04 07:24:27 +0000173static PhysPageDesc **l1_phys_map;
bellard54936002003-05-13 00:25:15 +0000174
pbrooke2eef172008-06-08 01:09:01 +0000175#if !defined(CONFIG_USER_ONLY)
176static void io_mem_init(void);
177
bellard33417e72003-08-10 21:47:01 +0000178/* io memory support */
bellard33417e72003-08-10 21:47:01 +0000179CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
180CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
bellarda4193c82004-06-03 14:01:43 +0000181void *io_mem_opaque[IO_MEM_NB_ENTRIES];
blueswir1511d2b12009-03-07 15:32:56 +0000182static char io_mem_used[IO_MEM_NB_ENTRIES];
pbrook6658ffb2007-03-16 23:58:11 +0000183static int io_mem_watch;
184#endif
bellard33417e72003-08-10 21:47:01 +0000185
bellard34865132003-10-05 14:28:56 +0000186/* log support */
blueswir1d9b630f2008-10-05 09:57:08 +0000187static const char *logfilename = "/tmp/qemu.log";
bellard34865132003-10-05 14:28:56 +0000188FILE *logfile;
189int loglevel;
pbrooke735b912007-06-30 13:53:24 +0000190static int log_append = 0;
bellard34865132003-10-05 14:28:56 +0000191
bellarde3db7222005-01-26 22:00:47 +0000192/* statistics */
193static int tlb_flush_count;
194static int tb_flush_count;
195static int tb_phys_invalidate_count;
196
blueswir1db7b5422007-05-26 17:36:03 +0000197#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
198typedef struct subpage_t {
199 target_phys_addr_t base;
blueswir13ee89922008-01-02 19:45:26 +0000200 CPUReadMemoryFunc **mem_read[TARGET_PAGE_SIZE][4];
201 CPUWriteMemoryFunc **mem_write[TARGET_PAGE_SIZE][4];
202 void *opaque[TARGET_PAGE_SIZE][2][4];
pbrook8da3ff12008-12-01 18:59:50 +0000203 ram_addr_t region_offset[TARGET_PAGE_SIZE][2][4];
blueswir1db7b5422007-05-26 17:36:03 +0000204} subpage_t;
205
bellard7cb69ca2008-05-10 10:55:51 +0000206#ifdef _WIN32
207static void map_exec(void *addr, long size)
208{
209 DWORD old_protect;
210 VirtualProtect(addr, size,
211 PAGE_EXECUTE_READWRITE, &old_protect);
212
213}
214#else
215static void map_exec(void *addr, long size)
216{
bellard43694152008-05-29 09:35:57 +0000217 unsigned long start, end, page_size;
bellard7cb69ca2008-05-10 10:55:51 +0000218
bellard43694152008-05-29 09:35:57 +0000219 page_size = getpagesize();
bellard7cb69ca2008-05-10 10:55:51 +0000220 start = (unsigned long)addr;
bellard43694152008-05-29 09:35:57 +0000221 start &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000222
223 end = (unsigned long)addr + size;
bellard43694152008-05-29 09:35:57 +0000224 end += page_size - 1;
225 end &= ~(page_size - 1);
bellard7cb69ca2008-05-10 10:55:51 +0000226
227 mprotect((void *)start, end - start,
228 PROT_READ | PROT_WRITE | PROT_EXEC);
229}
230#endif
231
bellardb346ff42003-06-15 20:05:50 +0000232static void page_init(void)
bellard54936002003-05-13 00:25:15 +0000233{
bellard83fb7ad2004-07-05 21:25:26 +0000234 /* NOTE: we can always suppose that qemu_host_page_size >=
bellard54936002003-05-13 00:25:15 +0000235 TARGET_PAGE_SIZE */
aliguoric2b48b62008-11-11 22:06:42 +0000236#ifdef _WIN32
237 {
238 SYSTEM_INFO system_info;
239
240 GetSystemInfo(&system_info);
241 qemu_real_host_page_size = system_info.dwPageSize;
242 }
243#else
244 qemu_real_host_page_size = getpagesize();
245#endif
bellard83fb7ad2004-07-05 21:25:26 +0000246 if (qemu_host_page_size == 0)
247 qemu_host_page_size = qemu_real_host_page_size;
248 if (qemu_host_page_size < TARGET_PAGE_SIZE)
249 qemu_host_page_size = TARGET_PAGE_SIZE;
250 qemu_host_page_bits = 0;
251 while ((1 << qemu_host_page_bits) < qemu_host_page_size)
252 qemu_host_page_bits++;
253 qemu_host_page_mask = ~(qemu_host_page_size - 1);
bellard108c49b2005-07-24 12:55:09 +0000254 l1_phys_map = qemu_vmalloc(L1_SIZE * sizeof(void *));
255 memset(l1_phys_map, 0, L1_SIZE * sizeof(void *));
balrog50a95692007-12-12 01:16:23 +0000256
257#if !defined(_WIN32) && defined(CONFIG_USER_ONLY)
258 {
259 long long startaddr, endaddr;
260 FILE *f;
261 int n;
262
pbrookc8a706f2008-06-02 16:16:42 +0000263 mmap_lock();
pbrook07765902008-05-31 16:33:53 +0000264 last_brk = (unsigned long)sbrk(0);
balrog50a95692007-12-12 01:16:23 +0000265 f = fopen("/proc/self/maps", "r");
266 if (f) {
267 do {
268 n = fscanf (f, "%llx-%llx %*[^\n]\n", &startaddr, &endaddr);
269 if (n == 2) {
blueswir1e0b8d652008-05-03 17:51:24 +0000270 startaddr = MIN(startaddr,
271 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
272 endaddr = MIN(endaddr,
273 (1ULL << TARGET_PHYS_ADDR_SPACE_BITS) - 1);
pbrookb5fc9092008-05-29 13:56:10 +0000274 page_set_flags(startaddr & TARGET_PAGE_MASK,
balrog50a95692007-12-12 01:16:23 +0000275 TARGET_PAGE_ALIGN(endaddr),
276 PAGE_RESERVED);
277 }
278 } while (!feof(f));
279 fclose(f);
280 }
pbrookc8a706f2008-06-02 16:16:42 +0000281 mmap_unlock();
balrog50a95692007-12-12 01:16:23 +0000282 }
283#endif
bellard54936002003-05-13 00:25:15 +0000284}
285
aliguori434929b2008-09-15 15:56:30 +0000286static inline PageDesc **page_l1_map(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000287{
pbrook17e23772008-06-09 13:47:45 +0000288#if TARGET_LONG_BITS > 32
289 /* Host memory outside guest VM. For 32-bit targets we have already
290 excluded high addresses. */
thsd8173e02008-08-29 13:10:00 +0000291 if (index > ((target_ulong)L2_SIZE * L1_SIZE))
pbrook17e23772008-06-09 13:47:45 +0000292 return NULL;
293#endif
aliguori434929b2008-09-15 15:56:30 +0000294 return &l1_map[index >> L2_BITS];
295}
296
297static inline PageDesc *page_find_alloc(target_ulong index)
298{
299 PageDesc **lp, *p;
300 lp = page_l1_map(index);
301 if (!lp)
302 return NULL;
303
bellard54936002003-05-13 00:25:15 +0000304 p = *lp;
305 if (!p) {
306 /* allocate if not found */
pbrook17e23772008-06-09 13:47:45 +0000307#if defined(CONFIG_USER_ONLY)
pbrook17e23772008-06-09 13:47:45 +0000308 size_t len = sizeof(PageDesc) * L2_SIZE;
309 /* Don't use qemu_malloc because it may recurse. */
310 p = mmap(0, len, PROT_READ | PROT_WRITE,
311 MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
bellard54936002003-05-13 00:25:15 +0000312 *lp = p;
aurel32fb1c2cd2008-12-08 18:12:26 +0000313 if (h2g_valid(p)) {
314 unsigned long addr = h2g(p);
pbrook17e23772008-06-09 13:47:45 +0000315 page_set_flags(addr & TARGET_PAGE_MASK,
316 TARGET_PAGE_ALIGN(addr + len),
317 PAGE_RESERVED);
318 }
319#else
320 p = qemu_mallocz(sizeof(PageDesc) * L2_SIZE);
321 *lp = p;
322#endif
bellard54936002003-05-13 00:25:15 +0000323 }
324 return p + (index & (L2_SIZE - 1));
325}
326
aurel3200f82b82008-04-27 21:12:55 +0000327static inline PageDesc *page_find(target_ulong index)
bellard54936002003-05-13 00:25:15 +0000328{
aliguori434929b2008-09-15 15:56:30 +0000329 PageDesc **lp, *p;
330 lp = page_l1_map(index);
331 if (!lp)
332 return NULL;
bellard54936002003-05-13 00:25:15 +0000333
aliguori434929b2008-09-15 15:56:30 +0000334 p = *lp;
bellard54936002003-05-13 00:25:15 +0000335 if (!p)
336 return 0;
bellardfd6ce8f2003-05-14 19:00:11 +0000337 return p + (index & (L2_SIZE - 1));
bellard54936002003-05-13 00:25:15 +0000338}
339
bellard108c49b2005-07-24 12:55:09 +0000340static PhysPageDesc *phys_page_find_alloc(target_phys_addr_t index, int alloc)
bellard92e873b2004-05-21 14:52:29 +0000341{
bellard108c49b2005-07-24 12:55:09 +0000342 void **lp, **p;
pbrooke3f4e2a2006-04-08 20:02:06 +0000343 PhysPageDesc *pd;
bellard92e873b2004-05-21 14:52:29 +0000344
bellard108c49b2005-07-24 12:55:09 +0000345 p = (void **)l1_phys_map;
346#if TARGET_PHYS_ADDR_SPACE_BITS > 32
347
348#if TARGET_PHYS_ADDR_SPACE_BITS > (32 + L1_BITS)
349#error unsupported TARGET_PHYS_ADDR_SPACE_BITS
350#endif
351 lp = p + ((index >> (L1_BITS + L2_BITS)) & (L1_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000352 p = *lp;
353 if (!p) {
354 /* allocate if not found */
bellard108c49b2005-07-24 12:55:09 +0000355 if (!alloc)
356 return NULL;
357 p = qemu_vmalloc(sizeof(void *) * L1_SIZE);
358 memset(p, 0, sizeof(void *) * L1_SIZE);
359 *lp = p;
360 }
361#endif
362 lp = p + ((index >> L2_BITS) & (L1_SIZE - 1));
pbrooke3f4e2a2006-04-08 20:02:06 +0000363 pd = *lp;
364 if (!pd) {
365 int i;
bellard108c49b2005-07-24 12:55:09 +0000366 /* allocate if not found */
367 if (!alloc)
368 return NULL;
pbrooke3f4e2a2006-04-08 20:02:06 +0000369 pd = qemu_vmalloc(sizeof(PhysPageDesc) * L2_SIZE);
370 *lp = pd;
pbrook67c4d232009-02-23 13:16:07 +0000371 for (i = 0; i < L2_SIZE; i++) {
pbrooke3f4e2a2006-04-08 20:02:06 +0000372 pd[i].phys_offset = IO_MEM_UNASSIGNED;
pbrook67c4d232009-02-23 13:16:07 +0000373 pd[i].region_offset = (index + i) << TARGET_PAGE_BITS;
374 }
bellard92e873b2004-05-21 14:52:29 +0000375 }
pbrooke3f4e2a2006-04-08 20:02:06 +0000376 return ((PhysPageDesc *)pd) + (index & (L2_SIZE - 1));
bellard92e873b2004-05-21 14:52:29 +0000377}
378
bellard108c49b2005-07-24 12:55:09 +0000379static inline PhysPageDesc *phys_page_find(target_phys_addr_t index)
bellard92e873b2004-05-21 14:52:29 +0000380{
bellard108c49b2005-07-24 12:55:09 +0000381 return phys_page_find_alloc(index, 0);
bellard92e873b2004-05-21 14:52:29 +0000382}
383
bellard9fa3e852004-01-04 18:06:42 +0000384#if !defined(CONFIG_USER_ONLY)
bellard6a00d602005-11-21 23:25:50 +0000385static void tlb_protect_code(ram_addr_t ram_addr);
ths5fafdf22007-09-16 21:08:06 +0000386static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +0000387 target_ulong vaddr);
pbrookc8a706f2008-06-02 16:16:42 +0000388#define mmap_lock() do { } while(0)
389#define mmap_unlock() do { } while(0)
bellard9fa3e852004-01-04 18:06:42 +0000390#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000391
bellard43694152008-05-29 09:35:57 +0000392#define DEFAULT_CODE_GEN_BUFFER_SIZE (32 * 1024 * 1024)
393
394#if defined(CONFIG_USER_ONLY)
395/* Currently it is not recommanded to allocate big chunks of data in
396 user mode. It will change when a dedicated libc will be used */
397#define USE_STATIC_CODE_GEN_BUFFER
398#endif
399
400#ifdef USE_STATIC_CODE_GEN_BUFFER
401static uint8_t static_code_gen_buffer[DEFAULT_CODE_GEN_BUFFER_SIZE];
402#endif
403
blueswir18fcd3692008-08-17 20:26:25 +0000404static void code_gen_alloc(unsigned long tb_size)
bellard26a5f132008-05-28 12:30:31 +0000405{
bellard43694152008-05-29 09:35:57 +0000406#ifdef USE_STATIC_CODE_GEN_BUFFER
407 code_gen_buffer = static_code_gen_buffer;
408 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
409 map_exec(code_gen_buffer, code_gen_buffer_size);
410#else
bellard26a5f132008-05-28 12:30:31 +0000411 code_gen_buffer_size = tb_size;
412 if (code_gen_buffer_size == 0) {
bellard43694152008-05-29 09:35:57 +0000413#if defined(CONFIG_USER_ONLY)
414 /* in user mode, phys_ram_size is not meaningful */
415 code_gen_buffer_size = DEFAULT_CODE_GEN_BUFFER_SIZE;
416#else
bellard26a5f132008-05-28 12:30:31 +0000417 /* XXX: needs ajustments */
aliguori174a9a12008-09-24 14:10:36 +0000418 code_gen_buffer_size = (unsigned long)(phys_ram_size / 4);
bellard43694152008-05-29 09:35:57 +0000419#endif
bellard26a5f132008-05-28 12:30:31 +0000420 }
421 if (code_gen_buffer_size < MIN_CODE_GEN_BUFFER_SIZE)
422 code_gen_buffer_size = MIN_CODE_GEN_BUFFER_SIZE;
423 /* The code gen buffer location may have constraints depending on
424 the host cpu and OS */
425#if defined(__linux__)
426 {
427 int flags;
blueswir1141ac462008-07-26 15:05:57 +0000428 void *start = NULL;
429
bellard26a5f132008-05-28 12:30:31 +0000430 flags = MAP_PRIVATE | MAP_ANONYMOUS;
431#if defined(__x86_64__)
432 flags |= MAP_32BIT;
433 /* Cannot map more than that */
434 if (code_gen_buffer_size > (800 * 1024 * 1024))
435 code_gen_buffer_size = (800 * 1024 * 1024);
blueswir1141ac462008-07-26 15:05:57 +0000436#elif defined(__sparc_v9__)
437 // Map the buffer below 2G, so we can use direct calls and branches
438 flags |= MAP_FIXED;
439 start = (void *) 0x60000000UL;
440 if (code_gen_buffer_size > (512 * 1024 * 1024))
441 code_gen_buffer_size = (512 * 1024 * 1024);
balrog1cb06612008-12-01 02:10:17 +0000442#elif defined(__arm__)
balrog63d41242008-12-01 02:19:41 +0000443 /* Map the buffer below 32M, so we can use direct calls and branches */
balrog1cb06612008-12-01 02:10:17 +0000444 flags |= MAP_FIXED;
445 start = (void *) 0x01000000UL;
446 if (code_gen_buffer_size > 16 * 1024 * 1024)
447 code_gen_buffer_size = 16 * 1024 * 1024;
bellard26a5f132008-05-28 12:30:31 +0000448#endif
blueswir1141ac462008-07-26 15:05:57 +0000449 code_gen_buffer = mmap(start, code_gen_buffer_size,
450 PROT_WRITE | PROT_READ | PROT_EXEC,
bellard26a5f132008-05-28 12:30:31 +0000451 flags, -1, 0);
452 if (code_gen_buffer == MAP_FAILED) {
453 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
454 exit(1);
455 }
456 }
blueswir1c5e97232009-03-07 20:06:23 +0000457#elif defined(__FreeBSD__) || defined(__DragonFly__)
aliguori06e67a82008-09-27 15:32:41 +0000458 {
459 int flags;
460 void *addr = NULL;
461 flags = MAP_PRIVATE | MAP_ANONYMOUS;
462#if defined(__x86_64__)
463 /* FreeBSD doesn't have MAP_32BIT, use MAP_FIXED and assume
464 * 0x40000000 is free */
465 flags |= MAP_FIXED;
466 addr = (void *)0x40000000;
467 /* Cannot map more than that */
468 if (code_gen_buffer_size > (800 * 1024 * 1024))
469 code_gen_buffer_size = (800 * 1024 * 1024);
470#endif
471 code_gen_buffer = mmap(addr, code_gen_buffer_size,
472 PROT_WRITE | PROT_READ | PROT_EXEC,
473 flags, -1, 0);
474 if (code_gen_buffer == MAP_FAILED) {
475 fprintf(stderr, "Could not allocate dynamic translator buffer\n");
476 exit(1);
477 }
478 }
bellard26a5f132008-05-28 12:30:31 +0000479#else
480 code_gen_buffer = qemu_malloc(code_gen_buffer_size);
bellard26a5f132008-05-28 12:30:31 +0000481 map_exec(code_gen_buffer, code_gen_buffer_size);
482#endif
bellard43694152008-05-29 09:35:57 +0000483#endif /* !USE_STATIC_CODE_GEN_BUFFER */
bellard26a5f132008-05-28 12:30:31 +0000484 map_exec(code_gen_prologue, sizeof(code_gen_prologue));
485 code_gen_buffer_max_size = code_gen_buffer_size -
486 code_gen_max_block_size();
487 code_gen_max_blocks = code_gen_buffer_size / CODE_GEN_AVG_BLOCK_SIZE;
488 tbs = qemu_malloc(code_gen_max_blocks * sizeof(TranslationBlock));
489}
490
491/* Must be called before using the QEMU cpus. 'tb_size' is the size
492 (in bytes) allocated to the translation buffer. Zero means default
493 size. */
494void cpu_exec_init_all(unsigned long tb_size)
495{
bellard26a5f132008-05-28 12:30:31 +0000496 cpu_gen_init();
497 code_gen_alloc(tb_size);
498 code_gen_ptr = code_gen_buffer;
bellard43694152008-05-29 09:35:57 +0000499 page_init();
pbrooke2eef172008-06-08 01:09:01 +0000500#if !defined(CONFIG_USER_ONLY)
bellard26a5f132008-05-28 12:30:31 +0000501 io_mem_init();
pbrooke2eef172008-06-08 01:09:01 +0000502#endif
bellard26a5f132008-05-28 12:30:31 +0000503}
504
pbrook9656f322008-07-01 20:01:19 +0000505#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
506
507#define CPU_COMMON_SAVE_VERSION 1
508
509static void cpu_common_save(QEMUFile *f, void *opaque)
510{
511 CPUState *env = opaque;
512
513 qemu_put_be32s(f, &env->halted);
514 qemu_put_be32s(f, &env->interrupt_request);
515}
516
517static int cpu_common_load(QEMUFile *f, void *opaque, int version_id)
518{
519 CPUState *env = opaque;
520
521 if (version_id != CPU_COMMON_SAVE_VERSION)
522 return -EINVAL;
523
524 qemu_get_be32s(f, &env->halted);
pbrook75f482a2008-07-01 21:53:33 +0000525 qemu_get_be32s(f, &env->interrupt_request);
aurel32e47ce3f2009-03-07 20:57:31 +0000526 env->interrupt_request &= ~CPU_INTERRUPT_EXIT;
pbrook9656f322008-07-01 20:01:19 +0000527 tlb_flush(env, 1);
528
529 return 0;
530}
531#endif
532
bellard6a00d602005-11-21 23:25:50 +0000533void cpu_exec_init(CPUState *env)
bellardfd6ce8f2003-05-14 19:00:11 +0000534{
bellard6a00d602005-11-21 23:25:50 +0000535 CPUState **penv;
536 int cpu_index;
537
pbrookc2764712009-03-07 15:24:59 +0000538#if defined(CONFIG_USER_ONLY)
539 cpu_list_lock();
540#endif
bellard6a00d602005-11-21 23:25:50 +0000541 env->next_cpu = NULL;
542 penv = &first_cpu;
543 cpu_index = 0;
544 while (*penv != NULL) {
545 penv = (CPUState **)&(*penv)->next_cpu;
546 cpu_index++;
547 }
548 env->cpu_index = cpu_index;
aliguoric0ce9982008-11-25 22:13:57 +0000549 TAILQ_INIT(&env->breakpoints);
550 TAILQ_INIT(&env->watchpoints);
bellard6a00d602005-11-21 23:25:50 +0000551 *penv = env;
pbrookc2764712009-03-07 15:24:59 +0000552#if defined(CONFIG_USER_ONLY)
553 cpu_list_unlock();
554#endif
pbrookb3c77242008-06-30 16:31:04 +0000555#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
pbrook9656f322008-07-01 20:01:19 +0000556 register_savevm("cpu_common", cpu_index, CPU_COMMON_SAVE_VERSION,
557 cpu_common_save, cpu_common_load, env);
pbrookb3c77242008-06-30 16:31:04 +0000558 register_savevm("cpu", cpu_index, CPU_SAVE_VERSION,
559 cpu_save, cpu_load, env);
560#endif
bellardfd6ce8f2003-05-14 19:00:11 +0000561}
562
bellard9fa3e852004-01-04 18:06:42 +0000563static inline void invalidate_page_bitmap(PageDesc *p)
564{
565 if (p->code_bitmap) {
bellard59817cc2004-02-16 22:01:13 +0000566 qemu_free(p->code_bitmap);
bellard9fa3e852004-01-04 18:06:42 +0000567 p->code_bitmap = NULL;
568 }
569 p->code_write_count = 0;
570}
571
bellardfd6ce8f2003-05-14 19:00:11 +0000572/* set to NULL all the 'first_tb' fields in all PageDescs */
573static void page_flush_tb(void)
574{
575 int i, j;
576 PageDesc *p;
577
578 for(i = 0; i < L1_SIZE; i++) {
579 p = l1_map[i];
580 if (p) {
bellard9fa3e852004-01-04 18:06:42 +0000581 for(j = 0; j < L2_SIZE; j++) {
582 p->first_tb = NULL;
583 invalidate_page_bitmap(p);
584 p++;
585 }
bellardfd6ce8f2003-05-14 19:00:11 +0000586 }
587 }
588}
589
590/* flush all the translation blocks */
bellardd4e81642003-05-25 16:46:15 +0000591/* XXX: tb_flush is currently not thread safe */
bellard6a00d602005-11-21 23:25:50 +0000592void tb_flush(CPUState *env1)
bellardfd6ce8f2003-05-14 19:00:11 +0000593{
bellard6a00d602005-11-21 23:25:50 +0000594 CPUState *env;
bellard01243112004-01-04 15:48:17 +0000595#if defined(DEBUG_FLUSH)
blueswir1ab3d1722007-11-04 07:31:40 +0000596 printf("qemu: flush code_size=%ld nb_tbs=%d avg_tb_size=%ld\n",
597 (unsigned long)(code_gen_ptr - code_gen_buffer),
598 nb_tbs, nb_tbs > 0 ?
599 ((unsigned long)(code_gen_ptr - code_gen_buffer)) / nb_tbs : 0);
bellardfd6ce8f2003-05-14 19:00:11 +0000600#endif
bellard26a5f132008-05-28 12:30:31 +0000601 if ((unsigned long)(code_gen_ptr - code_gen_buffer) > code_gen_buffer_size)
pbrooka208e542008-03-31 17:07:36 +0000602 cpu_abort(env1, "Internal error: code buffer overflow\n");
603
bellardfd6ce8f2003-05-14 19:00:11 +0000604 nb_tbs = 0;
ths3b46e622007-09-17 08:09:54 +0000605
bellard6a00d602005-11-21 23:25:50 +0000606 for(env = first_cpu; env != NULL; env = env->next_cpu) {
607 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
608 }
bellard9fa3e852004-01-04 18:06:42 +0000609
bellard8a8a6082004-10-03 13:36:49 +0000610 memset (tb_phys_hash, 0, CODE_GEN_PHYS_HASH_SIZE * sizeof (void *));
bellardfd6ce8f2003-05-14 19:00:11 +0000611 page_flush_tb();
bellard9fa3e852004-01-04 18:06:42 +0000612
bellardfd6ce8f2003-05-14 19:00:11 +0000613 code_gen_ptr = code_gen_buffer;
bellardd4e81642003-05-25 16:46:15 +0000614 /* XXX: flush processor icache at this point if cache flush is
615 expensive */
bellarde3db7222005-01-26 22:00:47 +0000616 tb_flush_count++;
bellardfd6ce8f2003-05-14 19:00:11 +0000617}
618
619#ifdef DEBUG_TB_CHECK
620
j_mayerbc98a7e2007-04-04 07:55:12 +0000621static void tb_invalidate_check(target_ulong address)
bellardfd6ce8f2003-05-14 19:00:11 +0000622{
623 TranslationBlock *tb;
624 int i;
625 address &= TARGET_PAGE_MASK;
pbrook99773bd2006-04-16 15:14:59 +0000626 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
627 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000628 if (!(address + TARGET_PAGE_SIZE <= tb->pc ||
629 address >= tb->pc + tb->size)) {
630 printf("ERROR invalidate: address=%08lx PC=%08lx size=%04x\n",
pbrook99773bd2006-04-16 15:14:59 +0000631 address, (long)tb->pc, tb->size);
bellardfd6ce8f2003-05-14 19:00:11 +0000632 }
633 }
634 }
635}
636
637/* verify that all the pages have correct rights for code */
638static void tb_page_check(void)
639{
640 TranslationBlock *tb;
641 int i, flags1, flags2;
ths3b46e622007-09-17 08:09:54 +0000642
pbrook99773bd2006-04-16 15:14:59 +0000643 for(i = 0;i < CODE_GEN_PHYS_HASH_SIZE; i++) {
644 for(tb = tb_phys_hash[i]; tb != NULL; tb = tb->phys_hash_next) {
bellardfd6ce8f2003-05-14 19:00:11 +0000645 flags1 = page_get_flags(tb->pc);
646 flags2 = page_get_flags(tb->pc + tb->size - 1);
647 if ((flags1 & PAGE_WRITE) || (flags2 & PAGE_WRITE)) {
648 printf("ERROR page flags: PC=%08lx size=%04x f1=%x f2=%x\n",
pbrook99773bd2006-04-16 15:14:59 +0000649 (long)tb->pc, tb->size, flags1, flags2);
bellardfd6ce8f2003-05-14 19:00:11 +0000650 }
651 }
652 }
653}
654
blueswir1bdaf78e2008-10-04 07:24:27 +0000655static void tb_jmp_check(TranslationBlock *tb)
bellardd4e81642003-05-25 16:46:15 +0000656{
657 TranslationBlock *tb1;
658 unsigned int n1;
659
660 /* suppress any remaining jumps to this TB */
661 tb1 = tb->jmp_first;
662 for(;;) {
663 n1 = (long)tb1 & 3;
664 tb1 = (TranslationBlock *)((long)tb1 & ~3);
665 if (n1 == 2)
666 break;
667 tb1 = tb1->jmp_next[n1];
668 }
669 /* check end of list */
670 if (tb1 != tb) {
671 printf("ERROR: jmp_list from 0x%08lx\n", (long)tb);
672 }
673}
674
bellardfd6ce8f2003-05-14 19:00:11 +0000675#endif
676
677/* invalidate one TB */
678static inline void tb_remove(TranslationBlock **ptb, TranslationBlock *tb,
679 int next_offset)
680{
681 TranslationBlock *tb1;
682 for(;;) {
683 tb1 = *ptb;
684 if (tb1 == tb) {
685 *ptb = *(TranslationBlock **)((char *)tb1 + next_offset);
686 break;
687 }
688 ptb = (TranslationBlock **)((char *)tb1 + next_offset);
689 }
690}
691
bellard9fa3e852004-01-04 18:06:42 +0000692static inline void tb_page_remove(TranslationBlock **ptb, TranslationBlock *tb)
693{
694 TranslationBlock *tb1;
695 unsigned int n1;
696
697 for(;;) {
698 tb1 = *ptb;
699 n1 = (long)tb1 & 3;
700 tb1 = (TranslationBlock *)((long)tb1 & ~3);
701 if (tb1 == tb) {
702 *ptb = tb1->page_next[n1];
703 break;
704 }
705 ptb = &tb1->page_next[n1];
706 }
707}
708
bellardd4e81642003-05-25 16:46:15 +0000709static inline void tb_jmp_remove(TranslationBlock *tb, int n)
710{
711 TranslationBlock *tb1, **ptb;
712 unsigned int n1;
713
714 ptb = &tb->jmp_next[n];
715 tb1 = *ptb;
716 if (tb1) {
717 /* find tb(n) in circular list */
718 for(;;) {
719 tb1 = *ptb;
720 n1 = (long)tb1 & 3;
721 tb1 = (TranslationBlock *)((long)tb1 & ~3);
722 if (n1 == n && tb1 == tb)
723 break;
724 if (n1 == 2) {
725 ptb = &tb1->jmp_first;
726 } else {
727 ptb = &tb1->jmp_next[n1];
728 }
729 }
730 /* now we can suppress tb(n) from the list */
731 *ptb = tb->jmp_next[n];
732
733 tb->jmp_next[n] = NULL;
734 }
735}
736
737/* reset the jump entry 'n' of a TB so that it is not chained to
738 another TB */
739static inline void tb_reset_jump(TranslationBlock *tb, int n)
740{
741 tb_set_jmp_target(tb, n, (unsigned long)(tb->tc_ptr + tb->tb_next_offset[n]));
742}
743
pbrook2e70f6e2008-06-29 01:03:05 +0000744void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +0000745{
bellard6a00d602005-11-21 23:25:50 +0000746 CPUState *env;
bellardfd6ce8f2003-05-14 19:00:11 +0000747 PageDesc *p;
bellard8a40a182005-11-20 10:35:40 +0000748 unsigned int h, n1;
aurel3200f82b82008-04-27 21:12:55 +0000749 target_phys_addr_t phys_pc;
bellard8a40a182005-11-20 10:35:40 +0000750 TranslationBlock *tb1, *tb2;
ths3b46e622007-09-17 08:09:54 +0000751
bellard9fa3e852004-01-04 18:06:42 +0000752 /* remove the TB from the hash list */
753 phys_pc = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
754 h = tb_phys_hash_func(phys_pc);
ths5fafdf22007-09-16 21:08:06 +0000755 tb_remove(&tb_phys_hash[h], tb,
bellard9fa3e852004-01-04 18:06:42 +0000756 offsetof(TranslationBlock, phys_hash_next));
bellardfd6ce8f2003-05-14 19:00:11 +0000757
bellard9fa3e852004-01-04 18:06:42 +0000758 /* remove the TB from the page list */
759 if (tb->page_addr[0] != page_addr) {
760 p = page_find(tb->page_addr[0] >> TARGET_PAGE_BITS);
761 tb_page_remove(&p->first_tb, tb);
762 invalidate_page_bitmap(p);
763 }
764 if (tb->page_addr[1] != -1 && tb->page_addr[1] != page_addr) {
765 p = page_find(tb->page_addr[1] >> TARGET_PAGE_BITS);
766 tb_page_remove(&p->first_tb, tb);
767 invalidate_page_bitmap(p);
768 }
769
bellard8a40a182005-11-20 10:35:40 +0000770 tb_invalidated_flag = 1;
771
772 /* remove the TB from the hash list */
773 h = tb_jmp_cache_hash_func(tb->pc);
bellard6a00d602005-11-21 23:25:50 +0000774 for(env = first_cpu; env != NULL; env = env->next_cpu) {
775 if (env->tb_jmp_cache[h] == tb)
776 env->tb_jmp_cache[h] = NULL;
777 }
bellard8a40a182005-11-20 10:35:40 +0000778
779 /* suppress this TB from the two jump lists */
780 tb_jmp_remove(tb, 0);
781 tb_jmp_remove(tb, 1);
782
783 /* suppress any remaining jumps to this TB */
784 tb1 = tb->jmp_first;
785 for(;;) {
786 n1 = (long)tb1 & 3;
787 if (n1 == 2)
788 break;
789 tb1 = (TranslationBlock *)((long)tb1 & ~3);
790 tb2 = tb1->jmp_next[n1];
791 tb_reset_jump(tb1, n1);
792 tb1->jmp_next[n1] = NULL;
793 tb1 = tb2;
794 }
795 tb->jmp_first = (TranslationBlock *)((long)tb | 2); /* fail safe */
796
bellarde3db7222005-01-26 22:00:47 +0000797 tb_phys_invalidate_count++;
bellard9fa3e852004-01-04 18:06:42 +0000798}
799
800static inline void set_bits(uint8_t *tab, int start, int len)
801{
802 int end, mask, end1;
803
804 end = start + len;
805 tab += start >> 3;
806 mask = 0xff << (start & 7);
807 if ((start & ~7) == (end & ~7)) {
808 if (start < end) {
809 mask &= ~(0xff << (end & 7));
810 *tab |= mask;
811 }
812 } else {
813 *tab++ |= mask;
814 start = (start + 8) & ~7;
815 end1 = end & ~7;
816 while (start < end1) {
817 *tab++ = 0xff;
818 start += 8;
819 }
820 if (start < end) {
821 mask = ~(0xff << (end & 7));
822 *tab |= mask;
823 }
824 }
825}
826
827static void build_page_bitmap(PageDesc *p)
828{
829 int n, tb_start, tb_end;
830 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +0000831
pbrookb2a70812008-06-09 13:57:23 +0000832 p->code_bitmap = qemu_mallocz(TARGET_PAGE_SIZE / 8);
bellard9fa3e852004-01-04 18:06:42 +0000833
834 tb = p->first_tb;
835 while (tb != NULL) {
836 n = (long)tb & 3;
837 tb = (TranslationBlock *)((long)tb & ~3);
838 /* NOTE: this is subtle as a TB may span two physical pages */
839 if (n == 0) {
840 /* NOTE: tb_end may be after the end of the page, but
841 it is not a problem */
842 tb_start = tb->pc & ~TARGET_PAGE_MASK;
843 tb_end = tb_start + tb->size;
844 if (tb_end > TARGET_PAGE_SIZE)
845 tb_end = TARGET_PAGE_SIZE;
846 } else {
847 tb_start = 0;
848 tb_end = ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
849 }
850 set_bits(p->code_bitmap, tb_start, tb_end - tb_start);
851 tb = tb->page_next[n];
852 }
853}
854
pbrook2e70f6e2008-06-29 01:03:05 +0000855TranslationBlock *tb_gen_code(CPUState *env,
856 target_ulong pc, target_ulong cs_base,
857 int flags, int cflags)
bellardd720b932004-04-25 17:57:43 +0000858{
859 TranslationBlock *tb;
860 uint8_t *tc_ptr;
861 target_ulong phys_pc, phys_page2, virt_page2;
862 int code_gen_size;
863
bellardc27004e2005-01-03 23:35:10 +0000864 phys_pc = get_phys_addr_code(env, pc);
865 tb = tb_alloc(pc);
bellardd720b932004-04-25 17:57:43 +0000866 if (!tb) {
867 /* flush must be done */
868 tb_flush(env);
869 /* cannot fail at this point */
bellardc27004e2005-01-03 23:35:10 +0000870 tb = tb_alloc(pc);
pbrook2e70f6e2008-06-29 01:03:05 +0000871 /* Don't forget to invalidate previous TB info. */
872 tb_invalidated_flag = 1;
bellardd720b932004-04-25 17:57:43 +0000873 }
874 tc_ptr = code_gen_ptr;
875 tb->tc_ptr = tc_ptr;
876 tb->cs_base = cs_base;
877 tb->flags = flags;
878 tb->cflags = cflags;
blueswir1d07bde82007-12-11 19:35:45 +0000879 cpu_gen_code(env, tb, &code_gen_size);
bellardd720b932004-04-25 17:57:43 +0000880 code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1));
ths3b46e622007-09-17 08:09:54 +0000881
bellardd720b932004-04-25 17:57:43 +0000882 /* check next page if needed */
bellardc27004e2005-01-03 23:35:10 +0000883 virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK;
bellardd720b932004-04-25 17:57:43 +0000884 phys_page2 = -1;
bellardc27004e2005-01-03 23:35:10 +0000885 if ((pc & TARGET_PAGE_MASK) != virt_page2) {
bellardd720b932004-04-25 17:57:43 +0000886 phys_page2 = get_phys_addr_code(env, virt_page2);
887 }
888 tb_link_phys(tb, phys_pc, phys_page2);
pbrook2e70f6e2008-06-29 01:03:05 +0000889 return tb;
bellardd720b932004-04-25 17:57:43 +0000890}
ths3b46e622007-09-17 08:09:54 +0000891
bellard9fa3e852004-01-04 18:06:42 +0000892/* invalidate all TBs which intersect with the target physical page
893 starting in range [start;end[. NOTE: start and end must refer to
bellardd720b932004-04-25 17:57:43 +0000894 the same physical page. 'is_cpu_write_access' should be true if called
895 from a real cpu write access: the virtual CPU will exit the current
896 TB if code is modified inside this TB. */
aurel3200f82b82008-04-27 21:12:55 +0000897void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
bellardd720b932004-04-25 17:57:43 +0000898 int is_cpu_write_access)
bellard9fa3e852004-01-04 18:06:42 +0000899{
aliguori6b917542008-11-18 19:46:41 +0000900 TranslationBlock *tb, *tb_next, *saved_tb;
bellardd720b932004-04-25 17:57:43 +0000901 CPUState *env = cpu_single_env;
bellard9fa3e852004-01-04 18:06:42 +0000902 target_ulong tb_start, tb_end;
aliguori6b917542008-11-18 19:46:41 +0000903 PageDesc *p;
904 int n;
905#ifdef TARGET_HAS_PRECISE_SMC
906 int current_tb_not_found = is_cpu_write_access;
907 TranslationBlock *current_tb = NULL;
908 int current_tb_modified = 0;
909 target_ulong current_pc = 0;
910 target_ulong current_cs_base = 0;
911 int current_flags = 0;
912#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +0000913
914 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +0000915 if (!p)
bellard9fa3e852004-01-04 18:06:42 +0000916 return;
ths5fafdf22007-09-16 21:08:06 +0000917 if (!p->code_bitmap &&
bellardd720b932004-04-25 17:57:43 +0000918 ++p->code_write_count >= SMC_BITMAP_USE_THRESHOLD &&
919 is_cpu_write_access) {
bellard9fa3e852004-01-04 18:06:42 +0000920 /* build code bitmap */
921 build_page_bitmap(p);
922 }
923
924 /* we remove all the TBs in the range [start, end[ */
925 /* XXX: see if in some cases it could be faster to invalidate all the code */
926 tb = p->first_tb;
927 while (tb != NULL) {
928 n = (long)tb & 3;
929 tb = (TranslationBlock *)((long)tb & ~3);
930 tb_next = tb->page_next[n];
931 /* NOTE: this is subtle as a TB may span two physical pages */
932 if (n == 0) {
933 /* NOTE: tb_end may be after the end of the page, but
934 it is not a problem */
935 tb_start = tb->page_addr[0] + (tb->pc & ~TARGET_PAGE_MASK);
936 tb_end = tb_start + tb->size;
937 } else {
938 tb_start = tb->page_addr[1];
939 tb_end = tb_start + ((tb->pc + tb->size) & ~TARGET_PAGE_MASK);
940 }
941 if (!(tb_end <= start || tb_start >= end)) {
bellardd720b932004-04-25 17:57:43 +0000942#ifdef TARGET_HAS_PRECISE_SMC
943 if (current_tb_not_found) {
944 current_tb_not_found = 0;
945 current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000946 if (env->mem_io_pc) {
bellardd720b932004-04-25 17:57:43 +0000947 /* now we have a real cpu fault */
pbrook2e70f6e2008-06-29 01:03:05 +0000948 current_tb = tb_find_pc(env->mem_io_pc);
bellardd720b932004-04-25 17:57:43 +0000949 }
950 }
951 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +0000952 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +0000953 /* If we are modifying the current TB, we must stop
954 its execution. We could be more precise by checking
955 that the modification is after the current PC, but it
956 would require a specialized function to partially
957 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +0000958
bellardd720b932004-04-25 17:57:43 +0000959 current_tb_modified = 1;
ths5fafdf22007-09-16 21:08:06 +0000960 cpu_restore_state(current_tb, env,
pbrook2e70f6e2008-06-29 01:03:05 +0000961 env->mem_io_pc, NULL);
aliguori6b917542008-11-18 19:46:41 +0000962 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
963 &current_flags);
bellardd720b932004-04-25 17:57:43 +0000964 }
965#endif /* TARGET_HAS_PRECISE_SMC */
bellard6f5a9f72005-11-26 20:12:28 +0000966 /* we need to do that to handle the case where a signal
967 occurs while doing tb_phys_invalidate() */
968 saved_tb = NULL;
969 if (env) {
970 saved_tb = env->current_tb;
971 env->current_tb = NULL;
972 }
bellard9fa3e852004-01-04 18:06:42 +0000973 tb_phys_invalidate(tb, -1);
bellard6f5a9f72005-11-26 20:12:28 +0000974 if (env) {
975 env->current_tb = saved_tb;
976 if (env->interrupt_request && env->current_tb)
977 cpu_interrupt(env, env->interrupt_request);
978 }
bellard9fa3e852004-01-04 18:06:42 +0000979 }
980 tb = tb_next;
981 }
982#if !defined(CONFIG_USER_ONLY)
983 /* if no code remaining, no need to continue to use slow writes */
984 if (!p->first_tb) {
985 invalidate_page_bitmap(p);
bellardd720b932004-04-25 17:57:43 +0000986 if (is_cpu_write_access) {
pbrook2e70f6e2008-06-29 01:03:05 +0000987 tlb_unprotect_code_phys(env, start, env->mem_io_vaddr);
bellardd720b932004-04-25 17:57:43 +0000988 }
989 }
990#endif
991#ifdef TARGET_HAS_PRECISE_SMC
992 if (current_tb_modified) {
993 /* we generate a block containing just the instruction
994 modifying the memory. It will ensure that it cannot modify
995 itself */
bellardea1c1802004-06-14 18:56:36 +0000996 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +0000997 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +0000998 cpu_resume_from_signal(env, NULL);
bellard9fa3e852004-01-04 18:06:42 +0000999 }
1000#endif
1001}
1002
1003/* len must be <= 8 and start must be a multiple of len */
aurel3200f82b82008-04-27 21:12:55 +00001004static inline void tb_invalidate_phys_page_fast(target_phys_addr_t start, int len)
bellard9fa3e852004-01-04 18:06:42 +00001005{
1006 PageDesc *p;
1007 int offset, b;
bellard59817cc2004-02-16 22:01:13 +00001008#if 0
bellarda4193c82004-06-03 14:01:43 +00001009 if (1) {
aliguori93fcfe32009-01-15 22:34:14 +00001010 qemu_log("modifying code at 0x%x size=%d EIP=%x PC=%08x\n",
1011 cpu_single_env->mem_io_vaddr, len,
1012 cpu_single_env->eip,
1013 cpu_single_env->eip + (long)cpu_single_env->segs[R_CS].base);
bellard59817cc2004-02-16 22:01:13 +00001014 }
1015#endif
bellard9fa3e852004-01-04 18:06:42 +00001016 p = page_find(start >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001017 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00001018 return;
1019 if (p->code_bitmap) {
1020 offset = start & ~TARGET_PAGE_MASK;
1021 b = p->code_bitmap[offset >> 3] >> (offset & 7);
1022 if (b & ((1 << len) - 1))
1023 goto do_invalidate;
1024 } else {
1025 do_invalidate:
bellardd720b932004-04-25 17:57:43 +00001026 tb_invalidate_phys_page_range(start, start + len, 1);
bellard9fa3e852004-01-04 18:06:42 +00001027 }
1028}
1029
bellard9fa3e852004-01-04 18:06:42 +00001030#if !defined(CONFIG_SOFTMMU)
aurel3200f82b82008-04-27 21:12:55 +00001031static void tb_invalidate_phys_page(target_phys_addr_t addr,
bellardd720b932004-04-25 17:57:43 +00001032 unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00001033{
aliguori6b917542008-11-18 19:46:41 +00001034 TranslationBlock *tb;
bellard9fa3e852004-01-04 18:06:42 +00001035 PageDesc *p;
aliguori6b917542008-11-18 19:46:41 +00001036 int n;
bellardd720b932004-04-25 17:57:43 +00001037#ifdef TARGET_HAS_PRECISE_SMC
aliguori6b917542008-11-18 19:46:41 +00001038 TranslationBlock *current_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001039 CPUState *env = cpu_single_env;
aliguori6b917542008-11-18 19:46:41 +00001040 int current_tb_modified = 0;
1041 target_ulong current_pc = 0;
1042 target_ulong current_cs_base = 0;
1043 int current_flags = 0;
bellardd720b932004-04-25 17:57:43 +00001044#endif
bellard9fa3e852004-01-04 18:06:42 +00001045
1046 addr &= TARGET_PAGE_MASK;
1047 p = page_find(addr >> TARGET_PAGE_BITS);
ths5fafdf22007-09-16 21:08:06 +00001048 if (!p)
bellardfd6ce8f2003-05-14 19:00:11 +00001049 return;
1050 tb = p->first_tb;
bellardd720b932004-04-25 17:57:43 +00001051#ifdef TARGET_HAS_PRECISE_SMC
1052 if (tb && pc != 0) {
1053 current_tb = tb_find_pc(pc);
1054 }
1055#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001056 while (tb != NULL) {
bellard9fa3e852004-01-04 18:06:42 +00001057 n = (long)tb & 3;
1058 tb = (TranslationBlock *)((long)tb & ~3);
bellardd720b932004-04-25 17:57:43 +00001059#ifdef TARGET_HAS_PRECISE_SMC
1060 if (current_tb == tb &&
pbrook2e70f6e2008-06-29 01:03:05 +00001061 (current_tb->cflags & CF_COUNT_MASK) != 1) {
bellardd720b932004-04-25 17:57:43 +00001062 /* If we are modifying the current TB, we must stop
1063 its execution. We could be more precise by checking
1064 that the modification is after the current PC, but it
1065 would require a specialized function to partially
1066 restore the CPU state */
ths3b46e622007-09-17 08:09:54 +00001067
bellardd720b932004-04-25 17:57:43 +00001068 current_tb_modified = 1;
1069 cpu_restore_state(current_tb, env, pc, puc);
aliguori6b917542008-11-18 19:46:41 +00001070 cpu_get_tb_cpu_state(env, &current_pc, &current_cs_base,
1071 &current_flags);
bellardd720b932004-04-25 17:57:43 +00001072 }
1073#endif /* TARGET_HAS_PRECISE_SMC */
bellard9fa3e852004-01-04 18:06:42 +00001074 tb_phys_invalidate(tb, addr);
1075 tb = tb->page_next[n];
bellardfd6ce8f2003-05-14 19:00:11 +00001076 }
1077 p->first_tb = NULL;
bellardd720b932004-04-25 17:57:43 +00001078#ifdef TARGET_HAS_PRECISE_SMC
1079 if (current_tb_modified) {
1080 /* we generate a block containing just the instruction
1081 modifying the memory. It will ensure that it cannot modify
1082 itself */
bellardea1c1802004-06-14 18:56:36 +00001083 env->current_tb = NULL;
pbrook2e70f6e2008-06-29 01:03:05 +00001084 tb_gen_code(env, current_pc, current_cs_base, current_flags, 1);
bellardd720b932004-04-25 17:57:43 +00001085 cpu_resume_from_signal(env, puc);
1086 }
1087#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001088}
bellard9fa3e852004-01-04 18:06:42 +00001089#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001090
1091/* add the tb in the target page and protect it if necessary */
ths5fafdf22007-09-16 21:08:06 +00001092static inline void tb_alloc_page(TranslationBlock *tb,
pbrook53a59602006-03-25 19:31:22 +00001093 unsigned int n, target_ulong page_addr)
bellardfd6ce8f2003-05-14 19:00:11 +00001094{
1095 PageDesc *p;
bellard9fa3e852004-01-04 18:06:42 +00001096 TranslationBlock *last_first_tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001097
bellard9fa3e852004-01-04 18:06:42 +00001098 tb->page_addr[n] = page_addr;
bellard3a7d9292005-08-21 09:26:42 +00001099 p = page_find_alloc(page_addr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001100 tb->page_next[n] = p->first_tb;
1101 last_first_tb = p->first_tb;
1102 p->first_tb = (TranslationBlock *)((long)tb | n);
1103 invalidate_page_bitmap(p);
1104
bellard107db442004-06-22 18:48:46 +00001105#if defined(TARGET_HAS_SMC) || 1
bellardd720b932004-04-25 17:57:43 +00001106
bellard9fa3e852004-01-04 18:06:42 +00001107#if defined(CONFIG_USER_ONLY)
bellardfd6ce8f2003-05-14 19:00:11 +00001108 if (p->flags & PAGE_WRITE) {
pbrook53a59602006-03-25 19:31:22 +00001109 target_ulong addr;
1110 PageDesc *p2;
bellard9fa3e852004-01-04 18:06:42 +00001111 int prot;
1112
bellardfd6ce8f2003-05-14 19:00:11 +00001113 /* force the host page as non writable (writes will have a
1114 page fault + mprotect overhead) */
pbrook53a59602006-03-25 19:31:22 +00001115 page_addr &= qemu_host_page_mask;
bellardfd6ce8f2003-05-14 19:00:11 +00001116 prot = 0;
pbrook53a59602006-03-25 19:31:22 +00001117 for(addr = page_addr; addr < page_addr + qemu_host_page_size;
1118 addr += TARGET_PAGE_SIZE) {
1119
1120 p2 = page_find (addr >> TARGET_PAGE_BITS);
1121 if (!p2)
1122 continue;
1123 prot |= p2->flags;
1124 p2->flags &= ~PAGE_WRITE;
1125 page_get_flags(addr);
1126 }
ths5fafdf22007-09-16 21:08:06 +00001127 mprotect(g2h(page_addr), qemu_host_page_size,
bellardfd6ce8f2003-05-14 19:00:11 +00001128 (prot & PAGE_BITS) & ~PAGE_WRITE);
1129#ifdef DEBUG_TB_INVALIDATE
blueswir1ab3d1722007-11-04 07:31:40 +00001130 printf("protecting code page: 0x" TARGET_FMT_lx "\n",
pbrook53a59602006-03-25 19:31:22 +00001131 page_addr);
bellardfd6ce8f2003-05-14 19:00:11 +00001132#endif
bellardfd6ce8f2003-05-14 19:00:11 +00001133 }
bellard9fa3e852004-01-04 18:06:42 +00001134#else
1135 /* if some code is already present, then the pages are already
1136 protected. So we handle the case where only the first TB is
1137 allocated in a physical page */
1138 if (!last_first_tb) {
bellard6a00d602005-11-21 23:25:50 +00001139 tlb_protect_code(page_addr);
bellard9fa3e852004-01-04 18:06:42 +00001140 }
1141#endif
bellardd720b932004-04-25 17:57:43 +00001142
1143#endif /* TARGET_HAS_SMC */
bellardfd6ce8f2003-05-14 19:00:11 +00001144}
1145
1146/* Allocate a new translation block. Flush the translation buffer if
1147 too many translation blocks or too much generated code. */
bellardc27004e2005-01-03 23:35:10 +00001148TranslationBlock *tb_alloc(target_ulong pc)
bellardfd6ce8f2003-05-14 19:00:11 +00001149{
1150 TranslationBlock *tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001151
bellard26a5f132008-05-28 12:30:31 +00001152 if (nb_tbs >= code_gen_max_blocks ||
1153 (code_gen_ptr - code_gen_buffer) >= code_gen_buffer_max_size)
bellardd4e81642003-05-25 16:46:15 +00001154 return NULL;
bellardfd6ce8f2003-05-14 19:00:11 +00001155 tb = &tbs[nb_tbs++];
1156 tb->pc = pc;
bellardb448f2f2004-02-25 23:24:04 +00001157 tb->cflags = 0;
bellardd4e81642003-05-25 16:46:15 +00001158 return tb;
1159}
1160
pbrook2e70f6e2008-06-29 01:03:05 +00001161void tb_free(TranslationBlock *tb)
1162{
thsbf20dc02008-06-30 17:22:19 +00001163 /* In practice this is mostly used for single use temporary TB
pbrook2e70f6e2008-06-29 01:03:05 +00001164 Ignore the hard cases and just back up if this TB happens to
1165 be the last one generated. */
1166 if (nb_tbs > 0 && tb == &tbs[nb_tbs - 1]) {
1167 code_gen_ptr = tb->tc_ptr;
1168 nb_tbs--;
1169 }
1170}
1171
bellard9fa3e852004-01-04 18:06:42 +00001172/* add a new TB and link it to the physical page tables. phys_page2 is
1173 (-1) to indicate that only one page contains the TB. */
ths5fafdf22007-09-16 21:08:06 +00001174void tb_link_phys(TranslationBlock *tb,
bellard9fa3e852004-01-04 18:06:42 +00001175 target_ulong phys_pc, target_ulong phys_page2)
bellardd4e81642003-05-25 16:46:15 +00001176{
bellard9fa3e852004-01-04 18:06:42 +00001177 unsigned int h;
1178 TranslationBlock **ptb;
1179
pbrookc8a706f2008-06-02 16:16:42 +00001180 /* Grab the mmap lock to stop another thread invalidating this TB
1181 before we are done. */
1182 mmap_lock();
bellard9fa3e852004-01-04 18:06:42 +00001183 /* add in the physical hash table */
1184 h = tb_phys_hash_func(phys_pc);
1185 ptb = &tb_phys_hash[h];
1186 tb->phys_hash_next = *ptb;
1187 *ptb = tb;
bellardfd6ce8f2003-05-14 19:00:11 +00001188
1189 /* add in the page list */
bellard9fa3e852004-01-04 18:06:42 +00001190 tb_alloc_page(tb, 0, phys_pc & TARGET_PAGE_MASK);
1191 if (phys_page2 != -1)
1192 tb_alloc_page(tb, 1, phys_page2);
1193 else
1194 tb->page_addr[1] = -1;
bellard9fa3e852004-01-04 18:06:42 +00001195
bellardd4e81642003-05-25 16:46:15 +00001196 tb->jmp_first = (TranslationBlock *)((long)tb | 2);
1197 tb->jmp_next[0] = NULL;
1198 tb->jmp_next[1] = NULL;
1199
1200 /* init original jump addresses */
1201 if (tb->tb_next_offset[0] != 0xffff)
1202 tb_reset_jump(tb, 0);
1203 if (tb->tb_next_offset[1] != 0xffff)
1204 tb_reset_jump(tb, 1);
bellard8a40a182005-11-20 10:35:40 +00001205
1206#ifdef DEBUG_TB_CHECK
1207 tb_page_check();
1208#endif
pbrookc8a706f2008-06-02 16:16:42 +00001209 mmap_unlock();
bellardfd6ce8f2003-05-14 19:00:11 +00001210}
1211
bellarda513fe12003-05-27 23:29:48 +00001212/* find the TB 'tb' such that tb[0].tc_ptr <= tc_ptr <
1213 tb[1].tc_ptr. Return NULL if not found */
1214TranslationBlock *tb_find_pc(unsigned long tc_ptr)
1215{
1216 int m_min, m_max, m;
1217 unsigned long v;
1218 TranslationBlock *tb;
1219
1220 if (nb_tbs <= 0)
1221 return NULL;
1222 if (tc_ptr < (unsigned long)code_gen_buffer ||
1223 tc_ptr >= (unsigned long)code_gen_ptr)
1224 return NULL;
1225 /* binary search (cf Knuth) */
1226 m_min = 0;
1227 m_max = nb_tbs - 1;
1228 while (m_min <= m_max) {
1229 m = (m_min + m_max) >> 1;
1230 tb = &tbs[m];
1231 v = (unsigned long)tb->tc_ptr;
1232 if (v == tc_ptr)
1233 return tb;
1234 else if (tc_ptr < v) {
1235 m_max = m - 1;
1236 } else {
1237 m_min = m + 1;
1238 }
ths5fafdf22007-09-16 21:08:06 +00001239 }
bellarda513fe12003-05-27 23:29:48 +00001240 return &tbs[m_max];
1241}
bellard75012672003-06-21 13:11:07 +00001242
bellardea041c02003-06-25 16:16:50 +00001243static void tb_reset_jump_recursive(TranslationBlock *tb);
1244
1245static inline void tb_reset_jump_recursive2(TranslationBlock *tb, int n)
1246{
1247 TranslationBlock *tb1, *tb_next, **ptb;
1248 unsigned int n1;
1249
1250 tb1 = tb->jmp_next[n];
1251 if (tb1 != NULL) {
1252 /* find head of list */
1253 for(;;) {
1254 n1 = (long)tb1 & 3;
1255 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1256 if (n1 == 2)
1257 break;
1258 tb1 = tb1->jmp_next[n1];
1259 }
1260 /* we are now sure now that tb jumps to tb1 */
1261 tb_next = tb1;
1262
1263 /* remove tb from the jmp_first list */
1264 ptb = &tb_next->jmp_first;
1265 for(;;) {
1266 tb1 = *ptb;
1267 n1 = (long)tb1 & 3;
1268 tb1 = (TranslationBlock *)((long)tb1 & ~3);
1269 if (n1 == n && tb1 == tb)
1270 break;
1271 ptb = &tb1->jmp_next[n1];
1272 }
1273 *ptb = tb->jmp_next[n];
1274 tb->jmp_next[n] = NULL;
ths3b46e622007-09-17 08:09:54 +00001275
bellardea041c02003-06-25 16:16:50 +00001276 /* suppress the jump to next tb in generated code */
1277 tb_reset_jump(tb, n);
1278
bellard01243112004-01-04 15:48:17 +00001279 /* suppress jumps in the tb on which we could have jumped */
bellardea041c02003-06-25 16:16:50 +00001280 tb_reset_jump_recursive(tb_next);
1281 }
1282}
1283
1284static void tb_reset_jump_recursive(TranslationBlock *tb)
1285{
1286 tb_reset_jump_recursive2(tb, 0);
1287 tb_reset_jump_recursive2(tb, 1);
1288}
1289
bellard1fddef42005-04-17 19:16:13 +00001290#if defined(TARGET_HAS_ICE)
bellardd720b932004-04-25 17:57:43 +00001291static void breakpoint_invalidate(CPUState *env, target_ulong pc)
1292{
j_mayer9b3c35e2007-04-07 11:21:28 +00001293 target_phys_addr_t addr;
1294 target_ulong pd;
pbrookc2f07f82006-04-08 17:14:56 +00001295 ram_addr_t ram_addr;
1296 PhysPageDesc *p;
bellardd720b932004-04-25 17:57:43 +00001297
pbrookc2f07f82006-04-08 17:14:56 +00001298 addr = cpu_get_phys_page_debug(env, pc);
1299 p = phys_page_find(addr >> TARGET_PAGE_BITS);
1300 if (!p) {
1301 pd = IO_MEM_UNASSIGNED;
1302 } else {
1303 pd = p->phys_offset;
1304 }
1305 ram_addr = (pd & TARGET_PAGE_MASK) | (pc & ~TARGET_PAGE_MASK);
pbrook706cd4b2006-04-08 17:36:21 +00001306 tb_invalidate_phys_page_range(ram_addr, ram_addr + 1, 0);
bellardd720b932004-04-25 17:57:43 +00001307}
bellardc27004e2005-01-03 23:35:10 +00001308#endif
bellardd720b932004-04-25 17:57:43 +00001309
pbrook6658ffb2007-03-16 23:58:11 +00001310/* Add a watchpoint. */
aliguoria1d1bb32008-11-18 20:07:32 +00001311int cpu_watchpoint_insert(CPUState *env, target_ulong addr, target_ulong len,
1312 int flags, CPUWatchpoint **watchpoint)
pbrook6658ffb2007-03-16 23:58:11 +00001313{
aliguorib4051332008-11-18 20:14:20 +00001314 target_ulong len_mask = ~(len - 1);
aliguoric0ce9982008-11-25 22:13:57 +00001315 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001316
aliguorib4051332008-11-18 20:14:20 +00001317 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
1318 if ((len != 1 && len != 2 && len != 4 && len != 8) || (addr & ~len_mask)) {
1319 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
1320 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
1321 return -EINVAL;
1322 }
aliguoria1d1bb32008-11-18 20:07:32 +00001323 wp = qemu_malloc(sizeof(*wp));
pbrook6658ffb2007-03-16 23:58:11 +00001324
aliguoria1d1bb32008-11-18 20:07:32 +00001325 wp->vaddr = addr;
aliguorib4051332008-11-18 20:14:20 +00001326 wp->len_mask = len_mask;
aliguoria1d1bb32008-11-18 20:07:32 +00001327 wp->flags = flags;
1328
aliguori2dc9f412008-11-18 20:56:59 +00001329 /* keep all GDB-injected watchpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001330 if (flags & BP_GDB)
1331 TAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
1332 else
1333 TAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001334
pbrook6658ffb2007-03-16 23:58:11 +00001335 tlb_flush_page(env, addr);
aliguoria1d1bb32008-11-18 20:07:32 +00001336
1337 if (watchpoint)
1338 *watchpoint = wp;
1339 return 0;
pbrook6658ffb2007-03-16 23:58:11 +00001340}
1341
aliguoria1d1bb32008-11-18 20:07:32 +00001342/* Remove a specific watchpoint. */
1343int cpu_watchpoint_remove(CPUState *env, target_ulong addr, target_ulong len,
1344 int flags)
pbrook6658ffb2007-03-16 23:58:11 +00001345{
aliguorib4051332008-11-18 20:14:20 +00001346 target_ulong len_mask = ~(len - 1);
aliguoria1d1bb32008-11-18 20:07:32 +00001347 CPUWatchpoint *wp;
pbrook6658ffb2007-03-16 23:58:11 +00001348
aliguoric0ce9982008-11-25 22:13:57 +00001349 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00001350 if (addr == wp->vaddr && len_mask == wp->len_mask
aliguori6e140f22008-11-18 20:37:55 +00001351 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
aliguoria1d1bb32008-11-18 20:07:32 +00001352 cpu_watchpoint_remove_by_ref(env, wp);
pbrook6658ffb2007-03-16 23:58:11 +00001353 return 0;
1354 }
1355 }
aliguoria1d1bb32008-11-18 20:07:32 +00001356 return -ENOENT;
pbrook6658ffb2007-03-16 23:58:11 +00001357}
1358
aliguoria1d1bb32008-11-18 20:07:32 +00001359/* Remove a specific watchpoint by reference. */
1360void cpu_watchpoint_remove_by_ref(CPUState *env, CPUWatchpoint *watchpoint)
1361{
aliguoric0ce9982008-11-25 22:13:57 +00001362 TAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
edgar_igl7d03f822008-05-17 18:58:29 +00001363
aliguoria1d1bb32008-11-18 20:07:32 +00001364 tlb_flush_page(env, watchpoint->vaddr);
1365
1366 qemu_free(watchpoint);
edgar_igl7d03f822008-05-17 18:58:29 +00001367}
1368
aliguoria1d1bb32008-11-18 20:07:32 +00001369/* Remove all matching watchpoints. */
1370void cpu_watchpoint_remove_all(CPUState *env, int mask)
1371{
aliguoric0ce9982008-11-25 22:13:57 +00001372 CPUWatchpoint *wp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001373
aliguoric0ce9982008-11-25 22:13:57 +00001374 TAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001375 if (wp->flags & mask)
1376 cpu_watchpoint_remove_by_ref(env, wp);
aliguoric0ce9982008-11-25 22:13:57 +00001377 }
aliguoria1d1bb32008-11-18 20:07:32 +00001378}
1379
1380/* Add a breakpoint. */
1381int cpu_breakpoint_insert(CPUState *env, target_ulong pc, int flags,
1382 CPUBreakpoint **breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001383{
bellard1fddef42005-04-17 19:16:13 +00001384#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001385 CPUBreakpoint *bp;
ths3b46e622007-09-17 08:09:54 +00001386
aliguoria1d1bb32008-11-18 20:07:32 +00001387 bp = qemu_malloc(sizeof(*bp));
aliguoria1d1bb32008-11-18 20:07:32 +00001388
1389 bp->pc = pc;
1390 bp->flags = flags;
1391
aliguori2dc9f412008-11-18 20:56:59 +00001392 /* keep all GDB-injected breakpoints in front */
aliguoric0ce9982008-11-25 22:13:57 +00001393 if (flags & BP_GDB)
1394 TAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
1395 else
1396 TAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
aliguoria1d1bb32008-11-18 20:07:32 +00001397
1398 breakpoint_invalidate(env, pc);
1399
1400 if (breakpoint)
1401 *breakpoint = bp;
1402 return 0;
1403#else
1404 return -ENOSYS;
1405#endif
1406}
1407
1408/* Remove a specific breakpoint. */
1409int cpu_breakpoint_remove(CPUState *env, target_ulong pc, int flags)
1410{
1411#if defined(TARGET_HAS_ICE)
1412 CPUBreakpoint *bp;
1413
aliguoric0ce9982008-11-25 22:13:57 +00001414 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00001415 if (bp->pc == pc && bp->flags == flags) {
1416 cpu_breakpoint_remove_by_ref(env, bp);
bellard4c3a88a2003-07-26 12:06:08 +00001417 return 0;
aliguoria1d1bb32008-11-18 20:07:32 +00001418 }
bellard4c3a88a2003-07-26 12:06:08 +00001419 }
aliguoria1d1bb32008-11-18 20:07:32 +00001420 return -ENOENT;
bellard4c3a88a2003-07-26 12:06:08 +00001421#else
aliguoria1d1bb32008-11-18 20:07:32 +00001422 return -ENOSYS;
bellard4c3a88a2003-07-26 12:06:08 +00001423#endif
1424}
1425
aliguoria1d1bb32008-11-18 20:07:32 +00001426/* Remove a specific breakpoint by reference. */
1427void cpu_breakpoint_remove_by_ref(CPUState *env, CPUBreakpoint *breakpoint)
bellard4c3a88a2003-07-26 12:06:08 +00001428{
bellard1fddef42005-04-17 19:16:13 +00001429#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001430 TAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
bellardd720b932004-04-25 17:57:43 +00001431
aliguoria1d1bb32008-11-18 20:07:32 +00001432 breakpoint_invalidate(env, breakpoint->pc);
1433
1434 qemu_free(breakpoint);
1435#endif
1436}
1437
1438/* Remove all matching breakpoints. */
1439void cpu_breakpoint_remove_all(CPUState *env, int mask)
1440{
1441#if defined(TARGET_HAS_ICE)
aliguoric0ce9982008-11-25 22:13:57 +00001442 CPUBreakpoint *bp, *next;
aliguoria1d1bb32008-11-18 20:07:32 +00001443
aliguoric0ce9982008-11-25 22:13:57 +00001444 TAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
aliguoria1d1bb32008-11-18 20:07:32 +00001445 if (bp->flags & mask)
1446 cpu_breakpoint_remove_by_ref(env, bp);
aliguoric0ce9982008-11-25 22:13:57 +00001447 }
bellard4c3a88a2003-07-26 12:06:08 +00001448#endif
1449}
1450
bellardc33a3462003-07-29 20:50:33 +00001451/* enable or disable single step mode. EXCP_DEBUG is returned by the
1452 CPU loop after each instruction */
1453void cpu_single_step(CPUState *env, int enabled)
1454{
bellard1fddef42005-04-17 19:16:13 +00001455#if defined(TARGET_HAS_ICE)
bellardc33a3462003-07-29 20:50:33 +00001456 if (env->singlestep_enabled != enabled) {
1457 env->singlestep_enabled = enabled;
1458 /* must flush all the translated code to avoid inconsistancies */
bellard9fa3e852004-01-04 18:06:42 +00001459 /* XXX: only flush what is necessary */
bellard01243112004-01-04 15:48:17 +00001460 tb_flush(env);
bellardc33a3462003-07-29 20:50:33 +00001461 }
1462#endif
1463}
1464
bellard34865132003-10-05 14:28:56 +00001465/* enable or disable low levels log */
1466void cpu_set_log(int log_flags)
1467{
1468 loglevel = log_flags;
1469 if (loglevel && !logfile) {
pbrook11fcfab2007-07-01 18:21:11 +00001470 logfile = fopen(logfilename, log_append ? "a" : "w");
bellard34865132003-10-05 14:28:56 +00001471 if (!logfile) {
1472 perror(logfilename);
1473 _exit(1);
1474 }
bellard9fa3e852004-01-04 18:06:42 +00001475#if !defined(CONFIG_SOFTMMU)
1476 /* must avoid mmap() usage of glibc by setting a buffer "by hand" */
1477 {
blueswir1b55266b2008-09-20 08:07:15 +00001478 static char logfile_buf[4096];
bellard9fa3e852004-01-04 18:06:42 +00001479 setvbuf(logfile, logfile_buf, _IOLBF, sizeof(logfile_buf));
1480 }
1481#else
bellard34865132003-10-05 14:28:56 +00001482 setvbuf(logfile, NULL, _IOLBF, 0);
bellard9fa3e852004-01-04 18:06:42 +00001483#endif
pbrooke735b912007-06-30 13:53:24 +00001484 log_append = 1;
1485 }
1486 if (!loglevel && logfile) {
1487 fclose(logfile);
1488 logfile = NULL;
bellard34865132003-10-05 14:28:56 +00001489 }
1490}
1491
1492void cpu_set_log_filename(const char *filename)
1493{
1494 logfilename = strdup(filename);
pbrooke735b912007-06-30 13:53:24 +00001495 if (logfile) {
1496 fclose(logfile);
1497 logfile = NULL;
1498 }
1499 cpu_set_log(loglevel);
bellard34865132003-10-05 14:28:56 +00001500}
bellardc33a3462003-07-29 20:50:33 +00001501
bellard01243112004-01-04 15:48:17 +00001502/* mask must never be zero, except for A20 change call */
bellard68a79312003-06-30 13:12:32 +00001503void cpu_interrupt(CPUState *env, int mask)
bellardea041c02003-06-25 16:16:50 +00001504{
pbrookd5975362008-06-07 20:50:51 +00001505#if !defined(USE_NPTL)
bellardea041c02003-06-25 16:16:50 +00001506 TranslationBlock *tb;
aurel3215a51152008-03-28 22:29:15 +00001507 static spinlock_t interrupt_lock = SPIN_LOCK_UNLOCKED;
pbrookd5975362008-06-07 20:50:51 +00001508#endif
pbrook2e70f6e2008-06-29 01:03:05 +00001509 int old_mask;
bellard59817cc2004-02-16 22:01:13 +00001510
aurel32be214e62009-03-06 21:48:00 +00001511 if (mask & CPU_INTERRUPT_EXIT) {
1512 env->exit_request = 1;
1513 mask &= ~CPU_INTERRUPT_EXIT;
1514 }
1515
pbrook2e70f6e2008-06-29 01:03:05 +00001516 old_mask = env->interrupt_request;
bellard68a79312003-06-30 13:12:32 +00001517 env->interrupt_request |= mask;
pbrookd5975362008-06-07 20:50:51 +00001518#if defined(USE_NPTL)
1519 /* FIXME: TB unchaining isn't SMP safe. For now just ignore the
1520 problem and hope the cpu will stop of its own accord. For userspace
1521 emulation this often isn't actually as bad as it sounds. Often
1522 signals are used primarily to interrupt blocking syscalls. */
1523#else
pbrook2e70f6e2008-06-29 01:03:05 +00001524 if (use_icount) {
pbrook266910c2008-07-09 15:31:50 +00001525 env->icount_decr.u16.high = 0xffff;
pbrook2e70f6e2008-06-29 01:03:05 +00001526#ifndef CONFIG_USER_ONLY
pbrook2e70f6e2008-06-29 01:03:05 +00001527 if (!can_do_io(env)
aurel32be214e62009-03-06 21:48:00 +00001528 && (mask & ~old_mask) != 0) {
pbrook2e70f6e2008-06-29 01:03:05 +00001529 cpu_abort(env, "Raised interrupt while not in I/O function");
1530 }
1531#endif
1532 } else {
1533 tb = env->current_tb;
1534 /* if the cpu is currently executing code, we must unlink it and
1535 all the potentially executing TB */
1536 if (tb && !testandset(&interrupt_lock)) {
1537 env->current_tb = NULL;
1538 tb_reset_jump_recursive(tb);
1539 resetlock(&interrupt_lock);
1540 }
bellardea041c02003-06-25 16:16:50 +00001541 }
pbrookd5975362008-06-07 20:50:51 +00001542#endif
bellardea041c02003-06-25 16:16:50 +00001543}
1544
bellardb54ad042004-05-20 13:42:52 +00001545void cpu_reset_interrupt(CPUState *env, int mask)
1546{
1547 env->interrupt_request &= ~mask;
1548}
1549
blueswir1c7cd6a32008-10-02 18:27:46 +00001550const CPULogItem cpu_log_items[] = {
ths5fafdf22007-09-16 21:08:06 +00001551 { CPU_LOG_TB_OUT_ASM, "out_asm",
bellardf193c792004-03-21 17:06:25 +00001552 "show generated host assembly code for each compiled TB" },
1553 { CPU_LOG_TB_IN_ASM, "in_asm",
1554 "show target assembly code for each compiled TB" },
ths5fafdf22007-09-16 21:08:06 +00001555 { CPU_LOG_TB_OP, "op",
bellard57fec1f2008-02-01 10:50:11 +00001556 "show micro ops for each compiled TB" },
bellardf193c792004-03-21 17:06:25 +00001557 { CPU_LOG_TB_OP_OPT, "op_opt",
blueswir1e01a1152008-03-14 17:37:11 +00001558 "show micro ops "
1559#ifdef TARGET_I386
1560 "before eflags optimization and "
bellardf193c792004-03-21 17:06:25 +00001561#endif
blueswir1e01a1152008-03-14 17:37:11 +00001562 "after liveness analysis" },
bellardf193c792004-03-21 17:06:25 +00001563 { CPU_LOG_INT, "int",
1564 "show interrupts/exceptions in short format" },
1565 { CPU_LOG_EXEC, "exec",
1566 "show trace before each executed TB (lots of logs)" },
bellard9fddaa02004-05-21 12:59:32 +00001567 { CPU_LOG_TB_CPU, "cpu",
thse91c8a72007-06-03 13:35:16 +00001568 "show CPU state before block translation" },
bellardf193c792004-03-21 17:06:25 +00001569#ifdef TARGET_I386
1570 { CPU_LOG_PCALL, "pcall",
1571 "show protected mode far calls/returns/exceptions" },
aliguorieca1bdf2009-01-26 19:54:31 +00001572 { CPU_LOG_RESET, "cpu_reset",
1573 "show CPU state before CPU resets" },
bellardf193c792004-03-21 17:06:25 +00001574#endif
bellard8e3a9fd2004-10-09 17:32:58 +00001575#ifdef DEBUG_IOPORT
bellardfd872592004-05-12 19:11:15 +00001576 { CPU_LOG_IOPORT, "ioport",
1577 "show all i/o ports accesses" },
bellard8e3a9fd2004-10-09 17:32:58 +00001578#endif
bellardf193c792004-03-21 17:06:25 +00001579 { 0, NULL, NULL },
1580};
1581
1582static int cmp1(const char *s1, int n, const char *s2)
1583{
1584 if (strlen(s2) != n)
1585 return 0;
1586 return memcmp(s1, s2, n) == 0;
1587}
ths3b46e622007-09-17 08:09:54 +00001588
bellardf193c792004-03-21 17:06:25 +00001589/* takes a comma separated list of log masks. Return 0 if error. */
1590int cpu_str_to_log_mask(const char *str)
1591{
blueswir1c7cd6a32008-10-02 18:27:46 +00001592 const CPULogItem *item;
bellardf193c792004-03-21 17:06:25 +00001593 int mask;
1594 const char *p, *p1;
1595
1596 p = str;
1597 mask = 0;
1598 for(;;) {
1599 p1 = strchr(p, ',');
1600 if (!p1)
1601 p1 = p + strlen(p);
bellard8e3a9fd2004-10-09 17:32:58 +00001602 if(cmp1(p,p1-p,"all")) {
1603 for(item = cpu_log_items; item->mask != 0; item++) {
1604 mask |= item->mask;
1605 }
1606 } else {
bellardf193c792004-03-21 17:06:25 +00001607 for(item = cpu_log_items; item->mask != 0; item++) {
1608 if (cmp1(p, p1 - p, item->name))
1609 goto found;
1610 }
1611 return 0;
bellard8e3a9fd2004-10-09 17:32:58 +00001612 }
bellardf193c792004-03-21 17:06:25 +00001613 found:
1614 mask |= item->mask;
1615 if (*p1 != ',')
1616 break;
1617 p = p1 + 1;
1618 }
1619 return mask;
1620}
bellardea041c02003-06-25 16:16:50 +00001621
bellard75012672003-06-21 13:11:07 +00001622void cpu_abort(CPUState *env, const char *fmt, ...)
1623{
1624 va_list ap;
pbrook493ae1f2007-11-23 16:53:59 +00001625 va_list ap2;
bellard75012672003-06-21 13:11:07 +00001626
1627 va_start(ap, fmt);
pbrook493ae1f2007-11-23 16:53:59 +00001628 va_copy(ap2, ap);
bellard75012672003-06-21 13:11:07 +00001629 fprintf(stderr, "qemu: fatal: ");
1630 vfprintf(stderr, fmt, ap);
1631 fprintf(stderr, "\n");
1632#ifdef TARGET_I386
bellard7fe48482004-10-09 18:08:01 +00001633 cpu_dump_state(env, stderr, fprintf, X86_DUMP_FPU | X86_DUMP_CCOP);
1634#else
1635 cpu_dump_state(env, stderr, fprintf, 0);
bellard75012672003-06-21 13:11:07 +00001636#endif
aliguori93fcfe32009-01-15 22:34:14 +00001637 if (qemu_log_enabled()) {
1638 qemu_log("qemu: fatal: ");
1639 qemu_log_vprintf(fmt, ap2);
1640 qemu_log("\n");
j_mayerf9373292007-09-29 12:18:20 +00001641#ifdef TARGET_I386
aliguori93fcfe32009-01-15 22:34:14 +00001642 log_cpu_state(env, X86_DUMP_FPU | X86_DUMP_CCOP);
j_mayerf9373292007-09-29 12:18:20 +00001643#else
aliguori93fcfe32009-01-15 22:34:14 +00001644 log_cpu_state(env, 0);
j_mayerf9373292007-09-29 12:18:20 +00001645#endif
aliguori31b1a7b2009-01-15 22:35:09 +00001646 qemu_log_flush();
aliguori93fcfe32009-01-15 22:34:14 +00001647 qemu_log_close();
balrog924edca2007-06-10 14:07:13 +00001648 }
pbrook493ae1f2007-11-23 16:53:59 +00001649 va_end(ap2);
j_mayerf9373292007-09-29 12:18:20 +00001650 va_end(ap);
bellard75012672003-06-21 13:11:07 +00001651 abort();
1652}
1653
thsc5be9f02007-02-28 20:20:53 +00001654CPUState *cpu_copy(CPUState *env)
1655{
ths01ba9812007-12-09 02:22:57 +00001656 CPUState *new_env = cpu_init(env->cpu_model_str);
thsc5be9f02007-02-28 20:20:53 +00001657 CPUState *next_cpu = new_env->next_cpu;
1658 int cpu_index = new_env->cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001659#if defined(TARGET_HAS_ICE)
1660 CPUBreakpoint *bp;
1661 CPUWatchpoint *wp;
1662#endif
1663
thsc5be9f02007-02-28 20:20:53 +00001664 memcpy(new_env, env, sizeof(CPUState));
aliguori5a38f082009-01-15 20:16:51 +00001665
1666 /* Preserve chaining and index. */
thsc5be9f02007-02-28 20:20:53 +00001667 new_env->next_cpu = next_cpu;
1668 new_env->cpu_index = cpu_index;
aliguori5a38f082009-01-15 20:16:51 +00001669
1670 /* Clone all break/watchpoints.
1671 Note: Once we support ptrace with hw-debug register access, make sure
1672 BP_CPU break/watchpoints are handled correctly on clone. */
1673 TAILQ_INIT(&env->breakpoints);
1674 TAILQ_INIT(&env->watchpoints);
1675#if defined(TARGET_HAS_ICE)
1676 TAILQ_FOREACH(bp, &env->breakpoints, entry) {
1677 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
1678 }
1679 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
1680 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
1681 wp->flags, NULL);
1682 }
1683#endif
1684
thsc5be9f02007-02-28 20:20:53 +00001685 return new_env;
1686}
1687
bellard01243112004-01-04 15:48:17 +00001688#if !defined(CONFIG_USER_ONLY)
1689
edgar_igl5c751e92008-05-06 08:44:21 +00001690static inline void tlb_flush_jmp_cache(CPUState *env, target_ulong addr)
1691{
1692 unsigned int i;
1693
1694 /* Discard jump cache entries for any tb which might potentially
1695 overlap the flushed page. */
1696 i = tb_jmp_cache_hash_page(addr - TARGET_PAGE_SIZE);
1697 memset (&env->tb_jmp_cache[i], 0,
1698 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1699
1700 i = tb_jmp_cache_hash_page(addr);
1701 memset (&env->tb_jmp_cache[i], 0,
1702 TB_JMP_PAGE_SIZE * sizeof(TranslationBlock *));
1703}
1704
bellardee8b7022004-02-03 23:35:10 +00001705/* NOTE: if flush_global is true, also flush global entries (not
1706 implemented yet) */
1707void tlb_flush(CPUState *env, int flush_global)
bellard33417e72003-08-10 21:47:01 +00001708{
bellard33417e72003-08-10 21:47:01 +00001709 int i;
bellard01243112004-01-04 15:48:17 +00001710
bellard9fa3e852004-01-04 18:06:42 +00001711#if defined(DEBUG_TLB)
1712 printf("tlb_flush:\n");
1713#endif
bellard01243112004-01-04 15:48:17 +00001714 /* must reset current TB so that interrupts cannot modify the
1715 links while we are modifying them */
1716 env->current_tb = NULL;
1717
bellard33417e72003-08-10 21:47:01 +00001718 for(i = 0; i < CPU_TLB_SIZE; i++) {
bellard84b7b8e2005-11-28 21:19:04 +00001719 env->tlb_table[0][i].addr_read = -1;
1720 env->tlb_table[0][i].addr_write = -1;
1721 env->tlb_table[0][i].addr_code = -1;
1722 env->tlb_table[1][i].addr_read = -1;
1723 env->tlb_table[1][i].addr_write = -1;
1724 env->tlb_table[1][i].addr_code = -1;
j_mayer6fa4cea2007-04-05 06:43:27 +00001725#if (NB_MMU_MODES >= 3)
1726 env->tlb_table[2][i].addr_read = -1;
1727 env->tlb_table[2][i].addr_write = -1;
1728 env->tlb_table[2][i].addr_code = -1;
1729#if (NB_MMU_MODES == 4)
1730 env->tlb_table[3][i].addr_read = -1;
1731 env->tlb_table[3][i].addr_write = -1;
1732 env->tlb_table[3][i].addr_code = -1;
1733#endif
1734#endif
bellard33417e72003-08-10 21:47:01 +00001735 }
bellard9fa3e852004-01-04 18:06:42 +00001736
bellard8a40a182005-11-20 10:35:40 +00001737 memset (env->tb_jmp_cache, 0, TB_JMP_CACHE_SIZE * sizeof (void *));
bellard9fa3e852004-01-04 18:06:42 +00001738
bellard0a962c02005-02-10 22:00:27 +00001739#ifdef USE_KQEMU
1740 if (env->kqemu_enabled) {
1741 kqemu_flush(env, flush_global);
1742 }
1743#endif
bellarde3db7222005-01-26 22:00:47 +00001744 tlb_flush_count++;
bellard33417e72003-08-10 21:47:01 +00001745}
1746
bellard274da6b2004-05-20 21:56:27 +00001747static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr)
bellard61382a52003-10-27 21:22:23 +00001748{
ths5fafdf22007-09-16 21:08:06 +00001749 if (addr == (tlb_entry->addr_read &
bellard84b7b8e2005-11-28 21:19:04 +00001750 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001751 addr == (tlb_entry->addr_write &
bellard84b7b8e2005-11-28 21:19:04 +00001752 (TARGET_PAGE_MASK | TLB_INVALID_MASK)) ||
ths5fafdf22007-09-16 21:08:06 +00001753 addr == (tlb_entry->addr_code &
bellard84b7b8e2005-11-28 21:19:04 +00001754 (TARGET_PAGE_MASK | TLB_INVALID_MASK))) {
1755 tlb_entry->addr_read = -1;
1756 tlb_entry->addr_write = -1;
1757 tlb_entry->addr_code = -1;
1758 }
bellard61382a52003-10-27 21:22:23 +00001759}
1760
bellard2e126692004-04-25 21:28:44 +00001761void tlb_flush_page(CPUState *env, target_ulong addr)
bellard33417e72003-08-10 21:47:01 +00001762{
bellard8a40a182005-11-20 10:35:40 +00001763 int i;
bellard01243112004-01-04 15:48:17 +00001764
bellard9fa3e852004-01-04 18:06:42 +00001765#if defined(DEBUG_TLB)
bellard108c49b2005-07-24 12:55:09 +00001766 printf("tlb_flush_page: " TARGET_FMT_lx "\n", addr);
bellard9fa3e852004-01-04 18:06:42 +00001767#endif
bellard01243112004-01-04 15:48:17 +00001768 /* must reset current TB so that interrupts cannot modify the
1769 links while we are modifying them */
1770 env->current_tb = NULL;
bellard33417e72003-08-10 21:47:01 +00001771
bellard61382a52003-10-27 21:22:23 +00001772 addr &= TARGET_PAGE_MASK;
bellard33417e72003-08-10 21:47:01 +00001773 i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
bellard84b7b8e2005-11-28 21:19:04 +00001774 tlb_flush_entry(&env->tlb_table[0][i], addr);
1775 tlb_flush_entry(&env->tlb_table[1][i], addr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001776#if (NB_MMU_MODES >= 3)
1777 tlb_flush_entry(&env->tlb_table[2][i], addr);
1778#if (NB_MMU_MODES == 4)
1779 tlb_flush_entry(&env->tlb_table[3][i], addr);
1780#endif
1781#endif
bellard01243112004-01-04 15:48:17 +00001782
edgar_igl5c751e92008-05-06 08:44:21 +00001783 tlb_flush_jmp_cache(env, addr);
bellard9fa3e852004-01-04 18:06:42 +00001784
bellard0a962c02005-02-10 22:00:27 +00001785#ifdef USE_KQEMU
1786 if (env->kqemu_enabled) {
1787 kqemu_flush_page(env, addr);
1788 }
1789#endif
bellard9fa3e852004-01-04 18:06:42 +00001790}
1791
bellard9fa3e852004-01-04 18:06:42 +00001792/* update the TLBs so that writes to code in the virtual page 'addr'
1793 can be detected */
bellard6a00d602005-11-21 23:25:50 +00001794static void tlb_protect_code(ram_addr_t ram_addr)
bellard61382a52003-10-27 21:22:23 +00001795{
ths5fafdf22007-09-16 21:08:06 +00001796 cpu_physical_memory_reset_dirty(ram_addr,
bellard6a00d602005-11-21 23:25:50 +00001797 ram_addr + TARGET_PAGE_SIZE,
1798 CODE_DIRTY_FLAG);
bellard9fa3e852004-01-04 18:06:42 +00001799}
1800
bellard9fa3e852004-01-04 18:06:42 +00001801/* update the TLB so that writes in physical page 'phys_addr' are no longer
bellard3a7d9292005-08-21 09:26:42 +00001802 tested for self modifying code */
ths5fafdf22007-09-16 21:08:06 +00001803static void tlb_unprotect_code_phys(CPUState *env, ram_addr_t ram_addr,
bellard3a7d9292005-08-21 09:26:42 +00001804 target_ulong vaddr)
bellard9fa3e852004-01-04 18:06:42 +00001805{
bellard3a7d9292005-08-21 09:26:42 +00001806 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] |= CODE_DIRTY_FLAG;
bellard1ccde1c2004-02-06 19:46:14 +00001807}
1808
ths5fafdf22007-09-16 21:08:06 +00001809static inline void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry,
bellard1ccde1c2004-02-06 19:46:14 +00001810 unsigned long start, unsigned long length)
1811{
1812 unsigned long addr;
bellard84b7b8e2005-11-28 21:19:04 +00001813 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
1814 addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend;
bellard1ccde1c2004-02-06 19:46:14 +00001815 if ((addr - start) < length) {
pbrook0f459d12008-06-09 00:20:13 +00001816 tlb_entry->addr_write = (tlb_entry->addr_write & TARGET_PAGE_MASK) | TLB_NOTDIRTY;
bellard1ccde1c2004-02-06 19:46:14 +00001817 }
1818 }
1819}
1820
bellard3a7d9292005-08-21 09:26:42 +00001821void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard0a962c02005-02-10 22:00:27 +00001822 int dirty_flags)
bellard1ccde1c2004-02-06 19:46:14 +00001823{
1824 CPUState *env;
bellard4f2ac232004-04-26 19:44:02 +00001825 unsigned long length, start1;
bellard0a962c02005-02-10 22:00:27 +00001826 int i, mask, len;
1827 uint8_t *p;
bellard1ccde1c2004-02-06 19:46:14 +00001828
1829 start &= TARGET_PAGE_MASK;
1830 end = TARGET_PAGE_ALIGN(end);
1831
1832 length = end - start;
1833 if (length == 0)
1834 return;
bellard0a962c02005-02-10 22:00:27 +00001835 len = length >> TARGET_PAGE_BITS;
bellard3a7d9292005-08-21 09:26:42 +00001836#ifdef USE_KQEMU
bellard6a00d602005-11-21 23:25:50 +00001837 /* XXX: should not depend on cpu context */
1838 env = first_cpu;
bellard3a7d9292005-08-21 09:26:42 +00001839 if (env->kqemu_enabled) {
bellardf23db162005-08-21 19:12:28 +00001840 ram_addr_t addr;
1841 addr = start;
1842 for(i = 0; i < len; i++) {
1843 kqemu_set_notdirty(env, addr);
1844 addr += TARGET_PAGE_SIZE;
1845 }
bellard3a7d9292005-08-21 09:26:42 +00001846 }
1847#endif
bellardf23db162005-08-21 19:12:28 +00001848 mask = ~dirty_flags;
1849 p = phys_ram_dirty + (start >> TARGET_PAGE_BITS);
1850 for(i = 0; i < len; i++)
1851 p[i] &= mask;
1852
bellard1ccde1c2004-02-06 19:46:14 +00001853 /* we modify the TLB cache so that the dirty bit will be set again
1854 when accessing the range */
bellard59817cc2004-02-16 22:01:13 +00001855 start1 = start + (unsigned long)phys_ram_base;
bellard6a00d602005-11-21 23:25:50 +00001856 for(env = first_cpu; env != NULL; env = env->next_cpu) {
1857 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001858 tlb_reset_dirty_range(&env->tlb_table[0][i], start1, length);
bellard6a00d602005-11-21 23:25:50 +00001859 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001860 tlb_reset_dirty_range(&env->tlb_table[1][i], start1, length);
j_mayer6fa4cea2007-04-05 06:43:27 +00001861#if (NB_MMU_MODES >= 3)
1862 for(i = 0; i < CPU_TLB_SIZE; i++)
1863 tlb_reset_dirty_range(&env->tlb_table[2][i], start1, length);
1864#if (NB_MMU_MODES == 4)
1865 for(i = 0; i < CPU_TLB_SIZE; i++)
1866 tlb_reset_dirty_range(&env->tlb_table[3][i], start1, length);
1867#endif
1868#endif
bellard6a00d602005-11-21 23:25:50 +00001869 }
bellard1ccde1c2004-02-06 19:46:14 +00001870}
1871
aliguori74576192008-10-06 14:02:03 +00001872int cpu_physical_memory_set_dirty_tracking(int enable)
1873{
1874 in_migration = enable;
1875 return 0;
1876}
1877
1878int cpu_physical_memory_get_dirty_tracking(void)
1879{
1880 return in_migration;
1881}
1882
aliguori2bec46d2008-11-24 20:21:41 +00001883void cpu_physical_sync_dirty_bitmap(target_phys_addr_t start_addr, target_phys_addr_t end_addr)
1884{
1885 if (kvm_enabled())
1886 kvm_physical_sync_dirty_bitmap(start_addr, end_addr);
1887}
1888
bellard3a7d9292005-08-21 09:26:42 +00001889static inline void tlb_update_dirty(CPUTLBEntry *tlb_entry)
1890{
1891 ram_addr_t ram_addr;
1892
bellard84b7b8e2005-11-28 21:19:04 +00001893 if ((tlb_entry->addr_write & ~TARGET_PAGE_MASK) == IO_MEM_RAM) {
ths5fafdf22007-09-16 21:08:06 +00001894 ram_addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) +
bellard3a7d9292005-08-21 09:26:42 +00001895 tlb_entry->addend - (unsigned long)phys_ram_base;
1896 if (!cpu_physical_memory_is_dirty(ram_addr)) {
pbrook0f459d12008-06-09 00:20:13 +00001897 tlb_entry->addr_write |= TLB_NOTDIRTY;
bellard3a7d9292005-08-21 09:26:42 +00001898 }
1899 }
1900}
1901
1902/* update the TLB according to the current state of the dirty bits */
1903void cpu_tlb_update_dirty(CPUState *env)
1904{
1905 int i;
1906 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001907 tlb_update_dirty(&env->tlb_table[0][i]);
bellard3a7d9292005-08-21 09:26:42 +00001908 for(i = 0; i < CPU_TLB_SIZE; i++)
bellard84b7b8e2005-11-28 21:19:04 +00001909 tlb_update_dirty(&env->tlb_table[1][i]);
j_mayer6fa4cea2007-04-05 06:43:27 +00001910#if (NB_MMU_MODES >= 3)
1911 for(i = 0; i < CPU_TLB_SIZE; i++)
1912 tlb_update_dirty(&env->tlb_table[2][i]);
1913#if (NB_MMU_MODES == 4)
1914 for(i = 0; i < CPU_TLB_SIZE; i++)
1915 tlb_update_dirty(&env->tlb_table[3][i]);
1916#endif
1917#endif
bellard3a7d9292005-08-21 09:26:42 +00001918}
1919
pbrook0f459d12008-06-09 00:20:13 +00001920static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001921{
pbrook0f459d12008-06-09 00:20:13 +00001922 if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY))
1923 tlb_entry->addr_write = vaddr;
bellard1ccde1c2004-02-06 19:46:14 +00001924}
1925
pbrook0f459d12008-06-09 00:20:13 +00001926/* update the TLB corresponding to virtual page vaddr
1927 so that it is no longer dirty */
1928static inline void tlb_set_dirty(CPUState *env, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00001929{
bellard1ccde1c2004-02-06 19:46:14 +00001930 int i;
1931
pbrook0f459d12008-06-09 00:20:13 +00001932 vaddr &= TARGET_PAGE_MASK;
bellard1ccde1c2004-02-06 19:46:14 +00001933 i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
pbrook0f459d12008-06-09 00:20:13 +00001934 tlb_set_dirty1(&env->tlb_table[0][i], vaddr);
1935 tlb_set_dirty1(&env->tlb_table[1][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001936#if (NB_MMU_MODES >= 3)
pbrook0f459d12008-06-09 00:20:13 +00001937 tlb_set_dirty1(&env->tlb_table[2][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001938#if (NB_MMU_MODES == 4)
pbrook0f459d12008-06-09 00:20:13 +00001939 tlb_set_dirty1(&env->tlb_table[3][i], vaddr);
j_mayer6fa4cea2007-04-05 06:43:27 +00001940#endif
1941#endif
bellard9fa3e852004-01-04 18:06:42 +00001942}
1943
bellard59817cc2004-02-16 22:01:13 +00001944/* add a new TLB entry. At most one entry for a given virtual address
1945 is permitted. Return 0 if OK or 2 if the page could not be mapped
1946 (can only happen in non SOFTMMU mode for I/O pages or pages
1947 conflicting with the host address space). */
ths5fafdf22007-09-16 21:08:06 +00001948int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
1949 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00001950 int mmu_idx, int is_softmmu)
bellard9fa3e852004-01-04 18:06:42 +00001951{
bellard92e873b2004-05-21 14:52:29 +00001952 PhysPageDesc *p;
bellard4f2ac232004-04-26 19:44:02 +00001953 unsigned long pd;
bellard9fa3e852004-01-04 18:06:42 +00001954 unsigned int index;
bellard4f2ac232004-04-26 19:44:02 +00001955 target_ulong address;
pbrook0f459d12008-06-09 00:20:13 +00001956 target_ulong code_address;
bellard108c49b2005-07-24 12:55:09 +00001957 target_phys_addr_t addend;
bellard9fa3e852004-01-04 18:06:42 +00001958 int ret;
bellard84b7b8e2005-11-28 21:19:04 +00001959 CPUTLBEntry *te;
aliguoria1d1bb32008-11-18 20:07:32 +00001960 CPUWatchpoint *wp;
pbrook0f459d12008-06-09 00:20:13 +00001961 target_phys_addr_t iotlb;
bellard9fa3e852004-01-04 18:06:42 +00001962
bellard92e873b2004-05-21 14:52:29 +00001963 p = phys_page_find(paddr >> TARGET_PAGE_BITS);
bellard9fa3e852004-01-04 18:06:42 +00001964 if (!p) {
1965 pd = IO_MEM_UNASSIGNED;
bellard9fa3e852004-01-04 18:06:42 +00001966 } else {
1967 pd = p->phys_offset;
bellard9fa3e852004-01-04 18:06:42 +00001968 }
1969#if defined(DEBUG_TLB)
j_mayer6ebbf392007-10-14 07:07:08 +00001970 printf("tlb_set_page: vaddr=" TARGET_FMT_lx " paddr=0x%08x prot=%x idx=%d smmu=%d pd=0x%08lx\n",
1971 vaddr, (int)paddr, prot, mmu_idx, is_softmmu, pd);
bellard9fa3e852004-01-04 18:06:42 +00001972#endif
1973
1974 ret = 0;
pbrook0f459d12008-06-09 00:20:13 +00001975 address = vaddr;
1976 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
1977 /* IO memory case (romd handled later) */
1978 address |= TLB_MMIO;
1979 }
1980 addend = (unsigned long)phys_ram_base + (pd & TARGET_PAGE_MASK);
1981 if ((pd & ~TARGET_PAGE_MASK) <= IO_MEM_ROM) {
1982 /* Normal RAM. */
1983 iotlb = pd & TARGET_PAGE_MASK;
1984 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM)
1985 iotlb |= IO_MEM_NOTDIRTY;
1986 else
1987 iotlb |= IO_MEM_ROM;
1988 } else {
1989 /* IO handlers are currently passed a phsical address.
1990 It would be nice to pass an offset from the base address
1991 of that region. This would avoid having to special case RAM,
1992 and avoid full address decoding in every device.
1993 We can't use the high bits of pd for this because
1994 IO_MEM_ROMD uses these as a ram address. */
pbrook8da3ff12008-12-01 18:59:50 +00001995 iotlb = (pd & ~TARGET_PAGE_MASK);
1996 if (p) {
pbrook8da3ff12008-12-01 18:59:50 +00001997 iotlb += p->region_offset;
1998 } else {
1999 iotlb += paddr;
2000 }
pbrook0f459d12008-06-09 00:20:13 +00002001 }
pbrook6658ffb2007-03-16 23:58:11 +00002002
pbrook0f459d12008-06-09 00:20:13 +00002003 code_address = address;
2004 /* Make accesses to pages with watchpoints go via the
2005 watchpoint trap routines. */
aliguoric0ce9982008-11-25 22:13:57 +00002006 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguoria1d1bb32008-11-18 20:07:32 +00002007 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
pbrook0f459d12008-06-09 00:20:13 +00002008 iotlb = io_mem_watch + paddr;
2009 /* TODO: The memory case can be optimized by not trapping
2010 reads of pages with a write breakpoint. */
2011 address |= TLB_MMIO;
pbrook6658ffb2007-03-16 23:58:11 +00002012 }
pbrook0f459d12008-06-09 00:20:13 +00002013 }
balrogd79acba2007-06-26 20:01:13 +00002014
pbrook0f459d12008-06-09 00:20:13 +00002015 index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
2016 env->iotlb[mmu_idx][index] = iotlb - vaddr;
2017 te = &env->tlb_table[mmu_idx][index];
2018 te->addend = addend - vaddr;
2019 if (prot & PAGE_READ) {
2020 te->addr_read = address;
2021 } else {
2022 te->addr_read = -1;
2023 }
edgar_igl5c751e92008-05-06 08:44:21 +00002024
pbrook0f459d12008-06-09 00:20:13 +00002025 if (prot & PAGE_EXEC) {
2026 te->addr_code = code_address;
2027 } else {
2028 te->addr_code = -1;
2029 }
2030 if (prot & PAGE_WRITE) {
2031 if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_ROM ||
2032 (pd & IO_MEM_ROMD)) {
2033 /* Write access calls the I/O callback. */
2034 te->addr_write = address | TLB_MMIO;
2035 } else if ((pd & ~TARGET_PAGE_MASK) == IO_MEM_RAM &&
2036 !cpu_physical_memory_is_dirty(pd)) {
2037 te->addr_write = address | TLB_NOTDIRTY;
bellard84b7b8e2005-11-28 21:19:04 +00002038 } else {
pbrook0f459d12008-06-09 00:20:13 +00002039 te->addr_write = address;
bellard9fa3e852004-01-04 18:06:42 +00002040 }
pbrook0f459d12008-06-09 00:20:13 +00002041 } else {
2042 te->addr_write = -1;
bellard9fa3e852004-01-04 18:06:42 +00002043 }
bellard9fa3e852004-01-04 18:06:42 +00002044 return ret;
2045}
2046
bellard01243112004-01-04 15:48:17 +00002047#else
2048
bellardee8b7022004-02-03 23:35:10 +00002049void tlb_flush(CPUState *env, int flush_global)
bellard01243112004-01-04 15:48:17 +00002050{
2051}
2052
bellard2e126692004-04-25 21:28:44 +00002053void tlb_flush_page(CPUState *env, target_ulong addr)
bellard01243112004-01-04 15:48:17 +00002054{
2055}
2056
ths5fafdf22007-09-16 21:08:06 +00002057int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
2058 target_phys_addr_t paddr, int prot,
j_mayer6ebbf392007-10-14 07:07:08 +00002059 int mmu_idx, int is_softmmu)
bellard33417e72003-08-10 21:47:01 +00002060{
bellard9fa3e852004-01-04 18:06:42 +00002061 return 0;
2062}
bellard33417e72003-08-10 21:47:01 +00002063
bellard9fa3e852004-01-04 18:06:42 +00002064/* dump memory mappings */
2065void page_dump(FILE *f)
2066{
2067 unsigned long start, end;
2068 int i, j, prot, prot1;
2069 PageDesc *p;
2070
2071 fprintf(f, "%-8s %-8s %-8s %s\n",
2072 "start", "end", "size", "prot");
2073 start = -1;
2074 end = -1;
2075 prot = 0;
2076 for(i = 0; i <= L1_SIZE; i++) {
2077 if (i < L1_SIZE)
2078 p = l1_map[i];
2079 else
2080 p = NULL;
2081 for(j = 0;j < L2_SIZE; j++) {
2082 if (!p)
2083 prot1 = 0;
2084 else
2085 prot1 = p[j].flags;
2086 if (prot1 != prot) {
2087 end = (i << (32 - L1_BITS)) | (j << TARGET_PAGE_BITS);
2088 if (start != -1) {
2089 fprintf(f, "%08lx-%08lx %08lx %c%c%c\n",
ths5fafdf22007-09-16 21:08:06 +00002090 start, end, end - start,
bellard9fa3e852004-01-04 18:06:42 +00002091 prot & PAGE_READ ? 'r' : '-',
2092 prot & PAGE_WRITE ? 'w' : '-',
2093 prot & PAGE_EXEC ? 'x' : '-');
2094 }
2095 if (prot1 != 0)
2096 start = end;
2097 else
2098 start = -1;
2099 prot = prot1;
2100 }
2101 if (!p)
2102 break;
2103 }
bellard33417e72003-08-10 21:47:01 +00002104 }
bellard33417e72003-08-10 21:47:01 +00002105}
2106
pbrook53a59602006-03-25 19:31:22 +00002107int page_get_flags(target_ulong address)
bellard33417e72003-08-10 21:47:01 +00002108{
bellard9fa3e852004-01-04 18:06:42 +00002109 PageDesc *p;
2110
2111 p = page_find(address >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002112 if (!p)
bellard9fa3e852004-01-04 18:06:42 +00002113 return 0;
2114 return p->flags;
bellard33417e72003-08-10 21:47:01 +00002115}
2116
bellard9fa3e852004-01-04 18:06:42 +00002117/* modify the flags of a page and invalidate the code if
2118 necessary. The flag PAGE_WRITE_ORG is positionned automatically
2119 depending on PAGE_WRITE */
pbrook53a59602006-03-25 19:31:22 +00002120void page_set_flags(target_ulong start, target_ulong end, int flags)
bellard9fa3e852004-01-04 18:06:42 +00002121{
2122 PageDesc *p;
pbrook53a59602006-03-25 19:31:22 +00002123 target_ulong addr;
bellard9fa3e852004-01-04 18:06:42 +00002124
pbrookc8a706f2008-06-02 16:16:42 +00002125 /* mmap_lock should already be held. */
bellard9fa3e852004-01-04 18:06:42 +00002126 start = start & TARGET_PAGE_MASK;
2127 end = TARGET_PAGE_ALIGN(end);
2128 if (flags & PAGE_WRITE)
2129 flags |= PAGE_WRITE_ORG;
bellard9fa3e852004-01-04 18:06:42 +00002130 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2131 p = page_find_alloc(addr >> TARGET_PAGE_BITS);
pbrook17e23772008-06-09 13:47:45 +00002132 /* We may be called for host regions that are outside guest
2133 address space. */
2134 if (!p)
2135 return;
bellard9fa3e852004-01-04 18:06:42 +00002136 /* if the write protection is set, then we invalidate the code
2137 inside */
ths5fafdf22007-09-16 21:08:06 +00002138 if (!(p->flags & PAGE_WRITE) &&
bellard9fa3e852004-01-04 18:06:42 +00002139 (flags & PAGE_WRITE) &&
2140 p->first_tb) {
bellardd720b932004-04-25 17:57:43 +00002141 tb_invalidate_phys_page(addr, 0, NULL);
bellard9fa3e852004-01-04 18:06:42 +00002142 }
2143 p->flags = flags;
2144 }
bellard9fa3e852004-01-04 18:06:42 +00002145}
2146
ths3d97b402007-11-02 19:02:07 +00002147int page_check_range(target_ulong start, target_ulong len, int flags)
2148{
2149 PageDesc *p;
2150 target_ulong end;
2151 target_ulong addr;
2152
balrog55f280c2008-10-28 10:24:11 +00002153 if (start + len < start)
2154 /* we've wrapped around */
2155 return -1;
2156
ths3d97b402007-11-02 19:02:07 +00002157 end = TARGET_PAGE_ALIGN(start+len); /* must do before we loose bits in the next step */
2158 start = start & TARGET_PAGE_MASK;
2159
ths3d97b402007-11-02 19:02:07 +00002160 for(addr = start; addr < end; addr += TARGET_PAGE_SIZE) {
2161 p = page_find(addr >> TARGET_PAGE_BITS);
2162 if( !p )
2163 return -1;
2164 if( !(p->flags & PAGE_VALID) )
2165 return -1;
2166
bellarddae32702007-11-14 10:51:00 +00002167 if ((flags & PAGE_READ) && !(p->flags & PAGE_READ))
ths3d97b402007-11-02 19:02:07 +00002168 return -1;
bellarddae32702007-11-14 10:51:00 +00002169 if (flags & PAGE_WRITE) {
2170 if (!(p->flags & PAGE_WRITE_ORG))
2171 return -1;
2172 /* unprotect the page if it was put read-only because it
2173 contains translated code */
2174 if (!(p->flags & PAGE_WRITE)) {
2175 if (!page_unprotect(addr, 0, NULL))
2176 return -1;
2177 }
2178 return 0;
2179 }
ths3d97b402007-11-02 19:02:07 +00002180 }
2181 return 0;
2182}
2183
bellard9fa3e852004-01-04 18:06:42 +00002184/* called from signal handler: invalidate the code and unprotect the
2185 page. Return TRUE if the fault was succesfully handled. */
pbrook53a59602006-03-25 19:31:22 +00002186int page_unprotect(target_ulong address, unsigned long pc, void *puc)
bellard9fa3e852004-01-04 18:06:42 +00002187{
2188 unsigned int page_index, prot, pindex;
2189 PageDesc *p, *p1;
pbrook53a59602006-03-25 19:31:22 +00002190 target_ulong host_start, host_end, addr;
bellard9fa3e852004-01-04 18:06:42 +00002191
pbrookc8a706f2008-06-02 16:16:42 +00002192 /* Technically this isn't safe inside a signal handler. However we
2193 know this only ever happens in a synchronous SEGV handler, so in
2194 practice it seems to be ok. */
2195 mmap_lock();
2196
bellard83fb7ad2004-07-05 21:25:26 +00002197 host_start = address & qemu_host_page_mask;
bellard9fa3e852004-01-04 18:06:42 +00002198 page_index = host_start >> TARGET_PAGE_BITS;
2199 p1 = page_find(page_index);
pbrookc8a706f2008-06-02 16:16:42 +00002200 if (!p1) {
2201 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002202 return 0;
pbrookc8a706f2008-06-02 16:16:42 +00002203 }
bellard83fb7ad2004-07-05 21:25:26 +00002204 host_end = host_start + qemu_host_page_size;
bellard9fa3e852004-01-04 18:06:42 +00002205 p = p1;
2206 prot = 0;
2207 for(addr = host_start;addr < host_end; addr += TARGET_PAGE_SIZE) {
2208 prot |= p->flags;
2209 p++;
2210 }
2211 /* if the page was really writable, then we change its
2212 protection back to writable */
2213 if (prot & PAGE_WRITE_ORG) {
2214 pindex = (address - host_start) >> TARGET_PAGE_BITS;
2215 if (!(p1[pindex].flags & PAGE_WRITE)) {
ths5fafdf22007-09-16 21:08:06 +00002216 mprotect((void *)g2h(host_start), qemu_host_page_size,
bellard9fa3e852004-01-04 18:06:42 +00002217 (prot & PAGE_BITS) | PAGE_WRITE);
2218 p1[pindex].flags |= PAGE_WRITE;
2219 /* and since the content will be modified, we must invalidate
2220 the corresponding translated code. */
bellardd720b932004-04-25 17:57:43 +00002221 tb_invalidate_phys_page(address, pc, puc);
bellard9fa3e852004-01-04 18:06:42 +00002222#ifdef DEBUG_TB_CHECK
2223 tb_invalidate_check(address);
2224#endif
pbrookc8a706f2008-06-02 16:16:42 +00002225 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002226 return 1;
2227 }
2228 }
pbrookc8a706f2008-06-02 16:16:42 +00002229 mmap_unlock();
bellard9fa3e852004-01-04 18:06:42 +00002230 return 0;
2231}
2232
bellard6a00d602005-11-21 23:25:50 +00002233static inline void tlb_set_dirty(CPUState *env,
2234 unsigned long addr, target_ulong vaddr)
bellard1ccde1c2004-02-06 19:46:14 +00002235{
2236}
bellard9fa3e852004-01-04 18:06:42 +00002237#endif /* defined(CONFIG_USER_ONLY) */
2238
pbrooke2eef172008-06-08 01:09:01 +00002239#if !defined(CONFIG_USER_ONLY)
pbrook8da3ff12008-12-01 18:59:50 +00002240
blueswir1db7b5422007-05-26 17:36:03 +00002241static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002242 ram_addr_t memory, ram_addr_t region_offset);
aurel3200f82b82008-04-27 21:12:55 +00002243static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002244 ram_addr_t orig_memory, ram_addr_t region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002245#define CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2, \
2246 need_subpage) \
2247 do { \
2248 if (addr > start_addr) \
2249 start_addr2 = 0; \
2250 else { \
2251 start_addr2 = start_addr & ~TARGET_PAGE_MASK; \
2252 if (start_addr2 > 0) \
2253 need_subpage = 1; \
2254 } \
2255 \
blueswir149e9fba2007-05-30 17:25:06 +00002256 if ((start_addr + orig_size) - addr >= TARGET_PAGE_SIZE) \
blueswir1db7b5422007-05-26 17:36:03 +00002257 end_addr2 = TARGET_PAGE_SIZE - 1; \
2258 else { \
2259 end_addr2 = (start_addr + orig_size - 1) & ~TARGET_PAGE_MASK; \
2260 if (end_addr2 < TARGET_PAGE_SIZE - 1) \
2261 need_subpage = 1; \
2262 } \
2263 } while (0)
2264
bellard33417e72003-08-10 21:47:01 +00002265/* register physical memory. 'size' must be a multiple of the target
2266 page size. If (phys_offset & ~TARGET_PAGE_MASK) != 0, then it is an
pbrook8da3ff12008-12-01 18:59:50 +00002267 io memory page. The address used when calling the IO function is
2268 the offset from the start of the region, plus region_offset. Both
2269 start_region and regon_offset are rounded down to a page boundary
2270 before calculating this offset. This should not be a problem unless
2271 the low bits of start_addr and region_offset differ. */
2272void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
2273 ram_addr_t size,
2274 ram_addr_t phys_offset,
2275 ram_addr_t region_offset)
bellard33417e72003-08-10 21:47:01 +00002276{
bellard108c49b2005-07-24 12:55:09 +00002277 target_phys_addr_t addr, end_addr;
bellard92e873b2004-05-21 14:52:29 +00002278 PhysPageDesc *p;
bellard9d420372006-06-25 22:25:22 +00002279 CPUState *env;
aurel3200f82b82008-04-27 21:12:55 +00002280 ram_addr_t orig_size = size;
blueswir1db7b5422007-05-26 17:36:03 +00002281 void *subpage;
bellard33417e72003-08-10 21:47:01 +00002282
bellardda260242008-05-30 20:48:25 +00002283#ifdef USE_KQEMU
2284 /* XXX: should not depend on cpu context */
2285 env = first_cpu;
2286 if (env->kqemu_enabled) {
2287 kqemu_set_phys_mem(start_addr, size, phys_offset);
2288 }
2289#endif
aliguori7ba1e612008-11-05 16:04:33 +00002290 if (kvm_enabled())
2291 kvm_set_phys_mem(start_addr, size, phys_offset);
2292
pbrook67c4d232009-02-23 13:16:07 +00002293 if (phys_offset == IO_MEM_UNASSIGNED) {
2294 region_offset = start_addr;
2295 }
pbrook8da3ff12008-12-01 18:59:50 +00002296 region_offset &= TARGET_PAGE_MASK;
bellard5fd386f2004-05-23 21:11:22 +00002297 size = (size + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
blueswir149e9fba2007-05-30 17:25:06 +00002298 end_addr = start_addr + (target_phys_addr_t)size;
2299 for(addr = start_addr; addr != end_addr; addr += TARGET_PAGE_SIZE) {
blueswir1db7b5422007-05-26 17:36:03 +00002300 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2301 if (p && p->phys_offset != IO_MEM_UNASSIGNED) {
aurel3200f82b82008-04-27 21:12:55 +00002302 ram_addr_t orig_memory = p->phys_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002303 target_phys_addr_t start_addr2, end_addr2;
2304 int need_subpage = 0;
2305
2306 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr, end_addr2,
2307 need_subpage);
blueswir14254fab2008-01-01 16:57:19 +00002308 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002309 if (!(orig_memory & IO_MEM_SUBPAGE)) {
2310 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002311 &p->phys_offset, orig_memory,
2312 p->region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002313 } else {
2314 subpage = io_mem_opaque[(orig_memory & ~TARGET_PAGE_MASK)
2315 >> IO_MEM_SHIFT];
2316 }
pbrook8da3ff12008-12-01 18:59:50 +00002317 subpage_register(subpage, start_addr2, end_addr2, phys_offset,
2318 region_offset);
2319 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002320 } else {
2321 p->phys_offset = phys_offset;
2322 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
2323 (phys_offset & IO_MEM_ROMD))
2324 phys_offset += TARGET_PAGE_SIZE;
2325 }
2326 } else {
2327 p = phys_page_find_alloc(addr >> TARGET_PAGE_BITS, 1);
2328 p->phys_offset = phys_offset;
pbrook8da3ff12008-12-01 18:59:50 +00002329 p->region_offset = region_offset;
blueswir1db7b5422007-05-26 17:36:03 +00002330 if ((phys_offset & ~TARGET_PAGE_MASK) <= IO_MEM_ROM ||
pbrook8da3ff12008-12-01 18:59:50 +00002331 (phys_offset & IO_MEM_ROMD)) {
blueswir1db7b5422007-05-26 17:36:03 +00002332 phys_offset += TARGET_PAGE_SIZE;
pbrook0e8f0962008-12-02 09:02:15 +00002333 } else {
blueswir1db7b5422007-05-26 17:36:03 +00002334 target_phys_addr_t start_addr2, end_addr2;
2335 int need_subpage = 0;
2336
2337 CHECK_SUBPAGE(addr, start_addr, start_addr2, end_addr,
2338 end_addr2, need_subpage);
2339
blueswir14254fab2008-01-01 16:57:19 +00002340 if (need_subpage || phys_offset & IO_MEM_SUBWIDTH) {
blueswir1db7b5422007-05-26 17:36:03 +00002341 subpage = subpage_init((addr & TARGET_PAGE_MASK),
pbrook8da3ff12008-12-01 18:59:50 +00002342 &p->phys_offset, IO_MEM_UNASSIGNED,
pbrook67c4d232009-02-23 13:16:07 +00002343 addr & TARGET_PAGE_MASK);
blueswir1db7b5422007-05-26 17:36:03 +00002344 subpage_register(subpage, start_addr2, end_addr2,
pbrook8da3ff12008-12-01 18:59:50 +00002345 phys_offset, region_offset);
2346 p->region_offset = 0;
blueswir1db7b5422007-05-26 17:36:03 +00002347 }
2348 }
2349 }
pbrook8da3ff12008-12-01 18:59:50 +00002350 region_offset += TARGET_PAGE_SIZE;
bellard33417e72003-08-10 21:47:01 +00002351 }
ths3b46e622007-09-17 08:09:54 +00002352
bellard9d420372006-06-25 22:25:22 +00002353 /* since each CPU stores ram addresses in its TLB cache, we must
2354 reset the modified entries */
2355 /* XXX: slow ! */
2356 for(env = first_cpu; env != NULL; env = env->next_cpu) {
2357 tlb_flush(env, 1);
2358 }
bellard33417e72003-08-10 21:47:01 +00002359}
2360
bellardba863452006-09-24 18:41:10 +00002361/* XXX: temporary until new memory mapping API */
aurel3200f82b82008-04-27 21:12:55 +00002362ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr)
bellardba863452006-09-24 18:41:10 +00002363{
2364 PhysPageDesc *p;
2365
2366 p = phys_page_find(addr >> TARGET_PAGE_BITS);
2367 if (!p)
2368 return IO_MEM_UNASSIGNED;
2369 return p->phys_offset;
2370}
2371
aliguorif65ed4c2008-12-09 20:09:57 +00002372void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2373{
2374 if (kvm_enabled())
2375 kvm_coalesce_mmio_region(addr, size);
2376}
2377
2378void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size)
2379{
2380 if (kvm_enabled())
2381 kvm_uncoalesce_mmio_region(addr, size);
2382}
2383
bellarde9a1ab12007-02-08 23:08:38 +00002384/* XXX: better than nothing */
aurel3200f82b82008-04-27 21:12:55 +00002385ram_addr_t qemu_ram_alloc(ram_addr_t size)
bellarde9a1ab12007-02-08 23:08:38 +00002386{
2387 ram_addr_t addr;
balrog7fb4fdc2008-04-24 17:59:27 +00002388 if ((phys_ram_alloc_offset + size) > phys_ram_size) {
ths012a7042008-10-02 17:34:21 +00002389 fprintf(stderr, "Not enough memory (requested_size = %" PRIu64 ", max memory = %" PRIu64 ")\n",
bellarded441462008-05-23 11:56:45 +00002390 (uint64_t)size, (uint64_t)phys_ram_size);
bellarde9a1ab12007-02-08 23:08:38 +00002391 abort();
2392 }
2393 addr = phys_ram_alloc_offset;
2394 phys_ram_alloc_offset = TARGET_PAGE_ALIGN(phys_ram_alloc_offset + size);
2395 return addr;
2396}
2397
2398void qemu_ram_free(ram_addr_t addr)
2399{
2400}
2401
bellarda4193c82004-06-03 14:01:43 +00002402static uint32_t unassigned_mem_readb(void *opaque, target_phys_addr_t addr)
bellard33417e72003-08-10 21:47:01 +00002403{
pbrook67d3b952006-12-18 05:03:52 +00002404#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002405 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
pbrook67d3b952006-12-18 05:03:52 +00002406#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002407#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002408 do_unassigned_access(addr, 0, 0, 0, 1);
2409#endif
2410 return 0;
2411}
2412
2413static uint32_t unassigned_mem_readw(void *opaque, target_phys_addr_t addr)
2414{
2415#ifdef DEBUG_UNASSIGNED
2416 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2417#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002418#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002419 do_unassigned_access(addr, 0, 0, 0, 2);
2420#endif
2421 return 0;
2422}
2423
2424static uint32_t unassigned_mem_readl(void *opaque, target_phys_addr_t addr)
2425{
2426#ifdef DEBUG_UNASSIGNED
2427 printf("Unassigned mem read " TARGET_FMT_plx "\n", addr);
2428#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002429#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002430 do_unassigned_access(addr, 0, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002431#endif
bellard33417e72003-08-10 21:47:01 +00002432 return 0;
2433}
2434
bellarda4193c82004-06-03 14:01:43 +00002435static void unassigned_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
bellard33417e72003-08-10 21:47:01 +00002436{
pbrook67d3b952006-12-18 05:03:52 +00002437#ifdef DEBUG_UNASSIGNED
blueswir1ab3d1722007-11-04 07:31:40 +00002438 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
pbrook67d3b952006-12-18 05:03:52 +00002439#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002440#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002441 do_unassigned_access(addr, 1, 0, 0, 1);
2442#endif
2443}
2444
2445static void unassigned_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2446{
2447#ifdef DEBUG_UNASSIGNED
2448 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2449#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002450#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002451 do_unassigned_access(addr, 1, 0, 0, 2);
2452#endif
2453}
2454
2455static void unassigned_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2456{
2457#ifdef DEBUG_UNASSIGNED
2458 printf("Unassigned mem write " TARGET_FMT_plx " = 0x%x\n", addr, val);
2459#endif
edgar_igl0a6f8a62008-12-29 14:39:57 +00002460#if defined(TARGET_SPARC)
blueswir1e18231a2008-10-06 18:46:28 +00002461 do_unassigned_access(addr, 1, 0, 0, 4);
blueswir1b4f0a312007-05-06 17:59:24 +00002462#endif
bellard33417e72003-08-10 21:47:01 +00002463}
2464
2465static CPUReadMemoryFunc *unassigned_mem_read[3] = {
2466 unassigned_mem_readb,
blueswir1e18231a2008-10-06 18:46:28 +00002467 unassigned_mem_readw,
2468 unassigned_mem_readl,
bellard33417e72003-08-10 21:47:01 +00002469};
2470
2471static CPUWriteMemoryFunc *unassigned_mem_write[3] = {
2472 unassigned_mem_writeb,
blueswir1e18231a2008-10-06 18:46:28 +00002473 unassigned_mem_writew,
2474 unassigned_mem_writel,
bellard33417e72003-08-10 21:47:01 +00002475};
2476
pbrook0f459d12008-06-09 00:20:13 +00002477static void notdirty_mem_writeb(void *opaque, target_phys_addr_t ram_addr,
2478 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002479{
bellard3a7d9292005-08-21 09:26:42 +00002480 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002481 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2482 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2483#if !defined(CONFIG_USER_ONLY)
2484 tb_invalidate_phys_page_fast(ram_addr, 1);
2485 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2486#endif
2487 }
pbrook0f459d12008-06-09 00:20:13 +00002488 stb_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002489#ifdef USE_KQEMU
2490 if (cpu_single_env->kqemu_enabled &&
2491 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2492 kqemu_modify_page(cpu_single_env, ram_addr);
2493#endif
bellardf23db162005-08-21 19:12:28 +00002494 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2495 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2496 /* we remove the notdirty callback only if the code has been
2497 flushed */
2498 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002499 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002500}
2501
pbrook0f459d12008-06-09 00:20:13 +00002502static void notdirty_mem_writew(void *opaque, target_phys_addr_t ram_addr,
2503 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002504{
bellard3a7d9292005-08-21 09:26:42 +00002505 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002506 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2507 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2508#if !defined(CONFIG_USER_ONLY)
2509 tb_invalidate_phys_page_fast(ram_addr, 2);
2510 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2511#endif
2512 }
pbrook0f459d12008-06-09 00:20:13 +00002513 stw_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002514#ifdef USE_KQEMU
2515 if (cpu_single_env->kqemu_enabled &&
2516 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2517 kqemu_modify_page(cpu_single_env, ram_addr);
2518#endif
bellardf23db162005-08-21 19:12:28 +00002519 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2520 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2521 /* we remove the notdirty callback only if the code has been
2522 flushed */
2523 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002524 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002525}
2526
pbrook0f459d12008-06-09 00:20:13 +00002527static void notdirty_mem_writel(void *opaque, target_phys_addr_t ram_addr,
2528 uint32_t val)
bellard1ccde1c2004-02-06 19:46:14 +00002529{
bellard3a7d9292005-08-21 09:26:42 +00002530 int dirty_flags;
bellard3a7d9292005-08-21 09:26:42 +00002531 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2532 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
2533#if !defined(CONFIG_USER_ONLY)
2534 tb_invalidate_phys_page_fast(ram_addr, 4);
2535 dirty_flags = phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS];
2536#endif
2537 }
pbrook0f459d12008-06-09 00:20:13 +00002538 stl_p(phys_ram_base + ram_addr, val);
bellardf32fc642006-02-08 22:43:39 +00002539#ifdef USE_KQEMU
2540 if (cpu_single_env->kqemu_enabled &&
2541 (dirty_flags & KQEMU_MODIFY_PAGE_MASK) != KQEMU_MODIFY_PAGE_MASK)
2542 kqemu_modify_page(cpu_single_env, ram_addr);
2543#endif
bellardf23db162005-08-21 19:12:28 +00002544 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
2545 phys_ram_dirty[ram_addr >> TARGET_PAGE_BITS] = dirty_flags;
2546 /* we remove the notdirty callback only if the code has been
2547 flushed */
2548 if (dirty_flags == 0xff)
pbrook2e70f6e2008-06-29 01:03:05 +00002549 tlb_set_dirty(cpu_single_env, cpu_single_env->mem_io_vaddr);
bellard1ccde1c2004-02-06 19:46:14 +00002550}
2551
bellard3a7d9292005-08-21 09:26:42 +00002552static CPUReadMemoryFunc *error_mem_read[3] = {
2553 NULL, /* never used */
2554 NULL, /* never used */
2555 NULL, /* never used */
2556};
2557
bellard1ccde1c2004-02-06 19:46:14 +00002558static CPUWriteMemoryFunc *notdirty_mem_write[3] = {
2559 notdirty_mem_writeb,
2560 notdirty_mem_writew,
2561 notdirty_mem_writel,
2562};
2563
pbrook0f459d12008-06-09 00:20:13 +00002564/* Generate a debug exception if a watchpoint has been hit. */
aliguorib4051332008-11-18 20:14:20 +00002565static void check_watchpoint(int offset, int len_mask, int flags)
pbrook0f459d12008-06-09 00:20:13 +00002566{
2567 CPUState *env = cpu_single_env;
aliguori06d55cc2008-11-18 20:24:06 +00002568 target_ulong pc, cs_base;
2569 TranslationBlock *tb;
pbrook0f459d12008-06-09 00:20:13 +00002570 target_ulong vaddr;
aliguoria1d1bb32008-11-18 20:07:32 +00002571 CPUWatchpoint *wp;
aliguori06d55cc2008-11-18 20:24:06 +00002572 int cpu_flags;
pbrook0f459d12008-06-09 00:20:13 +00002573
aliguori06d55cc2008-11-18 20:24:06 +00002574 if (env->watchpoint_hit) {
2575 /* We re-entered the check after replacing the TB. Now raise
2576 * the debug interrupt so that is will trigger after the
2577 * current instruction. */
2578 cpu_interrupt(env, CPU_INTERRUPT_DEBUG);
2579 return;
2580 }
pbrook2e70f6e2008-06-29 01:03:05 +00002581 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
aliguoric0ce9982008-11-25 22:13:57 +00002582 TAILQ_FOREACH(wp, &env->watchpoints, entry) {
aliguorib4051332008-11-18 20:14:20 +00002583 if ((vaddr == (wp->vaddr & len_mask) ||
2584 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
aliguori6e140f22008-11-18 20:37:55 +00002585 wp->flags |= BP_WATCHPOINT_HIT;
2586 if (!env->watchpoint_hit) {
2587 env->watchpoint_hit = wp;
2588 tb = tb_find_pc(env->mem_io_pc);
2589 if (!tb) {
2590 cpu_abort(env, "check_watchpoint: could not find TB for "
2591 "pc=%p", (void *)env->mem_io_pc);
2592 }
2593 cpu_restore_state(tb, env, env->mem_io_pc, NULL);
2594 tb_phys_invalidate(tb, -1);
2595 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
2596 env->exception_index = EXCP_DEBUG;
2597 } else {
2598 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
2599 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
2600 }
2601 cpu_resume_from_signal(env, NULL);
aliguori06d55cc2008-11-18 20:24:06 +00002602 }
aliguori6e140f22008-11-18 20:37:55 +00002603 } else {
2604 wp->flags &= ~BP_WATCHPOINT_HIT;
pbrook0f459d12008-06-09 00:20:13 +00002605 }
2606 }
2607}
2608
pbrook6658ffb2007-03-16 23:58:11 +00002609/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
2610 so these check for a hit then pass through to the normal out-of-line
2611 phys routines. */
2612static uint32_t watch_mem_readb(void *opaque, target_phys_addr_t addr)
2613{
aliguorib4051332008-11-18 20:14:20 +00002614 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002615 return ldub_phys(addr);
2616}
2617
2618static uint32_t watch_mem_readw(void *opaque, target_phys_addr_t addr)
2619{
aliguorib4051332008-11-18 20:14:20 +00002620 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002621 return lduw_phys(addr);
2622}
2623
2624static uint32_t watch_mem_readl(void *opaque, target_phys_addr_t addr)
2625{
aliguorib4051332008-11-18 20:14:20 +00002626 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_READ);
pbrook6658ffb2007-03-16 23:58:11 +00002627 return ldl_phys(addr);
2628}
2629
pbrook6658ffb2007-03-16 23:58:11 +00002630static void watch_mem_writeb(void *opaque, target_phys_addr_t addr,
2631 uint32_t val)
2632{
aliguorib4051332008-11-18 20:14:20 +00002633 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x0, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002634 stb_phys(addr, val);
2635}
2636
2637static void watch_mem_writew(void *opaque, target_phys_addr_t addr,
2638 uint32_t val)
2639{
aliguorib4051332008-11-18 20:14:20 +00002640 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x1, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002641 stw_phys(addr, val);
2642}
2643
2644static void watch_mem_writel(void *opaque, target_phys_addr_t addr,
2645 uint32_t val)
2646{
aliguorib4051332008-11-18 20:14:20 +00002647 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~0x3, BP_MEM_WRITE);
pbrook6658ffb2007-03-16 23:58:11 +00002648 stl_phys(addr, val);
2649}
2650
2651static CPUReadMemoryFunc *watch_mem_read[3] = {
2652 watch_mem_readb,
2653 watch_mem_readw,
2654 watch_mem_readl,
2655};
2656
2657static CPUWriteMemoryFunc *watch_mem_write[3] = {
2658 watch_mem_writeb,
2659 watch_mem_writew,
2660 watch_mem_writel,
2661};
pbrook6658ffb2007-03-16 23:58:11 +00002662
blueswir1db7b5422007-05-26 17:36:03 +00002663static inline uint32_t subpage_readlen (subpage_t *mmio, target_phys_addr_t addr,
2664 unsigned int len)
2665{
blueswir1db7b5422007-05-26 17:36:03 +00002666 uint32_t ret;
2667 unsigned int idx;
2668
pbrook8da3ff12008-12-01 18:59:50 +00002669 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002670#if defined(DEBUG_SUBPAGE)
2671 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d\n", __func__,
2672 mmio, len, addr, idx);
2673#endif
pbrook8da3ff12008-12-01 18:59:50 +00002674 ret = (**mmio->mem_read[idx][len])(mmio->opaque[idx][0][len],
2675 addr + mmio->region_offset[idx][0][len]);
blueswir1db7b5422007-05-26 17:36:03 +00002676
2677 return ret;
2678}
2679
2680static inline void subpage_writelen (subpage_t *mmio, target_phys_addr_t addr,
2681 uint32_t value, unsigned int len)
2682{
blueswir1db7b5422007-05-26 17:36:03 +00002683 unsigned int idx;
2684
pbrook8da3ff12008-12-01 18:59:50 +00002685 idx = SUBPAGE_IDX(addr);
blueswir1db7b5422007-05-26 17:36:03 +00002686#if defined(DEBUG_SUBPAGE)
2687 printf("%s: subpage %p len %d addr " TARGET_FMT_plx " idx %d value %08x\n", __func__,
2688 mmio, len, addr, idx, value);
2689#endif
pbrook8da3ff12008-12-01 18:59:50 +00002690 (**mmio->mem_write[idx][len])(mmio->opaque[idx][1][len],
2691 addr + mmio->region_offset[idx][1][len],
2692 value);
blueswir1db7b5422007-05-26 17:36:03 +00002693}
2694
2695static uint32_t subpage_readb (void *opaque, target_phys_addr_t addr)
2696{
2697#if defined(DEBUG_SUBPAGE)
2698 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2699#endif
2700
2701 return subpage_readlen(opaque, addr, 0);
2702}
2703
2704static void subpage_writeb (void *opaque, target_phys_addr_t addr,
2705 uint32_t value)
2706{
2707#if defined(DEBUG_SUBPAGE)
2708 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2709#endif
2710 subpage_writelen(opaque, addr, value, 0);
2711}
2712
2713static uint32_t subpage_readw (void *opaque, target_phys_addr_t addr)
2714{
2715#if defined(DEBUG_SUBPAGE)
2716 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2717#endif
2718
2719 return subpage_readlen(opaque, addr, 1);
2720}
2721
2722static void subpage_writew (void *opaque, target_phys_addr_t addr,
2723 uint32_t value)
2724{
2725#if defined(DEBUG_SUBPAGE)
2726 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2727#endif
2728 subpage_writelen(opaque, addr, value, 1);
2729}
2730
2731static uint32_t subpage_readl (void *opaque, target_phys_addr_t addr)
2732{
2733#if defined(DEBUG_SUBPAGE)
2734 printf("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
2735#endif
2736
2737 return subpage_readlen(opaque, addr, 2);
2738}
2739
2740static void subpage_writel (void *opaque,
2741 target_phys_addr_t addr, uint32_t value)
2742{
2743#if defined(DEBUG_SUBPAGE)
2744 printf("%s: addr " TARGET_FMT_plx " val %08x\n", __func__, addr, value);
2745#endif
2746 subpage_writelen(opaque, addr, value, 2);
2747}
2748
2749static CPUReadMemoryFunc *subpage_read[] = {
2750 &subpage_readb,
2751 &subpage_readw,
2752 &subpage_readl,
2753};
2754
2755static CPUWriteMemoryFunc *subpage_write[] = {
2756 &subpage_writeb,
2757 &subpage_writew,
2758 &subpage_writel,
2759};
2760
2761static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
pbrook8da3ff12008-12-01 18:59:50 +00002762 ram_addr_t memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002763{
2764 int idx, eidx;
blueswir14254fab2008-01-01 16:57:19 +00002765 unsigned int i;
blueswir1db7b5422007-05-26 17:36:03 +00002766
2767 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
2768 return -1;
2769 idx = SUBPAGE_IDX(start);
2770 eidx = SUBPAGE_IDX(end);
2771#if defined(DEBUG_SUBPAGE)
2772 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %d\n", __func__,
2773 mmio, start, end, idx, eidx, memory);
2774#endif
2775 memory >>= IO_MEM_SHIFT;
2776 for (; idx <= eidx; idx++) {
blueswir14254fab2008-01-01 16:57:19 +00002777 for (i = 0; i < 4; i++) {
blueswir13ee89922008-01-02 19:45:26 +00002778 if (io_mem_read[memory][i]) {
2779 mmio->mem_read[idx][i] = &io_mem_read[memory][i];
2780 mmio->opaque[idx][0][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002781 mmio->region_offset[idx][0][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002782 }
2783 if (io_mem_write[memory][i]) {
2784 mmio->mem_write[idx][i] = &io_mem_write[memory][i];
2785 mmio->opaque[idx][1][i] = io_mem_opaque[memory];
pbrook8da3ff12008-12-01 18:59:50 +00002786 mmio->region_offset[idx][1][i] = region_offset;
blueswir13ee89922008-01-02 19:45:26 +00002787 }
blueswir14254fab2008-01-01 16:57:19 +00002788 }
blueswir1db7b5422007-05-26 17:36:03 +00002789 }
2790
2791 return 0;
2792}
2793
aurel3200f82b82008-04-27 21:12:55 +00002794static void *subpage_init (target_phys_addr_t base, ram_addr_t *phys,
pbrook8da3ff12008-12-01 18:59:50 +00002795 ram_addr_t orig_memory, ram_addr_t region_offset)
blueswir1db7b5422007-05-26 17:36:03 +00002796{
2797 subpage_t *mmio;
2798 int subpage_memory;
2799
2800 mmio = qemu_mallocz(sizeof(subpage_t));
aliguori1eec6142009-02-05 22:06:18 +00002801
2802 mmio->base = base;
2803 subpage_memory = cpu_register_io_memory(0, subpage_read, subpage_write, mmio);
blueswir1db7b5422007-05-26 17:36:03 +00002804#if defined(DEBUG_SUBPAGE)
aliguori1eec6142009-02-05 22:06:18 +00002805 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
2806 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
blueswir1db7b5422007-05-26 17:36:03 +00002807#endif
aliguori1eec6142009-02-05 22:06:18 +00002808 *phys = subpage_memory | IO_MEM_SUBPAGE;
2809 subpage_register(mmio, 0, TARGET_PAGE_SIZE - 1, orig_memory,
pbrook8da3ff12008-12-01 18:59:50 +00002810 region_offset);
blueswir1db7b5422007-05-26 17:36:03 +00002811
2812 return mmio;
2813}
2814
aliguori88715652009-02-11 15:20:58 +00002815static int get_free_io_mem_idx(void)
2816{
2817 int i;
2818
2819 for (i = 0; i<IO_MEM_NB_ENTRIES; i++)
2820 if (!io_mem_used[i]) {
2821 io_mem_used[i] = 1;
2822 return i;
2823 }
2824
2825 return -1;
2826}
2827
bellard33417e72003-08-10 21:47:01 +00002828static void io_mem_init(void)
2829{
aliguori88715652009-02-11 15:20:58 +00002830 int i;
2831
bellard3a7d9292005-08-21 09:26:42 +00002832 cpu_register_io_memory(IO_MEM_ROM >> IO_MEM_SHIFT, error_mem_read, unassigned_mem_write, NULL);
bellarda4193c82004-06-03 14:01:43 +00002833 cpu_register_io_memory(IO_MEM_UNASSIGNED >> IO_MEM_SHIFT, unassigned_mem_read, unassigned_mem_write, NULL);
bellard3a7d9292005-08-21 09:26:42 +00002834 cpu_register_io_memory(IO_MEM_NOTDIRTY >> IO_MEM_SHIFT, error_mem_read, notdirty_mem_write, NULL);
aliguori88715652009-02-11 15:20:58 +00002835 for (i=0; i<5; i++)
2836 io_mem_used[i] = 1;
bellard1ccde1c2004-02-06 19:46:14 +00002837
pbrook0f459d12008-06-09 00:20:13 +00002838 io_mem_watch = cpu_register_io_memory(0, watch_mem_read,
pbrook6658ffb2007-03-16 23:58:11 +00002839 watch_mem_write, NULL);
bellard1ccde1c2004-02-06 19:46:14 +00002840 /* alloc dirty bits array */
bellard0a962c02005-02-10 22:00:27 +00002841 phys_ram_dirty = qemu_vmalloc(phys_ram_size >> TARGET_PAGE_BITS);
bellard3a7d9292005-08-21 09:26:42 +00002842 memset(phys_ram_dirty, 0xff, phys_ram_size >> TARGET_PAGE_BITS);
bellard33417e72003-08-10 21:47:01 +00002843}
2844
2845/* mem_read and mem_write are arrays of functions containing the
2846 function to access byte (index 0), word (index 1) and dword (index
blueswir13ee89922008-01-02 19:45:26 +00002847 2). Functions can be omitted with a NULL function pointer. The
2848 registered functions may be modified dynamically later.
2849 If io_index is non zero, the corresponding io zone is
blueswir14254fab2008-01-01 16:57:19 +00002850 modified. If it is zero, a new io zone is allocated. The return
2851 value can be used with cpu_register_physical_memory(). (-1) is
2852 returned if error. */
bellard33417e72003-08-10 21:47:01 +00002853int cpu_register_io_memory(int io_index,
2854 CPUReadMemoryFunc **mem_read,
bellarda4193c82004-06-03 14:01:43 +00002855 CPUWriteMemoryFunc **mem_write,
2856 void *opaque)
bellard33417e72003-08-10 21:47:01 +00002857{
blueswir14254fab2008-01-01 16:57:19 +00002858 int i, subwidth = 0;
bellard33417e72003-08-10 21:47:01 +00002859
2860 if (io_index <= 0) {
aliguori88715652009-02-11 15:20:58 +00002861 io_index = get_free_io_mem_idx();
2862 if (io_index == -1)
2863 return io_index;
bellard33417e72003-08-10 21:47:01 +00002864 } else {
2865 if (io_index >= IO_MEM_NB_ENTRIES)
2866 return -1;
2867 }
bellardb5ff1b32005-11-26 10:38:39 +00002868
bellard33417e72003-08-10 21:47:01 +00002869 for(i = 0;i < 3; i++) {
blueswir14254fab2008-01-01 16:57:19 +00002870 if (!mem_read[i] || !mem_write[i])
2871 subwidth = IO_MEM_SUBWIDTH;
bellard33417e72003-08-10 21:47:01 +00002872 io_mem_read[io_index][i] = mem_read[i];
2873 io_mem_write[io_index][i] = mem_write[i];
2874 }
bellarda4193c82004-06-03 14:01:43 +00002875 io_mem_opaque[io_index] = opaque;
blueswir14254fab2008-01-01 16:57:19 +00002876 return (io_index << IO_MEM_SHIFT) | subwidth;
bellard33417e72003-08-10 21:47:01 +00002877}
bellard61382a52003-10-27 21:22:23 +00002878
aliguori88715652009-02-11 15:20:58 +00002879void cpu_unregister_io_memory(int io_table_address)
2880{
2881 int i;
2882 int io_index = io_table_address >> IO_MEM_SHIFT;
2883
2884 for (i=0;i < 3; i++) {
2885 io_mem_read[io_index][i] = unassigned_mem_read[i];
2886 io_mem_write[io_index][i] = unassigned_mem_write[i];
2887 }
2888 io_mem_opaque[io_index] = NULL;
2889 io_mem_used[io_index] = 0;
2890}
2891
bellard8926b512004-10-10 15:14:20 +00002892CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index)
2893{
2894 return io_mem_write[io_index >> IO_MEM_SHIFT];
2895}
2896
2897CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index)
2898{
2899 return io_mem_read[io_index >> IO_MEM_SHIFT];
2900}
2901
pbrooke2eef172008-06-08 01:09:01 +00002902#endif /* !defined(CONFIG_USER_ONLY) */
2903
bellard13eb76e2004-01-24 15:23:36 +00002904/* physical memory access (slow version, mainly for debug) */
2905#if defined(CONFIG_USER_ONLY)
ths5fafdf22007-09-16 21:08:06 +00002906void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002907 int len, int is_write)
2908{
2909 int l, flags;
2910 target_ulong page;
pbrook53a59602006-03-25 19:31:22 +00002911 void * p;
bellard13eb76e2004-01-24 15:23:36 +00002912
2913 while (len > 0) {
2914 page = addr & TARGET_PAGE_MASK;
2915 l = (page + TARGET_PAGE_SIZE) - addr;
2916 if (l > len)
2917 l = len;
2918 flags = page_get_flags(page);
2919 if (!(flags & PAGE_VALID))
2920 return;
2921 if (is_write) {
2922 if (!(flags & PAGE_WRITE))
2923 return;
bellard579a97f2007-11-11 14:26:47 +00002924 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002925 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
bellard579a97f2007-11-11 14:26:47 +00002926 /* FIXME - should this return an error rather than just fail? */
2927 return;
aurel3272fb7da2008-04-27 23:53:45 +00002928 memcpy(p, buf, l);
2929 unlock_user(p, addr, l);
bellard13eb76e2004-01-24 15:23:36 +00002930 } else {
2931 if (!(flags & PAGE_READ))
2932 return;
bellard579a97f2007-11-11 14:26:47 +00002933 /* XXX: this code should not depend on lock_user */
aurel3272fb7da2008-04-27 23:53:45 +00002934 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
bellard579a97f2007-11-11 14:26:47 +00002935 /* FIXME - should this return an error rather than just fail? */
2936 return;
aurel3272fb7da2008-04-27 23:53:45 +00002937 memcpy(buf, p, l);
aurel325b257572008-04-28 08:54:59 +00002938 unlock_user(p, addr, 0);
bellard13eb76e2004-01-24 15:23:36 +00002939 }
2940 len -= l;
2941 buf += l;
2942 addr += l;
2943 }
2944}
bellard8df1cd02005-01-28 22:37:22 +00002945
bellard13eb76e2004-01-24 15:23:36 +00002946#else
ths5fafdf22007-09-16 21:08:06 +00002947void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
bellard13eb76e2004-01-24 15:23:36 +00002948 int len, int is_write)
2949{
2950 int l, io_index;
2951 uint8_t *ptr;
2952 uint32_t val;
bellard2e126692004-04-25 21:28:44 +00002953 target_phys_addr_t page;
2954 unsigned long pd;
bellard92e873b2004-05-21 14:52:29 +00002955 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00002956
bellard13eb76e2004-01-24 15:23:36 +00002957 while (len > 0) {
2958 page = addr & TARGET_PAGE_MASK;
2959 l = (page + TARGET_PAGE_SIZE) - addr;
2960 if (l > len)
2961 l = len;
bellard92e873b2004-05-21 14:52:29 +00002962 p = phys_page_find(page >> TARGET_PAGE_BITS);
bellard13eb76e2004-01-24 15:23:36 +00002963 if (!p) {
2964 pd = IO_MEM_UNASSIGNED;
2965 } else {
2966 pd = p->phys_offset;
2967 }
ths3b46e622007-09-17 08:09:54 +00002968
bellard13eb76e2004-01-24 15:23:36 +00002969 if (is_write) {
bellard3a7d9292005-08-21 09:26:42 +00002970 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
aurel326c2934d2009-02-18 21:37:17 +00002971 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00002972 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00002973 if (p)
aurel326c2934d2009-02-18 21:37:17 +00002974 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard6a00d602005-11-21 23:25:50 +00002975 /* XXX: could force cpu_single_env to NULL to avoid
2976 potential bugs */
aurel326c2934d2009-02-18 21:37:17 +00002977 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002978 /* 32 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002979 val = ldl_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002980 io_mem_write[io_index][2](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002981 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00002982 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard1c213d12005-09-03 10:49:04 +00002983 /* 16 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002984 val = lduw_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002985 io_mem_write[io_index][1](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002986 l = 2;
2987 } else {
bellard1c213d12005-09-03 10:49:04 +00002988 /* 8 bit write access */
bellardc27004e2005-01-03 23:35:10 +00002989 val = ldub_p(buf);
aurel326c2934d2009-02-18 21:37:17 +00002990 io_mem_write[io_index][0](io_mem_opaque[io_index], addr1, val);
bellard13eb76e2004-01-24 15:23:36 +00002991 l = 1;
2992 }
2993 } else {
bellardb448f2f2004-02-25 23:24:04 +00002994 unsigned long addr1;
2995 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
bellard13eb76e2004-01-24 15:23:36 +00002996 /* RAM case */
bellardb448f2f2004-02-25 23:24:04 +00002997 ptr = phys_ram_base + addr1;
bellard13eb76e2004-01-24 15:23:36 +00002998 memcpy(ptr, buf, l);
bellard3a7d9292005-08-21 09:26:42 +00002999 if (!cpu_physical_memory_is_dirty(addr1)) {
3000 /* invalidate code */
3001 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3002 /* set dirty bit */
ths5fafdf22007-09-16 21:08:06 +00003003 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
bellardf23db162005-08-21 19:12:28 +00003004 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003005 }
bellard13eb76e2004-01-24 15:23:36 +00003006 }
3007 } else {
ths5fafdf22007-09-16 21:08:06 +00003008 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003009 !(pd & IO_MEM_ROMD)) {
aurel326c2934d2009-02-18 21:37:17 +00003010 target_phys_addr_t addr1 = addr;
bellard13eb76e2004-01-24 15:23:36 +00003011 /* I/O case */
3012 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003013 if (p)
aurel326c2934d2009-02-18 21:37:17 +00003014 addr1 = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
3015 if (l >= 4 && ((addr1 & 3) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003016 /* 32 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003017 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003018 stl_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003019 l = 4;
aurel326c2934d2009-02-18 21:37:17 +00003020 } else if (l >= 2 && ((addr1 & 1) == 0)) {
bellard13eb76e2004-01-24 15:23:36 +00003021 /* 16 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003022 val = io_mem_read[io_index][1](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003023 stw_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003024 l = 2;
3025 } else {
bellard1c213d12005-09-03 10:49:04 +00003026 /* 8 bit read access */
aurel326c2934d2009-02-18 21:37:17 +00003027 val = io_mem_read[io_index][0](io_mem_opaque[io_index], addr1);
bellardc27004e2005-01-03 23:35:10 +00003028 stb_p(buf, val);
bellard13eb76e2004-01-24 15:23:36 +00003029 l = 1;
3030 }
3031 } else {
3032 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003033 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard13eb76e2004-01-24 15:23:36 +00003034 (addr & ~TARGET_PAGE_MASK);
3035 memcpy(buf, ptr, l);
3036 }
3037 }
3038 len -= l;
3039 buf += l;
3040 addr += l;
3041 }
3042}
bellard8df1cd02005-01-28 22:37:22 +00003043
bellardd0ecd2a2006-04-23 17:14:48 +00003044/* used for ROM loading : can write in RAM and ROM */
ths5fafdf22007-09-16 21:08:06 +00003045void cpu_physical_memory_write_rom(target_phys_addr_t addr,
bellardd0ecd2a2006-04-23 17:14:48 +00003046 const uint8_t *buf, int len)
3047{
3048 int l;
3049 uint8_t *ptr;
3050 target_phys_addr_t page;
3051 unsigned long pd;
3052 PhysPageDesc *p;
ths3b46e622007-09-17 08:09:54 +00003053
bellardd0ecd2a2006-04-23 17:14:48 +00003054 while (len > 0) {
3055 page = addr & TARGET_PAGE_MASK;
3056 l = (page + TARGET_PAGE_SIZE) - addr;
3057 if (l > len)
3058 l = len;
3059 p = phys_page_find(page >> TARGET_PAGE_BITS);
3060 if (!p) {
3061 pd = IO_MEM_UNASSIGNED;
3062 } else {
3063 pd = p->phys_offset;
3064 }
ths3b46e622007-09-17 08:09:54 +00003065
bellardd0ecd2a2006-04-23 17:14:48 +00003066 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM &&
bellard2a4188a2006-06-25 21:54:59 +00003067 (pd & ~TARGET_PAGE_MASK) != IO_MEM_ROM &&
3068 !(pd & IO_MEM_ROMD)) {
bellardd0ecd2a2006-04-23 17:14:48 +00003069 /* do nothing */
3070 } else {
3071 unsigned long addr1;
3072 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3073 /* ROM/RAM case */
3074 ptr = phys_ram_base + addr1;
3075 memcpy(ptr, buf, l);
3076 }
3077 len -= l;
3078 buf += l;
3079 addr += l;
3080 }
3081}
3082
aliguori6d16c2f2009-01-22 16:59:11 +00003083typedef struct {
3084 void *buffer;
3085 target_phys_addr_t addr;
3086 target_phys_addr_t len;
3087} BounceBuffer;
3088
3089static BounceBuffer bounce;
3090
aliguoriba223c22009-01-22 16:59:16 +00003091typedef struct MapClient {
3092 void *opaque;
3093 void (*callback)(void *opaque);
3094 LIST_ENTRY(MapClient) link;
3095} MapClient;
3096
3097static LIST_HEAD(map_client_list, MapClient) map_client_list
3098 = LIST_HEAD_INITIALIZER(map_client_list);
3099
3100void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
3101{
3102 MapClient *client = qemu_malloc(sizeof(*client));
3103
3104 client->opaque = opaque;
3105 client->callback = callback;
3106 LIST_INSERT_HEAD(&map_client_list, client, link);
3107 return client;
3108}
3109
3110void cpu_unregister_map_client(void *_client)
3111{
3112 MapClient *client = (MapClient *)_client;
3113
3114 LIST_REMOVE(client, link);
3115}
3116
3117static void cpu_notify_map_clients(void)
3118{
3119 MapClient *client;
3120
3121 while (!LIST_EMPTY(&map_client_list)) {
3122 client = LIST_FIRST(&map_client_list);
3123 client->callback(client->opaque);
3124 LIST_REMOVE(client, link);
3125 }
3126}
3127
aliguori6d16c2f2009-01-22 16:59:11 +00003128/* Map a physical memory region into a host virtual address.
3129 * May map a subset of the requested range, given by and returned in *plen.
3130 * May return NULL if resources needed to perform the mapping are exhausted.
3131 * Use only for reads OR writes - not for read-modify-write operations.
aliguoriba223c22009-01-22 16:59:16 +00003132 * Use cpu_register_map_client() to know when retrying the map operation is
3133 * likely to succeed.
aliguori6d16c2f2009-01-22 16:59:11 +00003134 */
3135void *cpu_physical_memory_map(target_phys_addr_t addr,
3136 target_phys_addr_t *plen,
3137 int is_write)
3138{
3139 target_phys_addr_t len = *plen;
3140 target_phys_addr_t done = 0;
3141 int l;
3142 uint8_t *ret = NULL;
3143 uint8_t *ptr;
3144 target_phys_addr_t page;
3145 unsigned long pd;
3146 PhysPageDesc *p;
3147 unsigned long addr1;
3148
3149 while (len > 0) {
3150 page = addr & TARGET_PAGE_MASK;
3151 l = (page + TARGET_PAGE_SIZE) - addr;
3152 if (l > len)
3153 l = len;
3154 p = phys_page_find(page >> TARGET_PAGE_BITS);
3155 if (!p) {
3156 pd = IO_MEM_UNASSIGNED;
3157 } else {
3158 pd = p->phys_offset;
3159 }
3160
3161 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3162 if (done || bounce.buffer) {
3163 break;
3164 }
3165 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
3166 bounce.addr = addr;
3167 bounce.len = l;
3168 if (!is_write) {
3169 cpu_physical_memory_rw(addr, bounce.buffer, l, 0);
3170 }
3171 ptr = bounce.buffer;
3172 } else {
3173 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3174 ptr = phys_ram_base + addr1;
3175 }
3176 if (!done) {
3177 ret = ptr;
3178 } else if (ret + done != ptr) {
3179 break;
3180 }
3181
3182 len -= l;
3183 addr += l;
3184 done += l;
3185 }
3186 *plen = done;
3187 return ret;
3188}
3189
3190/* Unmaps a memory region previously mapped by cpu_physical_memory_map().
3191 * Will also mark the memory as dirty if is_write == 1. access_len gives
3192 * the amount of memory that was actually read or written by the caller.
3193 */
3194void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
3195 int is_write, target_phys_addr_t access_len)
3196{
3197 if (buffer != bounce.buffer) {
3198 if (is_write) {
3199 unsigned long addr1 = (uint8_t *)buffer - phys_ram_base;
3200 while (access_len) {
3201 unsigned l;
3202 l = TARGET_PAGE_SIZE;
3203 if (l > access_len)
3204 l = access_len;
3205 if (!cpu_physical_memory_is_dirty(addr1)) {
3206 /* invalidate code */
3207 tb_invalidate_phys_page_range(addr1, addr1 + l, 0);
3208 /* set dirty bit */
3209 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3210 (0xff & ~CODE_DIRTY_FLAG);
3211 }
3212 addr1 += l;
3213 access_len -= l;
3214 }
3215 }
3216 return;
3217 }
3218 if (is_write) {
3219 cpu_physical_memory_write(bounce.addr, bounce.buffer, access_len);
3220 }
3221 qemu_free(bounce.buffer);
3222 bounce.buffer = NULL;
aliguoriba223c22009-01-22 16:59:16 +00003223 cpu_notify_map_clients();
aliguori6d16c2f2009-01-22 16:59:11 +00003224}
bellardd0ecd2a2006-04-23 17:14:48 +00003225
bellard8df1cd02005-01-28 22:37:22 +00003226/* warning: addr must be aligned */
3227uint32_t ldl_phys(target_phys_addr_t addr)
3228{
3229 int io_index;
3230 uint8_t *ptr;
3231 uint32_t val;
3232 unsigned long pd;
3233 PhysPageDesc *p;
3234
3235 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3236 if (!p) {
3237 pd = IO_MEM_UNASSIGNED;
3238 } else {
3239 pd = p->phys_offset;
3240 }
ths3b46e622007-09-17 08:09:54 +00003241
ths5fafdf22007-09-16 21:08:06 +00003242 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
bellard2a4188a2006-06-25 21:54:59 +00003243 !(pd & IO_MEM_ROMD)) {
bellard8df1cd02005-01-28 22:37:22 +00003244 /* I/O case */
3245 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003246 if (p)
3247 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003248 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3249 } else {
3250 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003251 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard8df1cd02005-01-28 22:37:22 +00003252 (addr & ~TARGET_PAGE_MASK);
3253 val = ldl_p(ptr);
3254 }
3255 return val;
3256}
3257
bellard84b7b8e2005-11-28 21:19:04 +00003258/* warning: addr must be aligned */
3259uint64_t ldq_phys(target_phys_addr_t addr)
3260{
3261 int io_index;
3262 uint8_t *ptr;
3263 uint64_t val;
3264 unsigned long pd;
3265 PhysPageDesc *p;
3266
3267 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3268 if (!p) {
3269 pd = IO_MEM_UNASSIGNED;
3270 } else {
3271 pd = p->phys_offset;
3272 }
ths3b46e622007-09-17 08:09:54 +00003273
bellard2a4188a2006-06-25 21:54:59 +00003274 if ((pd & ~TARGET_PAGE_MASK) > IO_MEM_ROM &&
3275 !(pd & IO_MEM_ROMD)) {
bellard84b7b8e2005-11-28 21:19:04 +00003276 /* I/O case */
3277 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003278 if (p)
3279 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard84b7b8e2005-11-28 21:19:04 +00003280#ifdef TARGET_WORDS_BIGENDIAN
3281 val = (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr) << 32;
3282 val |= io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4);
3283#else
3284 val = io_mem_read[io_index][2](io_mem_opaque[io_index], addr);
3285 val |= (uint64_t)io_mem_read[io_index][2](io_mem_opaque[io_index], addr + 4) << 32;
3286#endif
3287 } else {
3288 /* RAM case */
ths5fafdf22007-09-16 21:08:06 +00003289 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
bellard84b7b8e2005-11-28 21:19:04 +00003290 (addr & ~TARGET_PAGE_MASK);
3291 val = ldq_p(ptr);
3292 }
3293 return val;
3294}
3295
bellardaab33092005-10-30 20:48:42 +00003296/* XXX: optimize */
3297uint32_t ldub_phys(target_phys_addr_t addr)
3298{
3299 uint8_t val;
3300 cpu_physical_memory_read(addr, &val, 1);
3301 return val;
3302}
3303
3304/* XXX: optimize */
3305uint32_t lduw_phys(target_phys_addr_t addr)
3306{
3307 uint16_t val;
3308 cpu_physical_memory_read(addr, (uint8_t *)&val, 2);
3309 return tswap16(val);
3310}
3311
bellard8df1cd02005-01-28 22:37:22 +00003312/* warning: addr must be aligned. The ram page is not masked as dirty
3313 and the code inside is not invalidated. It is useful if the dirty
3314 bits are used to track modified PTEs */
3315void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val)
3316{
3317 int io_index;
3318 uint8_t *ptr;
3319 unsigned long pd;
3320 PhysPageDesc *p;
3321
3322 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3323 if (!p) {
3324 pd = IO_MEM_UNASSIGNED;
3325 } else {
3326 pd = p->phys_offset;
3327 }
ths3b46e622007-09-17 08:09:54 +00003328
bellard3a7d9292005-08-21 09:26:42 +00003329 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003330 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003331 if (p)
3332 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003333 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3334 } else {
aliguori74576192008-10-06 14:02:03 +00003335 unsigned long addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3336 ptr = phys_ram_base + addr1;
bellard8df1cd02005-01-28 22:37:22 +00003337 stl_p(ptr, val);
aliguori74576192008-10-06 14:02:03 +00003338
3339 if (unlikely(in_migration)) {
3340 if (!cpu_physical_memory_is_dirty(addr1)) {
3341 /* invalidate code */
3342 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3343 /* set dirty bit */
3344 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3345 (0xff & ~CODE_DIRTY_FLAG);
3346 }
3347 }
bellard8df1cd02005-01-28 22:37:22 +00003348 }
3349}
3350
j_mayerbc98a7e2007-04-04 07:55:12 +00003351void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val)
3352{
3353 int io_index;
3354 uint8_t *ptr;
3355 unsigned long pd;
3356 PhysPageDesc *p;
3357
3358 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3359 if (!p) {
3360 pd = IO_MEM_UNASSIGNED;
3361 } else {
3362 pd = p->phys_offset;
3363 }
ths3b46e622007-09-17 08:09:54 +00003364
j_mayerbc98a7e2007-04-04 07:55:12 +00003365 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
3366 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003367 if (p)
3368 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
j_mayerbc98a7e2007-04-04 07:55:12 +00003369#ifdef TARGET_WORDS_BIGENDIAN
3370 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val >> 32);
3371 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val);
3372#else
3373 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3374 io_mem_write[io_index][2](io_mem_opaque[io_index], addr + 4, val >> 32);
3375#endif
3376 } else {
ths5fafdf22007-09-16 21:08:06 +00003377 ptr = phys_ram_base + (pd & TARGET_PAGE_MASK) +
j_mayerbc98a7e2007-04-04 07:55:12 +00003378 (addr & ~TARGET_PAGE_MASK);
3379 stq_p(ptr, val);
3380 }
3381}
3382
bellard8df1cd02005-01-28 22:37:22 +00003383/* warning: addr must be aligned */
bellard8df1cd02005-01-28 22:37:22 +00003384void stl_phys(target_phys_addr_t addr, uint32_t val)
3385{
3386 int io_index;
3387 uint8_t *ptr;
3388 unsigned long pd;
3389 PhysPageDesc *p;
3390
3391 p = phys_page_find(addr >> TARGET_PAGE_BITS);
3392 if (!p) {
3393 pd = IO_MEM_UNASSIGNED;
3394 } else {
3395 pd = p->phys_offset;
3396 }
ths3b46e622007-09-17 08:09:54 +00003397
bellard3a7d9292005-08-21 09:26:42 +00003398 if ((pd & ~TARGET_PAGE_MASK) != IO_MEM_RAM) {
bellard8df1cd02005-01-28 22:37:22 +00003399 io_index = (pd >> IO_MEM_SHIFT) & (IO_MEM_NB_ENTRIES - 1);
pbrook8da3ff12008-12-01 18:59:50 +00003400 if (p)
3401 addr = (addr & ~TARGET_PAGE_MASK) + p->region_offset;
bellard8df1cd02005-01-28 22:37:22 +00003402 io_mem_write[io_index][2](io_mem_opaque[io_index], addr, val);
3403 } else {
3404 unsigned long addr1;
3405 addr1 = (pd & TARGET_PAGE_MASK) + (addr & ~TARGET_PAGE_MASK);
3406 /* RAM case */
3407 ptr = phys_ram_base + addr1;
3408 stl_p(ptr, val);
bellard3a7d9292005-08-21 09:26:42 +00003409 if (!cpu_physical_memory_is_dirty(addr1)) {
3410 /* invalidate code */
3411 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
3412 /* set dirty bit */
bellardf23db162005-08-21 19:12:28 +00003413 phys_ram_dirty[addr1 >> TARGET_PAGE_BITS] |=
3414 (0xff & ~CODE_DIRTY_FLAG);
bellard3a7d9292005-08-21 09:26:42 +00003415 }
bellard8df1cd02005-01-28 22:37:22 +00003416 }
3417}
3418
bellardaab33092005-10-30 20:48:42 +00003419/* XXX: optimize */
3420void stb_phys(target_phys_addr_t addr, uint32_t val)
3421{
3422 uint8_t v = val;
3423 cpu_physical_memory_write(addr, &v, 1);
3424}
3425
3426/* XXX: optimize */
3427void stw_phys(target_phys_addr_t addr, uint32_t val)
3428{
3429 uint16_t v = tswap16(val);
3430 cpu_physical_memory_write(addr, (const uint8_t *)&v, 2);
3431}
3432
3433/* XXX: optimize */
3434void stq_phys(target_phys_addr_t addr, uint64_t val)
3435{
3436 val = tswap64(val);
3437 cpu_physical_memory_write(addr, (const uint8_t *)&val, 8);
3438}
3439
bellard13eb76e2004-01-24 15:23:36 +00003440#endif
3441
3442/* virtual memory access for debug */
ths5fafdf22007-09-16 21:08:06 +00003443int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
bellardb448f2f2004-02-25 23:24:04 +00003444 uint8_t *buf, int len, int is_write)
bellard13eb76e2004-01-24 15:23:36 +00003445{
3446 int l;
j_mayer9b3c35e2007-04-07 11:21:28 +00003447 target_phys_addr_t phys_addr;
3448 target_ulong page;
bellard13eb76e2004-01-24 15:23:36 +00003449
3450 while (len > 0) {
3451 page = addr & TARGET_PAGE_MASK;
3452 phys_addr = cpu_get_phys_page_debug(env, page);
3453 /* if no physical page mapped, return an error */
3454 if (phys_addr == -1)
3455 return -1;
3456 l = (page + TARGET_PAGE_SIZE) - addr;
3457 if (l > len)
3458 l = len;
ths5fafdf22007-09-16 21:08:06 +00003459 cpu_physical_memory_rw(phys_addr + (addr & ~TARGET_PAGE_MASK),
bellardb448f2f2004-02-25 23:24:04 +00003460 buf, l, is_write);
bellard13eb76e2004-01-24 15:23:36 +00003461 len -= l;
3462 buf += l;
3463 addr += l;
3464 }
3465 return 0;
3466}
3467
pbrook2e70f6e2008-06-29 01:03:05 +00003468/* in deterministic execution mode, instructions doing device I/Os
3469 must be at the end of the TB */
3470void cpu_io_recompile(CPUState *env, void *retaddr)
3471{
3472 TranslationBlock *tb;
3473 uint32_t n, cflags;
3474 target_ulong pc, cs_base;
3475 uint64_t flags;
3476
3477 tb = tb_find_pc((unsigned long)retaddr);
3478 if (!tb) {
3479 cpu_abort(env, "cpu_io_recompile: could not find TB for pc=%p",
3480 retaddr);
3481 }
3482 n = env->icount_decr.u16.low + tb->icount;
3483 cpu_restore_state(tb, env, (unsigned long)retaddr, NULL);
3484 /* Calculate how many instructions had been executed before the fault
thsbf20dc02008-06-30 17:22:19 +00003485 occurred. */
pbrook2e70f6e2008-06-29 01:03:05 +00003486 n = n - env->icount_decr.u16.low;
3487 /* Generate a new TB ending on the I/O insn. */
3488 n++;
3489 /* On MIPS and SH, delay slot instructions can only be restarted if
3490 they were already the first instruction in the TB. If this is not
thsbf20dc02008-06-30 17:22:19 +00003491 the first instruction in a TB then re-execute the preceding
pbrook2e70f6e2008-06-29 01:03:05 +00003492 branch. */
3493#if defined(TARGET_MIPS)
3494 if ((env->hflags & MIPS_HFLAG_BMASK) != 0 && n > 1) {
3495 env->active_tc.PC -= 4;
3496 env->icount_decr.u16.low++;
3497 env->hflags &= ~MIPS_HFLAG_BMASK;
3498 }
3499#elif defined(TARGET_SH4)
3500 if ((env->flags & ((DELAY_SLOT | DELAY_SLOT_CONDITIONAL))) != 0
3501 && n > 1) {
3502 env->pc -= 2;
3503 env->icount_decr.u16.low++;
3504 env->flags &= ~(DELAY_SLOT | DELAY_SLOT_CONDITIONAL);
3505 }
3506#endif
3507 /* This should never happen. */
3508 if (n > CF_COUNT_MASK)
3509 cpu_abort(env, "TB too big during recompile");
3510
3511 cflags = n | CF_LAST_IO;
3512 pc = tb->pc;
3513 cs_base = tb->cs_base;
3514 flags = tb->flags;
3515 tb_phys_invalidate(tb, -1);
3516 /* FIXME: In theory this could raise an exception. In practice
3517 we have already translated the block once so it's probably ok. */
3518 tb_gen_code(env, pc, cs_base, flags, cflags);
thsbf20dc02008-06-30 17:22:19 +00003519 /* TODO: If env->pc != tb->pc (i.e. the faulting instruction was not
pbrook2e70f6e2008-06-29 01:03:05 +00003520 the first in the TB) then we end up generating a whole new TB and
3521 repeating the fault, which is horribly inefficient.
3522 Better would be to execute just this insn uncached, or generate a
3523 second new TB. */
3524 cpu_resume_from_signal(env, NULL);
3525}
3526
bellarde3db7222005-01-26 22:00:47 +00003527void dump_exec_info(FILE *f,
3528 int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3529{
3530 int i, target_code_size, max_target_code_size;
3531 int direct_jmp_count, direct_jmp2_count, cross_page;
3532 TranslationBlock *tb;
ths3b46e622007-09-17 08:09:54 +00003533
bellarde3db7222005-01-26 22:00:47 +00003534 target_code_size = 0;
3535 max_target_code_size = 0;
3536 cross_page = 0;
3537 direct_jmp_count = 0;
3538 direct_jmp2_count = 0;
3539 for(i = 0; i < nb_tbs; i++) {
3540 tb = &tbs[i];
3541 target_code_size += tb->size;
3542 if (tb->size > max_target_code_size)
3543 max_target_code_size = tb->size;
3544 if (tb->page_addr[1] != -1)
3545 cross_page++;
3546 if (tb->tb_next_offset[0] != 0xffff) {
3547 direct_jmp_count++;
3548 if (tb->tb_next_offset[1] != 0xffff) {
3549 direct_jmp2_count++;
3550 }
3551 }
3552 }
3553 /* XXX: avoid using doubles ? */
bellard57fec1f2008-02-01 10:50:11 +00003554 cpu_fprintf(f, "Translation buffer state:\n");
bellard26a5f132008-05-28 12:30:31 +00003555 cpu_fprintf(f, "gen code size %ld/%ld\n",
3556 code_gen_ptr - code_gen_buffer, code_gen_buffer_max_size);
3557 cpu_fprintf(f, "TB count %d/%d\n",
3558 nb_tbs, code_gen_max_blocks);
ths5fafdf22007-09-16 21:08:06 +00003559 cpu_fprintf(f, "TB avg target size %d max=%d bytes\n",
bellarde3db7222005-01-26 22:00:47 +00003560 nb_tbs ? target_code_size / nb_tbs : 0,
3561 max_target_code_size);
ths5fafdf22007-09-16 21:08:06 +00003562 cpu_fprintf(f, "TB avg host size %d bytes (expansion ratio: %0.1f)\n",
bellarde3db7222005-01-26 22:00:47 +00003563 nb_tbs ? (code_gen_ptr - code_gen_buffer) / nb_tbs : 0,
3564 target_code_size ? (double) (code_gen_ptr - code_gen_buffer) / target_code_size : 0);
ths5fafdf22007-09-16 21:08:06 +00003565 cpu_fprintf(f, "cross page TB count %d (%d%%)\n",
3566 cross_page,
bellarde3db7222005-01-26 22:00:47 +00003567 nb_tbs ? (cross_page * 100) / nb_tbs : 0);
3568 cpu_fprintf(f, "direct jump count %d (%d%%) (2 jumps=%d %d%%)\n",
ths5fafdf22007-09-16 21:08:06 +00003569 direct_jmp_count,
bellarde3db7222005-01-26 22:00:47 +00003570 nb_tbs ? (direct_jmp_count * 100) / nb_tbs : 0,
3571 direct_jmp2_count,
3572 nb_tbs ? (direct_jmp2_count * 100) / nb_tbs : 0);
bellard57fec1f2008-02-01 10:50:11 +00003573 cpu_fprintf(f, "\nStatistics:\n");
bellarde3db7222005-01-26 22:00:47 +00003574 cpu_fprintf(f, "TB flush count %d\n", tb_flush_count);
3575 cpu_fprintf(f, "TB invalidate count %d\n", tb_phys_invalidate_count);
3576 cpu_fprintf(f, "TLB flush count %d\n", tlb_flush_count);
bellardb67d9a52008-05-23 09:57:34 +00003577 tcg_dump_info(f, cpu_fprintf);
bellarde3db7222005-01-26 22:00:47 +00003578}
3579
ths5fafdf22007-09-16 21:08:06 +00003580#if !defined(CONFIG_USER_ONLY)
bellard61382a52003-10-27 21:22:23 +00003581
3582#define MMUSUFFIX _cmmu
3583#define GETPC() NULL
3584#define env cpu_single_env
bellardb769d8f2004-10-03 15:07:13 +00003585#define SOFTMMU_CODE_ACCESS
bellard61382a52003-10-27 21:22:23 +00003586
3587#define SHIFT 0
3588#include "softmmu_template.h"
3589
3590#define SHIFT 1
3591#include "softmmu_template.h"
3592
3593#define SHIFT 2
3594#include "softmmu_template.h"
3595
3596#define SHIFT 3
3597#include "softmmu_template.h"
3598
3599#undef env
3600
3601#endif