blob: b06b7befbfaec7f04a974151c1c38c7ccbf35734 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000039#endif
hailfinger428f6852010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
hailfinger428f6852010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
Anton Staafb2647882014-09-17 15:13:43 -070064#if CONFIG_RAIDEN_DEBUG_SPI == 1
65 PROGRAMMER_RAIDEN_DEBUG_SPI,
66#endif
hailfinger428f6852010-07-27 22:41:39 +000067#if CONFIG_DEDIPROG == 1
68 PROGRAMMER_DEDIPROG,
69#endif
70#if CONFIG_RAYER_SPI == 1
71 PROGRAMMER_RAYER_SPI,
72#endif
hailfinger7949b652011-05-08 00:24:18 +000073#if CONFIG_NICINTEL == 1
74 PROGRAMMER_NICINTEL,
75#endif
uwe6764e922010-09-03 18:21:21 +000076#if CONFIG_NICINTEL_SPI == 1
77 PROGRAMMER_NICINTEL_SPI,
78#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000079#if CONFIG_OGP_SPI == 1
80 PROGRAMMER_OGP_SPI,
81#endif
hailfinger935365d2011-02-04 21:37:59 +000082#if CONFIG_SATAMV == 1
83 PROGRAMMER_SATAMV,
84#endif
David Hendrickscebee892015-05-23 20:30:30 -070085#if CONFIG_LINUX_MTD == 1
86 PROGRAMMER_LINUX_MTD,
87#endif
uwe7df6dda2011-09-03 18:37:52 +000088#if CONFIG_LINUX_SPI == 1
89 PROGRAMMER_LINUX_SPI,
90#endif
Shiyu Sun9dde7162020-04-16 17:32:55 +100091#if CONFIG_LSPCON_I2C_SPI == 1
92 PROGRAMMER_LSPCON_I2C_SPI,
93#endif
Edward O'Callaghan97dd9262020-03-26 00:00:41 +110094#if CONFIG_REALTEK_MST_I2C_SPI == 1
95 PROGRAMMER_REALTEK_MST_I2C_SPI,
96#endif
hailfinger428f6852010-07-27 22:41:39 +000097 PROGRAMMER_INVALID /* This must always be the last entry. */
98};
99
David Hendricksba0827a2013-05-03 20:25:40 -0700100enum alias_type {
101 ALIAS_NONE = 0, /* no alias (default) */
102 ALIAS_EC, /* embedded controller */
103 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
104};
105
106struct programmer_alias {
107 const char *name;
108 enum alias_type type;
109};
110
111extern struct programmer_alias *alias;
112extern struct programmer_alias aliases[];
113
Vadim Bendebury066143d2018-07-16 18:20:33 -0700114/*
115 * This function returns 'true' if current flashrom invocation is programming
116 * the EC.
117 */
118static inline int programming_ec(void) {
119 return alias && (alias->type == ALIAS_EC);
120}
121
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100122enum programmer_type {
123 PCI = 1, /* to detect uninitialized values */
124 USB,
125 OTHER,
126};
127
128struct dev_entry {
129 uint16_t vendor_id;
130 uint16_t device_id;
131 const enum test_state status;
132 const char *vendor_name;
133 const char *device_name;
134};
135
hailfinger428f6852010-07-27 22:41:39 +0000136struct programmer_entry {
hailfinger428f6852010-07-27 22:41:39 +0000137 const char *name;
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100138 const enum programmer_type type;
139 union {
140 const struct dev_entry *const dev;
141 const char *const note;
142 } devs;
hailfinger428f6852010-07-27 22:41:39 +0000143
David Hendricksac1d25c2016-08-09 17:00:58 -0700144 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000145
Patrick Georgi4befc162017-02-03 18:32:01 +0100146 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000147 void (*unmap_flash_region) (void *virt_addr, size_t len);
148
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000149 void (*delay) (unsigned int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800150
151 /*
152 * If set, use extra precautions such as erasing with small block sizes
153 * and verifying more rigorously. This will incur a performance penalty
154 * but is good for programming the ROM in-system on a live machine.
155 */
156 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000157};
158
159extern const struct programmer_entry programmer_table[];
160
David Hendricksac1d25c2016-08-09 17:00:58 -0700161int programmer_init(enum programmer prog, char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700162int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000163
hailfinger428f6852010-07-27 22:41:39 +0000164struct bitbang_spi_master {
hailfinger428f6852010-07-27 22:41:39 +0000165 /* Note that CS# is active low, so val=0 means the chip is active. */
166 void (*set_cs) (int val);
167 void (*set_sck) (int val);
168 void (*set_mosi) (int val);
169 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000170 void (*request_bus) (void);
171 void (*release_bus) (void);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100172
173 /* Length of half a clock period in usecs. */
174 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000175};
176
177#if CONFIG_INTERNAL == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000178struct pci_dev;
hailfinger428f6852010-07-27 22:41:39 +0000179struct penable {
180 uint16_t vendor_id;
181 uint16_t device_id;
stefanct6d836ba2011-05-26 01:35:19 +0000182 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000183 const char *vendor_name;
184 const char *device_name;
185 int (*doit) (struct pci_dev *dev, const char *name);
186};
187
188extern const struct penable chipset_enables[];
189
hailfingere52e9f82011-05-05 07:12:40 +0000190enum board_match_phase {
191 P1,
192 P2,
193 P3
194};
195
hailfinger4640bdb2011-08-31 16:19:50 +0000196struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000197 /* Any device, but make it sensible, like the ISA bridge. */
198 uint16_t first_vendor;
199 uint16_t first_device;
200 uint16_t first_card_vendor;
201 uint16_t first_card_device;
202
203 /* Any device, but make it sensible, like
204 * the host bridge. May be NULL.
205 */
206 uint16_t second_vendor;
207 uint16_t second_device;
208 uint16_t second_card_vendor;
209 uint16_t second_card_device;
210
stefanct6d836ba2011-05-26 01:35:19 +0000211 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000212 const char *dmi_pattern;
213
stefanct6d836ba2011-05-26 01:35:19 +0000214 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000215 const char *lb_vendor;
216 const char *lb_part;
217
hailfingere52e9f82011-05-05 07:12:40 +0000218 enum board_match_phase phase;
219
hailfinger428f6852010-07-27 22:41:39 +0000220 const char *vendor_name;
221 const char *board_name;
222
223 int max_rom_decode_parallel;
224 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000225 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000226};
227
hailfinger4640bdb2011-08-31 16:19:50 +0000228extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000229
230struct board_info {
231 const char *vendor;
232 const char *name;
233 const int working;
234#ifdef CONFIG_PRINT_WIKI
235 const char *url;
236 const char *note;
237#endif
238};
239
240extern const struct board_info boards_known[];
241extern const struct board_info laptops_known[];
242#endif
243
244/* udelay.c */
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000245void myusec_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000246void myusec_calibrate_delay(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000247void internal_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000248
249#if NEED_PCI == 1
250/* pcidev.c */
hailfinger428f6852010-07-27 22:41:39 +0000251extern struct pci_access *pacc;
Edward O'Callaghan80aedd02019-08-02 22:36:56 +1000252int pci_init_common(void);
Patrick Georgif776a442017-03-28 21:34:33 +0200253uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100254uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct dev_entry *devs);
Patrick Georgi7c30fa92017-03-28 22:47:12 +0200255struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
hailfingerf31cbdc2010-11-10 15:25:18 +0000256/* rpci_write_* are reversible writes. The original PCI config space register
257 * contents will be restored on shutdown.
258 */
mkarcher08a24552010-12-26 23:55:19 +0000259int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
260int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
261int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000262#endif
263
264/* print.c */
hailfinger7949b652011-05-08 00:24:18 +0000265#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
Patrick Georgi8ae16572017-03-09 15:59:25 +0100266void print_supported_pcidevs(const struct dev_entry *devs);
hailfinger428f6852010-07-27 22:41:39 +0000267#endif
268
hailfingere20dc562011-06-09 20:06:34 +0000269#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000270/* board_enable.c */
271void w836xx_ext_enter(uint16_t port);
272void w836xx_ext_leave(uint16_t port);
273int it8705f_write_enable(uint8_t port);
274uint8_t sio_read(uint16_t port, uint8_t reg);
275void sio_write(uint16_t port, uint8_t reg, uint8_t data);
276void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000277void board_handle_before_superio(void);
278void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000279int board_flash_enable(const char *vendor, const char *part);
280
281/* chipset_enable.c */
282int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800283int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000284
285/* processor_enable.c */
286int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000287#endif
hailfinger428f6852010-07-27 22:41:39 +0000288
289/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100290void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100291void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400292void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan0822bc22019-10-29 14:26:30 +1100293void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000294void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400295void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000296#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000297int setup_cpu_msr(int cpu);
298void cleanup_cpu_msr(void);
299
300/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000301int cb_parse_table(const char **vendor, const char **model);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -0700302void lb_vendor_dev_from_string(const char *boardstring);
hailfinger428f6852010-07-27 22:41:39 +0000303extern int partvendor_from_cbtable;
304
305/* dmi.c */
306extern int has_dmi_support;
307void dmi_init(void);
308int dmi_match(const char *pattern);
309
310/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000311struct superio {
312 uint16_t vendor;
313 uint16_t port;
314 uint16_t model;
315};
hailfinger94e090c2011-04-27 14:34:08 +0000316extern struct superio superios[];
317extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000318#define SUPERIO_VENDOR_NONE 0x0
319#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000320#endif
321#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000322struct pci_filter;
hailfinger428f6852010-07-27 22:41:39 +0000323struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
uwe922946a2011-07-13 11:22:03 +0000324struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000325struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
326struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
327 uint16_t card_vendor, uint16_t card_device);
328#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100329int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000330#if CONFIG_INTERNAL == 1
331extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000332extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000333extern int force_boardenable;
334extern int force_boardmismatch;
335void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000336int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000337extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700338int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000339#endif
340
341/* hwaccess.c */
342void mmio_writeb(uint8_t val, void *addr);
343void mmio_writew(uint16_t val, void *addr);
344void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000345uint8_t mmio_readb(const void *addr);
346uint16_t mmio_readw(const void *addr);
347uint32_t mmio_readl(const void *addr);
348void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000349void mmio_le_writeb(uint8_t val, void *addr);
350void mmio_le_writew(uint16_t val, void *addr);
351void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000352uint8_t mmio_le_readb(const void *addr);
353uint16_t mmio_le_readw(const void *addr);
354uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000355#define pci_mmio_writeb mmio_le_writeb
356#define pci_mmio_writew mmio_le_writew
357#define pci_mmio_writel mmio_le_writel
358#define pci_mmio_readb mmio_le_readb
359#define pci_mmio_readw mmio_le_readw
360#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000361void rmmio_writeb(uint8_t val, void *addr);
362void rmmio_writew(uint16_t val, void *addr);
363void rmmio_writel(uint32_t val, void *addr);
364void rmmio_le_writeb(uint8_t val, void *addr);
365void rmmio_le_writew(uint16_t val, void *addr);
366void rmmio_le_writel(uint32_t val, void *addr);
367#define pci_rmmio_writeb rmmio_le_writeb
368#define pci_rmmio_writew rmmio_le_writew
369#define pci_rmmio_writel rmmio_le_writel
370void rmmio_valb(void *addr);
371void rmmio_valw(void *addr);
372void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000373
hailfinger428f6852010-07-27 22:41:39 +0000374/* dummyflasher.c */
375#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700376int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100377void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000378void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000379#endif
380
381/* nic3com.c */
382#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700383int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100384extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000385#endif
386
387/* gfxnvidia.c */
388#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700389int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100390extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000391#endif
392
393/* drkaiser.c */
394#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700395int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100396extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000397#endif
398
399/* nicrealtek.c */
400#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700401int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100402extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000403#endif
404
405/* nicnatsemi.c */
406#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700407int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100408extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000409#endif
410
hailfinger7949b652011-05-08 00:24:18 +0000411/* nicintel.c */
412#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700413int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100414extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000415#endif
416
uwe6764e922010-09-03 18:21:21 +0000417/* nicintel_spi.c */
418#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700419int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100420extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000421#endif
422
hailfingerfb1f31f2010-12-03 14:48:11 +0000423/* ogp_spi.c */
424#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700425int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100426extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000427#endif
428
hailfinger935365d2011-02-04 21:37:59 +0000429/* satamv.c */
430#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700431int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100432extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000433#endif
434
hailfinger428f6852010-07-27 22:41:39 +0000435/* satasii.c */
436#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700437int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100438extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000439#endif
440
441/* atahpt.c */
442#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700443int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100444extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000445#endif
446
447/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000448#if CONFIG_FT2232_SPI == 1
449struct usbdev_status {
uwee15beb92010-08-08 17:01:18 +0000450 uint16_t vendor_id;
451 uint16_t device_id;
452 int status;
453 const char *vendor_name;
454 const char *device_name;
hailfinger888410e2010-07-29 15:54:53 +0000455};
David Hendricksac1d25c2016-08-09 17:00:58 -0700456int ft2232_spi_init(void);
hailfinger888410e2010-07-29 15:54:53 +0000457extern const struct usbdev_status devs_ft2232spi[];
hailfinger888410e2010-07-29 15:54:53 +0000458#endif
hailfinger428f6852010-07-27 22:41:39 +0000459
460/* rayer_spi.c */
461#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700462int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000463#endif
464
465/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700466int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700467int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000468
469/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000470#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700471int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000472#endif
hailfinger428f6852010-07-27 22:41:39 +0000473
Anton Staafb2647882014-09-17 15:13:43 -0700474/* raiden_debug_spi.c */
475#if CONFIG_RAIDEN_DEBUG_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700476int raiden_debug_spi_init(void);
Anton Staafb2647882014-09-17 15:13:43 -0700477#endif
478
David Hendrickscebee892015-05-23 20:30:30 -0700479/* linux_mtd.c */
480#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700481int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700482#endif
483
uwe7df6dda2011-09-03 18:37:52 +0000484/* linux_spi.c */
485#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700486int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000487#endif
488
hailfinger428f6852010-07-27 22:41:39 +0000489/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000490#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700491int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000492#endif
hailfinger428f6852010-07-27 22:41:39 +0000493
494/* flashrom.c */
495struct decode_sizes {
496 uint32_t parallel;
497 uint32_t lpc;
498 uint32_t fwh;
499 uint32_t spi;
500};
501extern struct decode_sizes max_rom_decode;
502extern int programmer_may_write;
503extern unsigned long flashbase;
hailfinger428f6852010-07-27 22:41:39 +0000504int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000505char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000506
507/* layout.c */
508int show_id(uint8_t *bios, int size, int force);
509
510/* spi.c */
511enum spi_controller {
512 SPI_CONTROLLER_NONE,
513#if CONFIG_INTERNAL == 1
514#if defined(__i386__) || defined(__x86_64__)
515 SPI_CONTROLLER_ICH7,
516 SPI_CONTROLLER_ICH9,
David Hendricks07af3a42011-07-11 22:13:02 -0700517 SPI_CONTROLLER_ICH_HWSEQ,
hailfinger2b46a862011-02-28 23:58:15 +0000518 SPI_CONTROLLER_IT85XX,
hailfinger428f6852010-07-27 22:41:39 +0000519 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800520 SPI_CONTROLLER_MEC1308,
hailfinger428f6852010-07-27 22:41:39 +0000521 SPI_CONTROLLER_SB600,
ivy_jian8e0c4e52017-08-23 09:17:56 +0800522 SPI_CONTROLLER_YANGTZE,
hailfinger428f6852010-07-27 22:41:39 +0000523 SPI_CONTROLLER_VIA,
524 SPI_CONTROLLER_WBSIO,
David Hendricksc801adb2010-12-09 16:58:56 -0800525 SPI_CONTROLLER_WPCE775X,
Rong Changaaa1acf2012-06-21 19:21:18 +0800526 SPI_CONTROLLER_ENE,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700527#endif
Louis Yung-Chieh Lobc351d02011-03-31 13:09:21 +0800528#if defined(__arm__)
529 SPI_CONTROLLER_TEGRA2,
hailfinger428f6852010-07-27 22:41:39 +0000530#endif
531#endif
532#if CONFIG_FT2232_SPI == 1
533 SPI_CONTROLLER_FT2232,
534#endif
535#if CONFIG_DUMMY == 1
536 SPI_CONTROLLER_DUMMY,
537#endif
538#if CONFIG_BUSPIRATE_SPI == 1
539 SPI_CONTROLLER_BUSPIRATE,
540#endif
Anton Staafb2647882014-09-17 15:13:43 -0700541#if CONFIG_RAIDEN_DEBUG_SPI == 1
542 SPI_CONTROLLER_RAIDEN_DEBUG,
543#endif
hailfinger428f6852010-07-27 22:41:39 +0000544#if CONFIG_DEDIPROG == 1
545 SPI_CONTROLLER_DEDIPROG,
546#endif
William A. Kennington III852ebf72017-04-05 12:16:06 -0700547#if CONFIG_BITBANG_SPI == 1
mkarcherd264e9e2011-05-11 17:07:07 +0000548 SPI_CONTROLLER_BITBANG,
hailfinger428f6852010-07-27 22:41:39 +0000549#endif
uwe7df6dda2011-09-03 18:37:52 +0000550#if CONFIG_LINUX_SPI == 1
551 SPI_CONTROLLER_LINUX,
552#endif
stefanct69965b62011-09-15 23:38:14 +0000553#if CONFIG_SERPROG == 1
554 SPI_CONTROLLER_SERPROG,
555#endif
hailfinger428f6852010-07-27 22:41:39 +0000556};
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100557extern const int spi_master_count;
mkarcher8fb57592011-05-11 17:07:02 +0000558
559#define MAX_DATA_UNSPECIFIED 0
560#define MAX_DATA_READ_UNLIMITED 64 * 1024
561#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000562
563#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100564#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
565 register, 4BA mode switch) don't work */
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000566
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100567struct spi_master {
mkarcherd264e9e2011-05-11 17:07:07 +0000568 enum spi_controller type;
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000569 uint32_t features;
stefanctc5eb8a92011-11-23 09:13:48 +0000570 unsigned int max_data_read;
571 unsigned int max_data_write;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700572 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000573 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700574 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000575
Patrick Georgie39d6442017-03-22 21:23:35 +0100576 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700577 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100578 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan9cf8b7c2020-04-15 12:40:45 +1000579 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
580 const void *data;
hailfinger428f6852010-07-27 22:41:39 +0000581};
582
Craig Hesling65eb8812019-08-01 09:33:56 -0700583extern const struct spi_master *spi_master;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700584int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000585 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700586int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
587int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100588int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan20ba6152019-08-26 23:21:09 +1000589int register_spi_master(const struct spi_master *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000590
Edward O'Callaghanea053772019-08-13 10:32:30 +1000591/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000592enum ich_chipset {
stefanctc035c192011-11-06 23:51:09 +0000593 CHIPSET_ICH_UNKNOWN,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000594 CHIPSET_ICH,
595 CHIPSET_ICH2345,
Edward O'Callaghanea053772019-08-13 10:32:30 +1000596 CHIPSET_ICH6,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000597 CHIPSET_POULSBO, /* SCH U* */
598 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
Edward O'Callaghanea053772019-08-13 10:32:30 +1000599 CHIPSET_ICH7,
stefanctc035c192011-11-06 23:51:09 +0000600 CHIPSET_ICH8,
601 CHIPSET_ICH9,
602 CHIPSET_ICH10,
603 CHIPSET_5_SERIES_IBEX_PEAK,
604 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800605 CHIPSET_7_SERIES_PANTHER_POINT,
606 CHIPSET_8_SERIES_LYNX_POINT,
607 CHIPSET_8_SERIES_LYNX_POINT_LP,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700608 CHIPSET_9_SERIES_WILDCAT_POINT,
Ramya Vijaykumara9a64f92015-04-15 15:26:22 +0530609 CHIPSET_100_SERIES_SUNRISE_POINT,
Duncan Lauried59ec692013-11-25 09:40:56 -0800610 CHIPSET_BAYTRAIL,
Furquan Shaikh44088752016-07-11 22:48:08 -0700611 CHIPSET_APL,
stefanctc035c192011-11-06 23:51:09 +0000612};
613
Edward O'Callaghanea053772019-08-13 10:32:30 +1000614/* ichspi.c */
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700615#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700616
617/*
618 * This global variable is used to communicate the type of ICH found on the
619 * device. When running on non-intel platforms default value of
620 * CHIPSET_ICH_UNKNOWN is used.
621*/
Edward O'Callaghane3e30562019-09-03 13:10:58 +1000622extern enum ich_chipset g_ich_generation;
Vadim Bendebury066143d2018-07-16 18:20:33 -0700623
624/*
625 * This global variable is set to indicate that the invoked flash programming
626 * command should not be executed, but just verified for validity.
627 *
628 * This is useful when one needs to determine if a certain flash erase command
629 * supported by the chip is allowed by the Intel controller on the device.
630 */
631extern int ich_dry_run;
hailfinger428f6852010-07-27 22:41:39 +0000632extern uint32_t ichspi_bbar;
Edward O'Callaghan6f2f8322019-09-06 11:55:24 +1000633int ich_init_spi(struct pci_dev *dev, void *spibar, enum ich_chipset ich_generation);
Edward O'Callaghan3300e4e2019-10-03 13:20:09 +1000634int via_init_spi(uint32_t mmio_base);
hailfinger428f6852010-07-27 22:41:39 +0000635
Rong Changaaa1acf2012-06-21 19:21:18 +0800636/* ene_lpc.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700637int ene_probe_spi_flash(const char *name);
ivy_jian8e0c4e52017-08-23 09:17:56 +0800638/* amd_imc.c */
639int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800640
hailfinger2b46a862011-02-28 23:58:15 +0000641/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700642int it85xx_spi_init(struct superio s);
643int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000644
hailfinger428f6852010-07-27 22:41:39 +0000645/* it87spi.c */
646void enter_conf_mode_ite(uint16_t port);
647void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000648void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700649int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000650
hailfingere20dc562011-06-09 20:06:34 +0000651/* mcp6x_spi.c */
652int mcp6x_spi_init(int want_spi);
653
David Hendricks46d32e32011-01-19 16:01:52 -0800654/* mec1308.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700655int mec1308_probe_spi_flash(const char *name);
David Hendricks46d32e32011-01-19 16:01:52 -0800656
hailfinger428f6852010-07-27 22:41:39 +0000657/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000658int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000659
660/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000661int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000662#endif
663
hailfingerfe7cd9e2011-11-04 21:35:26 +0000664/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000665struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000666 int max_data_read;
667 int max_data_write;
668 /* Specific functions for this programmer */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700669 int (*probe) (struct flashctx *flash);
670 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100671 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700672 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
673 uint8_t (*read_status) (const struct flashctx *flash);
674 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700675 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700676 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000677};
Craig Hesling65eb8812019-08-01 09:33:56 -0700678extern struct opaque_master *opaque_master;
679void register_opaque_master(struct opaque_master *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000680
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700681/* programmer.c */
682int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100683void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700684void fallback_unmap(void *virt_addr, size_t len);
David Hendricksac1d25c2016-08-09 17:00:58 -0700685uint8_t noop_chip_readb(const struct flashctx *flash, const chipaddr addr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700686void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
687void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
688void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100689void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700690uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
691uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
692void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100693struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700694 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
695 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
696 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100697 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700698 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
699 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
700 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
701 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000702 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700703};
Craig Hesling65eb8812019-08-01 09:33:56 -0700704extern const struct par_master *par_master;
705void register_par_master(const struct par_master *pgm, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000706struct registered_master {
707 enum chipbustype buses_supported;
708 union {
709 struct par_master par;
710 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000711 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000712 };
713};
714extern struct registered_master registered_masters[];
715extern int registered_master_count;
716int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700717
hailfinger428f6852010-07-27 22:41:39 +0000718/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000719#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700720int serprog_init(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000721void serprog_delay(unsigned int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000722#endif
hailfinger428f6852010-07-27 22:41:39 +0000723
724/* serial.c */
Kangheui Won0c485a72019-09-10 14:27:04 +1000725#if IS_WINDOWS
hailfinger428f6852010-07-27 22:41:39 +0000726typedef HANDLE fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000727#define SER_INV_FD INVALID_HANDLE_VALUE
hailfinger428f6852010-07-27 22:41:39 +0000728#else
729typedef int fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000730#define SER_INV_FD -1
hailfinger428f6852010-07-27 22:41:39 +0000731#endif
732
David Hendricksc801adb2010-12-09 16:58:56 -0800733/* wpce775x.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700734int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800735
Simon Glasscd597032013-05-23 17:18:44 -0700736/**
737 * Probe the Google Chrome OS EC device
738 *
739 * @return 0 if found correct, non-zero if not found or error
740 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700741int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700742
David Hendricksac1d25c2016-08-09 17:00:58 -0700743int cros_ec_need_2nd_pass(void);
744int cros_ec_finish(void);
745int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800746
hailfinger428f6852010-07-27 22:41:39 +0000747void sp_flush_incoming(void);
Kangheui Won0c485a72019-09-10 14:27:04 +1000748fdtype sp_openserport(char *dev, int baud);
hailfinger428f6852010-07-27 22:41:39 +0000749void __attribute__((noreturn)) sp_die(char *msg);
750extern fdtype sp_fd;
Kangheui Won0c485a72019-09-10 14:27:04 +1000751int serialport_config(fdtype fd, int baud);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000752int serialport_shutdown(void *data);
Kangheui Won0c485a72019-09-10 14:27:04 +1000753int serialport_write(const unsigned char *buf, unsigned int writecnt);
754int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
hailfinger428f6852010-07-27 22:41:39 +0000755int serialport_read(unsigned char *buf, unsigned int readcnt);
Kangheui Won0c485a72019-09-10 14:27:04 +1000756int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
757
758/* Serial port/pin mapping:
759
760 1 CD <-
761 2 RXD <-
762 3 TXD ->
763 4 DTR ->
764 5 GND --
765 6 DSR <-
766 7 RTS ->
767 8 CTS <-
768 9 RI <-
769*/
770enum SP_PIN {
771 PIN_CD = 1,
772 PIN_RXD,
773 PIN_TXD,
774 PIN_DTR,
775 PIN_GND,
776 PIN_DSR,
777 PIN_RTS,
778 PIN_CTS,
779 PIN_RI,
780};
781
782void sp_set_pin(enum SP_PIN pin, int val);
783int sp_get_pin(enum SP_PIN pin);
784
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100785/* spi_master feature checks */
786static inline bool spi_master_4ba(const struct flashctx *const flash)
787{
788 return flash->mst->buses_supported & BUS_SPI &&
789 flash->mst->spi.features & SPI_MASTER_4BA;
790}
791static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
792{
793 return flash->mst->buses_supported & BUS_SPI &&
794 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
795}
hailfinger428f6852010-07-27 22:41:39 +0000796
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100797/* usbdev.c */
798struct libusb_device_handle;
799struct libusb_context;
800struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
801 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
802struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
803 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
804
Shiyu Sun9dde7162020-04-16 17:32:55 +1000805/* lspcon_i2c_spi.c */
806#if CONFIG_LSPCON_I2C_SPI == 1
807int lspcon_i2c_spi_init(void);
808#endif
809
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100810/* realtek_mst_i2c_spi.c */
811#if CONFIG_REALTEK_MST_I2C_SPI == 1
812int realtek_mst_i2c_spi_init(void);
813#endif
814
hailfinger428f6852010-07-27 22:41:39 +0000815#endif /* !__PROGRAMMER_H__ */