blob: cef8a5e618beeda534fec6679cd584da80df2fc8 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 */
23
24#ifndef __PROGRAMMER_H__
25#define __PROGRAMMER_H__ 1
26
hailfingerfe7cd9e2011-11-04 21:35:26 +000027#include "flash.h" /* for chipaddr and flashchip */
28
hailfinger428f6852010-07-27 22:41:39 +000029enum programmer {
30#if CONFIG_INTERNAL == 1
31 PROGRAMMER_INTERNAL,
32#endif
33#if CONFIG_DUMMY == 1
34 PROGRAMMER_DUMMY,
35#endif
36#if CONFIG_NIC3COM == 1
37 PROGRAMMER_NIC3COM,
38#endif
39#if CONFIG_NICREALTEK == 1
40 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000041#endif
hailfinger428f6852010-07-27 22:41:39 +000042#if CONFIG_NICNATSEMI == 1
43 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000044#endif
hailfinger428f6852010-07-27 22:41:39 +000045#if CONFIG_GFXNVIDIA == 1
46 PROGRAMMER_GFXNVIDIA,
47#endif
48#if CONFIG_DRKAISER == 1
49 PROGRAMMER_DRKAISER,
50#endif
51#if CONFIG_SATASII == 1
52 PROGRAMMER_SATASII,
53#endif
54#if CONFIG_ATAHPT == 1
55 PROGRAMMER_ATAHPT,
56#endif
hailfinger428f6852010-07-27 22:41:39 +000057#if CONFIG_FT2232_SPI == 1
58 PROGRAMMER_FT2232_SPI,
59#endif
60#if CONFIG_SERPROG == 1
61 PROGRAMMER_SERPROG,
62#endif
63#if CONFIG_BUSPIRATE_SPI == 1
64 PROGRAMMER_BUSPIRATE_SPI,
65#endif
Anton Staafb2647882014-09-17 15:13:43 -070066#if CONFIG_RAIDEN_DEBUG_SPI == 1
67 PROGRAMMER_RAIDEN_DEBUG_SPI,
68#endif
hailfinger428f6852010-07-27 22:41:39 +000069#if CONFIG_DEDIPROG == 1
70 PROGRAMMER_DEDIPROG,
71#endif
72#if CONFIG_RAYER_SPI == 1
73 PROGRAMMER_RAYER_SPI,
74#endif
hailfinger7949b652011-05-08 00:24:18 +000075#if CONFIG_NICINTEL == 1
76 PROGRAMMER_NICINTEL,
77#endif
uwe6764e922010-09-03 18:21:21 +000078#if CONFIG_NICINTEL_SPI == 1
79 PROGRAMMER_NICINTEL_SPI,
80#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000081#if CONFIG_OGP_SPI == 1
82 PROGRAMMER_OGP_SPI,
83#endif
hailfinger935365d2011-02-04 21:37:59 +000084#if CONFIG_SATAMV == 1
85 PROGRAMMER_SATAMV,
86#endif
David Hendrickscebee892015-05-23 20:30:30 -070087#if CONFIG_LINUX_MTD == 1
88 PROGRAMMER_LINUX_MTD,
89#endif
uwe7df6dda2011-09-03 18:37:52 +000090#if CONFIG_LINUX_SPI == 1
91 PROGRAMMER_LINUX_SPI,
92#endif
hailfinger428f6852010-07-27 22:41:39 +000093 PROGRAMMER_INVALID /* This must always be the last entry. */
94};
95
David Hendricksba0827a2013-05-03 20:25:40 -070096enum alias_type {
97 ALIAS_NONE = 0, /* no alias (default) */
98 ALIAS_EC, /* embedded controller */
99 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
100};
101
102struct programmer_alias {
103 const char *name;
104 enum alias_type type;
105};
106
107extern struct programmer_alias *alias;
108extern struct programmer_alias aliases[];
109
hailfinger428f6852010-07-27 22:41:39 +0000110struct programmer_entry {
111 const char *vendor;
112 const char *name;
113
114 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000115
116 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
117 size_t len);
118 void (*unmap_flash_region) (void *virt_addr, size_t len);
119
hailfinger428f6852010-07-27 22:41:39 +0000120 void (*delay) (int usecs);
121};
122
123extern const struct programmer_entry programmer_table[];
124
hailfinger969e2f32011-09-08 00:00:29 +0000125int programmer_init(enum programmer prog, char *param);
hailfinger428f6852010-07-27 22:41:39 +0000126int programmer_shutdown(void);
127
128enum bitbang_spi_master_type {
129 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
130#if CONFIG_RAYER_SPI == 1
131 BITBANG_SPI_MASTER_RAYER,
132#endif
uwe6764e922010-09-03 18:21:21 +0000133#if CONFIG_NICINTEL_SPI == 1
134 BITBANG_SPI_MASTER_NICINTEL,
135#endif
hailfinger52384c92010-07-28 15:08:35 +0000136#if CONFIG_INTERNAL == 1
137#if defined(__i386__) || defined(__x86_64__)
138 BITBANG_SPI_MASTER_MCP,
139#endif
140#endif
hailfingerfb1f31f2010-12-03 14:48:11 +0000141#if CONFIG_OGP_SPI == 1
142 BITBANG_SPI_MASTER_OGP,
143#endif
hailfinger428f6852010-07-27 22:41:39 +0000144};
145
146struct bitbang_spi_master {
147 enum bitbang_spi_master_type type;
148
149 /* Note that CS# is active low, so val=0 means the chip is active. */
150 void (*set_cs) (int val);
151 void (*set_sck) (int val);
152 void (*set_mosi) (int val);
153 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000154 void (*request_bus) (void);
155 void (*release_bus) (void);
hailfinger428f6852010-07-27 22:41:39 +0000156};
157
158#if CONFIG_INTERNAL == 1
159struct penable {
160 uint16_t vendor_id;
161 uint16_t device_id;
stefanct6d836ba2011-05-26 01:35:19 +0000162 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000163 const char *vendor_name;
164 const char *device_name;
165 int (*doit) (struct pci_dev *dev, const char *name);
166};
167
168extern const struct penable chipset_enables[];
169
hailfingere52e9f82011-05-05 07:12:40 +0000170enum board_match_phase {
171 P1,
172 P2,
173 P3
174};
175
hailfinger4640bdb2011-08-31 16:19:50 +0000176struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000177 /* Any device, but make it sensible, like the ISA bridge. */
178 uint16_t first_vendor;
179 uint16_t first_device;
180 uint16_t first_card_vendor;
181 uint16_t first_card_device;
182
183 /* Any device, but make it sensible, like
184 * the host bridge. May be NULL.
185 */
186 uint16_t second_vendor;
187 uint16_t second_device;
188 uint16_t second_card_vendor;
189 uint16_t second_card_device;
190
stefanct6d836ba2011-05-26 01:35:19 +0000191 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000192 const char *dmi_pattern;
193
stefanct6d836ba2011-05-26 01:35:19 +0000194 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000195 const char *lb_vendor;
196 const char *lb_part;
197
hailfingere52e9f82011-05-05 07:12:40 +0000198 enum board_match_phase phase;
199
hailfinger428f6852010-07-27 22:41:39 +0000200 const char *vendor_name;
201 const char *board_name;
202
203 int max_rom_decode_parallel;
204 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000205 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000206};
207
hailfinger4640bdb2011-08-31 16:19:50 +0000208extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000209
210struct board_info {
211 const char *vendor;
212 const char *name;
213 const int working;
214#ifdef CONFIG_PRINT_WIKI
215 const char *url;
216 const char *note;
217#endif
218};
219
220extern const struct board_info boards_known[];
221extern const struct board_info laptops_known[];
222#endif
223
224/* udelay.c */
225void myusec_delay(int usecs);
226void myusec_calibrate_delay(void);
227void internal_delay(int usecs);
228
229#if NEED_PCI == 1
230/* pcidev.c */
231extern uint32_t io_base_addr;
232extern struct pci_access *pacc;
233extern struct pci_dev *pcidev_dev;
234struct pcidev_status {
235 uint16_t vendor_id;
236 uint16_t device_id;
237 int status;
238 const char *vendor_name;
239 const char *device_name;
240};
hailfingerbf923c32011-02-15 22:44:27 +0000241uintptr_t pcidev_validate(struct pci_dev *dev, int bar, const struct pcidev_status *devs);
hailfinger0d703d42011-03-07 01:08:09 +0000242uintptr_t pcidev_init(int bar, const struct pcidev_status *devs);
hailfingerf31cbdc2010-11-10 15:25:18 +0000243/* rpci_write_* are reversible writes. The original PCI config space register
244 * contents will be restored on shutdown.
245 */
mkarcher08a24552010-12-26 23:55:19 +0000246int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
247int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
248int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000249#endif
250
251/* print.c */
hailfinger7949b652011-05-08 00:24:18 +0000252#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT+CONFIG_NICINTEL+CONFIG_NICINTEL_SPI+CONFIG_OGP_SPI+CONFIG_SATAMV >= 1
hailfinger428f6852010-07-27 22:41:39 +0000253void print_supported_pcidevs(const struct pcidev_status *devs);
254#endif
255
hailfingere20dc562011-06-09 20:06:34 +0000256#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000257/* board_enable.c */
258void w836xx_ext_enter(uint16_t port);
259void w836xx_ext_leave(uint16_t port);
260int it8705f_write_enable(uint8_t port);
261uint8_t sio_read(uint16_t port, uint8_t reg);
262void sio_write(uint16_t port, uint8_t reg, uint8_t data);
263void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000264void board_handle_before_superio(void);
265void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000266int board_flash_enable(const char *vendor, const char *part);
267
268/* chipset_enable.c */
269int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800270int get_target_bus_from_chipset(enum chipbustype *target_bus);
Ramya Vijaykumare6a7ca82015-05-12 14:27:29 +0530271enum ich_chipset ich_generation;
hailfinger428f6852010-07-27 22:41:39 +0000272
273/* processor_enable.c */
274int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000275#endif
hailfinger428f6852010-07-27 22:41:39 +0000276
277/* physmap.c */
278void *physmap(const char *descr, unsigned long phys_addr, size_t len);
279void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
280void physunmap(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000281#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000282int setup_cpu_msr(int cpu);
283void cleanup_cpu_msr(void);
284
285/* cbtable.c */
286void lb_vendor_dev_from_string(char *boardstring);
287int coreboot_init(void);
288extern char *lb_part, *lb_vendor;
289extern int partvendor_from_cbtable;
290
291/* dmi.c */
292extern int has_dmi_support;
293void dmi_init(void);
294int dmi_match(const char *pattern);
295
296/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000297struct superio {
298 uint16_t vendor;
299 uint16_t port;
300 uint16_t model;
301};
hailfinger94e090c2011-04-27 14:34:08 +0000302extern struct superio superios[];
303extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000304#define SUPERIO_VENDOR_NONE 0x0
305#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000306#endif
307#if NEED_PCI == 1
hailfinger428f6852010-07-27 22:41:39 +0000308struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
uwe922946a2011-07-13 11:22:03 +0000309struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000310struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
311struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
312 uint16_t card_vendor, uint16_t card_device);
313#endif
314void get_io_perms(void);
315void release_io_perms(void);
316#if CONFIG_INTERNAL == 1
317extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000318extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000319extern int force_boardenable;
320extern int force_boardmismatch;
321void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000322int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000323extern enum chipbustype internal_buses_supported;
hailfinger428f6852010-07-27 22:41:39 +0000324int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000325void internal_chip_writeb(uint8_t val, chipaddr addr);
326void internal_chip_writew(uint16_t val, chipaddr addr);
327void internal_chip_writel(uint32_t val, chipaddr addr);
328uint8_t internal_chip_readb(const chipaddr addr);
329uint16_t internal_chip_readw(const chipaddr addr);
330uint32_t internal_chip_readl(const chipaddr addr);
331void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
332#endif
333
334/* hwaccess.c */
335void mmio_writeb(uint8_t val, void *addr);
336void mmio_writew(uint16_t val, void *addr);
337void mmio_writel(uint32_t val, void *addr);
338uint8_t mmio_readb(void *addr);
339uint16_t mmio_readw(void *addr);
340uint32_t mmio_readl(void *addr);
341void mmio_le_writeb(uint8_t val, void *addr);
342void mmio_le_writew(uint16_t val, void *addr);
343void mmio_le_writel(uint32_t val, void *addr);
344uint8_t mmio_le_readb(void *addr);
345uint16_t mmio_le_readw(void *addr);
346uint32_t mmio_le_readl(void *addr);
347#define pci_mmio_writeb mmio_le_writeb
348#define pci_mmio_writew mmio_le_writew
349#define pci_mmio_writel mmio_le_writel
350#define pci_mmio_readb mmio_le_readb
351#define pci_mmio_readw mmio_le_readw
352#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000353void rmmio_writeb(uint8_t val, void *addr);
354void rmmio_writew(uint16_t val, void *addr);
355void rmmio_writel(uint32_t val, void *addr);
356void rmmio_le_writeb(uint8_t val, void *addr);
357void rmmio_le_writew(uint16_t val, void *addr);
358void rmmio_le_writel(uint32_t val, void *addr);
359#define pci_rmmio_writeb rmmio_le_writeb
360#define pci_rmmio_writew rmmio_le_writew
361#define pci_rmmio_writel rmmio_le_writel
362void rmmio_valb(void *addr);
363void rmmio_valw(void *addr);
364void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000365
366/* programmer.c */
367int noop_shutdown(void);
368void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
369void fallback_unmap(void *virt_addr, size_t len);
370uint8_t noop_chip_readb(const chipaddr addr);
371void noop_chip_writeb(uint8_t val, chipaddr addr);
372void fallback_chip_writew(uint16_t val, chipaddr addr);
373void fallback_chip_writel(uint32_t val, chipaddr addr);
374void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
375uint16_t fallback_chip_readw(const chipaddr addr);
376uint32_t fallback_chip_readl(const chipaddr addr);
377void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger76bb7e92011-11-09 23:40:00 +0000378struct par_programmer {
379 void (*chip_writeb) (uint8_t val, chipaddr addr);
380 void (*chip_writew) (uint16_t val, chipaddr addr);
381 void (*chip_writel) (uint32_t val, chipaddr addr);
382 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
383 uint8_t (*chip_readb) (const chipaddr addr);
384 uint16_t (*chip_readw) (const chipaddr addr);
385 uint32_t (*chip_readl) (const chipaddr addr);
386 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
387};
388extern const struct par_programmer *par_programmer;
389void register_par_programmer(const struct par_programmer *pgm, const enum chipbustype buses);
hailfinger428f6852010-07-27 22:41:39 +0000390
391/* dummyflasher.c */
392#if CONFIG_DUMMY == 1
393int dummy_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000394void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
395void dummy_unmap(void *virt_addr, size_t len);
396void dummy_chip_writeb(uint8_t val, chipaddr addr);
397void dummy_chip_writew(uint16_t val, chipaddr addr);
398void dummy_chip_writel(uint32_t val, chipaddr addr);
399void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
400uint8_t dummy_chip_readb(const chipaddr addr);
401uint16_t dummy_chip_readw(const chipaddr addr);
402uint32_t dummy_chip_readl(const chipaddr addr);
403void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000404#endif
405
406/* nic3com.c */
407#if CONFIG_NIC3COM == 1
408int nic3com_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000409void nic3com_chip_writeb(uint8_t val, chipaddr addr);
410uint8_t nic3com_chip_readb(const chipaddr addr);
411extern const struct pcidev_status nics_3com[];
412#endif
413
414/* gfxnvidia.c */
415#if CONFIG_GFXNVIDIA == 1
416int gfxnvidia_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000417void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
418uint8_t gfxnvidia_chip_readb(const chipaddr addr);
419extern const struct pcidev_status gfx_nvidia[];
420#endif
421
422/* drkaiser.c */
423#if CONFIG_DRKAISER == 1
424int drkaiser_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000425void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
426uint8_t drkaiser_chip_readb(const chipaddr addr);
427extern const struct pcidev_status drkaiser_pcidev[];
428#endif
429
430/* nicrealtek.c */
431#if CONFIG_NICREALTEK == 1
432int nicrealtek_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000433void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
434uint8_t nicrealtek_chip_readb(const chipaddr addr);
435extern const struct pcidev_status nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000436#endif
437
438/* nicnatsemi.c */
439#if CONFIG_NICNATSEMI == 1
440int nicnatsemi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000441void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
442uint8_t nicnatsemi_chip_readb(const chipaddr addr);
443extern const struct pcidev_status nics_natsemi[];
444#endif
445
hailfinger7949b652011-05-08 00:24:18 +0000446/* nicintel.c */
447#if CONFIG_NICINTEL == 1
448int nicintel_init(void);
hailfinger7949b652011-05-08 00:24:18 +0000449void nicintel_chip_writeb(uint8_t val, chipaddr addr);
450uint8_t nicintel_chip_readb(const chipaddr addr);
451extern const struct pcidev_status nics_intel[];
452#endif
453
uwe6764e922010-09-03 18:21:21 +0000454/* nicintel_spi.c */
455#if CONFIG_NICINTEL_SPI == 1
456int nicintel_spi_init(void);
uwe6764e922010-09-03 18:21:21 +0000457extern const struct pcidev_status nics_intel_spi[];
458#endif
459
hailfingerfb1f31f2010-12-03 14:48:11 +0000460/* ogp_spi.c */
461#if CONFIG_OGP_SPI == 1
462int ogp_spi_init(void);
hailfingerfb1f31f2010-12-03 14:48:11 +0000463extern const struct pcidev_status ogp_spi[];
464#endif
465
hailfinger935365d2011-02-04 21:37:59 +0000466/* satamv.c */
467#if CONFIG_SATAMV == 1
468int satamv_init(void);
hailfinger935365d2011-02-04 21:37:59 +0000469void satamv_chip_writeb(uint8_t val, chipaddr addr);
470uint8_t satamv_chip_readb(const chipaddr addr);
471extern const struct pcidev_status satas_mv[];
472#endif
473
hailfinger428f6852010-07-27 22:41:39 +0000474/* satasii.c */
475#if CONFIG_SATASII == 1
476int satasii_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000477void satasii_chip_writeb(uint8_t val, chipaddr addr);
478uint8_t satasii_chip_readb(const chipaddr addr);
479extern const struct pcidev_status satas_sii[];
480#endif
481
482/* atahpt.c */
483#if CONFIG_ATAHPT == 1
484int atahpt_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000485void atahpt_chip_writeb(uint8_t val, chipaddr addr);
486uint8_t atahpt_chip_readb(const chipaddr addr);
487extern const struct pcidev_status ata_hpt[];
488#endif
489
490/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000491#if CONFIG_FT2232_SPI == 1
492struct usbdev_status {
uwee15beb92010-08-08 17:01:18 +0000493 uint16_t vendor_id;
494 uint16_t device_id;
495 int status;
496 const char *vendor_name;
497 const char *device_name;
hailfinger888410e2010-07-29 15:54:53 +0000498};
hailfinger428f6852010-07-27 22:41:39 +0000499int ft2232_spi_init(void);
hailfinger888410e2010-07-29 15:54:53 +0000500extern const struct usbdev_status devs_ft2232spi[];
501void print_supported_usbdevs(const struct usbdev_status *devs);
502#endif
hailfinger428f6852010-07-27 22:41:39 +0000503
504/* rayer_spi.c */
505#if CONFIG_RAYER_SPI == 1
506int rayer_spi_init(void);
507#endif
508
509/* bitbang_spi.c */
510int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
hailfinger12cba9a2010-09-15 00:17:37 +0000511int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000512
513/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000514#if CONFIG_BUSPIRATE_SPI == 1
hailfinger428f6852010-07-27 22:41:39 +0000515int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000516#endif
hailfinger428f6852010-07-27 22:41:39 +0000517
Anton Staafb2647882014-09-17 15:13:43 -0700518/* raiden_debug_spi.c */
519#if CONFIG_RAIDEN_DEBUG_SPI == 1
520int raiden_debug_spi_init(void);
521#endif
522
David Hendricks7e449602013-05-17 19:21:36 -0700523/* linux_i2c.c */
524#if CONFIG_LINUX_I2C == 1
525int linux_i2c_shutdown(void *data);
526int linux_i2c_init(void);
527int linux_i2c_open(int bus, int addr, int force);
528void linux_i2c_close(void);
529int linux_i2c_xfer(int bus, int addr, const void *inbuf,
530 int insize, const void *outbuf, int outsize);
531#endif
532
David Hendrickscebee892015-05-23 20:30:30 -0700533/* linux_mtd.c */
534#if CONFIG_LINUX_MTD == 1
535int linux_mtd_init(void);
536#endif
537
uwe7df6dda2011-09-03 18:37:52 +0000538/* linux_spi.c */
539#if CONFIG_LINUX_SPI == 1
540int linux_spi_init(void);
541#endif
542
hailfinger428f6852010-07-27 22:41:39 +0000543/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000544#if CONFIG_DEDIPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000545int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000546#endif
hailfinger428f6852010-07-27 22:41:39 +0000547
548/* flashrom.c */
549struct decode_sizes {
550 uint32_t parallel;
551 uint32_t lpc;
552 uint32_t fwh;
553 uint32_t spi;
554};
555extern struct decode_sizes max_rom_decode;
556extern int programmer_may_write;
557extern unsigned long flashbase;
hailfinger48ed3e22011-05-04 00:39:50 +0000558void check_chip_supported(const struct flashchip *flash);
hailfinger428f6852010-07-27 22:41:39 +0000559int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000560char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000561
562/* layout.c */
563int show_id(uint8_t *bios, int size, int force);
564
565/* spi.c */
566enum spi_controller {
567 SPI_CONTROLLER_NONE,
568#if CONFIG_INTERNAL == 1
569#if defined(__i386__) || defined(__x86_64__)
570 SPI_CONTROLLER_ICH7,
571 SPI_CONTROLLER_ICH9,
David Hendricks07af3a42011-07-11 22:13:02 -0700572 SPI_CONTROLLER_ICH_HWSEQ,
hailfinger2b46a862011-02-28 23:58:15 +0000573 SPI_CONTROLLER_IT85XX,
hailfinger428f6852010-07-27 22:41:39 +0000574 SPI_CONTROLLER_IT87XX,
David Hendricks46d32e32011-01-19 16:01:52 -0800575 SPI_CONTROLLER_MEC1308,
hailfinger428f6852010-07-27 22:41:39 +0000576 SPI_CONTROLLER_SB600,
577 SPI_CONTROLLER_VIA,
578 SPI_CONTROLLER_WBSIO,
David Hendricksc801adb2010-12-09 16:58:56 -0800579 SPI_CONTROLLER_WPCE775X,
Rong Changaaa1acf2012-06-21 19:21:18 +0800580 SPI_CONTROLLER_ENE,
David Hendricks82fd8ae2010-08-04 14:34:54 -0700581#endif
Louis Yung-Chieh Lobc351d02011-03-31 13:09:21 +0800582#if defined(__arm__)
583 SPI_CONTROLLER_TEGRA2,
hailfinger428f6852010-07-27 22:41:39 +0000584#endif
585#endif
586#if CONFIG_FT2232_SPI == 1
587 SPI_CONTROLLER_FT2232,
588#endif
589#if CONFIG_DUMMY == 1
590 SPI_CONTROLLER_DUMMY,
591#endif
592#if CONFIG_BUSPIRATE_SPI == 1
593 SPI_CONTROLLER_BUSPIRATE,
594#endif
Anton Staafb2647882014-09-17 15:13:43 -0700595#if CONFIG_RAIDEN_DEBUG_SPI == 1
596 SPI_CONTROLLER_RAIDEN_DEBUG,
597#endif
hailfinger428f6852010-07-27 22:41:39 +0000598#if CONFIG_DEDIPROG == 1
599 SPI_CONTROLLER_DEDIPROG,
600#endif
David Hendricks91040832011-07-08 20:01:09 -0700601#if CONFIG_OGP_SPI == 1 || CONFIG_NICINTEL_SPI == 1 || CONFIG_RAYER_SPI == 1 || (CONFIG_INTERNAL == 1 && (defined(__i386__) || defined(__x86_64__) || defined(__arm__)))
mkarcherd264e9e2011-05-11 17:07:07 +0000602 SPI_CONTROLLER_BITBANG,
hailfinger428f6852010-07-27 22:41:39 +0000603#endif
David Hendrickscebee892015-05-23 20:30:30 -0700604#if CONFIG_LINUX_MTD == 1
605 SPI_CONTROLLER_LINUX_MTD,
606#endif
uwe7df6dda2011-09-03 18:37:52 +0000607#if CONFIG_LINUX_SPI == 1
608 SPI_CONTROLLER_LINUX,
609#endif
stefanct69965b62011-09-15 23:38:14 +0000610#if CONFIG_SERPROG == 1
611 SPI_CONTROLLER_SERPROG,
612#endif
hailfinger428f6852010-07-27 22:41:39 +0000613};
614extern const int spi_programmer_count;
mkarcher8fb57592011-05-11 17:07:02 +0000615
616#define MAX_DATA_UNSPECIFIED 0
617#define MAX_DATA_READ_UNLIMITED 64 * 1024
618#define MAX_DATA_WRITE_UNLIMITED 256
hailfinger428f6852010-07-27 22:41:39 +0000619struct spi_programmer {
mkarcherd264e9e2011-05-11 17:07:07 +0000620 enum spi_controller type;
stefanctc5eb8a92011-11-23 09:13:48 +0000621 unsigned int max_data_read;
622 unsigned int max_data_write;
hailfinger428f6852010-07-27 22:41:39 +0000623 int (*command)(unsigned int writecnt, unsigned int readcnt,
624 const unsigned char *writearr, unsigned char *readarr);
625 int (*multicommand)(struct spi_command *cmds);
626
627 /* Optimized functions for this programmer */
stefanctc5eb8a92011-11-23 09:13:48 +0000628 int (*read)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
629 int (*write_256)(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfinger428f6852010-07-27 22:41:39 +0000630};
631
mkarcherd264e9e2011-05-11 17:07:07 +0000632extern const struct spi_programmer *spi_programmer;
hailfinger428f6852010-07-27 22:41:39 +0000633int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
634 const unsigned char *writearr, unsigned char *readarr);
635int default_spi_send_multicommand(struct spi_command *cmds);
stefanctc5eb8a92011-11-23 09:13:48 +0000636int default_spi_read(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
637int default_spi_write_256(struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
mkarcherd264e9e2011-05-11 17:07:07 +0000638void register_spi_programmer(const struct spi_programmer *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000639
640/* ichspi.c */
641#if CONFIG_INTERNAL == 1
stefanctc035c192011-11-06 23:51:09 +0000642enum ich_chipset {
643 CHIPSET_ICH_UNKNOWN,
644 CHIPSET_ICH7 = 7,
645 CHIPSET_ICH8,
646 CHIPSET_ICH9,
647 CHIPSET_ICH10,
648 CHIPSET_5_SERIES_IBEX_PEAK,
649 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800650 CHIPSET_7_SERIES_PANTHER_POINT,
651 CHIPSET_8_SERIES_LYNX_POINT,
652 CHIPSET_8_SERIES_LYNX_POINT_LP,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700653 CHIPSET_9_SERIES_WILDCAT_POINT,
Ramya Vijaykumara9a64f92015-04-15 15:26:22 +0530654 CHIPSET_100_SERIES_SUNRISE_POINT,
Duncan Lauried59ec692013-11-25 09:40:56 -0800655 CHIPSET_BAYTRAIL,
stefanctc035c192011-11-06 23:51:09 +0000656};
657
hailfinger428f6852010-07-27 22:41:39 +0000658extern uint32_t ichspi_bbar;
659int ich_init_spi(struct pci_dev *dev, uint32_t base, void *rcrb,
stefanctc035c192011-11-06 23:51:09 +0000660 enum ich_chipset ich_generation);
hailfinger428f6852010-07-27 22:41:39 +0000661int via_init_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000662
Rong Changaaa1acf2012-06-21 19:21:18 +0800663/* ene_lpc.c */
664int ene_probe_spi_flash(const char *name);
665
hailfinger2b46a862011-02-28 23:58:15 +0000666/* it85spi.c */
hailfinger94e090c2011-04-27 14:34:08 +0000667int it85xx_spi_init(struct superio s);
Shawn Nematbakhsh3404b1a2012-07-26 15:19:58 -0700668int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000669
hailfinger428f6852010-07-27 22:41:39 +0000670/* it87spi.c */
671void enter_conf_mode_ite(uint16_t port);
672void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000673void probe_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000674int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000675
hailfingere20dc562011-06-09 20:06:34 +0000676/* mcp6x_spi.c */
677int mcp6x_spi_init(int want_spi);
678
David Hendricks46d32e32011-01-19 16:01:52 -0800679/* mec1308.c */
David Hendricks46d32e32011-01-19 16:01:52 -0800680int mec1308_probe_spi_flash(const char *name);
David Hendricks46d32e32011-01-19 16:01:52 -0800681
hailfinger428f6852010-07-27 22:41:39 +0000682/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000683int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000684
685/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000686int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000687#endif
688
hailfingerfe7cd9e2011-11-04 21:35:26 +0000689/* opaque.c */
690struct opaque_programmer {
691 int max_data_read;
692 int max_data_write;
693 /* Specific functions for this programmer */
694 int (*probe) (struct flashchip *flash);
stefanctc5eb8a92011-11-23 09:13:48 +0000695 int (*read) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
696 int (*write) (struct flashchip *flash, uint8_t *buf, unsigned int start, unsigned int len);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000697 int (*erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
David Hendricks5d481e12012-05-24 14:14:14 -0700698 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000699};
David Hendricks292edf02013-07-11 16:12:58 -0700700extern struct opaque_programmer *opaque_programmer;
701void register_opaque_programmer(struct opaque_programmer *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000702
hailfinger428f6852010-07-27 22:41:39 +0000703/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000704#if CONFIG_SERPROG == 1
hailfinger428f6852010-07-27 22:41:39 +0000705int serprog_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000706void serprog_chip_writeb(uint8_t val, chipaddr addr);
707uint8_t serprog_chip_readb(const chipaddr addr);
708void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
stefanctd9ac2212011-10-22 21:45:27 +0000709void serprog_delay(int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000710#endif
hailfinger428f6852010-07-27 22:41:39 +0000711
712/* serial.c */
713#if _WIN32
714typedef HANDLE fdtype;
715#else
716typedef int fdtype;
717#endif
718
David Hendricksc801adb2010-12-09 16:58:56 -0800719/* wpce775x.c */
David Hendricksc801adb2010-12-09 16:58:56 -0800720int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800721
David Hendricksb907de32014-08-11 16:47:09 -0700722/* cros_ec.c */
723int cros_ec_probe_i2c(const char *name);
Simon Glasscd597032013-05-23 17:18:44 -0700724
725/**
726 * Probe the Google Chrome OS EC device
727 *
728 * @return 0 if found correct, non-zero if not found or error
729 */
David Hendricksb907de32014-08-11 16:47:09 -0700730int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700731
David Hendricksb907de32014-08-11 16:47:09 -0700732int cros_ec_probe_lpc(const char *name);
733int cros_ec_need_2nd_pass(void);
734int cros_ec_finish(void);
735int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800736
hailfinger428f6852010-07-27 22:41:39 +0000737void sp_flush_incoming(void);
738fdtype sp_openserport(char *dev, unsigned int baud);
739void __attribute__((noreturn)) sp_die(char *msg);
740extern fdtype sp_fd;
dhendrix0ffc2eb2011-06-14 01:35:36 +0000741/* expose serialport_shutdown as it's currently used by buspirate */
742int serialport_shutdown(void *data);
hailfinger428f6852010-07-27 22:41:39 +0000743int serialport_write(unsigned char *buf, unsigned int writecnt);
744int serialport_read(unsigned char *buf, unsigned int readcnt);
745
746#endif /* !__PROGRAMMER_H__ */