blob: 4fd4ac9674092075c3f6c90a6c98742d1ffd4395 [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000039#endif
hailfinger428f6852010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
hailfinger428f6852010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
Anton Staafb2647882014-09-17 15:13:43 -070064#if CONFIG_RAIDEN_DEBUG_SPI == 1
65 PROGRAMMER_RAIDEN_DEBUG_SPI,
66#endif
hailfinger428f6852010-07-27 22:41:39 +000067#if CONFIG_DEDIPROG == 1
68 PROGRAMMER_DEDIPROG,
69#endif
70#if CONFIG_RAYER_SPI == 1
71 PROGRAMMER_RAYER_SPI,
72#endif
hailfinger7949b652011-05-08 00:24:18 +000073#if CONFIG_NICINTEL == 1
74 PROGRAMMER_NICINTEL,
75#endif
uwe6764e922010-09-03 18:21:21 +000076#if CONFIG_NICINTEL_SPI == 1
77 PROGRAMMER_NICINTEL_SPI,
78#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000079#if CONFIG_OGP_SPI == 1
80 PROGRAMMER_OGP_SPI,
81#endif
hailfinger935365d2011-02-04 21:37:59 +000082#if CONFIG_SATAMV == 1
83 PROGRAMMER_SATAMV,
84#endif
David Hendrickscebee892015-05-23 20:30:30 -070085#if CONFIG_LINUX_MTD == 1
86 PROGRAMMER_LINUX_MTD,
87#endif
uwe7df6dda2011-09-03 18:37:52 +000088#if CONFIG_LINUX_SPI == 1
89 PROGRAMMER_LINUX_SPI,
90#endif
Shiyu Sun9dde7162020-04-16 17:32:55 +100091#if CONFIG_LSPCON_I2C_SPI == 1
92 PROGRAMMER_LSPCON_I2C_SPI,
93#endif
Edward O'Callaghan97dd9262020-03-26 00:00:41 +110094#if CONFIG_REALTEK_MST_I2C_SPI == 1
95 PROGRAMMER_REALTEK_MST_I2C_SPI,
96#endif
Edward O'Callaghand8f72232020-09-30 14:21:42 +100097#if CONFIG_GOOGLE_EC == 1
98 PROGRAMMER_GOOGLE_EC,
99#endif
hailfinger428f6852010-07-27 22:41:39 +0000100 PROGRAMMER_INVALID /* This must always be the last entry. */
101};
102
David Hendricksba0827a2013-05-03 20:25:40 -0700103enum alias_type {
104 ALIAS_NONE = 0, /* no alias (default) */
105 ALIAS_EC, /* embedded controller */
106 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
107};
108
109struct programmer_alias {
110 const char *name;
111 enum alias_type type;
112};
113
114extern struct programmer_alias *alias;
115extern struct programmer_alias aliases[];
116
Vadim Bendebury066143d2018-07-16 18:20:33 -0700117/*
118 * This function returns 'true' if current flashrom invocation is programming
119 * the EC.
120 */
121static inline int programming_ec(void) {
122 return alias && (alias->type == ALIAS_EC);
123}
124
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100125enum programmer_type {
126 PCI = 1, /* to detect uninitialized values */
127 USB,
128 OTHER,
129};
130
131struct dev_entry {
132 uint16_t vendor_id;
133 uint16_t device_id;
134 const enum test_state status;
135 const char *vendor_name;
136 const char *device_name;
137};
138
hailfinger428f6852010-07-27 22:41:39 +0000139struct programmer_entry {
hailfinger428f6852010-07-27 22:41:39 +0000140 const char *name;
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100141 const enum programmer_type type;
142 union {
143 const struct dev_entry *const dev;
144 const char *const note;
145 } devs;
hailfinger428f6852010-07-27 22:41:39 +0000146
David Hendricksac1d25c2016-08-09 17:00:58 -0700147 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000148
Patrick Georgi4befc162017-02-03 18:32:01 +0100149 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000150 void (*unmap_flash_region) (void *virt_addr, size_t len);
151
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000152 void (*delay) (unsigned int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800153
154 /*
155 * If set, use extra precautions such as erasing with small block sizes
156 * and verifying more rigorously. This will incur a performance penalty
157 * but is good for programming the ROM in-system on a live machine.
158 */
159 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000160};
161
162extern const struct programmer_entry programmer_table[];
163
Edward O'Callaghanb2257cc2020-07-25 22:19:47 +1000164int programmer_init(enum programmer prog, const char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700165int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000166
hailfinger428f6852010-07-27 22:41:39 +0000167struct bitbang_spi_master {
hailfinger428f6852010-07-27 22:41:39 +0000168 /* Note that CS# is active low, so val=0 means the chip is active. */
169 void (*set_cs) (int val);
170 void (*set_sck) (int val);
171 void (*set_mosi) (int val);
172 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000173 void (*request_bus) (void);
174 void (*release_bus) (void);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100175
176 /* Length of half a clock period in usecs. */
177 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000178};
179
180#if CONFIG_INTERNAL == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000181struct pci_dev;
hailfinger428f6852010-07-27 22:41:39 +0000182struct penable {
183 uint16_t vendor_id;
184 uint16_t device_id;
Edward O'Callaghan01c39672020-05-27 19:13:26 +1000185 enum chipbustype buses;
stefanct6d836ba2011-05-26 01:35:19 +0000186 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000187 const char *vendor_name;
188 const char *device_name;
189 int (*doit) (struct pci_dev *dev, const char *name);
190};
191
192extern const struct penable chipset_enables[];
193
hailfingere52e9f82011-05-05 07:12:40 +0000194enum board_match_phase {
195 P1,
196 P2,
197 P3
198};
199
hailfinger4640bdb2011-08-31 16:19:50 +0000200struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000201 /* Any device, but make it sensible, like the ISA bridge. */
202 uint16_t first_vendor;
203 uint16_t first_device;
204 uint16_t first_card_vendor;
205 uint16_t first_card_device;
206
207 /* Any device, but make it sensible, like
208 * the host bridge. May be NULL.
209 */
210 uint16_t second_vendor;
211 uint16_t second_device;
212 uint16_t second_card_vendor;
213 uint16_t second_card_device;
214
stefanct6d836ba2011-05-26 01:35:19 +0000215 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000216 const char *dmi_pattern;
217
stefanct6d836ba2011-05-26 01:35:19 +0000218 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000219 const char *lb_vendor;
220 const char *lb_part;
221
hailfingere52e9f82011-05-05 07:12:40 +0000222 enum board_match_phase phase;
223
hailfinger428f6852010-07-27 22:41:39 +0000224 const char *vendor_name;
225 const char *board_name;
226
227 int max_rom_decode_parallel;
228 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000229 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000230};
231
hailfinger4640bdb2011-08-31 16:19:50 +0000232extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000233
234struct board_info {
235 const char *vendor;
236 const char *name;
237 const int working;
238#ifdef CONFIG_PRINT_WIKI
239 const char *url;
240 const char *note;
241#endif
242};
243
244extern const struct board_info boards_known[];
245extern const struct board_info laptops_known[];
246#endif
247
248/* udelay.c */
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000249void myusec_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000250void myusec_calibrate_delay(void);
Nikolai Artemievc40dd0e2020-07-15 15:57:55 +1000251void internal_sleep(unsigned int usecs);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000252void internal_delay(unsigned int usecs);
Nikolai Artemievdf53e852020-08-28 15:57:00 +1000253void internal_sleep(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000254
255#if NEED_PCI == 1
256/* pcidev.c */
hailfinger428f6852010-07-27 22:41:39 +0000257extern struct pci_access *pacc;
Edward O'Callaghan80aedd02019-08-02 22:36:56 +1000258int pci_init_common(void);
Patrick Georgif776a442017-03-28 21:34:33 +0200259uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Patrick Georgi7c30fa92017-03-28 22:47:12 +0200260struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
hailfingerf31cbdc2010-11-10 15:25:18 +0000261/* rpci_write_* are reversible writes. The original PCI config space register
262 * contents will be restored on shutdown.
263 */
mkarcher08a24552010-12-26 23:55:19 +0000264int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
265int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
266int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000267#endif
268
hailfingere20dc562011-06-09 20:06:34 +0000269#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000270/* board_enable.c */
271void w836xx_ext_enter(uint16_t port);
272void w836xx_ext_leave(uint16_t port);
273int it8705f_write_enable(uint8_t port);
274uint8_t sio_read(uint16_t port, uint8_t reg);
275void sio_write(uint16_t port, uint8_t reg, uint8_t data);
276void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000277void board_handle_before_superio(void);
278void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000279int board_flash_enable(const char *vendor, const char *part);
280
281/* chipset_enable.c */
282int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800283int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000284
285/* processor_enable.c */
286int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000287#endif
hailfinger428f6852010-07-27 22:41:39 +0000288
289/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100290void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100291void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400292void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan0822bc22019-10-29 14:26:30 +1100293void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000294void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400295void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000296#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000297int setup_cpu_msr(int cpu);
298void cleanup_cpu_msr(void);
299
300/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000301int cb_parse_table(const char **vendor, const char **model);
Edward O'Callaghan0d105752020-09-18 12:15:41 +1000302int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -0700303void lb_vendor_dev_from_string(const char *boardstring);
hailfinger428f6852010-07-27 22:41:39 +0000304extern int partvendor_from_cbtable;
305
306/* dmi.c */
307extern int has_dmi_support;
308void dmi_init(void);
309int dmi_match(const char *pattern);
310
311/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000312struct superio {
313 uint16_t vendor;
314 uint16_t port;
315 uint16_t model;
316};
hailfinger94e090c2011-04-27 14:34:08 +0000317extern struct superio superios[];
318extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000319#define SUPERIO_VENDOR_NONE 0x0
320#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000321#endif
322#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000323struct pci_filter;
uwe922946a2011-07-13 11:22:03 +0000324struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000325struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
326struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
327 uint16_t card_vendor, uint16_t card_device);
328#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100329int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000330#if CONFIG_INTERNAL == 1
331extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000332extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000333extern int force_boardenable;
334extern int force_boardmismatch;
335void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000336int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000337extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700338int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000339#endif
340
341/* hwaccess.c */
342void mmio_writeb(uint8_t val, void *addr);
343void mmio_writew(uint16_t val, void *addr);
344void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000345uint8_t mmio_readb(const void *addr);
346uint16_t mmio_readw(const void *addr);
347uint32_t mmio_readl(const void *addr);
348void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000349void mmio_le_writeb(uint8_t val, void *addr);
350void mmio_le_writew(uint16_t val, void *addr);
351void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000352uint8_t mmio_le_readb(const void *addr);
353uint16_t mmio_le_readw(const void *addr);
354uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000355#define pci_mmio_writeb mmio_le_writeb
356#define pci_mmio_writew mmio_le_writew
357#define pci_mmio_writel mmio_le_writel
358#define pci_mmio_readb mmio_le_readb
359#define pci_mmio_readw mmio_le_readw
360#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000361void rmmio_writeb(uint8_t val, void *addr);
362void rmmio_writew(uint16_t val, void *addr);
363void rmmio_writel(uint32_t val, void *addr);
364void rmmio_le_writeb(uint8_t val, void *addr);
365void rmmio_le_writew(uint16_t val, void *addr);
366void rmmio_le_writel(uint32_t val, void *addr);
367#define pci_rmmio_writeb rmmio_le_writeb
368#define pci_rmmio_writew rmmio_le_writew
369#define pci_rmmio_writel rmmio_le_writel
370void rmmio_valb(void *addr);
371void rmmio_valw(void *addr);
372void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000373
hailfinger428f6852010-07-27 22:41:39 +0000374/* dummyflasher.c */
375#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700376int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100377void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000378void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000379#endif
380
381/* nic3com.c */
382#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700383int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100384extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000385#endif
386
387/* gfxnvidia.c */
388#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700389int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100390extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000391#endif
392
393/* drkaiser.c */
394#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700395int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100396extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000397#endif
398
399/* nicrealtek.c */
400#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700401int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100402extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000403#endif
404
405/* nicnatsemi.c */
406#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700407int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100408extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000409#endif
410
hailfinger7949b652011-05-08 00:24:18 +0000411/* nicintel.c */
412#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700413int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100414extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000415#endif
416
uwe6764e922010-09-03 18:21:21 +0000417/* nicintel_spi.c */
418#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700419int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100420extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000421#endif
422
hailfingerfb1f31f2010-12-03 14:48:11 +0000423/* ogp_spi.c */
424#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700425int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100426extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000427#endif
428
hailfinger935365d2011-02-04 21:37:59 +0000429/* satamv.c */
430#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700431int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100432extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000433#endif
434
hailfinger428f6852010-07-27 22:41:39 +0000435/* satasii.c */
436#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700437int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100438extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000439#endif
440
441/* atahpt.c */
442#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700443int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100444extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000445#endif
446
447/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000448#if CONFIG_FT2232_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700449int ft2232_spi_init(void);
Nikolai Artemievc347a852020-04-29 12:17:08 +1000450extern const struct dev_entry devs_ft2232spi[];
hailfinger888410e2010-07-29 15:54:53 +0000451#endif
hailfinger428f6852010-07-27 22:41:39 +0000452
453/* rayer_spi.c */
454#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700455int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000456#endif
457
458/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700459int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700460int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000461
462/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000463#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700464int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000465#endif
hailfinger428f6852010-07-27 22:41:39 +0000466
Anton Staafb2647882014-09-17 15:13:43 -0700467/* raiden_debug_spi.c */
468#if CONFIG_RAIDEN_DEBUG_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700469int raiden_debug_spi_init(void);
Brian J. Nemecb42d6c12020-07-23 03:07:38 -0700470extern const struct dev_entry devs_raiden[];
Anton Staafb2647882014-09-17 15:13:43 -0700471#endif
472
David Hendrickscebee892015-05-23 20:30:30 -0700473/* linux_mtd.c */
474#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700475int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700476#endif
477
uwe7df6dda2011-09-03 18:37:52 +0000478/* linux_spi.c */
479#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700480int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000481#endif
482
hailfinger428f6852010-07-27 22:41:39 +0000483/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000484#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700485int dediprog_init(void);
Edward O'Callaghanac1678b2020-07-27 15:55:45 +1000486extern const struct dev_entry devs_dediprog[];
hailfingere20dc562011-06-09 20:06:34 +0000487#endif
hailfinger428f6852010-07-27 22:41:39 +0000488
489/* flashrom.c */
490struct decode_sizes {
491 uint32_t parallel;
492 uint32_t lpc;
493 uint32_t fwh;
494 uint32_t spi;
495};
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000496// FIXME: These need to be local, not global
hailfinger428f6852010-07-27 22:41:39 +0000497extern struct decode_sizes max_rom_decode;
498extern int programmer_may_write;
499extern unsigned long flashbase;
hailfinger428f6852010-07-27 22:41:39 +0000500int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000501char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000502
hailfinger428f6852010-07-27 22:41:39 +0000503/* spi.c */
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100504extern const int spi_master_count;
mkarcher8fb57592011-05-11 17:07:02 +0000505
506#define MAX_DATA_UNSPECIFIED 0
507#define MAX_DATA_READ_UNLIMITED 64 * 1024
508#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000509
510#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100511#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
512 register, 4BA mode switch) don't work */
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000513
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100514struct spi_master {
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000515 uint32_t features;
stefanctc5eb8a92011-11-23 09:13:48 +0000516 unsigned int max_data_read;
517 unsigned int max_data_write;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700518 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000519 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700520 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000521
Patrick Georgie39d6442017-03-22 21:23:35 +0100522 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700523 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100524 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan9cf8b7c2020-04-15 12:40:45 +1000525 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
526 const void *data;
hailfinger428f6852010-07-27 22:41:39 +0000527};
528
Craig Hesling65eb8812019-08-01 09:33:56 -0700529extern const struct spi_master *spi_master;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700530int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000531 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700532int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
533int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100534int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan20ba6152019-08-26 23:21:09 +1000535int register_spi_master(const struct spi_master *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000536
Edward O'Callaghanea053772019-08-13 10:32:30 +1000537/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000538enum ich_chipset {
stefanctc035c192011-11-06 23:51:09 +0000539 CHIPSET_ICH_UNKNOWN,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000540 CHIPSET_ICH,
541 CHIPSET_ICH2345,
Edward O'Callaghanea053772019-08-13 10:32:30 +1000542 CHIPSET_ICH6,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000543 CHIPSET_POULSBO, /* SCH U* */
544 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000545 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Edward O'Callaghanea053772019-08-13 10:32:30 +1000546 CHIPSET_ICH7,
stefanctc035c192011-11-06 23:51:09 +0000547 CHIPSET_ICH8,
548 CHIPSET_ICH9,
549 CHIPSET_ICH10,
550 CHIPSET_5_SERIES_IBEX_PEAK,
551 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800552 CHIPSET_7_SERIES_PANTHER_POINT,
553 CHIPSET_8_SERIES_LYNX_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000554 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie32e60552013-02-28 09:42:07 -0800555 CHIPSET_8_SERIES_LYNX_POINT_LP,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000556 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700557 CHIPSET_9_SERIES_WILDCAT_POINT,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000558 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
559 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000560 CHIPSET_C620_SERIES_LEWISBURG,
561 CHIPSET_300_SERIES_CANNON_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000562 CHIPSET_APOLLO_LAKE,
stefanctc035c192011-11-06 23:51:09 +0000563};
564
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000565
Edward O'Callaghanea053772019-08-13 10:32:30 +1000566/* ichspi.c */
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700567#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700568
569/*
570 * This global variable is used to communicate the type of ICH found on the
571 * device. When running on non-intel platforms default value of
572 * CHIPSET_ICH_UNKNOWN is used.
573*/
Edward O'Callaghane3e30562019-09-03 13:10:58 +1000574extern enum ich_chipset g_ich_generation;
Vadim Bendebury066143d2018-07-16 18:20:33 -0700575
Edward O'Callaghanbb51dcc2020-05-27 12:22:55 +1000576int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
Edward O'Callaghan3300e4e2019-10-03 13:20:09 +1000577int via_init_spi(uint32_t mmio_base);
hailfinger428f6852010-07-27 22:41:39 +0000578
Rong Changaaa1acf2012-06-21 19:21:18 +0800579/* ene_lpc.c */
Victor Ding7fd63dc2020-08-19 23:03:23 +1000580int ene_probe_spi_flash();
ivy_jian8e0c4e52017-08-23 09:17:56 +0800581/* amd_imc.c */
582int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800583
hailfinger2b46a862011-02-28 23:58:15 +0000584/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700585int it85xx_spi_init(struct superio s);
586int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000587
hailfinger428f6852010-07-27 22:41:39 +0000588/* it87spi.c */
589void enter_conf_mode_ite(uint16_t port);
590void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000591void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700592int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000593
hailfingere20dc562011-06-09 20:06:34 +0000594/* mcp6x_spi.c */
595int mcp6x_spi_init(int want_spi);
596
David Hendricks46d32e32011-01-19 16:01:52 -0800597/* mec1308.c */
Victor Dinga2c921c2020-08-18 18:55:20 +1000598int mec1308_probe_spi_flash();
David Hendricks46d32e32011-01-19 16:01:52 -0800599
hailfinger428f6852010-07-27 22:41:39 +0000600/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000601int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000602
603/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000604int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000605#endif
606
hailfingerfe7cd9e2011-11-04 21:35:26 +0000607/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000608struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000609 int max_data_read;
610 int max_data_write;
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000611 /* Specific functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700612 int (*probe) (struct flashctx *flash);
613 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100614 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700615 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
616 uint8_t (*read_status) (const struct flashctx *flash);
617 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700618 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700619 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000620};
Craig Hesling65eb8812019-08-01 09:33:56 -0700621extern struct opaque_master *opaque_master;
622void register_opaque_master(struct opaque_master *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000623
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700624/* programmer.c */
625int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100626void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700627void fallback_unmap(void *virt_addr, size_t len);
David Hendricksac1d25c2016-08-09 17:00:58 -0700628uint8_t noop_chip_readb(const struct flashctx *flash, const chipaddr addr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700629void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
630void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
631void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100632void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700633uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
634uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
635void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100636struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700637 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
638 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
639 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100640 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700641 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
642 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
643 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
644 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000645 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700646};
Craig Hesling65eb8812019-08-01 09:33:56 -0700647extern const struct par_master *par_master;
648void register_par_master(const struct par_master *pgm, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000649struct registered_master {
650 enum chipbustype buses_supported;
651 union {
652 struct par_master par;
653 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000654 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000655 };
656};
657extern struct registered_master registered_masters[];
658extern int registered_master_count;
659int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700660
hailfinger428f6852010-07-27 22:41:39 +0000661/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000662#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700663int serprog_init(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000664void serprog_delay(unsigned int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000665#endif
hailfinger428f6852010-07-27 22:41:39 +0000666
667/* serial.c */
Kangheui Won0c485a72019-09-10 14:27:04 +1000668#if IS_WINDOWS
hailfinger428f6852010-07-27 22:41:39 +0000669typedef HANDLE fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000670#define SER_INV_FD INVALID_HANDLE_VALUE
hailfinger428f6852010-07-27 22:41:39 +0000671#else
672typedef int fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000673#define SER_INV_FD -1
hailfinger428f6852010-07-27 22:41:39 +0000674#endif
675
David Hendricksc801adb2010-12-09 16:58:56 -0800676/* wpce775x.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700677int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800678
Simon Glasscd597032013-05-23 17:18:44 -0700679/**
680 * Probe the Google Chrome OS EC device
681 *
682 * @return 0 if found correct, non-zero if not found or error
683 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700684int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700685
David Hendricksac1d25c2016-08-09 17:00:58 -0700686int cros_ec_need_2nd_pass(void);
687int cros_ec_finish(void);
688int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800689
hailfinger428f6852010-07-27 22:41:39 +0000690void sp_flush_incoming(void);
Kangheui Won0c485a72019-09-10 14:27:04 +1000691fdtype sp_openserport(char *dev, int baud);
hailfinger428f6852010-07-27 22:41:39 +0000692extern fdtype sp_fd;
Kangheui Won0c485a72019-09-10 14:27:04 +1000693int serialport_config(fdtype fd, int baud);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000694int serialport_shutdown(void *data);
Kangheui Won0c485a72019-09-10 14:27:04 +1000695int serialport_write(const unsigned char *buf, unsigned int writecnt);
696int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
hailfinger428f6852010-07-27 22:41:39 +0000697int serialport_read(unsigned char *buf, unsigned int readcnt);
Kangheui Won0c485a72019-09-10 14:27:04 +1000698int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
699
700/* Serial port/pin mapping:
701
702 1 CD <-
703 2 RXD <-
704 3 TXD ->
705 4 DTR ->
706 5 GND --
707 6 DSR <-
708 7 RTS ->
709 8 CTS <-
710 9 RI <-
711*/
712enum SP_PIN {
713 PIN_CD = 1,
714 PIN_RXD,
715 PIN_TXD,
716 PIN_DTR,
717 PIN_GND,
718 PIN_DSR,
719 PIN_RTS,
720 PIN_CTS,
721 PIN_RI,
722};
723
724void sp_set_pin(enum SP_PIN pin, int val);
725int sp_get_pin(enum SP_PIN pin);
726
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100727/* spi_master feature checks */
728static inline bool spi_master_4ba(const struct flashctx *const flash)
729{
730 return flash->mst->buses_supported & BUS_SPI &&
731 flash->mst->spi.features & SPI_MASTER_4BA;
732}
733static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
734{
735 return flash->mst->buses_supported & BUS_SPI &&
736 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
737}
hailfinger428f6852010-07-27 22:41:39 +0000738
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100739/* usbdev.c */
740struct libusb_device_handle;
741struct libusb_context;
742struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
743 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
744struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
745 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
746
Shiyu Sun9dde7162020-04-16 17:32:55 +1000747/* lspcon_i2c_spi.c */
748#if CONFIG_LSPCON_I2C_SPI == 1
749int lspcon_i2c_spi_init(void);
750#endif
751
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100752/* realtek_mst_i2c_spi.c */
753#if CONFIG_REALTEK_MST_I2C_SPI == 1
754int realtek_mst_i2c_spi_init(void);
755#endif
756
hailfinger428f6852010-07-27 22:41:39 +0000757#endif /* !__PROGRAMMER_H__ */