blob: ca3f6f5476893cafee68902d3eae3a05fcbc5e3d [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
ollie6a600992005-11-26 21:55:36 +000027#include <stdint.h>
hailfingerd43a4e32010-06-03 00:49:50 +000028#include <stddef.h>
hailfinger088dc812009-12-14 03:32:24 +000029#include "hwaccess.h"
oxygene3ad3b332010-01-06 22:14:39 +000030#ifdef _WIN32
31#include <windows.h>
32#undef min
33#undef max
34#endif
hailfingere1f062f2008-05-22 13:22:45 +000035
hailfinger82719632009-05-16 21:22:56 +000036typedef unsigned long chipaddr;
37
hailfinger6fe23d62009-08-12 11:39:29 +000038enum programmer {
hailfinger90c7d542010-05-31 15:27:27 +000039#if CONFIG_INTERNAL == 1
hailfinger6fe23d62009-08-12 11:39:29 +000040 PROGRAMMER_INTERNAL,
hailfinger80422e22009-12-13 22:28:00 +000041#endif
hailfinger90c7d542010-05-31 15:27:27 +000042#if CONFIG_DUMMY == 1
hailfinger6fe23d62009-08-12 11:39:29 +000043 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000044#endif
hailfinger90c7d542010-05-31 15:27:27 +000045#if CONFIG_NIC3COM == 1
hailfinger6fe23d62009-08-12 11:39:29 +000046 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000047#endif
hailfinger90c7d542010-05-31 15:27:27 +000048#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +000049 PROGRAMMER_NICREALTEK,
50 PROGRAMMER_NICREALTEK2,
51#endif
hailfingerf0a368f2010-06-07 22:37:54 +000052#if CONFIG_NICNATSEMI == 1
53 PROGRAMMER_NICNATSEMI,
54#endif
hailfinger90c7d542010-05-31 15:27:27 +000055#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +000056 PROGRAMMER_GFXNVIDIA,
57#endif
hailfinger90c7d542010-05-31 15:27:27 +000058#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +000059 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +000060#endif
hailfinger90c7d542010-05-31 15:27:27 +000061#if CONFIG_SATASII == 1
hailfinger6fe23d62009-08-12 11:39:29 +000062 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +000063#endif
hailfinger90c7d542010-05-31 15:27:27 +000064#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +000065 PROGRAMMER_ATAHPT,
66#endif
hailfinger90c7d542010-05-31 15:27:27 +000067#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +000068#if defined(__i386__) || defined(__x86_64__)
hailfinger6fe23d62009-08-12 11:39:29 +000069 PROGRAMMER_IT87SPI,
hailfinger80422e22009-12-13 22:28:00 +000070#endif
hailfinger324a9cc2010-05-26 01:45:41 +000071#endif
hailfinger90c7d542010-05-31 15:27:27 +000072#if CONFIG_FT2232_SPI == 1
73 PROGRAMMER_FT2232_SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000074#endif
hailfinger90c7d542010-05-31 15:27:27 +000075#if CONFIG_SERPROG == 1
hailfinger6fe23d62009-08-12 11:39:29 +000076 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +000077#endif
hailfinger90c7d542010-05-31 15:27:27 +000078#if CONFIG_BUSPIRATE_SPI == 1
79 PROGRAMMER_BUSPIRATE_SPI,
hailfinger9c5add72009-11-24 00:20:03 +000080#endif
hailfinger90c7d542010-05-31 15:27:27 +000081#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +000082 PROGRAMMER_DEDIPROG,
83#endif
hailfinger52c4fa02010-07-21 10:26:01 +000084#if CONFIG_RAYER_SPI == 1
85 PROGRAMMER_RAYER_SPI,
86#endif
hailfinger3548a9a2009-08-12 14:34:35 +000087 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +000088};
89
90extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +000091
92struct programmer_entry {
93 const char *vendor;
94 const char *name;
95
96 int (*init) (void);
97 int (*shutdown) (void);
98
uwe4e204a22009-05-28 15:07:42 +000099 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
100 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000101 void (*unmap_flash_region) (void *virt_addr, size_t len);
102
hailfinger82719632009-05-16 21:22:56 +0000103 void (*chip_writeb) (uint8_t val, chipaddr addr);
104 void (*chip_writew) (uint16_t val, chipaddr addr);
105 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000106 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000107 uint8_t (*chip_readb) (const chipaddr addr);
108 uint16_t (*chip_readw) (const chipaddr addr);
109 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000110 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000111 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000112};
113
114extern const struct programmer_entry programmer_table[];
115
hailfingerdc6f7972010-02-14 01:20:28 +0000116int register_shutdown(void (*function) (void *data), void *data);
117
hailfinger1ff33dc2010-07-03 11:02:10 +0000118int programmer_init(char *param);
uweabe92a52009-05-16 22:36:00 +0000119int programmer_shutdown(void);
120void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
121 size_t len);
122void programmer_unmap_flash_region(void *virt_addr, size_t len);
123void chip_writeb(uint8_t val, chipaddr addr);
124void chip_writew(uint16_t val, chipaddr addr);
125void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000126void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000127uint8_t chip_readb(const chipaddr addr);
128uint16_t chip_readw(const chipaddr addr);
129uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000130void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000131void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000132
mkarcher1ceb2cb2010-07-17 23:27:47 +0000133enum bitbang_spi_master_type {
hailfingerfddbeb62010-07-18 14:42:28 +0000134 BITBANG_SPI_INVALID = 0, /* This must always be the first entry. */
hailfinger52c4fa02010-07-21 10:26:01 +0000135#if CONFIG_RAYER_SPI == 1
136 BITBANG_SPI_MASTER_RAYER,
137#endif
hailfingeracce2df2009-09-28 13:15:16 +0000138};
139
mkarcher1ceb2cb2010-07-17 23:27:47 +0000140struct bitbang_spi_master {
141 enum bitbang_spi_master_type type;
hailfingeracce2df2009-09-28 13:15:16 +0000142
mkarcher1ceb2cb2010-07-17 23:27:47 +0000143 /* Note that CS# is active low, so val=0 means the chip is active. */
hailfingeracce2df2009-09-28 13:15:16 +0000144 void (*set_cs) (int val);
145 void (*set_sck) (int val);
146 void (*set_mosi) (int val);
147 int (*get_miso) (void);
148};
149
uwe16f99092008-03-12 11:54:51 +0000150#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
151
hailfinger40167462009-05-31 17:57:34 +0000152enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000153 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000154 CHIP_BUSTYPE_PARALLEL = 1 << 0,
155 CHIP_BUSTYPE_LPC = 1 << 1,
156 CHIP_BUSTYPE_FWH = 1 << 2,
157 CHIP_BUSTYPE_SPI = 1 << 3,
158 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
159 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
160};
161
hailfinger7df21362009-09-05 02:30:58 +0000162/*
163 * How many different contiguous runs of erase blocks with one size each do
164 * we have for a given erase function?
165 */
166#define NUM_ERASEREGIONS 5
167
168/*
169 * How many different erase functions do we have per chip?
170 */
171#define NUM_ERASEFUNCTIONS 5
172
hailfinger80dea312010-01-09 03:15:50 +0000173#define FEATURE_REGISTERMAP (1 << 0)
174#define FEATURE_BYTEWRITES (1 << 1)
snelsonc6855342010-01-28 23:55:12 +0000175#define FEATURE_LONG_RESET (0 << 4)
176#define FEATURE_SHORT_RESET (1 << 4)
177#define FEATURE_EITHER_RESET FEATURE_LONG_RESET
hailfinger80dea312010-01-09 03:15:50 +0000178#define FEATURE_ADDR_FULL (0 << 2)
179#define FEATURE_ADDR_MASK (3 << 2)
snelsonc6855342010-01-28 23:55:12 +0000180#define FEATURE_ADDR_2AA (1 << 2)
181#define FEATURE_ADDR_AAA (2 << 2)
mkarcher9ded5fe2010-04-03 10:27:08 +0000182#define FEATURE_ADDR_SHIFTED (1 << 5)
snelson63133f92010-01-04 17:15:23 +0000183
rminnich8d3ff912003-10-25 17:01:29 +0000184struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000185 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000186 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000187
188 enum chipbustype bustype;
189
uwefa98ca12008-10-18 21:14:13 +0000190 /*
191 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000192 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
193 * Identification code.
194 */
195 uint32_t manufacture_id;
196 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000197
rminnich8d3ff912003-10-25 17:01:29 +0000198 int total_size;
199 int page_size;
snelson63133f92010-01-04 17:15:23 +0000200 int feature_bits;
rminnich8d3ff912003-10-25 17:01:29 +0000201
uwefa98ca12008-10-18 21:14:13 +0000202 /*
203 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000204 * everything worked correctly.
205 */
206 uint32_t tested;
207
uwe8e1a2ba2007-04-01 19:44:21 +0000208 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000209
210 /* Delay after "enter/exit ID mode" commands in microseconds. */
211 int probe_timing;
hailfinger7df21362009-09-05 02:30:58 +0000212
213 /*
hailfingerc4fac582009-12-22 13:04:53 +0000214 * Erase blocks and associated erase function. Any chip erase function
215 * is stored as chip-sized virtual block together with said function.
hailfinger7df21362009-09-05 02:30:58 +0000216 */
217 struct block_eraser {
218 struct eraseblock{
219 unsigned int size; /* Eraseblock size */
220 unsigned int count; /* Number of contiguous blocks with that size */
221 } eraseblocks[NUM_ERASEREGIONS];
222 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
223 } block_erasers[NUM_ERASEFUNCTIONS];
224
snelson1ee293c2010-02-19 00:52:10 +0000225 int (*printlock) (struct flashchip *flash);
226 int (*unlock) (struct flashchip *flash);
uwe8e1a2ba2007-04-01 19:44:21 +0000227 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000228 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000229
uwe6ed6d952007-12-04 21:49:06 +0000230 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000231 chipaddr virtual_memory;
232 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000233};
234
stuge9cd64bd2008-05-03 04:34:37 +0000235#define TEST_UNTESTED 0
236
uwe4e204a22009-05-28 15:07:42 +0000237#define TEST_OK_PROBE (1 << 0)
238#define TEST_OK_READ (1 << 1)
239#define TEST_OK_ERASE (1 << 2)
240#define TEST_OK_WRITE (1 << 3)
241#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
242#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000243#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000244#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000245#define TEST_OK_MASK 0x0f
246
uwe4e204a22009-05-28 15:07:42 +0000247#define TEST_BAD_PROBE (1 << 4)
248#define TEST_BAD_READ (1 << 5)
249#define TEST_BAD_ERASE (1 << 6)
250#define TEST_BAD_WRITE (1 << 7)
251#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000252#define TEST_BAD_MASK 0xf0
253
hailfingerd5b35922009-06-03 14:46:22 +0000254/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
255 * field and zero delay.
256 *
257 * SPI devices will always have zero delay and ignore this field.
258 */
259#define TIMING_FIXME -1
260/* this is intentionally same value as fixme */
261#define TIMING_IGNORED -1
262#define TIMING_ZERO -2
263
ollie6a600992005-11-26 21:55:36 +0000264extern struct flashchip flashchips[];
265
hailfinger90c7d542010-05-31 15:27:27 +0000266#if CONFIG_INTERNAL == 1
uwe5f612c82009-05-16 23:42:17 +0000267struct penable {
268 uint16_t vendor_id;
269 uint16_t device_id;
270 int status;
271 const char *vendor_name;
272 const char *device_name;
273 int (*doit) (struct pci_dev *dev, const char *name);
274};
275
276extern const struct penable chipset_enables[];
277
278struct board_pciid_enable {
279 /* Any device, but make it sensible, like the ISA bridge. */
280 uint16_t first_vendor;
281 uint16_t first_device;
282 uint16_t first_card_vendor;
283 uint16_t first_card_device;
284
285 /* Any device, but make it sensible, like
286 * the host bridge. May be NULL.
287 */
288 uint16_t second_vendor;
289 uint16_t second_device;
290 uint16_t second_card_vendor;
291 uint16_t second_card_device;
292
mkarcher803b4042010-01-20 14:14:11 +0000293 /* Pattern to match DMI entries */
294 const char *dmi_pattern;
295
uwe5f612c82009-05-16 23:42:17 +0000296 /* The vendor / part name from the coreboot table. */
297 const char *lb_vendor;
298 const char *lb_part;
299
300 const char *vendor_name;
301 const char *board_name;
302
libve9b336e2010-01-20 14:45:03 +0000303 int max_rom_decode_parallel;
mkarcherf2620582010-02-28 01:33:48 +0000304 int status;
uweeb26b6e2010-06-07 19:06:26 +0000305 int (*enable) (void);
uwe5f612c82009-05-16 23:42:17 +0000306};
307
hailfinger1ff33dc2010-07-03 11:02:10 +0000308extern const struct board_pciid_enable board_pciid_enables[];
uwe5f612c82009-05-16 23:42:17 +0000309
310struct board_info {
311 const char *vendor;
312 const char *name;
uwef35eeec2010-06-01 10:13:17 +0000313 const int working;
314#ifdef CONFIG_PRINT_WIKI
315 const char *url;
316 const char *note;
317#endif
uwe5f612c82009-05-16 23:42:17 +0000318};
319
uwef35eeec2010-06-01 10:13:17 +0000320extern const struct board_info boards_known[];
321extern const struct board_info laptops_known[];
322
hailfinger80422e22009-12-13 22:28:00 +0000323#endif
uwe5f612c82009-05-16 23:42:17 +0000324
uwe6ed6d952007-12-04 21:49:06 +0000325/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000326void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000327void myusec_calibrate_delay(void);
hailfinger8f496f32009-12-24 03:11:55 +0000328void internal_delay(int usecs);
stepan927d4e22007-04-04 22:45:58 +0000329
hailfinger80422e22009-12-13 22:28:00 +0000330#if NEED_PCI == 1
uwea3a82c92009-05-15 17:02:34 +0000331/* pcidev.c */
ruikda922a12009-05-17 19:39:27 +0000332
uwea3a82c92009-05-15 17:02:34 +0000333extern uint32_t io_base_addr;
334extern struct pci_access *pacc;
uweb3a82ef2009-05-16 21:39:19 +0000335extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000336struct pcidev_status {
337 uint16_t vendor_id;
338 uint16_t device_id;
339 int status;
340 const char *vendor_name;
341 const char *device_name;
342};
hailfinger1ff33dc2010-07-03 11:02:10 +0000343uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, const struct pcidev_status *devs);
hailfinger1ef766d2010-07-06 09:55:48 +0000344uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000345#endif
uwe884cc8b2009-06-17 12:07:12 +0000346
347/* print.c */
348char *flashbuses_to_text(enum chipbustype bustype);
hailfingera50d60e2009-11-17 09:57:34 +0000349void print_supported(void);
hailfingerf0a368f2010-06-07 22:37:54 +0000350#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT >= 1
hailfinger1ff33dc2010-07-03 11:02:10 +0000351void print_supported_pcidevs(const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000352#endif
hailfingera50d60e2009-11-17 09:57:34 +0000353void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000354
uwe6ed6d952007-12-04 21:49:06 +0000355/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000356void w836xx_ext_enter(uint16_t port);
357void w836xx_ext_leave(uint16_t port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000358int it8705f_write_enable(uint8_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000359uint8_t sio_read(uint16_t port, uint8_t reg);
360void sio_write(uint16_t port, uint8_t reg, uint8_t data);
361void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000362int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000363
uwe6ed6d952007-12-04 21:49:06 +0000364/* chipset_enable.c */
365int chipset_flash_enable(void);
stuge12ac08f2008-12-03 21:24:40 +0000366
hailfinger586f4ae2010-06-04 19:05:39 +0000367/* processor_enable.c */
368int processor_flash_enable(void);
369
stuge7c943ee2009-01-26 01:10:48 +0000370/* physmap.c */
371void *physmap(const char *descr, unsigned long phys_addr, size_t len);
hailfinger336a92d2010-02-02 11:09:03 +0000372void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
stuge7c943ee2009-01-26 01:10:48 +0000373void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000374int setup_cpu_msr(int cpu);
375void cleanup_cpu_msr(void);
hailfinger088dc812009-12-14 03:32:24 +0000376
377/* cbtable.c */
378void lb_vendor_dev_from_string(char *boardstring);
379int coreboot_init(void);
380extern char *lb_part, *lb_vendor;
381extern int partvendor_from_cbtable;
stuge7c943ee2009-01-26 01:10:48 +0000382
mkarcher803b4042010-01-20 14:14:11 +0000383/* dmi.c */
384extern int has_dmi_support;
385void dmi_init(void);
386int dmi_match(const char *pattern);
387
hailfingerabe249e2009-05-08 17:43:22 +0000388/* internal.c */
hailfinger80422e22009-12-13 22:28:00 +0000389#if NEED_PCI == 1
hailfingerc236f9e2009-12-22 23:42:04 +0000390struct superio {
391 uint16_t vendor;
392 uint16_t port;
393 uint16_t model;
394};
395extern struct superio superio;
396#define SUPERIO_VENDOR_NONE 0x0
397#define SUPERIO_VENDOR_ITE 0x1
uwe57195ba2009-05-16 22:05:42 +0000398struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
hailfinger07e3ce02009-11-15 17:13:29 +0000399struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
uwe57195ba2009-05-16 22:05:42 +0000400struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
401struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
402 uint16_t card_vendor, uint16_t card_device);
hailfinger80422e22009-12-13 22:28:00 +0000403#endif
hailfinger0668eba2009-05-14 21:41:10 +0000404void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000405void release_io_perms(void);
hailfinger90c7d542010-05-31 15:27:27 +0000406#if CONFIG_INTERNAL == 1
mkarcher287aa242010-02-26 09:51:20 +0000407extern int is_laptop;
mkarcherf2620582010-02-28 01:33:48 +0000408extern int force_boardenable;
hailfingerf4aaccc2010-04-28 15:22:14 +0000409extern int force_boardmismatch;
hailfingerc236f9e2009-12-22 23:42:04 +0000410void probe_superio(void);
hailfingerabe249e2009-05-08 17:43:22 +0000411int internal_init(void);
412int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000413void internal_chip_writeb(uint8_t val, chipaddr addr);
414void internal_chip_writew(uint16_t val, chipaddr addr);
415void internal_chip_writel(uint32_t val, chipaddr addr);
416uint8_t internal_chip_readb(const chipaddr addr);
417uint16_t internal_chip_readw(const chipaddr addr);
418uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000419void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger80422e22009-12-13 22:28:00 +0000420#endif
hailfinger38da6812009-05-17 15:49:24 +0000421void mmio_writeb(uint8_t val, void *addr);
422void mmio_writew(uint16_t val, void *addr);
423void mmio_writel(uint32_t val, void *addr);
424uint8_t mmio_readb(void *addr);
425uint16_t mmio_readw(void *addr);
426uint32_t mmio_readl(void *addr);
hailfinger324a9cc2010-05-26 01:45:41 +0000427void mmio_le_writeb(uint8_t val, void *addr);
428void mmio_le_writew(uint16_t val, void *addr);
429void mmio_le_writel(uint32_t val, void *addr);
430uint8_t mmio_le_readb(void *addr);
431uint16_t mmio_le_readw(void *addr);
432uint32_t mmio_le_readl(void *addr);
hailfingerec022272010-01-06 10:21:00 +0000433
434/* programmer.c */
hailfinger571a6b32009-09-16 10:09:21 +0000435int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000436void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
437void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000438uint8_t noop_chip_readb(const chipaddr addr);
439void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000440void fallback_chip_writew(uint16_t val, chipaddr addr);
441void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000442void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000443uint16_t fallback_chip_readw(const chipaddr addr);
444uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000445void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingerabe249e2009-05-08 17:43:22 +0000446
hailfingera9df33c2009-05-09 00:54:55 +0000447/* dummyflasher.c */
hailfinger90c7d542010-05-31 15:27:27 +0000448#if CONFIG_DUMMY == 1
hailfingera9df33c2009-05-09 00:54:55 +0000449int dummy_init(void);
450int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000451void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
452void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000453void dummy_chip_writeb(uint8_t val, chipaddr addr);
454void dummy_chip_writew(uint16_t val, chipaddr addr);
455void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000456void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000457uint8_t dummy_chip_readb(const chipaddr addr);
458uint16_t dummy_chip_readw(const chipaddr addr);
459uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000460void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000461int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000462 const unsigned char *writearr, unsigned char *readarr);
hailfingera8727712010-06-20 10:58:32 +0000463int dummy_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000464int dummy_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger80422e22009-12-13 22:28:00 +0000465#endif
hailfingera9df33c2009-05-09 00:54:55 +0000466
uwe0f5a3a22009-05-13 11:36:06 +0000467/* nic3com.c */
hailfinger90c7d542010-05-31 15:27:27 +0000468#if CONFIG_NIC3COM == 1
uwe0f5a3a22009-05-13 11:36:06 +0000469int nic3com_init(void);
470int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000471void nic3com_chip_writeb(uint8_t val, chipaddr addr);
472uint8_t nic3com_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000473extern const struct pcidev_status nics_3com[];
hailfinger80422e22009-12-13 22:28:00 +0000474#endif
uwe0f5a3a22009-05-13 11:36:06 +0000475
uweff4576d2009-09-30 18:29:55 +0000476/* gfxnvidia.c */
hailfinger90c7d542010-05-31 15:27:27 +0000477#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +0000478int gfxnvidia_init(void);
479int gfxnvidia_shutdown(void);
480void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
481uint8_t gfxnvidia_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000482extern const struct pcidev_status gfx_nvidia[];
hailfinger80422e22009-12-13 22:28:00 +0000483#endif
uweff4576d2009-09-30 18:29:55 +0000484
uwee2f95ef2009-09-02 23:00:46 +0000485/* drkaiser.c */
hailfinger90c7d542010-05-31 15:27:27 +0000486#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +0000487int drkaiser_init(void);
488int drkaiser_shutdown(void);
489void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
490uint8_t drkaiser_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000491extern const struct pcidev_status drkaiser_pcidev[];
hailfinger80422e22009-12-13 22:28:00 +0000492#endif
uwee2f95ef2009-09-02 23:00:46 +0000493
hailfinger5aa36982010-05-21 21:54:07 +0000494/* nicrealtek.c */
hailfinger90c7d542010-05-31 15:27:27 +0000495#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +0000496int nicrealtek_init(void);
497int nicsmc1211_init(void);
498int nicrealtek_shutdown(void);
499void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
500uint8_t nicrealtek_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000501extern const struct pcidev_status nics_realtek[];
502extern const struct pcidev_status nics_realteksmc1211[];
hailfinger5aa36982010-05-21 21:54:07 +0000503#endif
504
hailfingerf0a368f2010-06-07 22:37:54 +0000505/* nicnatsemi.c */
506#if CONFIG_NICNATSEMI == 1
507int nicnatsemi_init(void);
508int nicnatsemi_shutdown(void);
509void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
510uint8_t nicnatsemi_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000511extern const struct pcidev_status nics_natsemi[];
hailfingerf0a368f2010-06-07 22:37:54 +0000512#endif
hailfinger5aa36982010-05-21 21:54:07 +0000513
ruikda922a12009-05-17 19:39:27 +0000514/* satasii.c */
hailfinger90c7d542010-05-31 15:27:27 +0000515#if CONFIG_SATASII == 1
ruikda922a12009-05-17 19:39:27 +0000516int satasii_init(void);
517int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000518void satasii_chip_writeb(uint8_t val, chipaddr addr);
519uint8_t satasii_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000520extern const struct pcidev_status satas_sii[];
hailfinger80422e22009-12-13 22:28:00 +0000521#endif
ruikda922a12009-05-17 19:39:27 +0000522
uwe7e627c82010-02-21 21:17:00 +0000523/* atahpt.c */
hailfinger90c7d542010-05-31 15:27:27 +0000524#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +0000525int atahpt_init(void);
526int atahpt_shutdown(void);
527void atahpt_chip_writeb(uint8_t val, chipaddr addr);
528uint8_t atahpt_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000529extern const struct pcidev_status ata_hpt[];
uwe7e627c82010-02-21 21:17:00 +0000530#endif
531
hailfingerf31da3d2009-06-16 21:08:06 +0000532/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000533#define FTDI_FT2232H 0x6010
534#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000535int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000536int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000537int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000538int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000539
hailfinger52c4fa02010-07-21 10:26:01 +0000540/* rayer_spi.c */
541#if CONFIG_RAYER_SPI == 1
542int rayer_spi_init(void);
543#endif
544
hailfingeracce2df2009-09-28 13:15:16 +0000545/* bitbang_spi.c */
mkarcher1ceb2cb2010-07-17 23:27:47 +0000546int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
hailfingeracce2df2009-09-28 13:15:16 +0000547int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
548int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000549int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingeracce2df2009-09-28 13:15:16 +0000550
hailfinger9c5add72009-11-24 00:20:03 +0000551/* buspirate_spi.c */
hailfinger6e5a52a2009-11-24 18:27:10 +0000552struct buspirate_spispeeds {
553 const char *name;
554 const int speed;
555};
hailfinger9c5add72009-11-24 00:20:03 +0000556int buspirate_spi_init(void);
557int buspirate_spi_shutdown(void);
558int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
559int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000560int buspirate_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger9c5add72009-11-24 00:20:03 +0000561
hailfingerdfb32a02010-01-19 11:15:48 +0000562/* dediprog.c */
563int dediprog_init(void);
564int dediprog_shutdown(void);
565int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
566int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
567
uwe4529d202007-08-23 13:34:59 +0000568/* flashrom.c */
hailfingerb247c7a2010-03-08 00:42:32 +0000569enum write_granularity {
570 write_gran_1bit,
571 write_gran_1byte,
572 write_gran_256bytes,
573};
hailfinger80422e22009-12-13 22:28:00 +0000574extern enum chipbustype buses_supported;
575struct decode_sizes {
576 uint32_t parallel;
577 uint32_t lpc;
578 uint32_t fwh;
579 uint32_t spi;
580};
581extern struct decode_sizes max_rom_decode;
hailfinger5828baf2010-07-03 12:14:25 +0000582extern int programmer_may_write;
hailfinger80422e22009-12-13 22:28:00 +0000583extern unsigned long flashbase;
uwee06bcf82009-04-24 16:17:41 +0000584extern int verbose;
hailfinger1ff33dc2010-07-03 11:02:10 +0000585extern const char * const flashrom_version;
hailfinger92cd8e32010-01-07 03:24:05 +0000586extern char *chip_to_probe;
stuge5ff0e6c2009-01-26 00:39:57 +0000587void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000588int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000589int erase_flash(struct flashchip *flash);
hailfinger92cd8e32010-01-07 03:24:05 +0000590struct flashchip *probe_flash(struct flashchip *first_flash, int force);
hailfinger42a850a2010-07-13 23:56:13 +0000591int read_flash_to_file(struct flashchip *flash, char *filename);
hailfinger92cd8e32010-01-07 03:24:05 +0000592void check_chip_supported(struct flashchip *flash);
593int check_max_decode(enum chipbustype buses, uint32_t size);
hailfinger7b414742009-06-13 12:04:03 +0000594int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000595int max(int a, int b);
hailfinger6e5a52a2009-11-24 18:27:10 +0000596char *extract_param(char **haystack, char *needle, char *delim);
hailfingerddeb4ac2010-07-08 10:13:37 +0000597char *extract_programmer_param(char *param_name);
hailfinger7af83692009-06-15 17:23:36 +0000598int check_erased_range(struct flashchip *flash, int start, int len);
599int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
hailfingerb247c7a2010-03-08 00:42:32 +0000600int need_erase(uint8_t *have, uint8_t *want, int len, enum write_granularity gran);
uwe884cc8b2009-06-17 12:07:12 +0000601char *strcat_realloc(char *dest, const char *src);
hailfinger92cd8e32010-01-07 03:24:05 +0000602void print_version(void);
hailfinger74819ad2010-05-15 15:04:37 +0000603void print_banner(void);
hailfinger92cd8e32010-01-07 03:24:05 +0000604int selfcheck(void);
hailfingerc77acb52009-12-24 02:15:55 +0000605int doit(struct flashchip *flash, int force, char *filename, int read_it, int write_it, int erase_it, int verify_it);
uwe884cc8b2009-06-17 12:07:12 +0000606
607#define OK 0
608#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000609
snelson9cba3c62010-01-07 20:09:33 +0000610/* cli_output.c */
hailfinger63932d42010-06-04 23:20:21 +0000611/* Let gcc and clang check for correct printf-style format strings. */
612int print(int type, const char *fmt, ...) __attribute__((format(printf, 2, 3)));
hailfingere7326b22010-01-09 03:22:31 +0000613#define MSG_ERROR 0
614#define MSG_INFO 1
615#define MSG_DEBUG 2
616#define MSG_BARF 3
617#define msg_gerr(...) print(MSG_ERROR, __VA_ARGS__) /* general errors */
618#define msg_perr(...) print(MSG_ERROR, __VA_ARGS__) /* programmer errors */
619#define msg_cerr(...) print(MSG_ERROR, __VA_ARGS__) /* chip errors */
620#define msg_ginfo(...) print(MSG_INFO, __VA_ARGS__) /* general info */
621#define msg_pinfo(...) print(MSG_INFO, __VA_ARGS__) /* programmer info */
622#define msg_cinfo(...) print(MSG_INFO, __VA_ARGS__) /* chip info */
623#define msg_gdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* general debug */
624#define msg_pdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* programmer debug */
625#define msg_cdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* chip debug */
626#define msg_gspew(...) print(MSG_BARF, __VA_ARGS__) /* general debug barf */
627#define msg_pspew(...) print(MSG_BARF, __VA_ARGS__) /* programmer debug barf */
628#define msg_cspew(...) print(MSG_BARF, __VA_ARGS__) /* chip debug barf */
snelson9cba3c62010-01-07 20:09:33 +0000629
hailfinger92cd8e32010-01-07 03:24:05 +0000630/* cli_classic.c */
631int cli_classic(int argc, char *argv[]);
632
uwe4529d202007-08-23 13:34:59 +0000633/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000634int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000635int read_romlayout(char *name);
636int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000637int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000638
stepan745615e2007-10-15 21:44:47 +0000639/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000640enum spi_controller {
641 SPI_CONTROLLER_NONE,
hailfinger90c7d542010-05-31 15:27:27 +0000642#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +0000643#if defined(__i386__) || defined(__x86_64__)
hailfinger40167462009-05-31 17:57:34 +0000644 SPI_CONTROLLER_ICH7,
645 SPI_CONTROLLER_ICH9,
646 SPI_CONTROLLER_IT87XX,
647 SPI_CONTROLLER_SB600,
648 SPI_CONTROLLER_VIA,
649 SPI_CONTROLLER_WBSIO,
hailfinger80422e22009-12-13 22:28:00 +0000650#endif
hailfinger324a9cc2010-05-26 01:45:41 +0000651#endif
hailfinger90c7d542010-05-31 15:27:27 +0000652#if CONFIG_FT2232_SPI == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000653 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000654#endif
hailfinger90c7d542010-05-31 15:27:27 +0000655#if CONFIG_DUMMY == 1
hailfinger40167462009-05-31 17:57:34 +0000656 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000657#endif
hailfinger90c7d542010-05-31 15:27:27 +0000658#if CONFIG_BUSPIRATE_SPI == 1
hailfinger9c5add72009-11-24 00:20:03 +0000659 SPI_CONTROLLER_BUSPIRATE,
660#endif
hailfinger90c7d542010-05-31 15:27:27 +0000661#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +0000662 SPI_CONTROLLER_DEDIPROG,
663#endif
hailfinger52c4fa02010-07-21 10:26:01 +0000664#if CONFIG_RAYER_SPI == 1
665 SPI_CONTROLLER_RAYER,
666#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000667 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000668};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000669extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000670struct spi_command {
671 unsigned int writecnt;
672 unsigned int readcnt;
673 const unsigned char *writearr;
674 unsigned char *readarr;
675};
hailfinger948b81f2009-07-22 15:36:50 +0000676struct spi_programmer {
677 int (*command)(unsigned int writecnt, unsigned int readcnt,
678 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000679 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000680
681 /* Optimized functions for this programmer */
682 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000683 int (*write_256)(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger948b81f2009-07-22 15:36:50 +0000684};
hailfinger68002c22009-07-10 21:08:55 +0000685
hailfinger40167462009-05-31 17:57:34 +0000686extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000687extern const struct spi_programmer spi_programmer[];
hailfinger68002c22009-07-10 21:08:55 +0000688int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000689 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000690int spi_send_multicommand(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000691int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
692 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000693int default_spi_send_multicommand(struct spi_command *cmds);
hailfinger088dc812009-12-14 03:32:24 +0000694uint32_t spi_get_valid_read_addr(void);
uweaf9b4df2008-09-26 13:19:02 +0000695
hailfinger82e7ddb2008-05-16 12:55:55 +0000696/* ichspi.c */
hailfingerb767c122010-05-28 15:53:08 +0000697extern int ichspi_lock;
698extern uint32_t ichspi_bbar;
hailfinger1ff33dc2010-07-03 11:02:10 +0000699extern void *ich_spibar;
hailfinger3d77bc12009-05-01 12:22:17 +0000700int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000701int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000702 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000703int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000704int ich_spi_write_256(struct flashchip *flash, uint8_t * buf, int start, int len);
hailfingerbb092112009-09-18 15:50:56 +0000705int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000706
hailfinger2c361e42008-05-13 23:03:12 +0000707/* it87spi.c */
hailfinger7bac0e52009-05-25 23:26:50 +0000708void enter_conf_mode_ite(uint16_t port);
709void exit_conf_mode_ite(uint16_t port);
hailfingerc236f9e2009-12-22 23:42:04 +0000710struct superio probe_superio_ite(void);
hailfingerc73ce6e2010-07-10 16:56:32 +0000711int init_superio_ite(void);
hailfinger26e212b2009-05-31 18:00:57 +0000712int it87spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000713int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000714 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000715int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000716int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger2c361e42008-05-13 23:03:12 +0000717
uwe17efbed2008-11-28 21:36:51 +0000718/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000719int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000720 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000721int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000722int sb600_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger38da6812009-05-17 15:49:24 +0000723extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000724
stugea564bcf2009-01-26 03:08:45 +0000725/* wbsio_spi.c */
uweeb26b6e2010-06-07 19:06:26 +0000726int wbsio_check_for_spi(void);
hailfinger68002c22009-07-10 21:08:55 +0000727int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000728 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000729int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
stugea564bcf2009-01-26 03:08:45 +0000730
hailfinger37b4fbf2009-06-23 11:33:43 +0000731/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000732int serprog_init(void);
733int serprog_shutdown(void);
734void serprog_chip_writeb(uint8_t val, chipaddr addr);
735uint8_t serprog_chip_readb(const chipaddr addr);
736void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
737void serprog_delay(int delay);
hailfinger4979b042009-11-23 19:20:11 +0000738
739/* serial.c */
oxygene3ad3b332010-01-06 22:14:39 +0000740#if _WIN32
741typedef HANDLE fdtype;
742#else
743typedef int fdtype;
744#endif
745
hailfingerb88282e2009-11-21 11:02:48 +0000746void sp_flush_incoming(void);
oxygene3ad3b332010-01-06 22:14:39 +0000747fdtype sp_openserport(char *dev, unsigned int baud);
hailfinger4979b042009-11-23 19:20:11 +0000748void __attribute__((noreturn)) sp_die(char *msg);
oxygene3ad3b332010-01-06 22:14:39 +0000749extern fdtype sp_fd;
hailfinger852163c2010-01-06 16:09:10 +0000750int serialport_shutdown(void);
751int serialport_write(unsigned char *buf, unsigned int writecnt);
752int serialport_read(unsigned char *buf, unsigned int readcnt);
uwe619a15a2009-06-28 23:26:37 +0000753
ollie5b621572004-03-20 16:46:10 +0000754#endif /* !__FLASH_H__ */