blob: a1bcdf05fab84ef384556bbf6d5cee34ea3ad434 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
hailfinger80422e22009-12-13 22:28:00 +000033#if NEED_PCI == 1
uwe6934c4a2009-05-14 18:57:26 +000034#include <pci/pci.h>
hailfinger80422e22009-12-13 22:28:00 +000035#endif
rminnich8d3ff912003-10-25 17:01:29 +000036
hailfinger6f84e472009-05-01 16:34:32 +000037/* for iopl and outb under Solaris */
38#if defined (__sun) && (defined(__i386) || defined(__amd64))
39#include <strings.h>
40#include <sys/sysi86.h>
41#include <sys/psw.h>
42#include <asm/sunddi.h>
43#endif
44
stuge96960832009-01-26 01:23:31 +000045#if (defined(__MACH__) && defined(__APPLE__))
46#define __DARWIN__
47#endif
48
hailfinger0ddb3eb2009-04-28 12:56:04 +000049#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000050 #include <machine/cpufunc.h>
51 #define off64_t off_t
52 #define lseek64 lseek
53 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
54 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
55 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
56 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
57 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
58 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
59#else
stuge96960832009-01-26 01:23:31 +000060#if defined(__DARWIN__)
61 #include <DirectIO/darwinio.h>
62 #define off64_t off_t
63 #define lseek64 lseek
64#endif
hailfinger6f84e472009-05-01 16:34:32 +000065#if defined (__sun) && (defined(__i386) || defined(__amd64))
66 /* Note different order for outb */
67 #define OUTB(x,y) outb(y, x)
68 #define OUTW(x,y) outw(y, x)
69 #define OUTL(x,y) outl(y, x)
70 #define INB inb
71 #define INW inw
72 #define INL inl
73#else
hailfingere1f062f2008-05-22 13:22:45 +000074 #define OUTB outb
75 #define OUTW outw
76 #define OUTL outl
77 #define INB inb
78 #define INW inw
79 #define INL inl
80#endif
hailfinger6f84e472009-05-01 16:34:32 +000081#endif
hailfingere1f062f2008-05-22 13:22:45 +000082
hailfinger82719632009-05-16 21:22:56 +000083typedef unsigned long chipaddr;
84
hailfinger6fe23d62009-08-12 11:39:29 +000085enum programmer {
hailfinger80422e22009-12-13 22:28:00 +000086#if INTERNAL_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000087 PROGRAMMER_INTERNAL,
hailfinger80422e22009-12-13 22:28:00 +000088#endif
hailfinger571a6b32009-09-16 10:09:21 +000089#if DUMMY_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000090 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000091#endif
92#if NIC3COM_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000093 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000094#endif
uweff4576d2009-09-30 18:29:55 +000095#if GFXNVIDIA_SUPPORT == 1
96 PROGRAMMER_GFXNVIDIA,
97#endif
hailfinger571a6b32009-09-16 10:09:21 +000098#if DRKAISER_SUPPORT == 1
uwee2f95ef2009-09-02 23:00:46 +000099 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +0000100#endif
101#if SATASII_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000102 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +0000103#endif
hailfinger80422e22009-12-13 22:28:00 +0000104#if INTERNAL_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000105 PROGRAMMER_IT87SPI,
hailfinger80422e22009-12-13 22:28:00 +0000106#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000107#if FT2232_SPI_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000108 PROGRAMMER_FT2232SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000109#endif
hailfinger74d88a72009-08-12 16:17:41 +0000110#if SERPROG_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000111 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +0000112#endif
hailfinger9c5add72009-11-24 00:20:03 +0000113#if BUSPIRATE_SPI_SUPPORT == 1
114 PROGRAMMER_BUSPIRATESPI,
115#endif
hailfinger3548a9a2009-08-12 14:34:35 +0000116 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +0000117};
118
119extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +0000120
121struct programmer_entry {
122 const char *vendor;
123 const char *name;
124
125 int (*init) (void);
126 int (*shutdown) (void);
127
uwe4e204a22009-05-28 15:07:42 +0000128 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
129 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000130 void (*unmap_flash_region) (void *virt_addr, size_t len);
131
hailfinger82719632009-05-16 21:22:56 +0000132 void (*chip_writeb) (uint8_t val, chipaddr addr);
133 void (*chip_writew) (uint16_t val, chipaddr addr);
134 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000135 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000136 uint8_t (*chip_readb) (const chipaddr addr);
137 uint16_t (*chip_readw) (const chipaddr addr);
138 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000139 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000140 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000141};
142
143extern const struct programmer_entry programmer_table[];
144
uweabe92a52009-05-16 22:36:00 +0000145int programmer_init(void);
146int programmer_shutdown(void);
147void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
148 size_t len);
149void programmer_unmap_flash_region(void *virt_addr, size_t len);
150void chip_writeb(uint8_t val, chipaddr addr);
151void chip_writew(uint16_t val, chipaddr addr);
152void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000153void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000154uint8_t chip_readb(const chipaddr addr);
155uint16_t chip_readw(const chipaddr addr);
156uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000157void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000158void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000159
hailfinger8e278892009-10-01 14:51:25 +0000160enum bitbang_spi_master {
161 BITBANG_SPI_INVALID /* This must always be the last entry. */
hailfingeracce2df2009-09-28 13:15:16 +0000162};
163
hailfinger8e278892009-10-01 14:51:25 +0000164extern const int bitbang_spi_master_count;
hailfingeracce2df2009-09-28 13:15:16 +0000165
hailfinger8e278892009-10-01 14:51:25 +0000166extern enum bitbang_spi_master bitbang_spi_master;
hailfingeracce2df2009-09-28 13:15:16 +0000167
hailfinger8e278892009-10-01 14:51:25 +0000168struct bitbang_spi_master_entry {
hailfingeracce2df2009-09-28 13:15:16 +0000169 void (*set_cs) (int val);
170 void (*set_sck) (int val);
171 void (*set_mosi) (int val);
172 int (*get_miso) (void);
173};
174
uwe16f99092008-03-12 11:54:51 +0000175#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
176
hailfinger40167462009-05-31 17:57:34 +0000177enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000178 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000179 CHIP_BUSTYPE_PARALLEL = 1 << 0,
180 CHIP_BUSTYPE_LPC = 1 << 1,
181 CHIP_BUSTYPE_FWH = 1 << 2,
182 CHIP_BUSTYPE_SPI = 1 << 3,
183 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
184 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
185};
186
hailfinger7df21362009-09-05 02:30:58 +0000187/*
188 * How many different contiguous runs of erase blocks with one size each do
189 * we have for a given erase function?
190 */
191#define NUM_ERASEREGIONS 5
192
193/*
194 * How many different erase functions do we have per chip?
195 */
196#define NUM_ERASEFUNCTIONS 5
197
rminnich8d3ff912003-10-25 17:01:29 +0000198struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000199 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000200 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000201
202 enum chipbustype bustype;
203
uwefa98ca12008-10-18 21:14:13 +0000204 /*
205 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000206 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
207 * Identification code.
208 */
209 uint32_t manufacture_id;
210 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000211
rminnich8d3ff912003-10-25 17:01:29 +0000212 int total_size;
213 int page_size;
214
uwefa98ca12008-10-18 21:14:13 +0000215 /*
216 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000217 * everything worked correctly.
218 */
219 uint32_t tested;
220
uwe8e1a2ba2007-04-01 19:44:21 +0000221 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000222
223 /* Delay after "enter/exit ID mode" commands in microseconds. */
224 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000225 int (*erase) (struct flashchip *flash);
hailfinger7df21362009-09-05 02:30:58 +0000226
227 /*
228 * Erase blocks and associated erase function. The default entry is a
229 * chip-sized virtual block together with the chip erase function.
230 */
231 struct block_eraser {
232 struct eraseblock{
233 unsigned int size; /* Eraseblock size */
234 unsigned int count; /* Number of contiguous blocks with that size */
235 } eraseblocks[NUM_ERASEREGIONS];
236 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
237 } block_erasers[NUM_ERASEFUNCTIONS];
238
uwe8e1a2ba2007-04-01 19:44:21 +0000239 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000240 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000241
uwe6ed6d952007-12-04 21:49:06 +0000242 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000243 chipaddr virtual_memory;
244 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000245};
246
stuge9cd64bd2008-05-03 04:34:37 +0000247#define TEST_UNTESTED 0
248
uwe4e204a22009-05-28 15:07:42 +0000249#define TEST_OK_PROBE (1 << 0)
250#define TEST_OK_READ (1 << 1)
251#define TEST_OK_ERASE (1 << 2)
252#define TEST_OK_WRITE (1 << 3)
253#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
254#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000255#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000256#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000257#define TEST_OK_MASK 0x0f
258
uwe4e204a22009-05-28 15:07:42 +0000259#define TEST_BAD_PROBE (1 << 4)
260#define TEST_BAD_READ (1 << 5)
261#define TEST_BAD_ERASE (1 << 6)
262#define TEST_BAD_WRITE (1 << 7)
263#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000264#define TEST_BAD_MASK 0xf0
265
hailfingerd5b35922009-06-03 14:46:22 +0000266/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
267 * field and zero delay.
268 *
269 * SPI devices will always have zero delay and ignore this field.
270 */
271#define TIMING_FIXME -1
272/* this is intentionally same value as fixme */
273#define TIMING_IGNORED -1
274#define TIMING_ZERO -2
275
ollie6a600992005-11-26 21:55:36 +0000276extern struct flashchip flashchips[];
277
hailfinger80422e22009-12-13 22:28:00 +0000278#if INTERNAL_SUPPORT == 1
uwe5f612c82009-05-16 23:42:17 +0000279struct penable {
280 uint16_t vendor_id;
281 uint16_t device_id;
282 int status;
283 const char *vendor_name;
284 const char *device_name;
285 int (*doit) (struct pci_dev *dev, const char *name);
286};
287
288extern const struct penable chipset_enables[];
289
290struct board_pciid_enable {
291 /* Any device, but make it sensible, like the ISA bridge. */
292 uint16_t first_vendor;
293 uint16_t first_device;
294 uint16_t first_card_vendor;
295 uint16_t first_card_device;
296
297 /* Any device, but make it sensible, like
298 * the host bridge. May be NULL.
299 */
300 uint16_t second_vendor;
301 uint16_t second_device;
302 uint16_t second_card_vendor;
303 uint16_t second_card_device;
304
305 /* The vendor / part name from the coreboot table. */
306 const char *lb_vendor;
307 const char *lb_part;
308
309 const char *vendor_name;
310 const char *board_name;
311
312 int (*enable) (const char *name);
313};
314
315extern struct board_pciid_enable board_pciid_enables[];
316
317struct board_info {
318 const char *vendor;
319 const char *name;
320};
321
322extern const struct board_info boards_ok[];
323extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000324extern const struct board_info laptops_ok[];
325extern const struct board_info laptops_bad[];
hailfinger80422e22009-12-13 22:28:00 +0000326#endif
uwe5f612c82009-05-16 23:42:17 +0000327
uwe6ed6d952007-12-04 21:49:06 +0000328/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000329void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000330void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000331
hailfinger80422e22009-12-13 22:28:00 +0000332#if NEED_PCI == 1
uwea3a82c92009-05-15 17:02:34 +0000333/* pcidev.c */
334#define PCI_OK 0
335#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000336
uwea3a82c92009-05-15 17:02:34 +0000337extern uint32_t io_base_addr;
338extern struct pci_access *pacc;
339extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000340extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000341struct pcidev_status {
342 uint16_t vendor_id;
343 uint16_t device_id;
344 int status;
345 const char *vendor_name;
346 const char *device_name;
347};
uwee2f95ef2009-09-02 23:00:46 +0000348uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, struct pcidev_status *devs);
349uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, struct pcidev_status *devs, char *pcidev_bdf);
hailfinger80422e22009-12-13 22:28:00 +0000350#endif
uwe884cc8b2009-06-17 12:07:12 +0000351
352/* print.c */
353char *flashbuses_to_text(enum chipbustype bustype);
hailfingera50d60e2009-11-17 09:57:34 +0000354void print_supported(void);
hailfinger80422e22009-12-13 22:28:00 +0000355#if (NIC3COM_SUPPORT == 1) || (GFXNVIDIA_SUPPORT == 1) || (DRKAISER_SUPPORT == 1) || (SATASII_SUPPORT == 1)
uwea3a82c92009-05-15 17:02:34 +0000356void print_supported_pcidevs(struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000357#endif
hailfingera50d60e2009-11-17 09:57:34 +0000358void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000359
uwe6ed6d952007-12-04 21:49:06 +0000360/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000361void w836xx_ext_enter(uint16_t port);
362void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000363uint8_t sio_read(uint16_t port, uint8_t reg);
364void sio_write(uint16_t port, uint8_t reg, uint8_t data);
365void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000366int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000367
uwe6ed6d952007-12-04 21:49:06 +0000368/* chipset_enable.c */
369int chipset_flash_enable(void);
stuge12ac08f2008-12-03 21:24:40 +0000370
stuge7c943ee2009-01-26 01:10:48 +0000371/* physmap.c */
372void *physmap(const char *descr, unsigned long phys_addr, size_t len);
373void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000374int setup_cpu_msr(int cpu);
375void cleanup_cpu_msr(void);
hailfinger2cff9a72009-08-19 10:46:23 +0000376#if !defined(__DARWIN__) && !defined(__FreeBSD__) && !defined(__DragonFly__)
stepan6d42c0f2009-08-12 09:27:45 +0000377typedef struct { uint32_t hi, lo; } msr_t;
378msr_t rdmsr(int addr);
379int wrmsr(int addr, msr_t msr);
380#endif
hailfinger2cff9a72009-08-19 10:46:23 +0000381#if defined(__FreeBSD__) || defined(__DragonFly__)
382/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
383#undef rdmsr
384#undef wrmsr
385#define rdmsr freebsd_rdmsr
386#define wrmsr freebsd_wrmsr
387typedef struct { uint32_t hi, lo; } msr_t;
388msr_t freebsd_rdmsr(int addr);
389int freebsd_wrmsr(int addr, msr_t msr);
390#endif
stuge7c943ee2009-01-26 01:10:48 +0000391
hailfingerabe249e2009-05-08 17:43:22 +0000392/* internal.c */
hailfinger80422e22009-12-13 22:28:00 +0000393#if NEED_PCI == 1
uwe57195ba2009-05-16 22:05:42 +0000394struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
hailfinger07e3ce02009-11-15 17:13:29 +0000395struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
uwe57195ba2009-05-16 22:05:42 +0000396struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
397struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
398 uint16_t card_vendor, uint16_t card_device);
hailfinger80422e22009-12-13 22:28:00 +0000399#endif
hailfinger0668eba2009-05-14 21:41:10 +0000400void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000401void release_io_perms(void);
hailfinger80422e22009-12-13 22:28:00 +0000402#if INTERNAL_SUPPORT == 1
hailfingerabe249e2009-05-08 17:43:22 +0000403int internal_init(void);
404int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000405void internal_chip_writeb(uint8_t val, chipaddr addr);
406void internal_chip_writew(uint16_t val, chipaddr addr);
407void internal_chip_writel(uint32_t val, chipaddr addr);
408uint8_t internal_chip_readb(const chipaddr addr);
409uint16_t internal_chip_readw(const chipaddr addr);
410uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000411void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger80422e22009-12-13 22:28:00 +0000412#endif
hailfinger38da6812009-05-17 15:49:24 +0000413void mmio_writeb(uint8_t val, void *addr);
414void mmio_writew(uint16_t val, void *addr);
415void mmio_writel(uint32_t val, void *addr);
416uint8_t mmio_readb(void *addr);
417uint16_t mmio_readw(void *addr);
418uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000419void internal_delay(int usecs);
hailfinger571a6b32009-09-16 10:09:21 +0000420int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000421void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
422void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000423uint8_t noop_chip_readb(const chipaddr addr);
424void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000425void fallback_chip_writew(uint16_t val, chipaddr addr);
426void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000427void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000428uint16_t fallback_chip_readw(const chipaddr addr);
429uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000430void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000431#if defined(__FreeBSD__) || defined(__DragonFly__)
432extern int io_fd;
433#endif
hailfingerabe249e2009-05-08 17:43:22 +0000434
hailfingera9df33c2009-05-09 00:54:55 +0000435/* dummyflasher.c */
hailfinger80422e22009-12-13 22:28:00 +0000436#if DUMMY_SUPPORT == 1
hailfingera9df33c2009-05-09 00:54:55 +0000437int dummy_init(void);
438int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000439void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
440void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000441void dummy_chip_writeb(uint8_t val, chipaddr addr);
442void dummy_chip_writew(uint16_t val, chipaddr addr);
443void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000444void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000445uint8_t dummy_chip_readb(const chipaddr addr);
446uint16_t dummy_chip_readw(const chipaddr addr);
447uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000448void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000449int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000450 const unsigned char *writearr, unsigned char *readarr);
hailfinger80422e22009-12-13 22:28:00 +0000451#endif
hailfingera9df33c2009-05-09 00:54:55 +0000452
uwe0f5a3a22009-05-13 11:36:06 +0000453/* nic3com.c */
hailfinger80422e22009-12-13 22:28:00 +0000454#if NIC3COM_SUPPORT == 1
uwe0f5a3a22009-05-13 11:36:06 +0000455int nic3com_init(void);
456int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000457void nic3com_chip_writeb(uint8_t val, chipaddr addr);
458uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000459extern struct pcidev_status nics_3com[];
hailfinger80422e22009-12-13 22:28:00 +0000460#endif
uwe0f5a3a22009-05-13 11:36:06 +0000461
uweff4576d2009-09-30 18:29:55 +0000462/* gfxnvidia.c */
hailfinger80422e22009-12-13 22:28:00 +0000463#if GFXNVIDIA_SUPPORT == 1
uweff4576d2009-09-30 18:29:55 +0000464int gfxnvidia_init(void);
465int gfxnvidia_shutdown(void);
466void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
467uint8_t gfxnvidia_chip_readb(const chipaddr addr);
468extern struct pcidev_status gfx_nvidia[];
hailfinger80422e22009-12-13 22:28:00 +0000469#endif
uweff4576d2009-09-30 18:29:55 +0000470
uwee2f95ef2009-09-02 23:00:46 +0000471/* drkaiser.c */
hailfinger80422e22009-12-13 22:28:00 +0000472#if DRKAISER_SUPPORT == 1
uwee2f95ef2009-09-02 23:00:46 +0000473int drkaiser_init(void);
474int drkaiser_shutdown(void);
475void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
476uint8_t drkaiser_chip_readb(const chipaddr addr);
477extern struct pcidev_status drkaiser_pcidev[];
hailfinger80422e22009-12-13 22:28:00 +0000478#endif
uwee2f95ef2009-09-02 23:00:46 +0000479
ruikda922a12009-05-17 19:39:27 +0000480/* satasii.c */
hailfinger80422e22009-12-13 22:28:00 +0000481#if SATASII_SUPPORT == 1
ruikda922a12009-05-17 19:39:27 +0000482int satasii_init(void);
483int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000484void satasii_chip_writeb(uint8_t val, chipaddr addr);
485uint8_t satasii_chip_readb(const chipaddr addr);
486extern struct pcidev_status satas_sii[];
hailfinger80422e22009-12-13 22:28:00 +0000487#endif
ruikda922a12009-05-17 19:39:27 +0000488
hailfingerf31da3d2009-06-16 21:08:06 +0000489/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000490#define FTDI_FT2232H 0x6010
491#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000492int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000493int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000494int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000495int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
496
hailfingeracce2df2009-09-28 13:15:16 +0000497/* bitbang_spi.c */
hailfinger8e278892009-10-01 14:51:25 +0000498extern int bitbang_spi_half_period;
499extern const struct bitbang_spi_master_entry bitbang_spi_master_table[];
hailfingeracce2df2009-09-28 13:15:16 +0000500int bitbang_spi_init(void);
501int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
502int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
503int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
504
hailfinger9c5add72009-11-24 00:20:03 +0000505/* buspirate_spi.c */
hailfinger6e5a52a2009-11-24 18:27:10 +0000506struct buspirate_spispeeds {
507 const char *name;
508 const int speed;
509};
hailfinger9c5add72009-11-24 00:20:03 +0000510int buspirate_spi_init(void);
511int buspirate_spi_shutdown(void);
512int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
513int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
514
uwe4529d202007-08-23 13:34:59 +0000515/* flashrom.c */
hailfinger80422e22009-12-13 22:28:00 +0000516extern enum chipbustype buses_supported;
517struct decode_sizes {
518 uint32_t parallel;
519 uint32_t lpc;
520 uint32_t fwh;
521 uint32_t spi;
522};
523extern struct decode_sizes max_rom_decode;
hailfinger4f45a4f2009-08-12 13:32:56 +0000524extern char *programmer_param;
hailfinger80422e22009-12-13 22:28:00 +0000525extern unsigned long flashbase;
uwee06bcf82009-04-24 16:17:41 +0000526extern int verbose;
hailfinger2d83b5b2009-07-22 20:13:00 +0000527extern const char *flashrom_version;
uwee06bcf82009-04-24 16:17:41 +0000528#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000529void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000530int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000531int erase_flash(struct flashchip *flash);
hailfinger7b414742009-06-13 12:04:03 +0000532int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000533int max(int a, int b);
hailfinger6e5a52a2009-11-24 18:27:10 +0000534char *extract_param(char **haystack, char *needle, char *delim);
hailfinger7af83692009-06-15 17:23:36 +0000535int check_erased_range(struct flashchip *flash, int start, int len);
536int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwe884cc8b2009-06-17 12:07:12 +0000537char *strcat_realloc(char *dest, const char *src);
538
539#define OK 0
540#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000541
542/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000543int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000544int read_romlayout(char *name);
545int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000546int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000547
uwee06bcf82009-04-24 16:17:41 +0000548/* cbtable.c */
hailfinger80422e22009-12-13 22:28:00 +0000549void lb_vendor_dev_from_string(char *boardstring);
stepan1037f6f2008-01-18 15:33:10 +0000550int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000551extern char *lb_part, *lb_vendor;
stepan3370c892009-07-30 13:30:17 +0000552extern int partvendor_from_cbtable;
uwe4529d202007-08-23 13:34:59 +0000553
stepan745615e2007-10-15 21:44:47 +0000554/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000555enum spi_controller {
556 SPI_CONTROLLER_NONE,
hailfinger80422e22009-12-13 22:28:00 +0000557#if INTERNAL_SUPPORT == 1
hailfinger40167462009-05-31 17:57:34 +0000558 SPI_CONTROLLER_ICH7,
559 SPI_CONTROLLER_ICH9,
560 SPI_CONTROLLER_IT87XX,
561 SPI_CONTROLLER_SB600,
562 SPI_CONTROLLER_VIA,
563 SPI_CONTROLLER_WBSIO,
hailfinger80422e22009-12-13 22:28:00 +0000564#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000565#if FT2232_SPI_SUPPORT == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000566 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000567#endif
hailfinger571a6b32009-09-16 10:09:21 +0000568#if DUMMY_SUPPORT == 1
hailfinger40167462009-05-31 17:57:34 +0000569 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000570#endif
hailfinger9c5add72009-11-24 00:20:03 +0000571#if BUSPIRATE_SPI_SUPPORT == 1
572 SPI_CONTROLLER_BUSPIRATE,
573#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000574 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000575};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000576extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000577struct spi_command {
578 unsigned int writecnt;
579 unsigned int readcnt;
580 const unsigned char *writearr;
581 unsigned char *readarr;
582};
hailfinger948b81f2009-07-22 15:36:50 +0000583struct spi_programmer {
584 int (*command)(unsigned int writecnt, unsigned int readcnt,
585 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000586 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000587
588 /* Optimized functions for this programmer */
589 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
590 int (*write_256)(struct flashchip *flash, uint8_t *buf);
591};
hailfinger68002c22009-07-10 21:08:55 +0000592
hailfinger40167462009-05-31 17:57:34 +0000593extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000594extern const struct spi_programmer spi_programmer[];
hailfinger40167462009-05-31 17:57:34 +0000595extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000596int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000597int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000598int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000599int probe_spi_res(struct flashchip *flash);
hailfinger68002c22009-07-10 21:08:55 +0000600int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000601 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000602int spi_send_multicommand(struct spi_command *cmds);
hailfinger3d77bc12009-05-01 12:22:17 +0000603int spi_write_enable(void);
604int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000605int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000606int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000607int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000608int spi_chip_erase_d8(struct flashchip *flash);
hailfingera1289042009-06-24 08:28:39 +0000609int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
610int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
611int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
612int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
613int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
hailfingered063f52009-05-09 02:30:21 +0000614int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000615int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000616int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000617uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000618int spi_disable_blockprotect(void);
hailfingerec9334b2009-07-12 12:06:18 +0000619int spi_byte_program(int addr, uint8_t byte);
620int spi_nbyte_program(int addr, uint8_t *bytes, int len);
621int spi_nbyte_read(int addr, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000622int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000623int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000624uint32_t spi_get_valid_read_addr(void);
hailfinger948b81f2009-07-22 15:36:50 +0000625int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
626 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000627int default_spi_send_multicommand(struct spi_command *cmds);
ward11844452007-10-02 15:49:25 +0000628
uwe4529d202007-08-23 13:34:59 +0000629/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000630int probe_82802ab(struct flashchip *flash);
631int erase_82802ab(struct flashchip *flash);
632int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000633
634/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000635int probe_29f040b(struct flashchip *flash);
636int erase_29f040b(struct flashchip *flash);
637int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000638
uwe7a083f82009-06-14 21:53:26 +0000639/* pm29f002.c */
640int write_pm29f002(struct flashchip *flash, uint8_t *buf);
641
uweaf9b4df2008-09-26 13:19:02 +0000642/* en29f002a.c */
643int probe_en29f002a(struct flashchip *flash);
644int erase_en29f002a(struct flashchip *flash);
645int write_en29f002a(struct flashchip *flash, uint8_t *buf);
646
hailfinger82e7ddb2008-05-16 12:55:55 +0000647/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000648int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000649int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000650 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000651int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000652int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfingerbb092112009-09-18 15:50:56 +0000653int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000654
hailfinger2c361e42008-05-13 23:03:12 +0000655/* it87spi.c */
656extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000657void enter_conf_mode_ite(uint16_t port);
658void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000659int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000660int it87xx_probe_spi_flash(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000661int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000662 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000663int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000664int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000665
uwe17efbed2008-11-28 21:36:51 +0000666/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000667int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000668 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000669int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000670int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000671extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000672
uwe4529d202007-08-23 13:34:59 +0000673/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000674uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000675void toggle_ready_jedec(chipaddr dst);
676void data_polling_jedec(chipaddr dst, uint8_t data);
hailfinger0429b5a2009-11-26 14:50:52 +0000677void start_program_jedec(chipaddr bios);
hailfinger82719632009-05-16 21:22:56 +0000678int write_byte_program_jedec(chipaddr bios, uint8_t *src,
679 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000680int probe_jedec(struct flashchip *flash);
681int erase_chip_jedec(struct flashchip *flash);
682int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfingerfff99532009-11-27 17:49:42 +0000683int write_jedec_1(struct flashchip *flash, uint8_t *buf);
hailfinger80f48682009-09-23 22:01:33 +0000684int erase_sector_jedec(struct flashchip *flash, unsigned int page, unsigned int pagesize);
685int erase_block_jedec(struct flashchip *flash, unsigned int page, unsigned int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000686int write_sector_jedec(chipaddr bios, uint8_t *src,
687 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000688
stugea0e346b2009-01-26 06:42:02 +0000689/* m29f002.c */
690int erase_m29f002(struct flashchip *flash);
691int write_m29f002t(struct flashchip *flash, uint8_t *buf);
692int write_m29f002b(struct flashchip *flash, uint8_t *buf);
693
uwe4529d202007-08-23 13:34:59 +0000694/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000695int probe_m29f400bt(struct flashchip *flash);
696int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000697int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000698int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000699int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000700void toggle_ready_m29f400bt(chipaddr dst);
701void data_polling_m29f400bt(chipaddr dst, uint8_t data);
702void protect_m29f400bt(chipaddr bios);
703void write_page_m29f400bt(chipaddr bios, uint8_t *src,
704 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000705
706/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000707int probe_29f002(struct flashchip *flash);
708int erase_29f002(struct flashchip *flash);
709int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000710
stuge54ca40a2008-05-17 01:08:58 +0000711/* pm49fl00x.c */
712int probe_49fl00x(struct flashchip *flash);
713int erase_49fl00x(struct flashchip *flash);
714int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000715
716/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000717int probe_lhf00l04(struct flashchip *flash);
718int erase_lhf00l04(struct flashchip *flash);
719int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000720void toggle_ready_lhf00l04(chipaddr dst);
721void data_polling_lhf00l04(chipaddr dst, uint8_t data);
722void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000723
724/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000725int probe_28sf040(struct flashchip *flash);
726int erase_28sf040(struct flashchip *flash);
727int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000728
729/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000730int probe_39sf020(struct flashchip *flash);
731int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000732
733/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000734int erase_49lf040(struct flashchip *flash);
735int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000736
737/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000738int probe_49lfxxxc(struct flashchip *flash);
739int erase_49lfxxxc(struct flashchip *flash);
740int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000741
742/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000743int probe_sst_fwhub(struct flashchip *flash);
744int erase_sst_fwhub(struct flashchip *flash);
hailfinger80f48682009-09-23 22:01:33 +0000745int erase_sst_fwhub_block(struct flashchip *flash, unsigned int offset, unsigned int page_size);
uwe719e3ca2007-09-09 20:24:29 +0000746int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000747
stugea1efa0e2008-07-21 17:48:40 +0000748/* w39v040c.c */
749int probe_w39v040c(struct flashchip *flash);
750int erase_w39v040c(struct flashchip *flash);
751int write_w39v040c(struct flashchip *flash, uint8_t *buf);
752
stepanb8361b92008-03-17 22:59:40 +0000753/* w39V080fa.c */
754int probe_winbond_fwhub(struct flashchip *flash);
755int erase_winbond_fwhub(struct flashchip *flash);
756int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
757
uwe2d828942007-08-30 10:17:50 +0000758/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000759int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000760
uwe4529d202007-08-23 13:34:59 +0000761/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000762int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000763
stugea564bcf2009-01-26 03:08:45 +0000764/* wbsio_spi.c */
765int wbsio_check_for_spi(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000766int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000767 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000768int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000769int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000770
stepan92251692008-04-28 17:51:09 +0000771/* stm50flw0x0x.c */
772int probe_stm50flw0x0x(struct flashchip *flash);
773int erase_stm50flw0x0x(struct flashchip *flash);
774int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000775
hailfinger37b4fbf2009-06-23 11:33:43 +0000776/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000777int serprog_init(void);
778int serprog_shutdown(void);
779void serprog_chip_writeb(uint8_t val, chipaddr addr);
780uint8_t serprog_chip_readb(const chipaddr addr);
781void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
782void serprog_delay(int delay);
hailfinger4979b042009-11-23 19:20:11 +0000783
784/* serial.c */
hailfingerb88282e2009-11-21 11:02:48 +0000785void sp_flush_incoming(void);
786int sp_openserport(char *dev, unsigned int baud);
hailfinger4979b042009-11-23 19:20:11 +0000787void __attribute__((noreturn)) sp_die(char *msg);
hailfingerb88282e2009-11-21 11:02:48 +0000788extern int sp_fd;
uwe619a15a2009-06-28 23:26:37 +0000789
ollie5b621572004-03-20 16:46:10 +0000790#endif /* !__FLASH_H__ */