blob: 4178d47d7eaa66cefd1853a3697bf8fbca015893 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000033#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000034
hailfinger6f84e472009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
stuge96960832009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
hailfinger0ddb3eb2009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
stuge96960832009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
hailfinger6f84e472009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
hailfingere1f062f2008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
hailfinger6f84e472009-05-01 16:34:32 +000079#endif
hailfingere1f062f2008-05-22 13:22:45 +000080
hailfinger82719632009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
hailfinger6fe23d62009-08-12 11:39:29 +000083enum programmer {
84 PROGRAMMER_INTERNAL,
hailfinger571a6b32009-09-16 10:09:21 +000085#if DUMMY_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000086 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000087#endif
88#if NIC3COM_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000089 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000090#endif
uweff4576d2009-09-30 18:29:55 +000091#if GFXNVIDIA_SUPPORT == 1
92 PROGRAMMER_GFXNVIDIA,
93#endif
hailfinger571a6b32009-09-16 10:09:21 +000094#if DRKAISER_SUPPORT == 1
uwee2f95ef2009-09-02 23:00:46 +000095 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +000096#endif
97#if SATASII_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000098 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +000099#endif
hailfinger6fe23d62009-08-12 11:39:29 +0000100 PROGRAMMER_IT87SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000101#if FT2232_SPI_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000102 PROGRAMMER_FT2232SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000103#endif
hailfinger74d88a72009-08-12 16:17:41 +0000104#if SERPROG_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +0000105 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +0000106#endif
hailfinger9c5add72009-11-24 00:20:03 +0000107#if BUSPIRATE_SPI_SUPPORT == 1
108 PROGRAMMER_BUSPIRATESPI,
109#endif
hailfinger3548a9a2009-08-12 14:34:35 +0000110 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +0000111};
112
113extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +0000114
115struct programmer_entry {
116 const char *vendor;
117 const char *name;
118
119 int (*init) (void);
120 int (*shutdown) (void);
121
uwe4e204a22009-05-28 15:07:42 +0000122 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
123 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000124 void (*unmap_flash_region) (void *virt_addr, size_t len);
125
hailfinger82719632009-05-16 21:22:56 +0000126 void (*chip_writeb) (uint8_t val, chipaddr addr);
127 void (*chip_writew) (uint16_t val, chipaddr addr);
128 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000129 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000130 uint8_t (*chip_readb) (const chipaddr addr);
131 uint16_t (*chip_readw) (const chipaddr addr);
132 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000133 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000134 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000135};
136
137extern const struct programmer_entry programmer_table[];
138
uweabe92a52009-05-16 22:36:00 +0000139int programmer_init(void);
140int programmer_shutdown(void);
141void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
142 size_t len);
143void programmer_unmap_flash_region(void *virt_addr, size_t len);
144void chip_writeb(uint8_t val, chipaddr addr);
145void chip_writew(uint16_t val, chipaddr addr);
146void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000147void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000148uint8_t chip_readb(const chipaddr addr);
149uint16_t chip_readw(const chipaddr addr);
150uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000151void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000152void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000153
hailfinger8e278892009-10-01 14:51:25 +0000154enum bitbang_spi_master {
155 BITBANG_SPI_INVALID /* This must always be the last entry. */
hailfingeracce2df2009-09-28 13:15:16 +0000156};
157
hailfinger8e278892009-10-01 14:51:25 +0000158extern const int bitbang_spi_master_count;
hailfingeracce2df2009-09-28 13:15:16 +0000159
hailfinger8e278892009-10-01 14:51:25 +0000160extern enum bitbang_spi_master bitbang_spi_master;
hailfingeracce2df2009-09-28 13:15:16 +0000161
hailfinger8e278892009-10-01 14:51:25 +0000162struct bitbang_spi_master_entry {
hailfingeracce2df2009-09-28 13:15:16 +0000163 void (*set_cs) (int val);
164 void (*set_sck) (int val);
165 void (*set_mosi) (int val);
166 int (*get_miso) (void);
167};
168
uwe16f99092008-03-12 11:54:51 +0000169#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
170
hailfinger40167462009-05-31 17:57:34 +0000171enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000172 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000173 CHIP_BUSTYPE_PARALLEL = 1 << 0,
174 CHIP_BUSTYPE_LPC = 1 << 1,
175 CHIP_BUSTYPE_FWH = 1 << 2,
176 CHIP_BUSTYPE_SPI = 1 << 3,
177 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
178 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
179};
180
hailfinger7df21362009-09-05 02:30:58 +0000181/*
182 * How many different contiguous runs of erase blocks with one size each do
183 * we have for a given erase function?
184 */
185#define NUM_ERASEREGIONS 5
186
187/*
188 * How many different erase functions do we have per chip?
189 */
190#define NUM_ERASEFUNCTIONS 5
191
rminnich8d3ff912003-10-25 17:01:29 +0000192struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000193 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000194 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000195
196 enum chipbustype bustype;
197
uwefa98ca12008-10-18 21:14:13 +0000198 /*
199 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000200 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
201 * Identification code.
202 */
203 uint32_t manufacture_id;
204 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000205
rminnich8d3ff912003-10-25 17:01:29 +0000206 int total_size;
207 int page_size;
208
uwefa98ca12008-10-18 21:14:13 +0000209 /*
210 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000211 * everything worked correctly.
212 */
213 uint32_t tested;
214
uwe8e1a2ba2007-04-01 19:44:21 +0000215 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000216
217 /* Delay after "enter/exit ID mode" commands in microseconds. */
218 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000219 int (*erase) (struct flashchip *flash);
hailfinger7df21362009-09-05 02:30:58 +0000220
221 /*
222 * Erase blocks and associated erase function. The default entry is a
223 * chip-sized virtual block together with the chip erase function.
224 */
225 struct block_eraser {
226 struct eraseblock{
227 unsigned int size; /* Eraseblock size */
228 unsigned int count; /* Number of contiguous blocks with that size */
229 } eraseblocks[NUM_ERASEREGIONS];
230 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
231 } block_erasers[NUM_ERASEFUNCTIONS];
232
uwe8e1a2ba2007-04-01 19:44:21 +0000233 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000234 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000235
uwe6ed6d952007-12-04 21:49:06 +0000236 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000237 chipaddr virtual_memory;
238 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000239};
240
stuge9cd64bd2008-05-03 04:34:37 +0000241#define TEST_UNTESTED 0
242
uwe4e204a22009-05-28 15:07:42 +0000243#define TEST_OK_PROBE (1 << 0)
244#define TEST_OK_READ (1 << 1)
245#define TEST_OK_ERASE (1 << 2)
246#define TEST_OK_WRITE (1 << 3)
247#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
248#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000249#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000250#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000251#define TEST_OK_MASK 0x0f
252
uwe4e204a22009-05-28 15:07:42 +0000253#define TEST_BAD_PROBE (1 << 4)
254#define TEST_BAD_READ (1 << 5)
255#define TEST_BAD_ERASE (1 << 6)
256#define TEST_BAD_WRITE (1 << 7)
257#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000258#define TEST_BAD_MASK 0xf0
259
hailfingerd5b35922009-06-03 14:46:22 +0000260/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
261 * field and zero delay.
262 *
263 * SPI devices will always have zero delay and ignore this field.
264 */
265#define TIMING_FIXME -1
266/* this is intentionally same value as fixme */
267#define TIMING_IGNORED -1
268#define TIMING_ZERO -2
269
ollie6a600992005-11-26 21:55:36 +0000270extern struct flashchip flashchips[];
271
uwe5f612c82009-05-16 23:42:17 +0000272struct penable {
273 uint16_t vendor_id;
274 uint16_t device_id;
275 int status;
276 const char *vendor_name;
277 const char *device_name;
278 int (*doit) (struct pci_dev *dev, const char *name);
279};
280
281extern const struct penable chipset_enables[];
282
283struct board_pciid_enable {
284 /* Any device, but make it sensible, like the ISA bridge. */
285 uint16_t first_vendor;
286 uint16_t first_device;
287 uint16_t first_card_vendor;
288 uint16_t first_card_device;
289
290 /* Any device, but make it sensible, like
291 * the host bridge. May be NULL.
292 */
293 uint16_t second_vendor;
294 uint16_t second_device;
295 uint16_t second_card_vendor;
296 uint16_t second_card_device;
297
298 /* The vendor / part name from the coreboot table. */
299 const char *lb_vendor;
300 const char *lb_part;
301
302 const char *vendor_name;
303 const char *board_name;
304
305 int (*enable) (const char *name);
306};
307
308extern struct board_pciid_enable board_pciid_enables[];
309
310struct board_info {
311 const char *vendor;
312 const char *name;
313};
314
315extern const struct board_info boards_ok[];
316extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000317extern const struct board_info laptops_ok[];
318extern const struct board_info laptops_bad[];
uwe5f612c82009-05-16 23:42:17 +0000319
uwe6ed6d952007-12-04 21:49:06 +0000320/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000321void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000322void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000323
uwea3a82c92009-05-15 17:02:34 +0000324/* pcidev.c */
325#define PCI_OK 0
326#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000327
uwea3a82c92009-05-15 17:02:34 +0000328extern uint32_t io_base_addr;
329extern struct pci_access *pacc;
330extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000331extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000332struct pcidev_status {
333 uint16_t vendor_id;
334 uint16_t device_id;
335 int status;
336 const char *vendor_name;
337 const char *device_name;
338};
uwee2f95ef2009-09-02 23:00:46 +0000339uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, struct pcidev_status *devs);
340uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, struct pcidev_status *devs, char *pcidev_bdf);
uwe884cc8b2009-06-17 12:07:12 +0000341
342/* print.c */
343char *flashbuses_to_text(enum chipbustype bustype);
hailfingera50d60e2009-11-17 09:57:34 +0000344void print_supported(void);
uwea3a82c92009-05-15 17:02:34 +0000345void print_supported_pcidevs(struct pcidev_status *devs);
hailfingera50d60e2009-11-17 09:57:34 +0000346void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000347
uwe6ed6d952007-12-04 21:49:06 +0000348/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000349void w836xx_ext_enter(uint16_t port);
350void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000351uint8_t sio_read(uint16_t port, uint8_t reg);
352void sio_write(uint16_t port, uint8_t reg, uint8_t data);
353void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000354int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000355
hailfingeraec9c962009-10-31 01:53:09 +0000356struct decode_sizes {
357 uint32_t parallel;
358 uint32_t lpc;
359 uint32_t fwh;
360 uint32_t spi;
361};
362
uwe6ed6d952007-12-04 21:49:06 +0000363/* chipset_enable.c */
hailfinger40167462009-05-31 17:57:34 +0000364extern enum chipbustype buses_supported;
uwe6ed6d952007-12-04 21:49:06 +0000365int chipset_flash_enable(void);
hailfingeraec9c962009-10-31 01:53:09 +0000366extern struct decode_sizes max_rom_decode;
stepan3bdf6182008-06-30 23:45:22 +0000367
stuge12ac08f2008-12-03 21:24:40 +0000368extern unsigned long flashbase;
369
stuge7c943ee2009-01-26 01:10:48 +0000370/* physmap.c */
371void *physmap(const char *descr, unsigned long phys_addr, size_t len);
372void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000373int setup_cpu_msr(int cpu);
374void cleanup_cpu_msr(void);
hailfinger2cff9a72009-08-19 10:46:23 +0000375#if !defined(__DARWIN__) && !defined(__FreeBSD__) && !defined(__DragonFly__)
stepan6d42c0f2009-08-12 09:27:45 +0000376typedef struct { uint32_t hi, lo; } msr_t;
377msr_t rdmsr(int addr);
378int wrmsr(int addr, msr_t msr);
379#endif
hailfinger2cff9a72009-08-19 10:46:23 +0000380#if defined(__FreeBSD__) || defined(__DragonFly__)
381/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
382#undef rdmsr
383#undef wrmsr
384#define rdmsr freebsd_rdmsr
385#define wrmsr freebsd_wrmsr
386typedef struct { uint32_t hi, lo; } msr_t;
387msr_t freebsd_rdmsr(int addr);
388int freebsd_wrmsr(int addr, msr_t msr);
389#endif
stuge7c943ee2009-01-26 01:10:48 +0000390
hailfingerabe249e2009-05-08 17:43:22 +0000391/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000392struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
hailfinger07e3ce02009-11-15 17:13:29 +0000393struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
uwe57195ba2009-05-16 22:05:42 +0000394struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
395struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
396 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000397void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000398void release_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000399int internal_init(void);
400int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000401void internal_chip_writeb(uint8_t val, chipaddr addr);
402void internal_chip_writew(uint16_t val, chipaddr addr);
403void internal_chip_writel(uint32_t val, chipaddr addr);
404uint8_t internal_chip_readb(const chipaddr addr);
405uint16_t internal_chip_readw(const chipaddr addr);
406uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000407void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger38da6812009-05-17 15:49:24 +0000408void mmio_writeb(uint8_t val, void *addr);
409void mmio_writew(uint16_t val, void *addr);
410void mmio_writel(uint32_t val, void *addr);
411uint8_t mmio_readb(void *addr);
412uint16_t mmio_readw(void *addr);
413uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000414void internal_delay(int usecs);
hailfinger571a6b32009-09-16 10:09:21 +0000415int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000416void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
417void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000418uint8_t noop_chip_readb(const chipaddr addr);
419void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000420void fallback_chip_writew(uint16_t val, chipaddr addr);
421void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000422void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000423uint16_t fallback_chip_readw(const chipaddr addr);
424uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000425void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000426#if defined(__FreeBSD__) || defined(__DragonFly__)
427extern int io_fd;
428#endif
hailfingerabe249e2009-05-08 17:43:22 +0000429
hailfingera9df33c2009-05-09 00:54:55 +0000430/* dummyflasher.c */
431int dummy_init(void);
432int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000433void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
434void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000435void dummy_chip_writeb(uint8_t val, chipaddr addr);
436void dummy_chip_writew(uint16_t val, chipaddr addr);
437void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000438void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000439uint8_t dummy_chip_readb(const chipaddr addr);
440uint16_t dummy_chip_readw(const chipaddr addr);
441uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000442void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000443int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000444 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000445
uwe0f5a3a22009-05-13 11:36:06 +0000446/* nic3com.c */
447int nic3com_init(void);
448int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000449void nic3com_chip_writeb(uint8_t val, chipaddr addr);
450uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000451extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000452
uweff4576d2009-09-30 18:29:55 +0000453/* gfxnvidia.c */
454int gfxnvidia_init(void);
455int gfxnvidia_shutdown(void);
456void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
457uint8_t gfxnvidia_chip_readb(const chipaddr addr);
458extern struct pcidev_status gfx_nvidia[];
459
uwee2f95ef2009-09-02 23:00:46 +0000460/* drkaiser.c */
461int drkaiser_init(void);
462int drkaiser_shutdown(void);
463void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
464uint8_t drkaiser_chip_readb(const chipaddr addr);
465extern struct pcidev_status drkaiser_pcidev[];
466
ruikda922a12009-05-17 19:39:27 +0000467/* satasii.c */
468int satasii_init(void);
469int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000470void satasii_chip_writeb(uint8_t val, chipaddr addr);
471uint8_t satasii_chip_readb(const chipaddr addr);
472extern struct pcidev_status satas_sii[];
473
hailfingerf31da3d2009-06-16 21:08:06 +0000474/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000475#define FTDI_FT2232H 0x6010
476#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000477int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000478int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000479int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000480int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
481
hailfingeracce2df2009-09-28 13:15:16 +0000482/* bitbang_spi.c */
hailfinger8e278892009-10-01 14:51:25 +0000483extern int bitbang_spi_half_period;
484extern const struct bitbang_spi_master_entry bitbang_spi_master_table[];
hailfingeracce2df2009-09-28 13:15:16 +0000485int bitbang_spi_init(void);
486int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
487int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
488int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
489
hailfinger9c5add72009-11-24 00:20:03 +0000490/* buspirate_spi.c */
hailfinger6e5a52a2009-11-24 18:27:10 +0000491struct buspirate_spispeeds {
492 const char *name;
493 const int speed;
494};
hailfinger9c5add72009-11-24 00:20:03 +0000495int buspirate_spi_init(void);
496int buspirate_spi_shutdown(void);
497int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
498int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
499
uwe4529d202007-08-23 13:34:59 +0000500/* flashrom.c */
hailfinger4f45a4f2009-08-12 13:32:56 +0000501extern char *programmer_param;
uwee06bcf82009-04-24 16:17:41 +0000502extern int verbose;
hailfinger2d83b5b2009-07-22 20:13:00 +0000503extern const char *flashrom_version;
uwee06bcf82009-04-24 16:17:41 +0000504#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000505void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000506int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000507int erase_flash(struct flashchip *flash);
hailfinger7b414742009-06-13 12:04:03 +0000508int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000509int max(int a, int b);
hailfinger6e5a52a2009-11-24 18:27:10 +0000510char *extract_param(char **haystack, char *needle, char *delim);
hailfinger7af83692009-06-15 17:23:36 +0000511int check_erased_range(struct flashchip *flash, int start, int len);
512int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwe884cc8b2009-06-17 12:07:12 +0000513char *strcat_realloc(char *dest, const char *src);
514
515#define OK 0
516#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000517
518/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000519int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000520int read_romlayout(char *name);
521int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000522int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000523
uwee06bcf82009-04-24 16:17:41 +0000524/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000525int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000526extern char *lb_part, *lb_vendor;
stepan3370c892009-07-30 13:30:17 +0000527extern int partvendor_from_cbtable;
uwe4529d202007-08-23 13:34:59 +0000528
stepan745615e2007-10-15 21:44:47 +0000529/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000530enum spi_controller {
531 SPI_CONTROLLER_NONE,
532 SPI_CONTROLLER_ICH7,
533 SPI_CONTROLLER_ICH9,
534 SPI_CONTROLLER_IT87XX,
535 SPI_CONTROLLER_SB600,
536 SPI_CONTROLLER_VIA,
537 SPI_CONTROLLER_WBSIO,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000538#if FT2232_SPI_SUPPORT == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000539 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000540#endif
hailfinger571a6b32009-09-16 10:09:21 +0000541#if DUMMY_SUPPORT == 1
hailfinger40167462009-05-31 17:57:34 +0000542 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000543#endif
hailfinger9c5add72009-11-24 00:20:03 +0000544#if BUSPIRATE_SPI_SUPPORT == 1
545 SPI_CONTROLLER_BUSPIRATE,
546#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000547 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000548};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000549extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000550struct spi_command {
551 unsigned int writecnt;
552 unsigned int readcnt;
553 const unsigned char *writearr;
554 unsigned char *readarr;
555};
hailfinger948b81f2009-07-22 15:36:50 +0000556struct spi_programmer {
557 int (*command)(unsigned int writecnt, unsigned int readcnt,
558 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000559 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000560
561 /* Optimized functions for this programmer */
562 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
563 int (*write_256)(struct flashchip *flash, uint8_t *buf);
564};
hailfinger68002c22009-07-10 21:08:55 +0000565
hailfinger40167462009-05-31 17:57:34 +0000566extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000567extern const struct spi_programmer spi_programmer[];
hailfinger40167462009-05-31 17:57:34 +0000568extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000569int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000570int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000571int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000572int probe_spi_res(struct flashchip *flash);
hailfinger68002c22009-07-10 21:08:55 +0000573int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000574 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000575int spi_send_multicommand(struct spi_command *cmds);
hailfinger3d77bc12009-05-01 12:22:17 +0000576int spi_write_enable(void);
577int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000578int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000579int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000580int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000581int spi_chip_erase_d8(struct flashchip *flash);
hailfingera1289042009-06-24 08:28:39 +0000582int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
583int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
584int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
585int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
586int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
hailfingered063f52009-05-09 02:30:21 +0000587int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000588int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000589int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000590uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000591int spi_disable_blockprotect(void);
hailfingerec9334b2009-07-12 12:06:18 +0000592int spi_byte_program(int addr, uint8_t byte);
593int spi_nbyte_program(int addr, uint8_t *bytes, int len);
594int spi_nbyte_read(int addr, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000595int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000596int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000597uint32_t spi_get_valid_read_addr(void);
hailfinger948b81f2009-07-22 15:36:50 +0000598int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
599 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000600int default_spi_send_multicommand(struct spi_command *cmds);
ward11844452007-10-02 15:49:25 +0000601
uwe4529d202007-08-23 13:34:59 +0000602/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000603int probe_82802ab(struct flashchip *flash);
604int erase_82802ab(struct flashchip *flash);
605int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000606
607/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000608int probe_29f040b(struct flashchip *flash);
609int erase_29f040b(struct flashchip *flash);
610int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000611
uwe7a083f82009-06-14 21:53:26 +0000612/* pm29f002.c */
613int write_pm29f002(struct flashchip *flash, uint8_t *buf);
614
uweaf9b4df2008-09-26 13:19:02 +0000615/* en29f002a.c */
616int probe_en29f002a(struct flashchip *flash);
617int erase_en29f002a(struct flashchip *flash);
618int write_en29f002a(struct flashchip *flash, uint8_t *buf);
619
hailfinger82e7ddb2008-05-16 12:55:55 +0000620/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000621int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000622int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000623 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000624int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000625int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfingerbb092112009-09-18 15:50:56 +0000626int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000627
hailfinger2c361e42008-05-13 23:03:12 +0000628/* it87spi.c */
629extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000630void enter_conf_mode_ite(uint16_t port);
631void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000632int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000633int it87xx_probe_spi_flash(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000634int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000635 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000636int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000637int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000638
uwe17efbed2008-11-28 21:36:51 +0000639/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000640int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000641 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000642int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000643int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000644extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000645
uwe4529d202007-08-23 13:34:59 +0000646/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000647uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000648void toggle_ready_jedec(chipaddr dst);
649void data_polling_jedec(chipaddr dst, uint8_t data);
hailfinger0429b5a2009-11-26 14:50:52 +0000650void start_program_jedec(chipaddr bios);
hailfinger82719632009-05-16 21:22:56 +0000651int write_byte_program_jedec(chipaddr bios, uint8_t *src,
652 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000653int probe_jedec(struct flashchip *flash);
654int erase_chip_jedec(struct flashchip *flash);
655int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfingerfff99532009-11-27 17:49:42 +0000656int write_jedec_1(struct flashchip *flash, uint8_t *buf);
hailfinger80f48682009-09-23 22:01:33 +0000657int erase_sector_jedec(struct flashchip *flash, unsigned int page, unsigned int pagesize);
658int erase_block_jedec(struct flashchip *flash, unsigned int page, unsigned int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000659int write_sector_jedec(chipaddr bios, uint8_t *src,
660 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000661
stugea0e346b2009-01-26 06:42:02 +0000662/* m29f002.c */
663int erase_m29f002(struct flashchip *flash);
664int write_m29f002t(struct flashchip *flash, uint8_t *buf);
665int write_m29f002b(struct flashchip *flash, uint8_t *buf);
666
uwe4529d202007-08-23 13:34:59 +0000667/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000668int probe_m29f400bt(struct flashchip *flash);
669int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000670int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000671int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000672int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000673void toggle_ready_m29f400bt(chipaddr dst);
674void data_polling_m29f400bt(chipaddr dst, uint8_t data);
675void protect_m29f400bt(chipaddr bios);
676void write_page_m29f400bt(chipaddr bios, uint8_t *src,
677 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000678
679/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000680int probe_29f002(struct flashchip *flash);
681int erase_29f002(struct flashchip *flash);
682int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000683
stuge54ca40a2008-05-17 01:08:58 +0000684/* pm49fl00x.c */
685int probe_49fl00x(struct flashchip *flash);
686int erase_49fl00x(struct flashchip *flash);
687int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000688
689/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000690int probe_lhf00l04(struct flashchip *flash);
691int erase_lhf00l04(struct flashchip *flash);
692int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000693void toggle_ready_lhf00l04(chipaddr dst);
694void data_polling_lhf00l04(chipaddr dst, uint8_t data);
695void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000696
697/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000698int probe_28sf040(struct flashchip *flash);
699int erase_28sf040(struct flashchip *flash);
700int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000701
702/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000703int probe_39sf020(struct flashchip *flash);
704int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000705
706/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000707int erase_49lf040(struct flashchip *flash);
708int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000709
710/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000711int probe_49lfxxxc(struct flashchip *flash);
712int erase_49lfxxxc(struct flashchip *flash);
713int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000714
715/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000716int probe_sst_fwhub(struct flashchip *flash);
717int erase_sst_fwhub(struct flashchip *flash);
hailfinger80f48682009-09-23 22:01:33 +0000718int erase_sst_fwhub_block(struct flashchip *flash, unsigned int offset, unsigned int page_size);
uwe719e3ca2007-09-09 20:24:29 +0000719int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000720
stugea1efa0e2008-07-21 17:48:40 +0000721/* w39v040c.c */
722int probe_w39v040c(struct flashchip *flash);
723int erase_w39v040c(struct flashchip *flash);
724int write_w39v040c(struct flashchip *flash, uint8_t *buf);
725
stepanb8361b92008-03-17 22:59:40 +0000726/* w39V080fa.c */
727int probe_winbond_fwhub(struct flashchip *flash);
728int erase_winbond_fwhub(struct flashchip *flash);
729int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
730
uwe2d828942007-08-30 10:17:50 +0000731/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000732int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000733
uwe4529d202007-08-23 13:34:59 +0000734/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000735int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000736
stugea564bcf2009-01-26 03:08:45 +0000737/* wbsio_spi.c */
738int wbsio_check_for_spi(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000739int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000740 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000741int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000742int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000743
stepan92251692008-04-28 17:51:09 +0000744/* stm50flw0x0x.c */
745int probe_stm50flw0x0x(struct flashchip *flash);
746int erase_stm50flw0x0x(struct flashchip *flash);
747int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000748
hailfinger37b4fbf2009-06-23 11:33:43 +0000749/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000750int serprog_init(void);
751int serprog_shutdown(void);
752void serprog_chip_writeb(uint8_t val, chipaddr addr);
753uint8_t serprog_chip_readb(const chipaddr addr);
754void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
755void serprog_delay(int delay);
hailfinger4979b042009-11-23 19:20:11 +0000756
757/* serial.c */
hailfingerb88282e2009-11-21 11:02:48 +0000758void sp_flush_incoming(void);
759int sp_openserport(char *dev, unsigned int baud);
hailfinger4979b042009-11-23 19:20:11 +0000760void __attribute__((noreturn)) sp_die(char *msg);
hailfingerb88282e2009-11-21 11:02:48 +0000761extern int sp_fd;
uwe619a15a2009-06-28 23:26:37 +0000762
ollie5b621572004-03-20 16:46:10 +0000763#endif /* !__FLASH_H__ */