blob: c5234dcfa64b5fd063413cdeceab6a523cd5851d [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
stepan5c3f1382007-02-06 19:47:50 +000027#if defined(__GLIBC__)
rminnich8d3ff912003-10-25 17:01:29 +000028#include <sys/io.h>
stepan5c3f1382007-02-06 19:47:50 +000029#endif
rminnich8d3ff912003-10-25 17:01:29 +000030#include <unistd.h>
ollie6a600992005-11-26 21:55:36 +000031#include <stdint.h>
uwe4529d202007-08-23 13:34:59 +000032#include <stdio.h>
uwe6934c4a2009-05-14 18:57:26 +000033#include <pci/pci.h>
rminnich8d3ff912003-10-25 17:01:29 +000034
hailfinger6f84e472009-05-01 16:34:32 +000035/* for iopl and outb under Solaris */
36#if defined (__sun) && (defined(__i386) || defined(__amd64))
37#include <strings.h>
38#include <sys/sysi86.h>
39#include <sys/psw.h>
40#include <asm/sunddi.h>
41#endif
42
stuge96960832009-01-26 01:23:31 +000043#if (defined(__MACH__) && defined(__APPLE__))
44#define __DARWIN__
45#endif
46
hailfinger0ddb3eb2009-04-28 12:56:04 +000047#if defined(__FreeBSD__) || defined(__DragonFly__)
hailfingere1f062f2008-05-22 13:22:45 +000048 #include <machine/cpufunc.h>
49 #define off64_t off_t
50 #define lseek64 lseek
51 #define OUTB(x, y) do { u_int tmp = (y); outb(tmp, (x)); } while (0)
52 #define OUTW(x, y) do { u_int tmp = (y); outw(tmp, (x)); } while (0)
53 #define OUTL(x, y) do { u_int tmp = (y); outl(tmp, (x)); } while (0)
54 #define INB(x) __extension__ ({ u_int tmp = (x); inb(tmp); })
55 #define INW(x) __extension__ ({ u_int tmp = (x); inw(tmp); })
56 #define INL(x) __extension__ ({ u_int tmp = (x); inl(tmp); })
57#else
stuge96960832009-01-26 01:23:31 +000058#if defined(__DARWIN__)
59 #include <DirectIO/darwinio.h>
60 #define off64_t off_t
61 #define lseek64 lseek
62#endif
hailfinger6f84e472009-05-01 16:34:32 +000063#if defined (__sun) && (defined(__i386) || defined(__amd64))
64 /* Note different order for outb */
65 #define OUTB(x,y) outb(y, x)
66 #define OUTW(x,y) outw(y, x)
67 #define OUTL(x,y) outl(y, x)
68 #define INB inb
69 #define INW inw
70 #define INL inl
71#else
hailfingere1f062f2008-05-22 13:22:45 +000072 #define OUTB outb
73 #define OUTW outw
74 #define OUTL outl
75 #define INB inb
76 #define INW inw
77 #define INL inl
78#endif
hailfinger6f84e472009-05-01 16:34:32 +000079#endif
hailfingere1f062f2008-05-22 13:22:45 +000080
hailfinger82719632009-05-16 21:22:56 +000081typedef unsigned long chipaddr;
82
hailfinger6fe23d62009-08-12 11:39:29 +000083enum programmer {
84 PROGRAMMER_INTERNAL,
85 PROGRAMMER_DUMMY,
86 PROGRAMMER_NIC3COM,
87 PROGRAMMER_SATASII,
88 PROGRAMMER_IT87SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000089#if FT2232_SPI_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000090 PROGRAMMER_FT2232SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000091#endif
hailfinger74d88a72009-08-12 16:17:41 +000092#if SERPROG_SUPPORT == 1
hailfinger6fe23d62009-08-12 11:39:29 +000093 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +000094#endif
hailfinger3548a9a2009-08-12 14:34:35 +000095 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +000096};
97
98extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +000099
100struct programmer_entry {
101 const char *vendor;
102 const char *name;
103
104 int (*init) (void);
105 int (*shutdown) (void);
106
uwe4e204a22009-05-28 15:07:42 +0000107 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
108 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +0000109 void (*unmap_flash_region) (void *virt_addr, size_t len);
110
hailfinger82719632009-05-16 21:22:56 +0000111 void (*chip_writeb) (uint8_t val, chipaddr addr);
112 void (*chip_writew) (uint16_t val, chipaddr addr);
113 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000114 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000115 uint8_t (*chip_readb) (const chipaddr addr);
116 uint16_t (*chip_readw) (const chipaddr addr);
117 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000118 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000119 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000120};
121
122extern const struct programmer_entry programmer_table[];
123
uweabe92a52009-05-16 22:36:00 +0000124int programmer_init(void);
125int programmer_shutdown(void);
126void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
127 size_t len);
128void programmer_unmap_flash_region(void *virt_addr, size_t len);
129void chip_writeb(uint8_t val, chipaddr addr);
130void chip_writew(uint16_t val, chipaddr addr);
131void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000132void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000133uint8_t chip_readb(const chipaddr addr);
134uint16_t chip_readw(const chipaddr addr);
135uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000136void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000137void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000138
uwe16f99092008-03-12 11:54:51 +0000139#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
140
hailfinger40167462009-05-31 17:57:34 +0000141enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000142 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000143 CHIP_BUSTYPE_PARALLEL = 1 << 0,
144 CHIP_BUSTYPE_LPC = 1 << 1,
145 CHIP_BUSTYPE_FWH = 1 << 2,
146 CHIP_BUSTYPE_SPI = 1 << 3,
147 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
148 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
149};
150
rminnich8d3ff912003-10-25 17:01:29 +0000151struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000152 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000153 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000154
155 enum chipbustype bustype;
156
uwefa98ca12008-10-18 21:14:13 +0000157 /*
158 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000159 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
160 * Identification code.
161 */
162 uint32_t manufacture_id;
163 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000164
rminnich8d3ff912003-10-25 17:01:29 +0000165 int total_size;
166 int page_size;
167
uwefa98ca12008-10-18 21:14:13 +0000168 /*
169 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000170 * everything worked correctly.
171 */
172 uint32_t tested;
173
uwe8e1a2ba2007-04-01 19:44:21 +0000174 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000175
176 /* Delay after "enter/exit ID mode" commands in microseconds. */
177 int probe_timing;
uwe8e1a2ba2007-04-01 19:44:21 +0000178 int (*erase) (struct flashchip *flash);
179 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000180 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000181
uwe6ed6d952007-12-04 21:49:06 +0000182 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000183 chipaddr virtual_memory;
184 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000185};
186
stuge9cd64bd2008-05-03 04:34:37 +0000187#define TEST_UNTESTED 0
188
uwe4e204a22009-05-28 15:07:42 +0000189#define TEST_OK_PROBE (1 << 0)
190#define TEST_OK_READ (1 << 1)
191#define TEST_OK_ERASE (1 << 2)
192#define TEST_OK_WRITE (1 << 3)
193#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
194#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
195#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000196#define TEST_OK_MASK 0x0f
197
uwe4e204a22009-05-28 15:07:42 +0000198#define TEST_BAD_PROBE (1 << 4)
199#define TEST_BAD_READ (1 << 5)
200#define TEST_BAD_ERASE (1 << 6)
201#define TEST_BAD_WRITE (1 << 7)
202#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000203#define TEST_BAD_MASK 0xf0
204
hailfingerd5b35922009-06-03 14:46:22 +0000205/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
206 * field and zero delay.
207 *
208 * SPI devices will always have zero delay and ignore this field.
209 */
210#define TIMING_FIXME -1
211/* this is intentionally same value as fixme */
212#define TIMING_IGNORED -1
213#define TIMING_ZERO -2
214
ollie6a600992005-11-26 21:55:36 +0000215extern struct flashchip flashchips[];
216
uwe5f612c82009-05-16 23:42:17 +0000217struct penable {
218 uint16_t vendor_id;
219 uint16_t device_id;
220 int status;
221 const char *vendor_name;
222 const char *device_name;
223 int (*doit) (struct pci_dev *dev, const char *name);
224};
225
226extern const struct penable chipset_enables[];
227
228struct board_pciid_enable {
229 /* Any device, but make it sensible, like the ISA bridge. */
230 uint16_t first_vendor;
231 uint16_t first_device;
232 uint16_t first_card_vendor;
233 uint16_t first_card_device;
234
235 /* Any device, but make it sensible, like
236 * the host bridge. May be NULL.
237 */
238 uint16_t second_vendor;
239 uint16_t second_device;
240 uint16_t second_card_vendor;
241 uint16_t second_card_device;
242
243 /* The vendor / part name from the coreboot table. */
244 const char *lb_vendor;
245 const char *lb_part;
246
247 const char *vendor_name;
248 const char *board_name;
249
250 int (*enable) (const char *name);
251};
252
253extern struct board_pciid_enable board_pciid_enables[];
254
255struct board_info {
256 const char *vendor;
257 const char *name;
258};
259
260extern const struct board_info boards_ok[];
261extern const struct board_info boards_bad[];
uwefef723f2009-06-18 14:04:44 +0000262extern const struct board_info laptops_ok[];
263extern const struct board_info laptops_bad[];
uwe5f612c82009-05-16 23:42:17 +0000264
uwe6ed6d952007-12-04 21:49:06 +0000265/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000266void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000267void myusec_calibrate_delay(void);
stepan927d4e22007-04-04 22:45:58 +0000268
uwea3a82c92009-05-15 17:02:34 +0000269/* pcidev.c */
270#define PCI_OK 0
271#define PCI_NT 1 /* Not tested */
ruikda922a12009-05-17 19:39:27 +0000272
uwea3a82c92009-05-15 17:02:34 +0000273extern uint32_t io_base_addr;
274extern struct pci_access *pacc;
275extern struct pci_filter filter;
uweb3a82ef2009-05-16 21:39:19 +0000276extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000277struct pcidev_status {
278 uint16_t vendor_id;
279 uint16_t device_id;
280 int status;
281 const char *vendor_name;
282 const char *device_name;
283};
284uint32_t pcidev_validate(struct pci_dev *dev, struct pcidev_status *devs);
hailfinger4f45a4f2009-08-12 13:32:56 +0000285uint32_t pcidev_init(uint16_t vendor_id, struct pcidev_status *devs, char *pcidev_bdf);
uwe884cc8b2009-06-17 12:07:12 +0000286
287/* print.c */
288char *flashbuses_to_text(enum chipbustype bustype);
289void print_supported_chips(void);
290void print_supported_chipsets(void);
291void print_supported_boards(void);
uwea3a82c92009-05-15 17:02:34 +0000292void print_supported_pcidevs(struct pcidev_status *devs);
uwe488f0842009-06-20 01:21:38 +0000293void print_wiki_tables(void);
uwea3a82c92009-05-15 17:02:34 +0000294
uwe6ed6d952007-12-04 21:49:06 +0000295/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000296void w836xx_ext_enter(uint16_t port);
297void w836xx_ext_leave(uint16_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000298uint8_t sio_read(uint16_t port, uint8_t reg);
299void sio_write(uint16_t port, uint8_t reg, uint8_t data);
300void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000301int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000302
uwe6ed6d952007-12-04 21:49:06 +0000303/* chipset_enable.c */
hailfinger40167462009-05-31 17:57:34 +0000304extern enum chipbustype buses_supported;
uwe6ed6d952007-12-04 21:49:06 +0000305int chipset_flash_enable(void);
stepan3bdf6182008-06-30 23:45:22 +0000306
stuge12ac08f2008-12-03 21:24:40 +0000307extern unsigned long flashbase;
308
stuge7c943ee2009-01-26 01:10:48 +0000309/* physmap.c */
310void *physmap(const char *descr, unsigned long phys_addr, size_t len);
311void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000312int setup_cpu_msr(int cpu);
313void cleanup_cpu_msr(void);
hailfinger2cff9a72009-08-19 10:46:23 +0000314#if !defined(__DARWIN__) && !defined(__FreeBSD__) && !defined(__DragonFly__)
stepan6d42c0f2009-08-12 09:27:45 +0000315typedef struct { uint32_t hi, lo; } msr_t;
316msr_t rdmsr(int addr);
317int wrmsr(int addr, msr_t msr);
318#endif
hailfinger2cff9a72009-08-19 10:46:23 +0000319#if defined(__FreeBSD__) || defined(__DragonFly__)
320/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
321#undef rdmsr
322#undef wrmsr
323#define rdmsr freebsd_rdmsr
324#define wrmsr freebsd_wrmsr
325typedef struct { uint32_t hi, lo; } msr_t;
326msr_t freebsd_rdmsr(int addr);
327int freebsd_wrmsr(int addr, msr_t msr);
328#endif
stuge7c943ee2009-01-26 01:10:48 +0000329
hailfingerabe249e2009-05-08 17:43:22 +0000330/* internal.c */
uwe57195ba2009-05-16 22:05:42 +0000331struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
332struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
333struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
334 uint16_t card_vendor, uint16_t card_device);
hailfinger0668eba2009-05-14 21:41:10 +0000335void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000336void release_io_perms(void);
hailfingerabe249e2009-05-08 17:43:22 +0000337int internal_init(void);
338int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000339void internal_chip_writeb(uint8_t val, chipaddr addr);
340void internal_chip_writew(uint16_t val, chipaddr addr);
341void internal_chip_writel(uint32_t val, chipaddr addr);
342uint8_t internal_chip_readb(const chipaddr addr);
343uint16_t internal_chip_readw(const chipaddr addr);
344uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000345void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger38da6812009-05-17 15:49:24 +0000346void mmio_writeb(uint8_t val, void *addr);
347void mmio_writew(uint16_t val, void *addr);
348void mmio_writel(uint32_t val, void *addr);
349uint8_t mmio_readb(void *addr);
350uint16_t mmio_readw(void *addr);
351uint32_t mmio_readl(void *addr);
hailfingere5829f62009-06-05 17:48:08 +0000352void internal_delay(int usecs);
hailfinger6fe23d62009-08-12 11:39:29 +0000353int fallback_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000354void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
355void fallback_unmap(void *virt_addr, size_t len);
hailfinger6fe23d62009-08-12 11:39:29 +0000356void fallback_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000357void fallback_chip_writew(uint16_t val, chipaddr addr);
358void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000359void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000360uint16_t fallback_chip_readw(const chipaddr addr);
361uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000362void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
uwebc526c82009-05-14 20:41:57 +0000363#if defined(__FreeBSD__) || defined(__DragonFly__)
364extern int io_fd;
365#endif
hailfingerabe249e2009-05-08 17:43:22 +0000366
hailfingera9df33c2009-05-09 00:54:55 +0000367/* dummyflasher.c */
368int dummy_init(void);
369int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000370void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
371void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000372void dummy_chip_writeb(uint8_t val, chipaddr addr);
373void dummy_chip_writew(uint16_t val, chipaddr addr);
374void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000375void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000376uint8_t dummy_chip_readb(const chipaddr addr);
377uint16_t dummy_chip_readw(const chipaddr addr);
378uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000379void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000380int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000381 const unsigned char *writearr, unsigned char *readarr);
hailfingera9df33c2009-05-09 00:54:55 +0000382
uwe0f5a3a22009-05-13 11:36:06 +0000383/* nic3com.c */
384int nic3com_init(void);
385int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000386void nic3com_chip_writeb(uint8_t val, chipaddr addr);
387uint8_t nic3com_chip_readb(const chipaddr addr);
uwea3a82c92009-05-15 17:02:34 +0000388extern struct pcidev_status nics_3com[];
uwe0f5a3a22009-05-13 11:36:06 +0000389
ruikda922a12009-05-17 19:39:27 +0000390/* satasii.c */
391int satasii_init(void);
392int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000393void satasii_chip_writeb(uint8_t val, chipaddr addr);
394uint8_t satasii_chip_readb(const chipaddr addr);
395extern struct pcidev_status satas_sii[];
396
hailfingerf31da3d2009-06-16 21:08:06 +0000397/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000398#define FTDI_FT2232H 0x6010
399#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000400int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000401int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000402int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000403int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
404
uwe4529d202007-08-23 13:34:59 +0000405/* flashrom.c */
hailfinger4f45a4f2009-08-12 13:32:56 +0000406extern char *programmer_param;
uwee06bcf82009-04-24 16:17:41 +0000407extern int verbose;
hailfinger2d83b5b2009-07-22 20:13:00 +0000408extern const char *flashrom_version;
uwee06bcf82009-04-24 16:17:41 +0000409#define printf_debug(x...) { if (verbose) printf(x); }
stuge5ff0e6c2009-01-26 00:39:57 +0000410void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000411int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7b414742009-06-13 12:04:03 +0000412int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000413int max(int a, int b);
414int check_erased_range(struct flashchip *flash, int start, int len);
415int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
uwe884cc8b2009-06-17 12:07:12 +0000416char *strcat_realloc(char *dest, const char *src);
417
418#define OK 0
419#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000420
421/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000422int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000423int read_romlayout(char *name);
424int find_romentry(char *name);
425int handle_romentries(uint8_t *buffer, uint8_t *content);
426
uwee06bcf82009-04-24 16:17:41 +0000427/* cbtable.c */
stepan1037f6f2008-01-18 15:33:10 +0000428int coreboot_init(void);
uwe4529d202007-08-23 13:34:59 +0000429extern char *lb_part, *lb_vendor;
stepan3370c892009-07-30 13:30:17 +0000430extern int partvendor_from_cbtable;
uwe4529d202007-08-23 13:34:59 +0000431
stepan745615e2007-10-15 21:44:47 +0000432/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000433enum spi_controller {
434 SPI_CONTROLLER_NONE,
435 SPI_CONTROLLER_ICH7,
436 SPI_CONTROLLER_ICH9,
437 SPI_CONTROLLER_IT87XX,
438 SPI_CONTROLLER_SB600,
439 SPI_CONTROLLER_VIA,
440 SPI_CONTROLLER_WBSIO,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000441#if FT2232_SPI_SUPPORT == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000442 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000443#endif
hailfinger40167462009-05-31 17:57:34 +0000444 SPI_CONTROLLER_DUMMY,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000445 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000446};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000447extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000448struct spi_command {
449 unsigned int writecnt;
450 unsigned int readcnt;
451 const unsigned char *writearr;
452 unsigned char *readarr;
453};
hailfinger948b81f2009-07-22 15:36:50 +0000454struct spi_programmer {
455 int (*command)(unsigned int writecnt, unsigned int readcnt,
456 const unsigned char *writearr, unsigned char *readarr);
457 int (*multicommand)(struct spi_command *spicommands);
458
459 /* Optimized functions for this programmer */
460 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
461 int (*write_256)(struct flashchip *flash, uint8_t *buf);
462};
hailfinger68002c22009-07-10 21:08:55 +0000463
hailfinger40167462009-05-31 17:57:34 +0000464extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000465extern const struct spi_programmer spi_programmer[];
hailfinger40167462009-05-31 17:57:34 +0000466extern void *spibar;
hailfinger82893122008-05-15 03:19:49 +0000467int probe_spi_rdid(struct flashchip *flash);
ruikdbe18ee2008-06-30 21:45:17 +0000468int probe_spi_rdid4(struct flashchip *flash);
hailfinger3dd0c3e2008-11-28 01:25:00 +0000469int probe_spi_rems(struct flashchip *flash);
hailfinger82893122008-05-15 03:19:49 +0000470int probe_spi_res(struct flashchip *flash);
hailfinger68002c22009-07-10 21:08:55 +0000471int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000472 const unsigned char *writearr, unsigned char *readarr);
hailfinger68002c22009-07-10 21:08:55 +0000473int spi_send_multicommand(struct spi_command *spicommands);
hailfinger3d77bc12009-05-01 12:22:17 +0000474int spi_write_enable(void);
475int spi_write_disable(void);
hailfingerffcf81a2008-11-03 00:02:11 +0000476int spi_chip_erase_60(struct flashchip *flash);
stuge2bb6ab32008-05-10 23:07:52 +0000477int spi_chip_erase_c7(struct flashchip *flash);
hailfingerc1b2e912008-11-18 00:41:02 +0000478int spi_chip_erase_60_c7(struct flashchip *flash);
stepan0f7bff02008-10-29 22:13:20 +0000479int spi_chip_erase_d8(struct flashchip *flash);
hailfingera1289042009-06-24 08:28:39 +0000480int spi_block_erase_20(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
481int spi_block_erase_52(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
482int spi_block_erase_d8(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
483int spi_block_erase_60(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
484int spi_block_erase_c7(struct flashchip *flash, unsigned int addr, unsigned int blocklen);
hailfingered063f52009-05-09 02:30:21 +0000485int spi_chip_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger87c05482009-05-09 02:34:18 +0000486int spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000487int spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger3d77bc12009-05-01 12:22:17 +0000488uint8_t spi_read_status_register(void);
hailfingerc1b2e912008-11-18 00:41:02 +0000489int spi_disable_blockprotect(void);
hailfingerec9334b2009-07-12 12:06:18 +0000490int spi_byte_program(int addr, uint8_t byte);
491int spi_nbyte_program(int addr, uint8_t *bytes, int len);
492int spi_nbyte_read(int addr, uint8_t *bytes, int len);
hailfinger0f08b7a2009-06-16 08:55:44 +0000493int spi_read_chunked(struct flashchip *flash, uint8_t *buf, int start, int len, int chunksize);
stuge712ce862009-01-26 03:37:40 +0000494int spi_aai_write(struct flashchip *flash, uint8_t *buf);
hailfinger54c14662009-05-13 11:40:08 +0000495uint32_t spi_get_valid_read_addr(void);
hailfinger948b81f2009-07-22 15:36:50 +0000496int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
497 const unsigned char *writearr, unsigned char *readarr);
498int default_spi_send_multicommand(struct spi_command *spicommands);
ward11844452007-10-02 15:49:25 +0000499
uwe4529d202007-08-23 13:34:59 +0000500/* 82802ab.c */
uwe719e3ca2007-09-09 20:24:29 +0000501int probe_82802ab(struct flashchip *flash);
502int erase_82802ab(struct flashchip *flash);
503int write_82802ab(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000504
505/* am29f040b.c */
uwe719e3ca2007-09-09 20:24:29 +0000506int probe_29f040b(struct flashchip *flash);
507int erase_29f040b(struct flashchip *flash);
508int write_29f040b(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000509
uwe7a083f82009-06-14 21:53:26 +0000510/* pm29f002.c */
511int write_pm29f002(struct flashchip *flash, uint8_t *buf);
512
uweaf9b4df2008-09-26 13:19:02 +0000513/* en29f002a.c */
514int probe_en29f002a(struct flashchip *flash);
515int erase_en29f002a(struct flashchip *flash);
516int write_en29f002a(struct flashchip *flash, uint8_t *buf);
517
hailfinger82e7ddb2008-05-16 12:55:55 +0000518/* ichspi.c */
hailfinger3d77bc12009-05-01 12:22:17 +0000519int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000520int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000521 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000522int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000523int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfinger948b81f2009-07-22 15:36:50 +0000524int ich_spi_send_multicommand(struct spi_command *spicommands);
hailfinger82e7ddb2008-05-16 12:55:55 +0000525
hailfinger2c361e42008-05-13 23:03:12 +0000526/* it87spi.c */
527extern uint16_t it8716f_flashport;
hailfinger7bac0e52009-05-25 23:26:50 +0000528void enter_conf_mode_ite(uint16_t port);
529void exit_conf_mode_ite(uint16_t port);
hailfinger26e212b2009-05-31 18:00:57 +0000530int it87spi_init(void);
hailfinger82e7ddb2008-05-16 12:55:55 +0000531int it87xx_probe_spi_flash(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000532int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000533 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000534int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000535int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000536
uwe17efbed2008-11-28 21:36:51 +0000537/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000538int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000539 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000540int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000541int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000542extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000543
uwe4529d202007-08-23 13:34:59 +0000544/* jedec.c */
hailfinger79cf3672008-05-14 12:03:06 +0000545uint8_t oddparity(uint8_t val);
hailfinger82719632009-05-16 21:22:56 +0000546void toggle_ready_jedec(chipaddr dst);
547void data_polling_jedec(chipaddr dst, uint8_t data);
548void unprotect_jedec(chipaddr bios);
549void protect_jedec(chipaddr bios);
550int write_byte_program_jedec(chipaddr bios, uint8_t *src,
551 chipaddr dst);
uwe719e3ca2007-09-09 20:24:29 +0000552int probe_jedec(struct flashchip *flash);
553int erase_chip_jedec(struct flashchip *flash);
554int write_jedec(struct flashchip *flash, uint8_t *buf);
hailfinger7af83692009-06-15 17:23:36 +0000555int erase_sector_jedec(struct flashchip *flash, unsigned int page, int pagesize);
556int erase_block_jedec(struct flashchip *flash, unsigned int page, int blocksize);
hailfinger82719632009-05-16 21:22:56 +0000557int write_sector_jedec(chipaddr bios, uint8_t *src,
558 chipaddr dst, unsigned int page_size);
uwe4529d202007-08-23 13:34:59 +0000559
stugea0e346b2009-01-26 06:42:02 +0000560/* m29f002.c */
561int erase_m29f002(struct flashchip *flash);
562int write_m29f002t(struct flashchip *flash, uint8_t *buf);
563int write_m29f002b(struct flashchip *flash, uint8_t *buf);
564
uwe4529d202007-08-23 13:34:59 +0000565/* m29f400bt.c */
uwe719e3ca2007-09-09 20:24:29 +0000566int probe_m29f400bt(struct flashchip *flash);
567int erase_m29f400bt(struct flashchip *flash);
hailfinger7af83692009-06-15 17:23:36 +0000568int block_erase_m29f400bt(struct flashchip *flash, int start, int len);
uwe719e3ca2007-09-09 20:24:29 +0000569int write_m29f400bt(struct flashchip *flash, uint8_t *buf);
stepan1037f6f2008-01-18 15:33:10 +0000570int write_coreboot_m29f400bt(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000571void toggle_ready_m29f400bt(chipaddr dst);
572void data_polling_m29f400bt(chipaddr dst, uint8_t data);
573void protect_m29f400bt(chipaddr bios);
574void write_page_m29f400bt(chipaddr bios, uint8_t *src,
575 chipaddr dst, int page_size);
uwe4529d202007-08-23 13:34:59 +0000576
577/* mx29f002.c */
uwe719e3ca2007-09-09 20:24:29 +0000578int probe_29f002(struct flashchip *flash);
579int erase_29f002(struct flashchip *flash);
580int write_29f002(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000581
stuge54ca40a2008-05-17 01:08:58 +0000582/* pm49fl00x.c */
583int probe_49fl00x(struct flashchip *flash);
584int erase_49fl00x(struct flashchip *flash);
585int write_49fl00x(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000586
587/* sharplhf00l04.c */
uwe719e3ca2007-09-09 20:24:29 +0000588int probe_lhf00l04(struct flashchip *flash);
589int erase_lhf00l04(struct flashchip *flash);
590int write_lhf00l04(struct flashchip *flash, uint8_t *buf);
hailfinger82719632009-05-16 21:22:56 +0000591void toggle_ready_lhf00l04(chipaddr dst);
592void data_polling_lhf00l04(chipaddr dst, uint8_t data);
593void protect_lhf00l04(chipaddr bios);
uwe4529d202007-08-23 13:34:59 +0000594
595/* sst28sf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000596int probe_28sf040(struct flashchip *flash);
597int erase_28sf040(struct flashchip *flash);
598int write_28sf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000599
600/* sst39sf020.c */
uwe719e3ca2007-09-09 20:24:29 +0000601int probe_39sf020(struct flashchip *flash);
602int write_39sf020(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000603
604/* sst49lf040.c */
uwe719e3ca2007-09-09 20:24:29 +0000605int erase_49lf040(struct flashchip *flash);
606int write_49lf040(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000607
608/* sst49lfxxxc.c */
uwe719e3ca2007-09-09 20:24:29 +0000609int probe_49lfxxxc(struct flashchip *flash);
610int erase_49lfxxxc(struct flashchip *flash);
611int write_49lfxxxc(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000612
613/* sst_fwhub.c */
uwe719e3ca2007-09-09 20:24:29 +0000614int probe_sst_fwhub(struct flashchip *flash);
615int erase_sst_fwhub(struct flashchip *flash);
616int write_sst_fwhub(struct flashchip *flash, uint8_t *buf);
uwe4529d202007-08-23 13:34:59 +0000617
stugea1efa0e2008-07-21 17:48:40 +0000618/* w39v040c.c */
619int probe_w39v040c(struct flashchip *flash);
620int erase_w39v040c(struct flashchip *flash);
621int write_w39v040c(struct flashchip *flash, uint8_t *buf);
622
stepanb8361b92008-03-17 22:59:40 +0000623/* w39V080fa.c */
624int probe_winbond_fwhub(struct flashchip *flash);
625int erase_winbond_fwhub(struct flashchip *flash);
626int write_winbond_fwhub(struct flashchip *flash, uint8_t *buf);
627
uwe2d828942007-08-30 10:17:50 +0000628/* w29ee011.c */
uwe719e3ca2007-09-09 20:24:29 +0000629int probe_w29ee011(struct flashchip *flash);
uwe2d828942007-08-30 10:17:50 +0000630
uwe4529d202007-08-23 13:34:59 +0000631/* w49f002u.c */
uwe719e3ca2007-09-09 20:24:29 +0000632int write_49f002(struct flashchip *flash, uint8_t *buf);
stepan15e64bc2007-05-24 08:48:10 +0000633
stugea564bcf2009-01-26 03:08:45 +0000634/* wbsio_spi.c */
635int wbsio_check_for_spi(const char *name);
hailfinger68002c22009-07-10 21:08:55 +0000636int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000637 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000638int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000639int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000640
stepan92251692008-04-28 17:51:09 +0000641/* stm50flw0x0x.c */
642int probe_stm50flw0x0x(struct flashchip *flash);
643int erase_stm50flw0x0x(struct flashchip *flash);
644int write_stm50flw0x0x(struct flashchip *flash, uint8_t *buf);
hailfinger82e7ddb2008-05-16 12:55:55 +0000645
hailfinger37b4fbf2009-06-23 11:33:43 +0000646/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000647int serprog_init(void);
648int serprog_shutdown(void);
649void serprog_chip_writeb(uint8_t val, chipaddr addr);
650uint8_t serprog_chip_readb(const chipaddr addr);
651void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
652void serprog_delay(int delay);
uwe619a15a2009-06-28 23:26:37 +0000653
ollie5b621572004-03-20 16:46:10 +0000654#endif /* !__FLASH_H__ */