blob: a00ad21f39d01a463af6fab68416e706d3ab03f0 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
ollie6a600992005-11-26 21:55:36 +000027#include <stdint.h>
hailfingerd43a4e32010-06-03 00:49:50 +000028#include <stddef.h>
hailfinger088dc812009-12-14 03:32:24 +000029#include "hwaccess.h"
oxygene3ad3b332010-01-06 22:14:39 +000030#ifdef _WIN32
31#include <windows.h>
32#undef min
33#undef max
34#endif
hailfingere1f062f2008-05-22 13:22:45 +000035
hailfinger82719632009-05-16 21:22:56 +000036typedef unsigned long chipaddr;
37
hailfinger6fe23d62009-08-12 11:39:29 +000038enum programmer {
hailfinger90c7d542010-05-31 15:27:27 +000039#if CONFIG_INTERNAL == 1
hailfinger6fe23d62009-08-12 11:39:29 +000040 PROGRAMMER_INTERNAL,
hailfinger80422e22009-12-13 22:28:00 +000041#endif
hailfinger90c7d542010-05-31 15:27:27 +000042#if CONFIG_DUMMY == 1
hailfinger6fe23d62009-08-12 11:39:29 +000043 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000044#endif
hailfinger90c7d542010-05-31 15:27:27 +000045#if CONFIG_NIC3COM == 1
hailfinger6fe23d62009-08-12 11:39:29 +000046 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000047#endif
hailfinger90c7d542010-05-31 15:27:27 +000048#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +000049 PROGRAMMER_NICREALTEK,
50 PROGRAMMER_NICREALTEK2,
51#endif
hailfingerf0a368f2010-06-07 22:37:54 +000052#if CONFIG_NICNATSEMI == 1
53 PROGRAMMER_NICNATSEMI,
54#endif
hailfinger90c7d542010-05-31 15:27:27 +000055#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +000056 PROGRAMMER_GFXNVIDIA,
57#endif
hailfinger90c7d542010-05-31 15:27:27 +000058#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +000059 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +000060#endif
hailfinger90c7d542010-05-31 15:27:27 +000061#if CONFIG_SATASII == 1
hailfinger6fe23d62009-08-12 11:39:29 +000062 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +000063#endif
hailfinger90c7d542010-05-31 15:27:27 +000064#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +000065 PROGRAMMER_ATAHPT,
66#endif
hailfinger90c7d542010-05-31 15:27:27 +000067#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +000068#if defined(__i386__) || defined(__x86_64__)
hailfinger6fe23d62009-08-12 11:39:29 +000069 PROGRAMMER_IT87SPI,
hailfinger80422e22009-12-13 22:28:00 +000070#endif
hailfinger324a9cc2010-05-26 01:45:41 +000071#endif
hailfinger90c7d542010-05-31 15:27:27 +000072#if CONFIG_FT2232_SPI == 1
73 PROGRAMMER_FT2232_SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000074#endif
hailfinger90c7d542010-05-31 15:27:27 +000075#if CONFIG_SERPROG == 1
hailfinger6fe23d62009-08-12 11:39:29 +000076 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +000077#endif
hailfinger90c7d542010-05-31 15:27:27 +000078#if CONFIG_BUSPIRATE_SPI == 1
79 PROGRAMMER_BUSPIRATE_SPI,
hailfinger9c5add72009-11-24 00:20:03 +000080#endif
hailfinger90c7d542010-05-31 15:27:27 +000081#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +000082 PROGRAMMER_DEDIPROG,
83#endif
hailfinger3548a9a2009-08-12 14:34:35 +000084 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +000085};
86
87extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +000088
89struct programmer_entry {
90 const char *vendor;
91 const char *name;
92
93 int (*init) (void);
94 int (*shutdown) (void);
95
uwe4e204a22009-05-28 15:07:42 +000096 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
97 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +000098 void (*unmap_flash_region) (void *virt_addr, size_t len);
99
hailfinger82719632009-05-16 21:22:56 +0000100 void (*chip_writeb) (uint8_t val, chipaddr addr);
101 void (*chip_writew) (uint16_t val, chipaddr addr);
102 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000103 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000104 uint8_t (*chip_readb) (const chipaddr addr);
105 uint16_t (*chip_readw) (const chipaddr addr);
106 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000107 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000108 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000109};
110
111extern const struct programmer_entry programmer_table[];
112
hailfingerdc6f7972010-02-14 01:20:28 +0000113int register_shutdown(void (*function) (void *data), void *data);
114
hailfinger1ff33dc2010-07-03 11:02:10 +0000115int programmer_init(char *param);
uweabe92a52009-05-16 22:36:00 +0000116int programmer_shutdown(void);
117void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
118 size_t len);
119void programmer_unmap_flash_region(void *virt_addr, size_t len);
120void chip_writeb(uint8_t val, chipaddr addr);
121void chip_writew(uint16_t val, chipaddr addr);
122void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000123void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000124uint8_t chip_readb(const chipaddr addr);
125uint16_t chip_readw(const chipaddr addr);
126uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000127void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000128void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000129
hailfinger8e278892009-10-01 14:51:25 +0000130enum bitbang_spi_master {
131 BITBANG_SPI_INVALID /* This must always be the last entry. */
hailfingeracce2df2009-09-28 13:15:16 +0000132};
133
hailfinger8e278892009-10-01 14:51:25 +0000134extern const int bitbang_spi_master_count;
hailfingeracce2df2009-09-28 13:15:16 +0000135
hailfinger8e278892009-10-01 14:51:25 +0000136extern enum bitbang_spi_master bitbang_spi_master;
hailfingeracce2df2009-09-28 13:15:16 +0000137
hailfinger8e278892009-10-01 14:51:25 +0000138struct bitbang_spi_master_entry {
hailfingeracce2df2009-09-28 13:15:16 +0000139 void (*set_cs) (int val);
140 void (*set_sck) (int val);
141 void (*set_mosi) (int val);
142 int (*get_miso) (void);
143};
144
uwe16f99092008-03-12 11:54:51 +0000145#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
146
hailfinger40167462009-05-31 17:57:34 +0000147enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000148 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000149 CHIP_BUSTYPE_PARALLEL = 1 << 0,
150 CHIP_BUSTYPE_LPC = 1 << 1,
151 CHIP_BUSTYPE_FWH = 1 << 2,
152 CHIP_BUSTYPE_SPI = 1 << 3,
153 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
154 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
155};
156
hailfinger7df21362009-09-05 02:30:58 +0000157/*
158 * How many different contiguous runs of erase blocks with one size each do
159 * we have for a given erase function?
160 */
161#define NUM_ERASEREGIONS 5
162
163/*
164 * How many different erase functions do we have per chip?
165 */
166#define NUM_ERASEFUNCTIONS 5
167
hailfinger80dea312010-01-09 03:15:50 +0000168#define FEATURE_REGISTERMAP (1 << 0)
169#define FEATURE_BYTEWRITES (1 << 1)
snelsonc6855342010-01-28 23:55:12 +0000170#define FEATURE_LONG_RESET (0 << 4)
171#define FEATURE_SHORT_RESET (1 << 4)
172#define FEATURE_EITHER_RESET FEATURE_LONG_RESET
hailfinger80dea312010-01-09 03:15:50 +0000173#define FEATURE_ADDR_FULL (0 << 2)
174#define FEATURE_ADDR_MASK (3 << 2)
snelsonc6855342010-01-28 23:55:12 +0000175#define FEATURE_ADDR_2AA (1 << 2)
176#define FEATURE_ADDR_AAA (2 << 2)
mkarcher9ded5fe2010-04-03 10:27:08 +0000177#define FEATURE_ADDR_SHIFTED (1 << 5)
snelson63133f92010-01-04 17:15:23 +0000178
rminnich8d3ff912003-10-25 17:01:29 +0000179struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000180 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000181 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000182
183 enum chipbustype bustype;
184
uwefa98ca12008-10-18 21:14:13 +0000185 /*
186 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000187 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
188 * Identification code.
189 */
190 uint32_t manufacture_id;
191 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000192
rminnich8d3ff912003-10-25 17:01:29 +0000193 int total_size;
194 int page_size;
snelson63133f92010-01-04 17:15:23 +0000195 int feature_bits;
rminnich8d3ff912003-10-25 17:01:29 +0000196
uwefa98ca12008-10-18 21:14:13 +0000197 /*
198 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000199 * everything worked correctly.
200 */
201 uint32_t tested;
202
uwe8e1a2ba2007-04-01 19:44:21 +0000203 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000204
205 /* Delay after "enter/exit ID mode" commands in microseconds. */
206 int probe_timing;
hailfinger7df21362009-09-05 02:30:58 +0000207
208 /*
hailfingerc4fac582009-12-22 13:04:53 +0000209 * Erase blocks and associated erase function. Any chip erase function
210 * is stored as chip-sized virtual block together with said function.
hailfinger7df21362009-09-05 02:30:58 +0000211 */
212 struct block_eraser {
213 struct eraseblock{
214 unsigned int size; /* Eraseblock size */
215 unsigned int count; /* Number of contiguous blocks with that size */
216 } eraseblocks[NUM_ERASEREGIONS];
217 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
218 } block_erasers[NUM_ERASEFUNCTIONS];
219
snelson1ee293c2010-02-19 00:52:10 +0000220 int (*printlock) (struct flashchip *flash);
221 int (*unlock) (struct flashchip *flash);
uwe8e1a2ba2007-04-01 19:44:21 +0000222 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000223 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000224
uwe6ed6d952007-12-04 21:49:06 +0000225 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000226 chipaddr virtual_memory;
227 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000228};
229
stuge9cd64bd2008-05-03 04:34:37 +0000230#define TEST_UNTESTED 0
231
uwe4e204a22009-05-28 15:07:42 +0000232#define TEST_OK_PROBE (1 << 0)
233#define TEST_OK_READ (1 << 1)
234#define TEST_OK_ERASE (1 << 2)
235#define TEST_OK_WRITE (1 << 3)
236#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
237#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000238#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000239#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000240#define TEST_OK_MASK 0x0f
241
uwe4e204a22009-05-28 15:07:42 +0000242#define TEST_BAD_PROBE (1 << 4)
243#define TEST_BAD_READ (1 << 5)
244#define TEST_BAD_ERASE (1 << 6)
245#define TEST_BAD_WRITE (1 << 7)
246#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000247#define TEST_BAD_MASK 0xf0
248
hailfingerd5b35922009-06-03 14:46:22 +0000249/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
250 * field and zero delay.
251 *
252 * SPI devices will always have zero delay and ignore this field.
253 */
254#define TIMING_FIXME -1
255/* this is intentionally same value as fixme */
256#define TIMING_IGNORED -1
257#define TIMING_ZERO -2
258
ollie6a600992005-11-26 21:55:36 +0000259extern struct flashchip flashchips[];
260
hailfinger90c7d542010-05-31 15:27:27 +0000261#if CONFIG_INTERNAL == 1
uwe5f612c82009-05-16 23:42:17 +0000262struct penable {
263 uint16_t vendor_id;
264 uint16_t device_id;
265 int status;
266 const char *vendor_name;
267 const char *device_name;
268 int (*doit) (struct pci_dev *dev, const char *name);
269};
270
271extern const struct penable chipset_enables[];
272
273struct board_pciid_enable {
274 /* Any device, but make it sensible, like the ISA bridge. */
275 uint16_t first_vendor;
276 uint16_t first_device;
277 uint16_t first_card_vendor;
278 uint16_t first_card_device;
279
280 /* Any device, but make it sensible, like
281 * the host bridge. May be NULL.
282 */
283 uint16_t second_vendor;
284 uint16_t second_device;
285 uint16_t second_card_vendor;
286 uint16_t second_card_device;
287
mkarcher803b4042010-01-20 14:14:11 +0000288 /* Pattern to match DMI entries */
289 const char *dmi_pattern;
290
uwe5f612c82009-05-16 23:42:17 +0000291 /* The vendor / part name from the coreboot table. */
292 const char *lb_vendor;
293 const char *lb_part;
294
295 const char *vendor_name;
296 const char *board_name;
297
libve9b336e2010-01-20 14:45:03 +0000298 int max_rom_decode_parallel;
mkarcherf2620582010-02-28 01:33:48 +0000299 int status;
uweeb26b6e2010-06-07 19:06:26 +0000300 int (*enable) (void);
uwe5f612c82009-05-16 23:42:17 +0000301};
302
hailfinger1ff33dc2010-07-03 11:02:10 +0000303extern const struct board_pciid_enable board_pciid_enables[];
uwe5f612c82009-05-16 23:42:17 +0000304
305struct board_info {
306 const char *vendor;
307 const char *name;
uwef35eeec2010-06-01 10:13:17 +0000308 const int working;
309#ifdef CONFIG_PRINT_WIKI
310 const char *url;
311 const char *note;
312#endif
uwe5f612c82009-05-16 23:42:17 +0000313};
314
uwef35eeec2010-06-01 10:13:17 +0000315extern const struct board_info boards_known[];
316extern const struct board_info laptops_known[];
317
hailfinger80422e22009-12-13 22:28:00 +0000318#endif
uwe5f612c82009-05-16 23:42:17 +0000319
uwe6ed6d952007-12-04 21:49:06 +0000320/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000321void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000322void myusec_calibrate_delay(void);
hailfinger8f496f32009-12-24 03:11:55 +0000323void internal_delay(int usecs);
stepan927d4e22007-04-04 22:45:58 +0000324
hailfinger80422e22009-12-13 22:28:00 +0000325#if NEED_PCI == 1
uwea3a82c92009-05-15 17:02:34 +0000326/* pcidev.c */
ruikda922a12009-05-17 19:39:27 +0000327
uwea3a82c92009-05-15 17:02:34 +0000328extern uint32_t io_base_addr;
329extern struct pci_access *pacc;
uweb3a82ef2009-05-16 21:39:19 +0000330extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000331struct pcidev_status {
332 uint16_t vendor_id;
333 uint16_t device_id;
334 int status;
335 const char *vendor_name;
336 const char *device_name;
337};
hailfinger1ff33dc2010-07-03 11:02:10 +0000338uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, const struct pcidev_status *devs);
hailfinger1ef766d2010-07-06 09:55:48 +0000339uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000340#endif
uwe884cc8b2009-06-17 12:07:12 +0000341
342/* print.c */
343char *flashbuses_to_text(enum chipbustype bustype);
hailfingera50d60e2009-11-17 09:57:34 +0000344void print_supported(void);
hailfingerf0a368f2010-06-07 22:37:54 +0000345#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT >= 1
hailfinger1ff33dc2010-07-03 11:02:10 +0000346void print_supported_pcidevs(const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000347#endif
hailfingera50d60e2009-11-17 09:57:34 +0000348void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000349
uwe6ed6d952007-12-04 21:49:06 +0000350/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000351void w836xx_ext_enter(uint16_t port);
352void w836xx_ext_leave(uint16_t port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000353int it8705f_write_enable(uint8_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000354uint8_t sio_read(uint16_t port, uint8_t reg);
355void sio_write(uint16_t port, uint8_t reg, uint8_t data);
356void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000357int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000358
uwe6ed6d952007-12-04 21:49:06 +0000359/* chipset_enable.c */
360int chipset_flash_enable(void);
stuge12ac08f2008-12-03 21:24:40 +0000361
hailfinger586f4ae2010-06-04 19:05:39 +0000362/* processor_enable.c */
363int processor_flash_enable(void);
364
stuge7c943ee2009-01-26 01:10:48 +0000365/* physmap.c */
366void *physmap(const char *descr, unsigned long phys_addr, size_t len);
hailfinger336a92d2010-02-02 11:09:03 +0000367void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
stuge7c943ee2009-01-26 01:10:48 +0000368void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000369int setup_cpu_msr(int cpu);
370void cleanup_cpu_msr(void);
hailfinger088dc812009-12-14 03:32:24 +0000371
372/* cbtable.c */
373void lb_vendor_dev_from_string(char *boardstring);
374int coreboot_init(void);
375extern char *lb_part, *lb_vendor;
376extern int partvendor_from_cbtable;
stuge7c943ee2009-01-26 01:10:48 +0000377
mkarcher803b4042010-01-20 14:14:11 +0000378/* dmi.c */
379extern int has_dmi_support;
380void dmi_init(void);
381int dmi_match(const char *pattern);
382
hailfingerabe249e2009-05-08 17:43:22 +0000383/* internal.c */
hailfinger80422e22009-12-13 22:28:00 +0000384#if NEED_PCI == 1
hailfingerc236f9e2009-12-22 23:42:04 +0000385struct superio {
386 uint16_t vendor;
387 uint16_t port;
388 uint16_t model;
389};
390extern struct superio superio;
391#define SUPERIO_VENDOR_NONE 0x0
392#define SUPERIO_VENDOR_ITE 0x1
uwe57195ba2009-05-16 22:05:42 +0000393struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
hailfinger07e3ce02009-11-15 17:13:29 +0000394struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
uwe57195ba2009-05-16 22:05:42 +0000395struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
396struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
397 uint16_t card_vendor, uint16_t card_device);
hailfinger80422e22009-12-13 22:28:00 +0000398#endif
hailfinger0668eba2009-05-14 21:41:10 +0000399void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000400void release_io_perms(void);
hailfinger90c7d542010-05-31 15:27:27 +0000401#if CONFIG_INTERNAL == 1
mkarcher287aa242010-02-26 09:51:20 +0000402extern int is_laptop;
mkarcherf2620582010-02-28 01:33:48 +0000403extern int force_boardenable;
hailfingerf4aaccc2010-04-28 15:22:14 +0000404extern int force_boardmismatch;
hailfingerc236f9e2009-12-22 23:42:04 +0000405void probe_superio(void);
hailfingerabe249e2009-05-08 17:43:22 +0000406int internal_init(void);
407int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000408void internal_chip_writeb(uint8_t val, chipaddr addr);
409void internal_chip_writew(uint16_t val, chipaddr addr);
410void internal_chip_writel(uint32_t val, chipaddr addr);
411uint8_t internal_chip_readb(const chipaddr addr);
412uint16_t internal_chip_readw(const chipaddr addr);
413uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000414void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger80422e22009-12-13 22:28:00 +0000415#endif
hailfinger38da6812009-05-17 15:49:24 +0000416void mmio_writeb(uint8_t val, void *addr);
417void mmio_writew(uint16_t val, void *addr);
418void mmio_writel(uint32_t val, void *addr);
419uint8_t mmio_readb(void *addr);
420uint16_t mmio_readw(void *addr);
421uint32_t mmio_readl(void *addr);
hailfinger324a9cc2010-05-26 01:45:41 +0000422void mmio_le_writeb(uint8_t val, void *addr);
423void mmio_le_writew(uint16_t val, void *addr);
424void mmio_le_writel(uint32_t val, void *addr);
425uint8_t mmio_le_readb(void *addr);
426uint16_t mmio_le_readw(void *addr);
427uint32_t mmio_le_readl(void *addr);
hailfingerec022272010-01-06 10:21:00 +0000428
429/* programmer.c */
hailfinger571a6b32009-09-16 10:09:21 +0000430int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000431void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
432void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000433uint8_t noop_chip_readb(const chipaddr addr);
434void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000435void fallback_chip_writew(uint16_t val, chipaddr addr);
436void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000437void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000438uint16_t fallback_chip_readw(const chipaddr addr);
439uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000440void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingerabe249e2009-05-08 17:43:22 +0000441
hailfingera9df33c2009-05-09 00:54:55 +0000442/* dummyflasher.c */
hailfinger90c7d542010-05-31 15:27:27 +0000443#if CONFIG_DUMMY == 1
hailfingera9df33c2009-05-09 00:54:55 +0000444int dummy_init(void);
445int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000446void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
447void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000448void dummy_chip_writeb(uint8_t val, chipaddr addr);
449void dummy_chip_writew(uint16_t val, chipaddr addr);
450void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000451void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000452uint8_t dummy_chip_readb(const chipaddr addr);
453uint16_t dummy_chip_readw(const chipaddr addr);
454uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000455void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000456int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000457 const unsigned char *writearr, unsigned char *readarr);
hailfingera8727712010-06-20 10:58:32 +0000458int dummy_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger80422e22009-12-13 22:28:00 +0000459#endif
hailfingera9df33c2009-05-09 00:54:55 +0000460
uwe0f5a3a22009-05-13 11:36:06 +0000461/* nic3com.c */
hailfinger90c7d542010-05-31 15:27:27 +0000462#if CONFIG_NIC3COM == 1
uwe0f5a3a22009-05-13 11:36:06 +0000463int nic3com_init(void);
464int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000465void nic3com_chip_writeb(uint8_t val, chipaddr addr);
466uint8_t nic3com_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000467extern const struct pcidev_status nics_3com[];
hailfinger80422e22009-12-13 22:28:00 +0000468#endif
uwe0f5a3a22009-05-13 11:36:06 +0000469
uweff4576d2009-09-30 18:29:55 +0000470/* gfxnvidia.c */
hailfinger90c7d542010-05-31 15:27:27 +0000471#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +0000472int gfxnvidia_init(void);
473int gfxnvidia_shutdown(void);
474void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
475uint8_t gfxnvidia_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000476extern const struct pcidev_status gfx_nvidia[];
hailfinger80422e22009-12-13 22:28:00 +0000477#endif
uweff4576d2009-09-30 18:29:55 +0000478
uwee2f95ef2009-09-02 23:00:46 +0000479/* drkaiser.c */
hailfinger90c7d542010-05-31 15:27:27 +0000480#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +0000481int drkaiser_init(void);
482int drkaiser_shutdown(void);
483void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
484uint8_t drkaiser_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000485extern const struct pcidev_status drkaiser_pcidev[];
hailfinger80422e22009-12-13 22:28:00 +0000486#endif
uwee2f95ef2009-09-02 23:00:46 +0000487
hailfinger5aa36982010-05-21 21:54:07 +0000488/* nicrealtek.c */
hailfinger90c7d542010-05-31 15:27:27 +0000489#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +0000490int nicrealtek_init(void);
491int nicsmc1211_init(void);
492int nicrealtek_shutdown(void);
493void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
494uint8_t nicrealtek_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000495extern const struct pcidev_status nics_realtek[];
496extern const struct pcidev_status nics_realteksmc1211[];
hailfinger5aa36982010-05-21 21:54:07 +0000497#endif
498
hailfingerf0a368f2010-06-07 22:37:54 +0000499/* nicnatsemi.c */
500#if CONFIG_NICNATSEMI == 1
501int nicnatsemi_init(void);
502int nicnatsemi_shutdown(void);
503void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
504uint8_t nicnatsemi_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000505extern const struct pcidev_status nics_natsemi[];
hailfingerf0a368f2010-06-07 22:37:54 +0000506#endif
hailfinger5aa36982010-05-21 21:54:07 +0000507
ruikda922a12009-05-17 19:39:27 +0000508/* satasii.c */
hailfinger90c7d542010-05-31 15:27:27 +0000509#if CONFIG_SATASII == 1
ruikda922a12009-05-17 19:39:27 +0000510int satasii_init(void);
511int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000512void satasii_chip_writeb(uint8_t val, chipaddr addr);
513uint8_t satasii_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000514extern const struct pcidev_status satas_sii[];
hailfinger80422e22009-12-13 22:28:00 +0000515#endif
ruikda922a12009-05-17 19:39:27 +0000516
uwe7e627c82010-02-21 21:17:00 +0000517/* atahpt.c */
hailfinger90c7d542010-05-31 15:27:27 +0000518#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +0000519int atahpt_init(void);
520int atahpt_shutdown(void);
521void atahpt_chip_writeb(uint8_t val, chipaddr addr);
522uint8_t atahpt_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000523extern const struct pcidev_status ata_hpt[];
uwe7e627c82010-02-21 21:17:00 +0000524#endif
525
hailfingerf31da3d2009-06-16 21:08:06 +0000526/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000527#define FTDI_FT2232H 0x6010
528#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000529int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000530int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000531int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000532int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf);
533
hailfingeracce2df2009-09-28 13:15:16 +0000534/* bitbang_spi.c */
hailfinger8e278892009-10-01 14:51:25 +0000535extern int bitbang_spi_half_period;
536extern const struct bitbang_spi_master_entry bitbang_spi_master_table[];
hailfingeracce2df2009-09-28 13:15:16 +0000537int bitbang_spi_init(void);
538int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
539int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
540int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf);
541
hailfinger9c5add72009-11-24 00:20:03 +0000542/* buspirate_spi.c */
hailfinger6e5a52a2009-11-24 18:27:10 +0000543struct buspirate_spispeeds {
544 const char *name;
545 const int speed;
546};
hailfinger9c5add72009-11-24 00:20:03 +0000547int buspirate_spi_init(void);
548int buspirate_spi_shutdown(void);
549int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
550int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger8b82a422010-03-22 03:30:58 +0000551int buspirate_spi_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger9c5add72009-11-24 00:20:03 +0000552
hailfingerdfb32a02010-01-19 11:15:48 +0000553/* dediprog.c */
554int dediprog_init(void);
555int dediprog_shutdown(void);
556int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
557int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
558
uwe4529d202007-08-23 13:34:59 +0000559/* flashrom.c */
hailfingerb247c7a2010-03-08 00:42:32 +0000560enum write_granularity {
561 write_gran_1bit,
562 write_gran_1byte,
563 write_gran_256bytes,
564};
hailfinger80422e22009-12-13 22:28:00 +0000565extern enum chipbustype buses_supported;
566struct decode_sizes {
567 uint32_t parallel;
568 uint32_t lpc;
569 uint32_t fwh;
570 uint32_t spi;
571};
572extern struct decode_sizes max_rom_decode;
hailfinger5828baf2010-07-03 12:14:25 +0000573extern int programmer_may_write;
hailfinger80422e22009-12-13 22:28:00 +0000574extern unsigned long flashbase;
uwee06bcf82009-04-24 16:17:41 +0000575extern int verbose;
hailfinger1ff33dc2010-07-03 11:02:10 +0000576extern const char * const flashrom_version;
hailfinger92cd8e32010-01-07 03:24:05 +0000577extern char *chip_to_probe;
stuge5ff0e6c2009-01-26 00:39:57 +0000578void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000579int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000580int erase_flash(struct flashchip *flash);
hailfinger92cd8e32010-01-07 03:24:05 +0000581struct flashchip *probe_flash(struct flashchip *first_flash, int force);
582int read_flash(struct flashchip *flash, char *filename);
583void check_chip_supported(struct flashchip *flash);
584int check_max_decode(enum chipbustype buses, uint32_t size);
hailfinger7b414742009-06-13 12:04:03 +0000585int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000586int max(int a, int b);
hailfinger6e5a52a2009-11-24 18:27:10 +0000587char *extract_param(char **haystack, char *needle, char *delim);
hailfingerddeb4ac2010-07-08 10:13:37 +0000588char *extract_programmer_param(char *param_name);
hailfinger7af83692009-06-15 17:23:36 +0000589int check_erased_range(struct flashchip *flash, int start, int len);
590int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
hailfingerb247c7a2010-03-08 00:42:32 +0000591int need_erase(uint8_t *have, uint8_t *want, int len, enum write_granularity gran);
uwe884cc8b2009-06-17 12:07:12 +0000592char *strcat_realloc(char *dest, const char *src);
hailfinger92cd8e32010-01-07 03:24:05 +0000593void print_version(void);
hailfinger74819ad2010-05-15 15:04:37 +0000594void print_banner(void);
hailfinger92cd8e32010-01-07 03:24:05 +0000595int selfcheck(void);
hailfingerc77acb52009-12-24 02:15:55 +0000596int doit(struct flashchip *flash, int force, char *filename, int read_it, int write_it, int erase_it, int verify_it);
uwe884cc8b2009-06-17 12:07:12 +0000597
598#define OK 0
599#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000600
snelson9cba3c62010-01-07 20:09:33 +0000601/* cli_output.c */
hailfinger63932d42010-06-04 23:20:21 +0000602/* Let gcc and clang check for correct printf-style format strings. */
603int print(int type, const char *fmt, ...) __attribute__((format(printf, 2, 3)));
hailfingere7326b22010-01-09 03:22:31 +0000604#define MSG_ERROR 0
605#define MSG_INFO 1
606#define MSG_DEBUG 2
607#define MSG_BARF 3
608#define msg_gerr(...) print(MSG_ERROR, __VA_ARGS__) /* general errors */
609#define msg_perr(...) print(MSG_ERROR, __VA_ARGS__) /* programmer errors */
610#define msg_cerr(...) print(MSG_ERROR, __VA_ARGS__) /* chip errors */
611#define msg_ginfo(...) print(MSG_INFO, __VA_ARGS__) /* general info */
612#define msg_pinfo(...) print(MSG_INFO, __VA_ARGS__) /* programmer info */
613#define msg_cinfo(...) print(MSG_INFO, __VA_ARGS__) /* chip info */
614#define msg_gdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* general debug */
615#define msg_pdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* programmer debug */
616#define msg_cdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* chip debug */
617#define msg_gspew(...) print(MSG_BARF, __VA_ARGS__) /* general debug barf */
618#define msg_pspew(...) print(MSG_BARF, __VA_ARGS__) /* programmer debug barf */
619#define msg_cspew(...) print(MSG_BARF, __VA_ARGS__) /* chip debug barf */
snelson9cba3c62010-01-07 20:09:33 +0000620
hailfinger92cd8e32010-01-07 03:24:05 +0000621/* cli_classic.c */
622int cli_classic(int argc, char *argv[]);
623
uwe4529d202007-08-23 13:34:59 +0000624/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000625int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000626int read_romlayout(char *name);
627int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000628int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000629
stepan745615e2007-10-15 21:44:47 +0000630/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000631enum spi_controller {
632 SPI_CONTROLLER_NONE,
hailfinger90c7d542010-05-31 15:27:27 +0000633#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +0000634#if defined(__i386__) || defined(__x86_64__)
hailfinger40167462009-05-31 17:57:34 +0000635 SPI_CONTROLLER_ICH7,
636 SPI_CONTROLLER_ICH9,
637 SPI_CONTROLLER_IT87XX,
638 SPI_CONTROLLER_SB600,
639 SPI_CONTROLLER_VIA,
640 SPI_CONTROLLER_WBSIO,
hailfinger80422e22009-12-13 22:28:00 +0000641#endif
hailfinger324a9cc2010-05-26 01:45:41 +0000642#endif
hailfinger90c7d542010-05-31 15:27:27 +0000643#if CONFIG_FT2232_SPI == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000644 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000645#endif
hailfinger90c7d542010-05-31 15:27:27 +0000646#if CONFIG_DUMMY == 1
hailfinger40167462009-05-31 17:57:34 +0000647 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000648#endif
hailfinger90c7d542010-05-31 15:27:27 +0000649#if CONFIG_BUSPIRATE_SPI == 1
hailfinger9c5add72009-11-24 00:20:03 +0000650 SPI_CONTROLLER_BUSPIRATE,
651#endif
hailfinger90c7d542010-05-31 15:27:27 +0000652#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +0000653 SPI_CONTROLLER_DEDIPROG,
654#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000655 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000656};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000657extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000658struct spi_command {
659 unsigned int writecnt;
660 unsigned int readcnt;
661 const unsigned char *writearr;
662 unsigned char *readarr;
663};
hailfinger948b81f2009-07-22 15:36:50 +0000664struct spi_programmer {
665 int (*command)(unsigned int writecnt, unsigned int readcnt,
666 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000667 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000668
669 /* Optimized functions for this programmer */
670 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
671 int (*write_256)(struct flashchip *flash, uint8_t *buf);
672};
hailfinger68002c22009-07-10 21:08:55 +0000673
hailfinger40167462009-05-31 17:57:34 +0000674extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000675extern const struct spi_programmer spi_programmer[];
hailfinger68002c22009-07-10 21:08:55 +0000676int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000677 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000678int spi_send_multicommand(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000679int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
680 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000681int default_spi_send_multicommand(struct spi_command *cmds);
hailfinger088dc812009-12-14 03:32:24 +0000682uint32_t spi_get_valid_read_addr(void);
uweaf9b4df2008-09-26 13:19:02 +0000683
hailfinger82e7ddb2008-05-16 12:55:55 +0000684/* ichspi.c */
hailfingerb767c122010-05-28 15:53:08 +0000685extern int ichspi_lock;
686extern uint32_t ichspi_bbar;
hailfinger1ff33dc2010-07-03 11:02:10 +0000687extern void *ich_spibar;
hailfinger3d77bc12009-05-01 12:22:17 +0000688int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000689int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000690 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000691int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000692int ich_spi_write_256(struct flashchip *flash, uint8_t * buf);
hailfingerbb092112009-09-18 15:50:56 +0000693int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000694
hailfinger2c361e42008-05-13 23:03:12 +0000695/* it87spi.c */
hailfinger7bac0e52009-05-25 23:26:50 +0000696void enter_conf_mode_ite(uint16_t port);
697void exit_conf_mode_ite(uint16_t port);
hailfingerc236f9e2009-12-22 23:42:04 +0000698struct superio probe_superio_ite(void);
hailfingerc73ce6e2010-07-10 16:56:32 +0000699int init_superio_ite(void);
hailfinger26e212b2009-05-31 18:00:57 +0000700int it87spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000701int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000702 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000703int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000704int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf);
hailfinger2c361e42008-05-13 23:03:12 +0000705
uwe17efbed2008-11-28 21:36:51 +0000706/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000707int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000708 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000709int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000710int sb600_spi_write_1(struct flashchip *flash, uint8_t *buf);
hailfinger38da6812009-05-17 15:49:24 +0000711extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000712
stugea564bcf2009-01-26 03:08:45 +0000713/* wbsio_spi.c */
uweeb26b6e2010-06-07 19:06:26 +0000714int wbsio_check_for_spi(void);
hailfinger68002c22009-07-10 21:08:55 +0000715int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000716 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000717int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingered063f52009-05-09 02:30:21 +0000718int wbsio_spi_write_1(struct flashchip *flash, uint8_t *buf);
stugea564bcf2009-01-26 03:08:45 +0000719
hailfinger37b4fbf2009-06-23 11:33:43 +0000720/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000721int serprog_init(void);
722int serprog_shutdown(void);
723void serprog_chip_writeb(uint8_t val, chipaddr addr);
724uint8_t serprog_chip_readb(const chipaddr addr);
725void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
726void serprog_delay(int delay);
hailfinger4979b042009-11-23 19:20:11 +0000727
728/* serial.c */
oxygene3ad3b332010-01-06 22:14:39 +0000729#if _WIN32
730typedef HANDLE fdtype;
731#else
732typedef int fdtype;
733#endif
734
hailfingerb88282e2009-11-21 11:02:48 +0000735void sp_flush_incoming(void);
oxygene3ad3b332010-01-06 22:14:39 +0000736fdtype sp_openserport(char *dev, unsigned int baud);
hailfinger4979b042009-11-23 19:20:11 +0000737void __attribute__((noreturn)) sp_die(char *msg);
oxygene3ad3b332010-01-06 22:14:39 +0000738extern fdtype sp_fd;
hailfinger852163c2010-01-06 16:09:10 +0000739int serialport_shutdown(void);
740int serialport_write(unsigned char *buf, unsigned int writecnt);
741int serialport_read(unsigned char *buf, unsigned int readcnt);
uwe619a15a2009-06-28 23:26:37 +0000742
ollie5b621572004-03-20 16:46:10 +0000743#endif /* !__FLASH_H__ */