blob: c3302c46db85eded09e3cf4e00c1ffde18d387f6 [file] [log] [blame]
stepan5c3f1382007-02-06 19:47:50 +00001/*
uweb25f1ea2007-08-29 17:52:32 +00002 * This file is part of the flashrom project.
stepan5c3f1382007-02-06 19:47:50 +00003 *
uwe555dd972007-09-09 20:21:05 +00004 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
stepan6d42c0f2009-08-12 09:27:45 +00006 * Copyright (C) 2005-2009 coresystems GmbH
hailfinger77c5d932009-06-15 12:10:57 +00007 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
stepan5c3f1382007-02-06 19:47:50 +00008 *
uweb25f1ea2007-08-29 17:52:32 +00009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
stepan5c3f1382007-02-06 19:47:50 +000013 *
uweb25f1ea2007-08-29 17:52:32 +000014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
stepan5c3f1382007-02-06 19:47:50 +000018 *
uweb25f1ea2007-08-29 17:52:32 +000019 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
stepan5c3f1382007-02-06 19:47:50 +000022 */
23
rminnich8d3ff912003-10-25 17:01:29 +000024#ifndef __FLASH_H__
25#define __FLASH_H__ 1
26
ollie6a600992005-11-26 21:55:36 +000027#include <stdint.h>
hailfingerd43a4e32010-06-03 00:49:50 +000028#include <stddef.h>
hailfinger088dc812009-12-14 03:32:24 +000029#include "hwaccess.h"
oxygene3ad3b332010-01-06 22:14:39 +000030#ifdef _WIN32
31#include <windows.h>
32#undef min
33#undef max
34#endif
hailfingere1f062f2008-05-22 13:22:45 +000035
hailfinger82719632009-05-16 21:22:56 +000036typedef unsigned long chipaddr;
37
hailfinger6fe23d62009-08-12 11:39:29 +000038enum programmer {
hailfinger90c7d542010-05-31 15:27:27 +000039#if CONFIG_INTERNAL == 1
hailfinger6fe23d62009-08-12 11:39:29 +000040 PROGRAMMER_INTERNAL,
hailfinger80422e22009-12-13 22:28:00 +000041#endif
hailfinger90c7d542010-05-31 15:27:27 +000042#if CONFIG_DUMMY == 1
hailfinger6fe23d62009-08-12 11:39:29 +000043 PROGRAMMER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +000044#endif
hailfinger90c7d542010-05-31 15:27:27 +000045#if CONFIG_NIC3COM == 1
hailfinger6fe23d62009-08-12 11:39:29 +000046 PROGRAMMER_NIC3COM,
hailfinger571a6b32009-09-16 10:09:21 +000047#endif
hailfinger90c7d542010-05-31 15:27:27 +000048#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +000049 PROGRAMMER_NICREALTEK,
50 PROGRAMMER_NICREALTEK2,
51#endif
hailfingerf0a368f2010-06-07 22:37:54 +000052#if CONFIG_NICNATSEMI == 1
53 PROGRAMMER_NICNATSEMI,
54#endif
hailfinger90c7d542010-05-31 15:27:27 +000055#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +000056 PROGRAMMER_GFXNVIDIA,
57#endif
hailfinger90c7d542010-05-31 15:27:27 +000058#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +000059 PROGRAMMER_DRKAISER,
hailfinger571a6b32009-09-16 10:09:21 +000060#endif
hailfinger90c7d542010-05-31 15:27:27 +000061#if CONFIG_SATASII == 1
hailfinger6fe23d62009-08-12 11:39:29 +000062 PROGRAMMER_SATASII,
hailfinger571a6b32009-09-16 10:09:21 +000063#endif
hailfinger90c7d542010-05-31 15:27:27 +000064#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +000065 PROGRAMMER_ATAHPT,
66#endif
hailfinger90c7d542010-05-31 15:27:27 +000067#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +000068#if defined(__i386__) || defined(__x86_64__)
hailfinger6fe23d62009-08-12 11:39:29 +000069 PROGRAMMER_IT87SPI,
hailfinger80422e22009-12-13 22:28:00 +000070#endif
hailfinger324a9cc2010-05-26 01:45:41 +000071#endif
hailfinger90c7d542010-05-31 15:27:27 +000072#if CONFIG_FT2232_SPI == 1
73 PROGRAMMER_FT2232_SPI,
hailfingerd9dcfbd2009-08-19 13:27:58 +000074#endif
hailfinger90c7d542010-05-31 15:27:27 +000075#if CONFIG_SERPROG == 1
hailfinger6fe23d62009-08-12 11:39:29 +000076 PROGRAMMER_SERPROG,
hailfinger74d88a72009-08-12 16:17:41 +000077#endif
hailfinger90c7d542010-05-31 15:27:27 +000078#if CONFIG_BUSPIRATE_SPI == 1
79 PROGRAMMER_BUSPIRATE_SPI,
hailfinger9c5add72009-11-24 00:20:03 +000080#endif
hailfinger90c7d542010-05-31 15:27:27 +000081#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +000082 PROGRAMMER_DEDIPROG,
83#endif
hailfinger3548a9a2009-08-12 14:34:35 +000084 PROGRAMMER_INVALID /* This must always be the last entry. */
hailfinger6fe23d62009-08-12 11:39:29 +000085};
86
87extern enum programmer programmer;
hailfingerabe249e2009-05-08 17:43:22 +000088
89struct programmer_entry {
90 const char *vendor;
91 const char *name;
92
93 int (*init) (void);
94 int (*shutdown) (void);
95
uwe4e204a22009-05-28 15:07:42 +000096 void * (*map_flash_region) (const char *descr, unsigned long phys_addr,
97 size_t len);
hailfinger11ae3c42009-05-11 14:13:25 +000098 void (*unmap_flash_region) (void *virt_addr, size_t len);
99
hailfinger82719632009-05-16 21:22:56 +0000100 void (*chip_writeb) (uint8_t val, chipaddr addr);
101 void (*chip_writew) (uint16_t val, chipaddr addr);
102 void (*chip_writel) (uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000103 void (*chip_writen) (uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000104 uint8_t (*chip_readb) (const chipaddr addr);
105 uint16_t (*chip_readw) (const chipaddr addr);
106 uint32_t (*chip_readl) (const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000107 void (*chip_readn) (uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000108 void (*delay) (int usecs);
hailfingerabe249e2009-05-08 17:43:22 +0000109};
110
111extern const struct programmer_entry programmer_table[];
112
hailfingerdc6f7972010-02-14 01:20:28 +0000113int register_shutdown(void (*function) (void *data), void *data);
114
hailfinger1ff33dc2010-07-03 11:02:10 +0000115int programmer_init(char *param);
uweabe92a52009-05-16 22:36:00 +0000116int programmer_shutdown(void);
117void *programmer_map_flash_region(const char *descr, unsigned long phys_addr,
118 size_t len);
119void programmer_unmap_flash_region(void *virt_addr, size_t len);
120void chip_writeb(uint8_t val, chipaddr addr);
121void chip_writew(uint16_t val, chipaddr addr);
122void chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000123void chip_writen(uint8_t *buf, chipaddr addr, size_t len);
uweabe92a52009-05-16 22:36:00 +0000124uint8_t chip_readb(const chipaddr addr);
125uint16_t chip_readw(const chipaddr addr);
126uint32_t chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000127void chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingere5829f62009-06-05 17:48:08 +0000128void programmer_delay(int usecs);
hailfingerba3761a2009-03-05 19:24:22 +0000129
mkarcher1ceb2cb2010-07-17 23:27:47 +0000130enum bitbang_spi_master_type {
131 BITBANG_SPI_DUMMY /* remove as soon as there is a real entry */
hailfingeracce2df2009-09-28 13:15:16 +0000132};
133
mkarcher1ceb2cb2010-07-17 23:27:47 +0000134struct bitbang_spi_master {
135 enum bitbang_spi_master_type type;
hailfingeracce2df2009-09-28 13:15:16 +0000136
mkarcher1ceb2cb2010-07-17 23:27:47 +0000137 /* Note that CS# is active low, so val=0 means the chip is active. */
hailfingeracce2df2009-09-28 13:15:16 +0000138 void (*set_cs) (int val);
139 void (*set_sck) (int val);
140 void (*set_mosi) (int val);
141 int (*get_miso) (void);
142};
143
uwe16f99092008-03-12 11:54:51 +0000144#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
145
hailfinger40167462009-05-31 17:57:34 +0000146enum chipbustype {
hailfinger668f3502009-06-01 00:02:11 +0000147 CHIP_BUSTYPE_NONE = 0,
hailfinger40167462009-05-31 17:57:34 +0000148 CHIP_BUSTYPE_PARALLEL = 1 << 0,
149 CHIP_BUSTYPE_LPC = 1 << 1,
150 CHIP_BUSTYPE_FWH = 1 << 2,
151 CHIP_BUSTYPE_SPI = 1 << 3,
152 CHIP_BUSTYPE_NONSPI = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH,
153 CHIP_BUSTYPE_UNKNOWN = CHIP_BUSTYPE_PARALLEL | CHIP_BUSTYPE_LPC | CHIP_BUSTYPE_FWH | CHIP_BUSTYPE_SPI,
154};
155
hailfinger7df21362009-09-05 02:30:58 +0000156/*
157 * How many different contiguous runs of erase blocks with one size each do
158 * we have for a given erase function?
159 */
160#define NUM_ERASEREGIONS 5
161
162/*
163 * How many different erase functions do we have per chip?
164 */
165#define NUM_ERASEFUNCTIONS 5
166
hailfinger80dea312010-01-09 03:15:50 +0000167#define FEATURE_REGISTERMAP (1 << 0)
168#define FEATURE_BYTEWRITES (1 << 1)
snelsonc6855342010-01-28 23:55:12 +0000169#define FEATURE_LONG_RESET (0 << 4)
170#define FEATURE_SHORT_RESET (1 << 4)
171#define FEATURE_EITHER_RESET FEATURE_LONG_RESET
hailfinger80dea312010-01-09 03:15:50 +0000172#define FEATURE_ADDR_FULL (0 << 2)
173#define FEATURE_ADDR_MASK (3 << 2)
snelsonc6855342010-01-28 23:55:12 +0000174#define FEATURE_ADDR_2AA (1 << 2)
175#define FEATURE_ADDR_AAA (2 << 2)
mkarcher9ded5fe2010-04-03 10:27:08 +0000176#define FEATURE_ADDR_SHIFTED (1 << 5)
snelson63133f92010-01-04 17:15:23 +0000177
rminnich8d3ff912003-10-25 17:01:29 +0000178struct flashchip {
uwedfcd15f2008-03-14 23:55:58 +0000179 const char *vendor;
uwe6ed6d952007-12-04 21:49:06 +0000180 const char *name;
hailfinger40167462009-05-31 17:57:34 +0000181
182 enum chipbustype bustype;
183
uwefa98ca12008-10-18 21:14:13 +0000184 /*
185 * With 32bit manufacture_id and model_id we can cover IDs up to
hailfinger428f2012007-12-31 01:49:00 +0000186 * (including) the 4th bank of JEDEC JEP106W Standard Manufacturer's
187 * Identification code.
188 */
189 uint32_t manufacture_id;
190 uint32_t model_id;
rminnich8d3ff912003-10-25 17:01:29 +0000191
rminnich8d3ff912003-10-25 17:01:29 +0000192 int total_size;
193 int page_size;
snelson63133f92010-01-04 17:15:23 +0000194 int feature_bits;
rminnich8d3ff912003-10-25 17:01:29 +0000195
uwefa98ca12008-10-18 21:14:13 +0000196 /*
197 * Indicate if flashrom has been tested with this flash chip and if
stuge9cd64bd2008-05-03 04:34:37 +0000198 * everything worked correctly.
199 */
200 uint32_t tested;
201
uwe8e1a2ba2007-04-01 19:44:21 +0000202 int (*probe) (struct flashchip *flash);
hailfingerd5b35922009-06-03 14:46:22 +0000203
204 /* Delay after "enter/exit ID mode" commands in microseconds. */
205 int probe_timing;
hailfinger7df21362009-09-05 02:30:58 +0000206
207 /*
hailfingerc4fac582009-12-22 13:04:53 +0000208 * Erase blocks and associated erase function. Any chip erase function
209 * is stored as chip-sized virtual block together with said function.
hailfinger7df21362009-09-05 02:30:58 +0000210 */
211 struct block_eraser {
212 struct eraseblock{
213 unsigned int size; /* Eraseblock size */
214 unsigned int count; /* Number of contiguous blocks with that size */
215 } eraseblocks[NUM_ERASEREGIONS];
216 int (*block_erase) (struct flashchip *flash, unsigned int blockaddr, unsigned int blocklen);
217 } block_erasers[NUM_ERASEFUNCTIONS];
218
snelson1ee293c2010-02-19 00:52:10 +0000219 int (*printlock) (struct flashchip *flash);
220 int (*unlock) (struct flashchip *flash);
uwe8e1a2ba2007-04-01 19:44:21 +0000221 int (*write) (struct flashchip *flash, uint8_t *buf);
hailfinger0f08b7a2009-06-16 08:55:44 +0000222 int (*read) (struct flashchip *flash, uint8_t *buf, int start, int len);
rminnich8d3ff912003-10-25 17:01:29 +0000223
uwe6ed6d952007-12-04 21:49:06 +0000224 /* Some flash devices have an additional register space. */
hailfinger82719632009-05-16 21:22:56 +0000225 chipaddr virtual_memory;
226 chipaddr virtual_registers;
rminnich8d3ff912003-10-25 17:01:29 +0000227};
228
stuge9cd64bd2008-05-03 04:34:37 +0000229#define TEST_UNTESTED 0
230
uwe4e204a22009-05-28 15:07:42 +0000231#define TEST_OK_PROBE (1 << 0)
232#define TEST_OK_READ (1 << 1)
233#define TEST_OK_ERASE (1 << 2)
234#define TEST_OK_WRITE (1 << 3)
235#define TEST_OK_PR (TEST_OK_PROBE | TEST_OK_READ)
236#define TEST_OK_PRE (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE)
hailfinger80f48682009-09-23 22:01:33 +0000237#define TEST_OK_PRW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_WRITE)
uwe4e204a22009-05-28 15:07:42 +0000238#define TEST_OK_PREW (TEST_OK_PROBE | TEST_OK_READ | TEST_OK_ERASE | TEST_OK_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000239#define TEST_OK_MASK 0x0f
240
uwe4e204a22009-05-28 15:07:42 +0000241#define TEST_BAD_PROBE (1 << 4)
242#define TEST_BAD_READ (1 << 5)
243#define TEST_BAD_ERASE (1 << 6)
244#define TEST_BAD_WRITE (1 << 7)
245#define TEST_BAD_PREW (TEST_BAD_PROBE | TEST_BAD_READ | TEST_BAD_ERASE | TEST_BAD_WRITE)
stuge9cd64bd2008-05-03 04:34:37 +0000246#define TEST_BAD_MASK 0xf0
247
hailfingerd5b35922009-06-03 14:46:22 +0000248/* Timing used in probe routines. ZERO is -2 to differentiate between an unset
249 * field and zero delay.
250 *
251 * SPI devices will always have zero delay and ignore this field.
252 */
253#define TIMING_FIXME -1
254/* this is intentionally same value as fixme */
255#define TIMING_IGNORED -1
256#define TIMING_ZERO -2
257
ollie6a600992005-11-26 21:55:36 +0000258extern struct flashchip flashchips[];
259
hailfinger90c7d542010-05-31 15:27:27 +0000260#if CONFIG_INTERNAL == 1
uwe5f612c82009-05-16 23:42:17 +0000261struct penable {
262 uint16_t vendor_id;
263 uint16_t device_id;
264 int status;
265 const char *vendor_name;
266 const char *device_name;
267 int (*doit) (struct pci_dev *dev, const char *name);
268};
269
270extern const struct penable chipset_enables[];
271
272struct board_pciid_enable {
273 /* Any device, but make it sensible, like the ISA bridge. */
274 uint16_t first_vendor;
275 uint16_t first_device;
276 uint16_t first_card_vendor;
277 uint16_t first_card_device;
278
279 /* Any device, but make it sensible, like
280 * the host bridge. May be NULL.
281 */
282 uint16_t second_vendor;
283 uint16_t second_device;
284 uint16_t second_card_vendor;
285 uint16_t second_card_device;
286
mkarcher803b4042010-01-20 14:14:11 +0000287 /* Pattern to match DMI entries */
288 const char *dmi_pattern;
289
uwe5f612c82009-05-16 23:42:17 +0000290 /* The vendor / part name from the coreboot table. */
291 const char *lb_vendor;
292 const char *lb_part;
293
294 const char *vendor_name;
295 const char *board_name;
296
libve9b336e2010-01-20 14:45:03 +0000297 int max_rom_decode_parallel;
mkarcherf2620582010-02-28 01:33:48 +0000298 int status;
uweeb26b6e2010-06-07 19:06:26 +0000299 int (*enable) (void);
uwe5f612c82009-05-16 23:42:17 +0000300};
301
hailfinger1ff33dc2010-07-03 11:02:10 +0000302extern const struct board_pciid_enable board_pciid_enables[];
uwe5f612c82009-05-16 23:42:17 +0000303
304struct board_info {
305 const char *vendor;
306 const char *name;
uwef35eeec2010-06-01 10:13:17 +0000307 const int working;
308#ifdef CONFIG_PRINT_WIKI
309 const char *url;
310 const char *note;
311#endif
uwe5f612c82009-05-16 23:42:17 +0000312};
313
uwef35eeec2010-06-01 10:13:17 +0000314extern const struct board_info boards_known[];
315extern const struct board_info laptops_known[];
316
hailfinger80422e22009-12-13 22:28:00 +0000317#endif
uwe5f612c82009-05-16 23:42:17 +0000318
uwe6ed6d952007-12-04 21:49:06 +0000319/* udelay.c */
hailfingere5829f62009-06-05 17:48:08 +0000320void myusec_delay(int usecs);
hailfinger3d77bc12009-05-01 12:22:17 +0000321void myusec_calibrate_delay(void);
hailfinger8f496f32009-12-24 03:11:55 +0000322void internal_delay(int usecs);
stepan927d4e22007-04-04 22:45:58 +0000323
hailfinger80422e22009-12-13 22:28:00 +0000324#if NEED_PCI == 1
uwea3a82c92009-05-15 17:02:34 +0000325/* pcidev.c */
ruikda922a12009-05-17 19:39:27 +0000326
uwea3a82c92009-05-15 17:02:34 +0000327extern uint32_t io_base_addr;
328extern struct pci_access *pacc;
uweb3a82ef2009-05-16 21:39:19 +0000329extern struct pci_dev *pcidev_dev;
uwea3a82c92009-05-15 17:02:34 +0000330struct pcidev_status {
331 uint16_t vendor_id;
332 uint16_t device_id;
333 int status;
334 const char *vendor_name;
335 const char *device_name;
336};
hailfinger1ff33dc2010-07-03 11:02:10 +0000337uint32_t pcidev_validate(struct pci_dev *dev, uint32_t bar, const struct pcidev_status *devs);
hailfinger1ef766d2010-07-06 09:55:48 +0000338uint32_t pcidev_init(uint16_t vendor_id, uint32_t bar, const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000339#endif
uwe884cc8b2009-06-17 12:07:12 +0000340
341/* print.c */
342char *flashbuses_to_text(enum chipbustype bustype);
hailfingera50d60e2009-11-17 09:57:34 +0000343void print_supported(void);
hailfingerf0a368f2010-06-07 22:37:54 +0000344#if CONFIG_NIC3COM+CONFIG_NICREALTEK+CONFIG_NICNATSEMI+CONFIG_GFXNVIDIA+CONFIG_DRKAISER+CONFIG_SATASII+CONFIG_ATAHPT >= 1
hailfinger1ff33dc2010-07-03 11:02:10 +0000345void print_supported_pcidevs(const struct pcidev_status *devs);
hailfinger80422e22009-12-13 22:28:00 +0000346#endif
hailfingera50d60e2009-11-17 09:57:34 +0000347void print_supported_wiki(void);
uwea3a82c92009-05-15 17:02:34 +0000348
uwe6ed6d952007-12-04 21:49:06 +0000349/* board_enable.c */
stugeaa35d392009-01-26 02:34:51 +0000350void w836xx_ext_enter(uint16_t port);
351void w836xx_ext_leave(uint16_t port);
hailfingerc73ce6e2010-07-10 16:56:32 +0000352int it8705f_write_enable(uint8_t port);
hailfinger7bac0e52009-05-25 23:26:50 +0000353uint8_t sio_read(uint16_t port, uint8_t reg);
354void sio_write(uint16_t port, uint8_t reg, uint8_t data);
355void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
uwe6ed6d952007-12-04 21:49:06 +0000356int board_flash_enable(const char *vendor, const char *part);
stepan5c3f1382007-02-06 19:47:50 +0000357
uwe6ed6d952007-12-04 21:49:06 +0000358/* chipset_enable.c */
359int chipset_flash_enable(void);
stuge12ac08f2008-12-03 21:24:40 +0000360
hailfinger586f4ae2010-06-04 19:05:39 +0000361/* processor_enable.c */
362int processor_flash_enable(void);
363
stuge7c943ee2009-01-26 01:10:48 +0000364/* physmap.c */
365void *physmap(const char *descr, unsigned long phys_addr, size_t len);
hailfinger336a92d2010-02-02 11:09:03 +0000366void *physmap_try_ro(const char *descr, unsigned long phys_addr, size_t len);
stuge7c943ee2009-01-26 01:10:48 +0000367void physunmap(void *virt_addr, size_t len);
stepan6d42c0f2009-08-12 09:27:45 +0000368int setup_cpu_msr(int cpu);
369void cleanup_cpu_msr(void);
hailfinger088dc812009-12-14 03:32:24 +0000370
371/* cbtable.c */
372void lb_vendor_dev_from_string(char *boardstring);
373int coreboot_init(void);
374extern char *lb_part, *lb_vendor;
375extern int partvendor_from_cbtable;
stuge7c943ee2009-01-26 01:10:48 +0000376
mkarcher803b4042010-01-20 14:14:11 +0000377/* dmi.c */
378extern int has_dmi_support;
379void dmi_init(void);
380int dmi_match(const char *pattern);
381
hailfingerabe249e2009-05-08 17:43:22 +0000382/* internal.c */
hailfinger80422e22009-12-13 22:28:00 +0000383#if NEED_PCI == 1
hailfingerc236f9e2009-12-22 23:42:04 +0000384struct superio {
385 uint16_t vendor;
386 uint16_t port;
387 uint16_t model;
388};
389extern struct superio superio;
390#define SUPERIO_VENDOR_NONE 0x0
391#define SUPERIO_VENDOR_ITE 0x1
uwe57195ba2009-05-16 22:05:42 +0000392struct pci_dev *pci_dev_find_filter(struct pci_filter filter);
hailfinger07e3ce02009-11-15 17:13:29 +0000393struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t class);
uwe57195ba2009-05-16 22:05:42 +0000394struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
395struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
396 uint16_t card_vendor, uint16_t card_device);
hailfinger80422e22009-12-13 22:28:00 +0000397#endif
hailfinger0668eba2009-05-14 21:41:10 +0000398void get_io_perms(void);
hailfinger7828d092009-08-09 21:50:24 +0000399void release_io_perms(void);
hailfinger90c7d542010-05-31 15:27:27 +0000400#if CONFIG_INTERNAL == 1
mkarcher287aa242010-02-26 09:51:20 +0000401extern int is_laptop;
mkarcherf2620582010-02-28 01:33:48 +0000402extern int force_boardenable;
hailfingerf4aaccc2010-04-28 15:22:14 +0000403extern int force_boardmismatch;
hailfingerc236f9e2009-12-22 23:42:04 +0000404void probe_superio(void);
hailfingerabe249e2009-05-08 17:43:22 +0000405int internal_init(void);
406int internal_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000407void internal_chip_writeb(uint8_t val, chipaddr addr);
408void internal_chip_writew(uint16_t val, chipaddr addr);
409void internal_chip_writel(uint32_t val, chipaddr addr);
410uint8_t internal_chip_readb(const chipaddr addr);
411uint16_t internal_chip_readw(const chipaddr addr);
412uint32_t internal_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000413void internal_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger80422e22009-12-13 22:28:00 +0000414#endif
hailfinger38da6812009-05-17 15:49:24 +0000415void mmio_writeb(uint8_t val, void *addr);
416void mmio_writew(uint16_t val, void *addr);
417void mmio_writel(uint32_t val, void *addr);
418uint8_t mmio_readb(void *addr);
419uint16_t mmio_readw(void *addr);
420uint32_t mmio_readl(void *addr);
hailfinger324a9cc2010-05-26 01:45:41 +0000421void mmio_le_writeb(uint8_t val, void *addr);
422void mmio_le_writew(uint16_t val, void *addr);
423void mmio_le_writel(uint32_t val, void *addr);
424uint8_t mmio_le_readb(void *addr);
425uint16_t mmio_le_readw(void *addr);
426uint32_t mmio_le_readl(void *addr);
hailfingerec022272010-01-06 10:21:00 +0000427
428/* programmer.c */
hailfinger571a6b32009-09-16 10:09:21 +0000429int noop_shutdown(void);
uwe3e656bd2009-05-17 23:12:17 +0000430void *fallback_map(const char *descr, unsigned long phys_addr, size_t len);
431void fallback_unmap(void *virt_addr, size_t len);
hailfinger571a6b32009-09-16 10:09:21 +0000432uint8_t noop_chip_readb(const chipaddr addr);
433void noop_chip_writeb(uint8_t val, chipaddr addr);
hailfinger82719632009-05-16 21:22:56 +0000434void fallback_chip_writew(uint16_t val, chipaddr addr);
435void fallback_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000436void fallback_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000437uint16_t fallback_chip_readw(const chipaddr addr);
438uint32_t fallback_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000439void fallback_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfingerabe249e2009-05-08 17:43:22 +0000440
hailfingera9df33c2009-05-09 00:54:55 +0000441/* dummyflasher.c */
hailfinger90c7d542010-05-31 15:27:27 +0000442#if CONFIG_DUMMY == 1
hailfingera9df33c2009-05-09 00:54:55 +0000443int dummy_init(void);
444int dummy_shutdown(void);
hailfinger11ae3c42009-05-11 14:13:25 +0000445void *dummy_map(const char *descr, unsigned long phys_addr, size_t len);
446void dummy_unmap(void *virt_addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000447void dummy_chip_writeb(uint8_t val, chipaddr addr);
448void dummy_chip_writew(uint16_t val, chipaddr addr);
449void dummy_chip_writel(uint32_t val, chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000450void dummy_chip_writen(uint8_t *buf, chipaddr addr, size_t len);
hailfinger82719632009-05-16 21:22:56 +0000451uint8_t dummy_chip_readb(const chipaddr addr);
452uint16_t dummy_chip_readw(const chipaddr addr);
453uint32_t dummy_chip_readl(const chipaddr addr);
hailfinger9d987ef2009-06-05 18:32:07 +0000454void dummy_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
hailfinger68002c22009-07-10 21:08:55 +0000455int dummy_spi_send_command(unsigned int writecnt, unsigned int readcnt,
hailfingerf91e3b52009-05-14 12:59:36 +0000456 const unsigned char *writearr, unsigned char *readarr);
hailfingera8727712010-06-20 10:58:32 +0000457int dummy_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000458int dummy_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger80422e22009-12-13 22:28:00 +0000459#endif
hailfingera9df33c2009-05-09 00:54:55 +0000460
uwe0f5a3a22009-05-13 11:36:06 +0000461/* nic3com.c */
hailfinger90c7d542010-05-31 15:27:27 +0000462#if CONFIG_NIC3COM == 1
uwe0f5a3a22009-05-13 11:36:06 +0000463int nic3com_init(void);
464int nic3com_shutdown(void);
hailfinger82719632009-05-16 21:22:56 +0000465void nic3com_chip_writeb(uint8_t val, chipaddr addr);
466uint8_t nic3com_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000467extern const struct pcidev_status nics_3com[];
hailfinger80422e22009-12-13 22:28:00 +0000468#endif
uwe0f5a3a22009-05-13 11:36:06 +0000469
uweff4576d2009-09-30 18:29:55 +0000470/* gfxnvidia.c */
hailfinger90c7d542010-05-31 15:27:27 +0000471#if CONFIG_GFXNVIDIA == 1
uweff4576d2009-09-30 18:29:55 +0000472int gfxnvidia_init(void);
473int gfxnvidia_shutdown(void);
474void gfxnvidia_chip_writeb(uint8_t val, chipaddr addr);
475uint8_t gfxnvidia_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000476extern const struct pcidev_status gfx_nvidia[];
hailfinger80422e22009-12-13 22:28:00 +0000477#endif
uweff4576d2009-09-30 18:29:55 +0000478
uwee2f95ef2009-09-02 23:00:46 +0000479/* drkaiser.c */
hailfinger90c7d542010-05-31 15:27:27 +0000480#if CONFIG_DRKAISER == 1
uwee2f95ef2009-09-02 23:00:46 +0000481int drkaiser_init(void);
482int drkaiser_shutdown(void);
483void drkaiser_chip_writeb(uint8_t val, chipaddr addr);
484uint8_t drkaiser_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000485extern const struct pcidev_status drkaiser_pcidev[];
hailfinger80422e22009-12-13 22:28:00 +0000486#endif
uwee2f95ef2009-09-02 23:00:46 +0000487
hailfinger5aa36982010-05-21 21:54:07 +0000488/* nicrealtek.c */
hailfinger90c7d542010-05-31 15:27:27 +0000489#if CONFIG_NICREALTEK == 1
hailfinger5aa36982010-05-21 21:54:07 +0000490int nicrealtek_init(void);
491int nicsmc1211_init(void);
492int nicrealtek_shutdown(void);
493void nicrealtek_chip_writeb(uint8_t val, chipaddr addr);
494uint8_t nicrealtek_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000495extern const struct pcidev_status nics_realtek[];
496extern const struct pcidev_status nics_realteksmc1211[];
hailfinger5aa36982010-05-21 21:54:07 +0000497#endif
498
hailfingerf0a368f2010-06-07 22:37:54 +0000499/* nicnatsemi.c */
500#if CONFIG_NICNATSEMI == 1
501int nicnatsemi_init(void);
502int nicnatsemi_shutdown(void);
503void nicnatsemi_chip_writeb(uint8_t val, chipaddr addr);
504uint8_t nicnatsemi_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000505extern const struct pcidev_status nics_natsemi[];
hailfingerf0a368f2010-06-07 22:37:54 +0000506#endif
hailfinger5aa36982010-05-21 21:54:07 +0000507
ruikda922a12009-05-17 19:39:27 +0000508/* satasii.c */
hailfinger90c7d542010-05-31 15:27:27 +0000509#if CONFIG_SATASII == 1
ruikda922a12009-05-17 19:39:27 +0000510int satasii_init(void);
511int satasii_shutdown(void);
ruikda922a12009-05-17 19:39:27 +0000512void satasii_chip_writeb(uint8_t val, chipaddr addr);
513uint8_t satasii_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000514extern const struct pcidev_status satas_sii[];
hailfinger80422e22009-12-13 22:28:00 +0000515#endif
ruikda922a12009-05-17 19:39:27 +0000516
uwe7e627c82010-02-21 21:17:00 +0000517/* atahpt.c */
hailfinger90c7d542010-05-31 15:27:27 +0000518#if CONFIG_ATAHPT == 1
uwe7e627c82010-02-21 21:17:00 +0000519int atahpt_init(void);
520int atahpt_shutdown(void);
521void atahpt_chip_writeb(uint8_t val, chipaddr addr);
522uint8_t atahpt_chip_readb(const chipaddr addr);
hailfinger1ff33dc2010-07-03 11:02:10 +0000523extern const struct pcidev_status ata_hpt[];
uwe7e627c82010-02-21 21:17:00 +0000524#endif
525
hailfingerf31da3d2009-06-16 21:08:06 +0000526/* ft2232_spi.c */
hailfingere98628b2009-07-01 00:02:23 +0000527#define FTDI_FT2232H 0x6010
528#define FTDI_FT4232H 0x6011
hailfingerf31da3d2009-06-16 21:08:06 +0000529int ft2232_spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000530int ft2232_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
hailfingerf31da3d2009-06-16 21:08:06 +0000531int ft2232_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000532int ft2232_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerf31da3d2009-06-16 21:08:06 +0000533
hailfingeracce2df2009-09-28 13:15:16 +0000534/* bitbang_spi.c */
mkarcher1ceb2cb2010-07-17 23:27:47 +0000535int bitbang_spi_init(const struct bitbang_spi_master *master, int halfperiod);
hailfingeracce2df2009-09-28 13:15:16 +0000536int bitbang_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
537int bitbang_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000538int bitbang_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingeracce2df2009-09-28 13:15:16 +0000539
hailfinger9c5add72009-11-24 00:20:03 +0000540/* buspirate_spi.c */
hailfinger6e5a52a2009-11-24 18:27:10 +0000541struct buspirate_spispeeds {
542 const char *name;
543 const int speed;
544};
hailfinger9c5add72009-11-24 00:20:03 +0000545int buspirate_spi_init(void);
546int buspirate_spi_shutdown(void);
547int buspirate_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
548int buspirate_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000549int buspirate_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger9c5add72009-11-24 00:20:03 +0000550
hailfingerdfb32a02010-01-19 11:15:48 +0000551/* dediprog.c */
552int dediprog_init(void);
553int dediprog_shutdown(void);
554int dediprog_spi_send_command(unsigned int writecnt, unsigned int readcnt, const unsigned char *writearr, unsigned char *readarr);
555int dediprog_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
556
uwe4529d202007-08-23 13:34:59 +0000557/* flashrom.c */
hailfingerb247c7a2010-03-08 00:42:32 +0000558enum write_granularity {
559 write_gran_1bit,
560 write_gran_1byte,
561 write_gran_256bytes,
562};
hailfinger80422e22009-12-13 22:28:00 +0000563extern enum chipbustype buses_supported;
564struct decode_sizes {
565 uint32_t parallel;
566 uint32_t lpc;
567 uint32_t fwh;
568 uint32_t spi;
569};
570extern struct decode_sizes max_rom_decode;
hailfinger5828baf2010-07-03 12:14:25 +0000571extern int programmer_may_write;
hailfinger80422e22009-12-13 22:28:00 +0000572extern unsigned long flashbase;
uwee06bcf82009-04-24 16:17:41 +0000573extern int verbose;
hailfinger1ff33dc2010-07-03 11:02:10 +0000574extern const char * const flashrom_version;
hailfinger92cd8e32010-01-07 03:24:05 +0000575extern char *chip_to_probe;
stuge5ff0e6c2009-01-26 00:39:57 +0000576void map_flash_registers(struct flashchip *flash);
hailfinger0f08b7a2009-06-16 08:55:44 +0000577int read_memmapped(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger7df21362009-09-05 02:30:58 +0000578int erase_flash(struct flashchip *flash);
hailfinger92cd8e32010-01-07 03:24:05 +0000579struct flashchip *probe_flash(struct flashchip *first_flash, int force);
hailfinger42a850a2010-07-13 23:56:13 +0000580int read_flash_to_file(struct flashchip *flash, char *filename);
hailfinger92cd8e32010-01-07 03:24:05 +0000581void check_chip_supported(struct flashchip *flash);
582int check_max_decode(enum chipbustype buses, uint32_t size);
hailfinger7b414742009-06-13 12:04:03 +0000583int min(int a, int b);
hailfinger7af83692009-06-15 17:23:36 +0000584int max(int a, int b);
hailfinger6e5a52a2009-11-24 18:27:10 +0000585char *extract_param(char **haystack, char *needle, char *delim);
hailfingerddeb4ac2010-07-08 10:13:37 +0000586char *extract_programmer_param(char *param_name);
hailfinger7af83692009-06-15 17:23:36 +0000587int check_erased_range(struct flashchip *flash, int start, int len);
588int verify_range(struct flashchip *flash, uint8_t *cmpbuf, int start, int len, char *message);
hailfingerb247c7a2010-03-08 00:42:32 +0000589int need_erase(uint8_t *have, uint8_t *want, int len, enum write_granularity gran);
uwe884cc8b2009-06-17 12:07:12 +0000590char *strcat_realloc(char *dest, const char *src);
hailfinger92cd8e32010-01-07 03:24:05 +0000591void print_version(void);
hailfinger74819ad2010-05-15 15:04:37 +0000592void print_banner(void);
hailfinger92cd8e32010-01-07 03:24:05 +0000593int selfcheck(void);
hailfingerc77acb52009-12-24 02:15:55 +0000594int doit(struct flashchip *flash, int force, char *filename, int read_it, int write_it, int erase_it, int verify_it);
uwe884cc8b2009-06-17 12:07:12 +0000595
596#define OK 0
597#define NT 1 /* Not tested */
uwe4529d202007-08-23 13:34:59 +0000598
snelson9cba3c62010-01-07 20:09:33 +0000599/* cli_output.c */
hailfinger63932d42010-06-04 23:20:21 +0000600/* Let gcc and clang check for correct printf-style format strings. */
601int print(int type, const char *fmt, ...) __attribute__((format(printf, 2, 3)));
hailfingere7326b22010-01-09 03:22:31 +0000602#define MSG_ERROR 0
603#define MSG_INFO 1
604#define MSG_DEBUG 2
605#define MSG_BARF 3
606#define msg_gerr(...) print(MSG_ERROR, __VA_ARGS__) /* general errors */
607#define msg_perr(...) print(MSG_ERROR, __VA_ARGS__) /* programmer errors */
608#define msg_cerr(...) print(MSG_ERROR, __VA_ARGS__) /* chip errors */
609#define msg_ginfo(...) print(MSG_INFO, __VA_ARGS__) /* general info */
610#define msg_pinfo(...) print(MSG_INFO, __VA_ARGS__) /* programmer info */
611#define msg_cinfo(...) print(MSG_INFO, __VA_ARGS__) /* chip info */
612#define msg_gdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* general debug */
613#define msg_pdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* programmer debug */
614#define msg_cdbg(...) print(MSG_DEBUG, __VA_ARGS__) /* chip debug */
615#define msg_gspew(...) print(MSG_BARF, __VA_ARGS__) /* general debug barf */
616#define msg_pspew(...) print(MSG_BARF, __VA_ARGS__) /* programmer debug barf */
617#define msg_cspew(...) print(MSG_BARF, __VA_ARGS__) /* chip debug barf */
snelson9cba3c62010-01-07 20:09:33 +0000618
hailfinger92cd8e32010-01-07 03:24:05 +0000619/* cli_classic.c */
620int cli_classic(int argc, char *argv[]);
621
uwe4529d202007-08-23 13:34:59 +0000622/* layout.c */
stuge98c09aa2008-06-18 02:08:40 +0000623int show_id(uint8_t *bios, int size, int force);
uwe4529d202007-08-23 13:34:59 +0000624int read_romlayout(char *name);
625int find_romentry(char *name);
hailfinger051b3442009-08-19 15:19:18 +0000626int handle_romentries(uint8_t *buffer, struct flashchip *flash);
uwe4529d202007-08-23 13:34:59 +0000627
stepan745615e2007-10-15 21:44:47 +0000628/* spi.c */
hailfinger40167462009-05-31 17:57:34 +0000629enum spi_controller {
630 SPI_CONTROLLER_NONE,
hailfinger90c7d542010-05-31 15:27:27 +0000631#if CONFIG_INTERNAL == 1
hailfinger324a9cc2010-05-26 01:45:41 +0000632#if defined(__i386__) || defined(__x86_64__)
hailfinger40167462009-05-31 17:57:34 +0000633 SPI_CONTROLLER_ICH7,
634 SPI_CONTROLLER_ICH9,
635 SPI_CONTROLLER_IT87XX,
636 SPI_CONTROLLER_SB600,
637 SPI_CONTROLLER_VIA,
638 SPI_CONTROLLER_WBSIO,
hailfinger80422e22009-12-13 22:28:00 +0000639#endif
hailfinger324a9cc2010-05-26 01:45:41 +0000640#endif
hailfinger90c7d542010-05-31 15:27:27 +0000641#if CONFIG_FT2232_SPI == 1
hailfingerf31da3d2009-06-16 21:08:06 +0000642 SPI_CONTROLLER_FT2232,
hailfingerd9dcfbd2009-08-19 13:27:58 +0000643#endif
hailfinger90c7d542010-05-31 15:27:27 +0000644#if CONFIG_DUMMY == 1
hailfinger40167462009-05-31 17:57:34 +0000645 SPI_CONTROLLER_DUMMY,
hailfinger571a6b32009-09-16 10:09:21 +0000646#endif
hailfinger90c7d542010-05-31 15:27:27 +0000647#if CONFIG_BUSPIRATE_SPI == 1
hailfinger9c5add72009-11-24 00:20:03 +0000648 SPI_CONTROLLER_BUSPIRATE,
649#endif
hailfinger90c7d542010-05-31 15:27:27 +0000650#if CONFIG_DEDIPROG == 1
hailfingerdfb32a02010-01-19 11:15:48 +0000651 SPI_CONTROLLER_DEDIPROG,
652#endif
hailfingerd9dcfbd2009-08-19 13:27:58 +0000653 SPI_CONTROLLER_INVALID /* This must always be the last entry. */
hailfinger40167462009-05-31 17:57:34 +0000654};
hailfingerd9dcfbd2009-08-19 13:27:58 +0000655extern const int spi_programmer_count;
hailfinger68002c22009-07-10 21:08:55 +0000656struct spi_command {
657 unsigned int writecnt;
658 unsigned int readcnt;
659 const unsigned char *writearr;
660 unsigned char *readarr;
661};
hailfinger948b81f2009-07-22 15:36:50 +0000662struct spi_programmer {
663 int (*command)(unsigned int writecnt, unsigned int readcnt,
664 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000665 int (*multicommand)(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000666
667 /* Optimized functions for this programmer */
668 int (*read)(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000669 int (*write_256)(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger948b81f2009-07-22 15:36:50 +0000670};
hailfinger68002c22009-07-10 21:08:55 +0000671
hailfinger40167462009-05-31 17:57:34 +0000672extern enum spi_controller spi_controller;
hailfinger948b81f2009-07-22 15:36:50 +0000673extern const struct spi_programmer spi_programmer[];
hailfinger68002c22009-07-10 21:08:55 +0000674int spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000675 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000676int spi_send_multicommand(struct spi_command *cmds);
hailfinger948b81f2009-07-22 15:36:50 +0000677int default_spi_send_command(unsigned int writecnt, unsigned int readcnt,
678 const unsigned char *writearr, unsigned char *readarr);
hailfingerbb092112009-09-18 15:50:56 +0000679int default_spi_send_multicommand(struct spi_command *cmds);
hailfinger088dc812009-12-14 03:32:24 +0000680uint32_t spi_get_valid_read_addr(void);
uweaf9b4df2008-09-26 13:19:02 +0000681
hailfinger82e7ddb2008-05-16 12:55:55 +0000682/* ichspi.c */
hailfingerb767c122010-05-28 15:53:08 +0000683extern int ichspi_lock;
684extern uint32_t ichspi_bbar;
hailfinger1ff33dc2010-07-03 11:02:10 +0000685extern void *ich_spibar;
hailfinger3d77bc12009-05-01 12:22:17 +0000686int ich_init_opcodes(void);
hailfinger68002c22009-07-10 21:08:55 +0000687int ich_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000688 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000689int ich_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000690int ich_spi_write_256(struct flashchip *flash, uint8_t * buf, int start, int len);
hailfingerbb092112009-09-18 15:50:56 +0000691int ich_spi_send_multicommand(struct spi_command *cmds);
hailfinger82e7ddb2008-05-16 12:55:55 +0000692
hailfinger2c361e42008-05-13 23:03:12 +0000693/* it87spi.c */
hailfinger7bac0e52009-05-25 23:26:50 +0000694void enter_conf_mode_ite(uint16_t port);
695void exit_conf_mode_ite(uint16_t port);
hailfingerc236f9e2009-12-22 23:42:04 +0000696struct superio probe_superio_ite(void);
hailfingerc73ce6e2010-07-10 16:56:32 +0000697int init_superio_ite(void);
hailfinger26e212b2009-05-31 18:00:57 +0000698int it87spi_init(void);
hailfinger68002c22009-07-10 21:08:55 +0000699int it8716f_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwefa98ca12008-10-18 21:14:13 +0000700 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000701int it8716f_spi_chip_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000702int it8716f_spi_chip_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger2c361e42008-05-13 23:03:12 +0000703
uwe17efbed2008-11-28 21:36:51 +0000704/* sb600spi.c */
hailfinger68002c22009-07-10 21:08:55 +0000705int sb600_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe17efbed2008-11-28 21:36:51 +0000706 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000707int sb600_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfingerc7d06c62010-07-14 16:19:05 +0000708int sb600_spi_write_256(struct flashchip *flash, uint8_t *buf, int start, int len);
hailfinger38da6812009-05-17 15:49:24 +0000709extern uint8_t *sb600_spibar;
uwe17efbed2008-11-28 21:36:51 +0000710
stugea564bcf2009-01-26 03:08:45 +0000711/* wbsio_spi.c */
uweeb26b6e2010-06-07 19:06:26 +0000712int wbsio_check_for_spi(void);
hailfinger68002c22009-07-10 21:08:55 +0000713int wbsio_spi_send_command(unsigned int writecnt, unsigned int readcnt,
uwe4e204a22009-05-28 15:07:42 +0000714 const unsigned char *writearr, unsigned char *readarr);
hailfinger0f08b7a2009-06-16 08:55:44 +0000715int wbsio_spi_read(struct flashchip *flash, uint8_t *buf, int start, int len);
stugea564bcf2009-01-26 03:08:45 +0000716
hailfinger37b4fbf2009-06-23 11:33:43 +0000717/* serprog.c */
hailfinger37b4fbf2009-06-23 11:33:43 +0000718int serprog_init(void);
719int serprog_shutdown(void);
720void serprog_chip_writeb(uint8_t val, chipaddr addr);
721uint8_t serprog_chip_readb(const chipaddr addr);
722void serprog_chip_readn(uint8_t *buf, const chipaddr addr, size_t len);
723void serprog_delay(int delay);
hailfinger4979b042009-11-23 19:20:11 +0000724
725/* serial.c */
oxygene3ad3b332010-01-06 22:14:39 +0000726#if _WIN32
727typedef HANDLE fdtype;
728#else
729typedef int fdtype;
730#endif
731
hailfingerb88282e2009-11-21 11:02:48 +0000732void sp_flush_incoming(void);
oxygene3ad3b332010-01-06 22:14:39 +0000733fdtype sp_openserport(char *dev, unsigned int baud);
hailfinger4979b042009-11-23 19:20:11 +0000734void __attribute__((noreturn)) sp_die(char *msg);
oxygene3ad3b332010-01-06 22:14:39 +0000735extern fdtype sp_fd;
hailfinger852163c2010-01-06 16:09:10 +0000736int serialport_shutdown(void);
737int serialport_write(unsigned char *buf, unsigned int writecnt);
738int serialport_read(unsigned char *buf, unsigned int readcnt);
uwe619a15a2009-06-28 23:26:37 +0000739
ollie5b621572004-03-20 16:46:10 +0000740#endif /* !__FLASH_H__ */