blob: 0f58eb9b42fb13e267053d81c9219596821dc39b [file] [log] [blame]
hailfinger428f6852010-07-27 22:41:39 +00001/*
2 * This file is part of the flashrom project.
3 *
4 * Copyright (C) 2000 Silicon Integrated System Corporation
5 * Copyright (C) 2000 Ronald G. Minnich <rminnich@gmail.com>
6 * Copyright (C) 2005-2009 coresystems GmbH
7 * Copyright (C) 2006-2009 Carl-Daniel Hailfinger
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
hailfinger428f6852010-07-27 22:41:39 +000018 */
19
20#ifndef __PROGRAMMER_H__
21#define __PROGRAMMER_H__ 1
22
Edward O'Callaghana6673bd2019-06-24 15:22:28 +100023#include <stdint.h>
24
Souvik Ghoshd75cd672016-06-17 14:21:39 -070025#include "flash.h" /* for chipaddr and flashctx */
hailfingerfe7cd9e2011-11-04 21:35:26 +000026
hailfinger428f6852010-07-27 22:41:39 +000027enum programmer {
28#if CONFIG_INTERNAL == 1
29 PROGRAMMER_INTERNAL,
30#endif
31#if CONFIG_DUMMY == 1
32 PROGRAMMER_DUMMY,
33#endif
34#if CONFIG_NIC3COM == 1
35 PROGRAMMER_NIC3COM,
36#endif
37#if CONFIG_NICREALTEK == 1
38 PROGRAMMER_NICREALTEK,
uwe6764e922010-09-03 18:21:21 +000039#endif
hailfinger428f6852010-07-27 22:41:39 +000040#if CONFIG_NICNATSEMI == 1
41 PROGRAMMER_NICNATSEMI,
uwe6764e922010-09-03 18:21:21 +000042#endif
hailfinger428f6852010-07-27 22:41:39 +000043#if CONFIG_GFXNVIDIA == 1
44 PROGRAMMER_GFXNVIDIA,
45#endif
46#if CONFIG_DRKAISER == 1
47 PROGRAMMER_DRKAISER,
48#endif
49#if CONFIG_SATASII == 1
50 PROGRAMMER_SATASII,
51#endif
52#if CONFIG_ATAHPT == 1
53 PROGRAMMER_ATAHPT,
54#endif
hailfinger428f6852010-07-27 22:41:39 +000055#if CONFIG_FT2232_SPI == 1
56 PROGRAMMER_FT2232_SPI,
57#endif
58#if CONFIG_SERPROG == 1
59 PROGRAMMER_SERPROG,
60#endif
61#if CONFIG_BUSPIRATE_SPI == 1
62 PROGRAMMER_BUSPIRATE_SPI,
63#endif
Anton Staafb2647882014-09-17 15:13:43 -070064#if CONFIG_RAIDEN_DEBUG_SPI == 1
65 PROGRAMMER_RAIDEN_DEBUG_SPI,
66#endif
hailfinger428f6852010-07-27 22:41:39 +000067#if CONFIG_DEDIPROG == 1
68 PROGRAMMER_DEDIPROG,
69#endif
70#if CONFIG_RAYER_SPI == 1
71 PROGRAMMER_RAYER_SPI,
72#endif
hailfinger7949b652011-05-08 00:24:18 +000073#if CONFIG_NICINTEL == 1
74 PROGRAMMER_NICINTEL,
75#endif
uwe6764e922010-09-03 18:21:21 +000076#if CONFIG_NICINTEL_SPI == 1
77 PROGRAMMER_NICINTEL_SPI,
78#endif
hailfingerfb1f31f2010-12-03 14:48:11 +000079#if CONFIG_OGP_SPI == 1
80 PROGRAMMER_OGP_SPI,
81#endif
hailfinger935365d2011-02-04 21:37:59 +000082#if CONFIG_SATAMV == 1
83 PROGRAMMER_SATAMV,
84#endif
David Hendrickscebee892015-05-23 20:30:30 -070085#if CONFIG_LINUX_MTD == 1
86 PROGRAMMER_LINUX_MTD,
87#endif
uwe7df6dda2011-09-03 18:37:52 +000088#if CONFIG_LINUX_SPI == 1
89 PROGRAMMER_LINUX_SPI,
90#endif
Shiyu Sun9dde7162020-04-16 17:32:55 +100091#if CONFIG_LSPCON_I2C_SPI == 1
92 PROGRAMMER_LSPCON_I2C_SPI,
93#endif
Edward O'Callaghan97dd9262020-03-26 00:00:41 +110094#if CONFIG_REALTEK_MST_I2C_SPI == 1
95 PROGRAMMER_REALTEK_MST_I2C_SPI,
96#endif
hailfinger428f6852010-07-27 22:41:39 +000097 PROGRAMMER_INVALID /* This must always be the last entry. */
98};
99
David Hendricksba0827a2013-05-03 20:25:40 -0700100enum alias_type {
101 ALIAS_NONE = 0, /* no alias (default) */
102 ALIAS_EC, /* embedded controller */
103 ALIAS_HOST, /* chipset / PCH / SoC / etc. */
104};
105
106struct programmer_alias {
107 const char *name;
108 enum alias_type type;
109};
110
111extern struct programmer_alias *alias;
112extern struct programmer_alias aliases[];
113
Vadim Bendebury066143d2018-07-16 18:20:33 -0700114/*
115 * This function returns 'true' if current flashrom invocation is programming
116 * the EC.
117 */
118static inline int programming_ec(void) {
119 return alias && (alias->type == ALIAS_EC);
120}
121
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100122enum programmer_type {
123 PCI = 1, /* to detect uninitialized values */
124 USB,
125 OTHER,
126};
127
128struct dev_entry {
129 uint16_t vendor_id;
130 uint16_t device_id;
131 const enum test_state status;
132 const char *vendor_name;
133 const char *device_name;
134};
135
hailfinger428f6852010-07-27 22:41:39 +0000136struct programmer_entry {
hailfinger428f6852010-07-27 22:41:39 +0000137 const char *name;
Edward O'Callaghan0949b782019-11-10 23:23:20 +1100138 const enum programmer_type type;
139 union {
140 const struct dev_entry *const dev;
141 const char *const note;
142 } devs;
hailfinger428f6852010-07-27 22:41:39 +0000143
David Hendricksac1d25c2016-08-09 17:00:58 -0700144 int (*init) (void);
hailfinger428f6852010-07-27 22:41:39 +0000145
Patrick Georgi4befc162017-02-03 18:32:01 +0100146 void *(*map_flash_region) (const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000147 void (*unmap_flash_region) (void *virt_addr, size_t len);
148
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000149 void (*delay) (unsigned int usecs);
David Hendricks55cdd9c2015-11-25 14:37:26 -0800150
151 /*
152 * If set, use extra precautions such as erasing with small block sizes
153 * and verifying more rigorously. This will incur a performance penalty
154 * but is good for programming the ROM in-system on a live machine.
155 */
156 int paranoid;
hailfinger428f6852010-07-27 22:41:39 +0000157};
158
159extern const struct programmer_entry programmer_table[];
160
Edward O'Callaghanb2257cc2020-07-25 22:19:47 +1000161int programmer_init(enum programmer prog, const char *param);
David Hendricks93784b42016-08-09 17:00:38 -0700162int programmer_shutdown(void);
hailfinger428f6852010-07-27 22:41:39 +0000163
hailfinger428f6852010-07-27 22:41:39 +0000164struct bitbang_spi_master {
hailfinger428f6852010-07-27 22:41:39 +0000165 /* Note that CS# is active low, so val=0 means the chip is active. */
166 void (*set_cs) (int val);
167 void (*set_sck) (int val);
168 void (*set_mosi) (int val);
169 int (*get_miso) (void);
hailfinger12cba9a2010-09-15 00:17:37 +0000170 void (*request_bus) (void);
171 void (*release_bus) (void);
Patrick Georgie081d5d2017-03-22 21:18:18 +0100172
173 /* Length of half a clock period in usecs. */
174 unsigned int half_period;
hailfinger428f6852010-07-27 22:41:39 +0000175};
176
177#if CONFIG_INTERNAL == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000178struct pci_dev;
hailfinger428f6852010-07-27 22:41:39 +0000179struct penable {
180 uint16_t vendor_id;
181 uint16_t device_id;
Edward O'Callaghan01c39672020-05-27 19:13:26 +1000182 enum chipbustype buses;
stefanct6d836ba2011-05-26 01:35:19 +0000183 int status; /* OK=0 and NT=1 are defines only. Beware! */
hailfinger428f6852010-07-27 22:41:39 +0000184 const char *vendor_name;
185 const char *device_name;
186 int (*doit) (struct pci_dev *dev, const char *name);
187};
188
189extern const struct penable chipset_enables[];
190
hailfingere52e9f82011-05-05 07:12:40 +0000191enum board_match_phase {
192 P1,
193 P2,
194 P3
195};
196
hailfinger4640bdb2011-08-31 16:19:50 +0000197struct board_match {
hailfinger428f6852010-07-27 22:41:39 +0000198 /* Any device, but make it sensible, like the ISA bridge. */
199 uint16_t first_vendor;
200 uint16_t first_device;
201 uint16_t first_card_vendor;
202 uint16_t first_card_device;
203
204 /* Any device, but make it sensible, like
205 * the host bridge. May be NULL.
206 */
207 uint16_t second_vendor;
208 uint16_t second_device;
209 uint16_t second_card_vendor;
210 uint16_t second_card_device;
211
stefanct6d836ba2011-05-26 01:35:19 +0000212 /* Pattern to match DMI entries. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000213 const char *dmi_pattern;
214
stefanct6d836ba2011-05-26 01:35:19 +0000215 /* The vendor / part name from the coreboot table. May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000216 const char *lb_vendor;
217 const char *lb_part;
218
hailfingere52e9f82011-05-05 07:12:40 +0000219 enum board_match_phase phase;
220
hailfinger428f6852010-07-27 22:41:39 +0000221 const char *vendor_name;
222 const char *board_name;
223
224 int max_rom_decode_parallel;
225 int status;
stefanct6d836ba2011-05-26 01:35:19 +0000226 int (*enable) (void); /* May be NULL. */
hailfinger428f6852010-07-27 22:41:39 +0000227};
228
hailfinger4640bdb2011-08-31 16:19:50 +0000229extern const struct board_match board_matches[];
hailfinger428f6852010-07-27 22:41:39 +0000230
231struct board_info {
232 const char *vendor;
233 const char *name;
234 const int working;
235#ifdef CONFIG_PRINT_WIKI
236 const char *url;
237 const char *note;
238#endif
239};
240
241extern const struct board_info boards_known[];
242extern const struct board_info laptops_known[];
243#endif
244
245/* udelay.c */
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000246void myusec_delay(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000247void myusec_calibrate_delay(void);
Nikolai Artemievc40dd0e2020-07-15 15:57:55 +1000248void internal_sleep(unsigned int usecs);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000249void internal_delay(unsigned int usecs);
Nikolai Artemievdf53e852020-08-28 15:57:00 +1000250void internal_sleep(unsigned int usecs);
hailfinger428f6852010-07-27 22:41:39 +0000251
252#if NEED_PCI == 1
253/* pcidev.c */
hailfinger428f6852010-07-27 22:41:39 +0000254extern struct pci_access *pacc;
Edward O'Callaghan80aedd02019-08-02 22:36:56 +1000255int pci_init_common(void);
Patrick Georgif776a442017-03-28 21:34:33 +0200256uintptr_t pcidev_readbar(struct pci_dev *dev, int bar);
Patrick Georgi7c30fa92017-03-28 22:47:12 +0200257struct pci_dev *pcidev_init(const struct dev_entry *devs, int bar);
hailfingerf31cbdc2010-11-10 15:25:18 +0000258/* rpci_write_* are reversible writes. The original PCI config space register
259 * contents will be restored on shutdown.
260 */
mkarcher08a24552010-12-26 23:55:19 +0000261int rpci_write_byte(struct pci_dev *dev, int reg, uint8_t data);
262int rpci_write_word(struct pci_dev *dev, int reg, uint16_t data);
263int rpci_write_long(struct pci_dev *dev, int reg, uint32_t data);
hailfinger428f6852010-07-27 22:41:39 +0000264#endif
265
hailfingere20dc562011-06-09 20:06:34 +0000266#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000267/* board_enable.c */
268void w836xx_ext_enter(uint16_t port);
269void w836xx_ext_leave(uint16_t port);
270int it8705f_write_enable(uint8_t port);
271uint8_t sio_read(uint16_t port, uint8_t reg);
272void sio_write(uint16_t port, uint8_t reg, uint8_t data);
273void sio_mask(uint16_t port, uint8_t reg, uint8_t data, uint8_t mask);
hailfingere52e9f82011-05-05 07:12:40 +0000274void board_handle_before_superio(void);
275void board_handle_before_laptop(void);
hailfinger428f6852010-07-27 22:41:39 +0000276int board_flash_enable(const char *vendor, const char *part);
277
278/* chipset_enable.c */
279int chipset_flash_enable(void);
Louis Yung-Chieh Lo6b8f0462011-01-06 12:49:46 +0800280int get_target_bus_from_chipset(enum chipbustype *target_bus);
hailfinger428f6852010-07-27 22:41:39 +0000281
282/* processor_enable.c */
283int processor_flash_enable(void);
hailfingere52e9f82011-05-05 07:12:40 +0000284#endif
hailfinger428f6852010-07-27 22:41:39 +0000285
286/* physmap.c */
Patrick Georgi4befc162017-02-03 18:32:01 +0100287void *physmap(const char *descr, uintptr_t phys_addr, size_t len);
Patrick Georgi220f4b52017-03-21 16:55:04 +0100288void *rphysmap(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan64a4db22019-05-30 03:13:07 -0400289void *physmap_ro(const char *descr, uintptr_t phys_addr, size_t len);
Edward O'Callaghan0822bc22019-10-29 14:26:30 +1100290void *physmap_ro_unaligned(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000291void physunmap(void *virt_addr, size_t len);
Edward O'Callaghanb2878982019-05-30 03:44:32 -0400292void physunmap_unaligned(void *virt_addr, size_t len);
hailfingere20dc562011-06-09 20:06:34 +0000293#if CONFIG_INTERNAL == 1
hailfinger428f6852010-07-27 22:41:39 +0000294int setup_cpu_msr(int cpu);
295void cleanup_cpu_msr(void);
296
297/* cbtable.c */
Edward O'Callaghan481cce82019-05-31 15:03:50 +1000298int cb_parse_table(const char **vendor, const char **model);
Edward O'Callaghan0d105752020-09-18 12:15:41 +1000299int cb_check_image(const uint8_t *bios, unsigned int size);
Carl-Daniel Hailfingere5ec66e2016-08-03 16:10:19 -0700300void lb_vendor_dev_from_string(const char *boardstring);
hailfinger428f6852010-07-27 22:41:39 +0000301extern int partvendor_from_cbtable;
302
303/* dmi.c */
304extern int has_dmi_support;
305void dmi_init(void);
306int dmi_match(const char *pattern);
307
308/* internal.c */
hailfinger428f6852010-07-27 22:41:39 +0000309struct superio {
310 uint16_t vendor;
311 uint16_t port;
312 uint16_t model;
313};
hailfinger94e090c2011-04-27 14:34:08 +0000314extern struct superio superios[];
315extern int superio_count;
hailfinger428f6852010-07-27 22:41:39 +0000316#define SUPERIO_VENDOR_NONE 0x0
317#define SUPERIO_VENDOR_ITE 0x1
hailfingere20dc562011-06-09 20:06:34 +0000318#endif
319#if NEED_PCI == 1
Mayur Panchalf4796862019-08-05 15:46:12 +1000320struct pci_filter;
uwe922946a2011-07-13 11:22:03 +0000321struct pci_dev *pci_dev_find_vendorclass(uint16_t vendor, uint16_t devclass);
hailfinger428f6852010-07-27 22:41:39 +0000322struct pci_dev *pci_dev_find(uint16_t vendor, uint16_t device);
323struct pci_dev *pci_card_find(uint16_t vendor, uint16_t device,
324 uint16_t card_vendor, uint16_t card_device);
325#endif
Patrick Georgi2a2d67f2017-03-09 10:15:39 +0100326int rget_io_perms(void);
hailfinger428f6852010-07-27 22:41:39 +0000327#if CONFIG_INTERNAL == 1
328extern int is_laptop;
hailfingere52e9f82011-05-05 07:12:40 +0000329extern int laptop_ok;
hailfinger428f6852010-07-27 22:41:39 +0000330extern int force_boardenable;
331extern int force_boardmismatch;
332void probe_superio(void);
hailfinger94e090c2011-04-27 14:34:08 +0000333int register_superio(struct superio s);
hailfinger76bb7e92011-11-09 23:40:00 +0000334extern enum chipbustype internal_buses_supported;
David Hendricksac1d25c2016-08-09 17:00:58 -0700335int internal_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000336#endif
337
338/* hwaccess.c */
339void mmio_writeb(uint8_t val, void *addr);
340void mmio_writew(uint16_t val, void *addr);
341void mmio_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000342uint8_t mmio_readb(const void *addr);
343uint16_t mmio_readw(const void *addr);
344uint32_t mmio_readl(const void *addr);
345void mmio_readn(const void *addr, uint8_t *buf, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000346void mmio_le_writeb(uint8_t val, void *addr);
347void mmio_le_writew(uint16_t val, void *addr);
348void mmio_le_writel(uint32_t val, void *addr);
Edward O'Callaghan46b1e492019-06-02 16:04:48 +1000349uint8_t mmio_le_readb(const void *addr);
350uint16_t mmio_le_readw(const void *addr);
351uint32_t mmio_le_readl(const void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000352#define pci_mmio_writeb mmio_le_writeb
353#define pci_mmio_writew mmio_le_writew
354#define pci_mmio_writel mmio_le_writel
355#define pci_mmio_readb mmio_le_readb
356#define pci_mmio_readw mmio_le_readw
357#define pci_mmio_readl mmio_le_readl
hailfinger1e2e3442011-05-03 21:49:41 +0000358void rmmio_writeb(uint8_t val, void *addr);
359void rmmio_writew(uint16_t val, void *addr);
360void rmmio_writel(uint32_t val, void *addr);
361void rmmio_le_writeb(uint8_t val, void *addr);
362void rmmio_le_writew(uint16_t val, void *addr);
363void rmmio_le_writel(uint32_t val, void *addr);
364#define pci_rmmio_writeb rmmio_le_writeb
365#define pci_rmmio_writew rmmio_le_writew
366#define pci_rmmio_writel rmmio_le_writel
367void rmmio_valb(void *addr);
368void rmmio_valw(void *addr);
369void rmmio_vall(void *addr);
hailfinger428f6852010-07-27 22:41:39 +0000370
hailfinger428f6852010-07-27 22:41:39 +0000371/* dummyflasher.c */
372#if CONFIG_DUMMY == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700373int dummy_init(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100374void *dummy_map(const char *descr, uintptr_t phys_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000375void dummy_unmap(void *virt_addr, size_t len);
hailfinger428f6852010-07-27 22:41:39 +0000376#endif
377
378/* nic3com.c */
379#if CONFIG_NIC3COM == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700380int nic3com_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100381extern const struct dev_entry nics_3com[];
hailfinger428f6852010-07-27 22:41:39 +0000382#endif
383
384/* gfxnvidia.c */
385#if CONFIG_GFXNVIDIA == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700386int gfxnvidia_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100387extern const struct dev_entry gfx_nvidia[];
hailfinger428f6852010-07-27 22:41:39 +0000388#endif
389
390/* drkaiser.c */
391#if CONFIG_DRKAISER == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700392int drkaiser_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100393extern const struct dev_entry drkaiser_pcidev[];
hailfinger428f6852010-07-27 22:41:39 +0000394#endif
395
396/* nicrealtek.c */
397#if CONFIG_NICREALTEK == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700398int nicrealtek_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100399extern const struct dev_entry nics_realtek[];
hailfinger428f6852010-07-27 22:41:39 +0000400#endif
401
402/* nicnatsemi.c */
403#if CONFIG_NICNATSEMI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700404int nicnatsemi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100405extern const struct dev_entry nics_natsemi[];
hailfinger428f6852010-07-27 22:41:39 +0000406#endif
407
hailfinger7949b652011-05-08 00:24:18 +0000408/* nicintel.c */
409#if CONFIG_NICINTEL == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700410int nicintel_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100411extern const struct dev_entry nics_intel[];
hailfinger7949b652011-05-08 00:24:18 +0000412#endif
413
uwe6764e922010-09-03 18:21:21 +0000414/* nicintel_spi.c */
415#if CONFIG_NICINTEL_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700416int nicintel_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100417extern const struct dev_entry nics_intel_spi[];
uwe6764e922010-09-03 18:21:21 +0000418#endif
419
hailfingerfb1f31f2010-12-03 14:48:11 +0000420/* ogp_spi.c */
421#if CONFIG_OGP_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700422int ogp_spi_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100423extern const struct dev_entry ogp_spi[];
hailfingerfb1f31f2010-12-03 14:48:11 +0000424#endif
425
hailfinger935365d2011-02-04 21:37:59 +0000426/* satamv.c */
427#if CONFIG_SATAMV == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700428int satamv_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100429extern const struct dev_entry satas_mv[];
hailfinger935365d2011-02-04 21:37:59 +0000430#endif
431
hailfinger428f6852010-07-27 22:41:39 +0000432/* satasii.c */
433#if CONFIG_SATASII == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700434int satasii_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100435extern const struct dev_entry satas_sii[];
hailfinger428f6852010-07-27 22:41:39 +0000436#endif
437
438/* atahpt.c */
439#if CONFIG_ATAHPT == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700440int atahpt_init(void);
Patrick Georgi8ae16572017-03-09 15:59:25 +0100441extern const struct dev_entry ata_hpt[];
hailfinger428f6852010-07-27 22:41:39 +0000442#endif
443
444/* ft2232_spi.c */
hailfinger888410e2010-07-29 15:54:53 +0000445#if CONFIG_FT2232_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700446int ft2232_spi_init(void);
Nikolai Artemievc347a852020-04-29 12:17:08 +1000447extern const struct dev_entry devs_ft2232spi[];
hailfinger888410e2010-07-29 15:54:53 +0000448#endif
hailfinger428f6852010-07-27 22:41:39 +0000449
450/* rayer_spi.c */
451#if CONFIG_RAYER_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700452int rayer_spi_init(void);
hailfinger428f6852010-07-27 22:41:39 +0000453#endif
454
455/* bitbang_spi.c */
Craig Hesling65eb8812019-08-01 09:33:56 -0700456int register_spi_bitbang_master(const struct bitbang_spi_master *master);
David Hendricksac1d25c2016-08-09 17:00:58 -0700457int bitbang_spi_shutdown(const struct bitbang_spi_master *master);
hailfinger428f6852010-07-27 22:41:39 +0000458
459/* buspirate_spi.c */
hailfingere20dc562011-06-09 20:06:34 +0000460#if CONFIG_BUSPIRATE_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700461int buspirate_spi_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000462#endif
hailfinger428f6852010-07-27 22:41:39 +0000463
Anton Staafb2647882014-09-17 15:13:43 -0700464/* raiden_debug_spi.c */
465#if CONFIG_RAIDEN_DEBUG_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700466int raiden_debug_spi_init(void);
Brian J. Nemecb42d6c12020-07-23 03:07:38 -0700467extern const struct dev_entry devs_raiden[];
Anton Staafb2647882014-09-17 15:13:43 -0700468#endif
469
David Hendrickscebee892015-05-23 20:30:30 -0700470/* linux_mtd.c */
471#if CONFIG_LINUX_MTD == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700472int linux_mtd_init(void);
David Hendrickscebee892015-05-23 20:30:30 -0700473#endif
474
uwe7df6dda2011-09-03 18:37:52 +0000475/* linux_spi.c */
476#if CONFIG_LINUX_SPI == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700477int linux_spi_init(void);
uwe7df6dda2011-09-03 18:37:52 +0000478#endif
479
hailfinger428f6852010-07-27 22:41:39 +0000480/* dediprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000481#if CONFIG_DEDIPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700482int dediprog_init(void);
hailfingere20dc562011-06-09 20:06:34 +0000483#endif
hailfinger428f6852010-07-27 22:41:39 +0000484
485/* flashrom.c */
486struct decode_sizes {
487 uint32_t parallel;
488 uint32_t lpc;
489 uint32_t fwh;
490 uint32_t spi;
491};
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000492// FIXME: These need to be local, not global
hailfinger428f6852010-07-27 22:41:39 +0000493extern struct decode_sizes max_rom_decode;
494extern int programmer_may_write;
495extern unsigned long flashbase;
hailfinger428f6852010-07-27 22:41:39 +0000496int check_max_decode(enum chipbustype buses, uint32_t size);
stefanct52700282011-06-26 17:38:17 +0000497char *extract_programmer_param(const char *param_name);
hailfinger428f6852010-07-27 22:41:39 +0000498
hailfinger428f6852010-07-27 22:41:39 +0000499/* spi.c */
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100500extern const int spi_master_count;
mkarcher8fb57592011-05-11 17:07:02 +0000501
502#define MAX_DATA_UNSPECIFIED 0
503#define MAX_DATA_READ_UNLIMITED 64 * 1024
504#define MAX_DATA_WRITE_UNLIMITED 256
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000505
506#define SPI_MASTER_4BA (1U << 0) /**< Can handle 4-byte addresses */
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100507#define SPI_MASTER_NO_4BA_MODES (1U << 1) /**< Compatibility modes (i.e. extended address
508 register, 4BA mode switch) don't work */
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000509
Patrick Georgif4f1e2f2017-03-10 17:38:40 +0100510struct spi_master {
Edward O'Callaghana6673bd2019-06-24 15:22:28 +1000511 uint32_t features;
stefanctc5eb8a92011-11-23 09:13:48 +0000512 unsigned int max_data_read;
513 unsigned int max_data_write;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700514 int (*command)(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000515 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700516 int (*multicommand)(const struct flashctx *flash, struct spi_command *cmds);
hailfinger428f6852010-07-27 22:41:39 +0000517
Patrick Georgie39d6442017-03-22 21:23:35 +0100518 /* Optimized functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700519 int (*read)(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100520 int (*write_256)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan9cf8b7c2020-04-15 12:40:45 +1000521 int (*write_aai)(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
522 const void *data;
hailfinger428f6852010-07-27 22:41:39 +0000523};
524
Craig Hesling65eb8812019-08-01 09:33:56 -0700525extern const struct spi_master *spi_master;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700526int default_spi_send_command(const struct flashctx *flash, unsigned int writecnt, unsigned int readcnt,
hailfinger428f6852010-07-27 22:41:39 +0000527 const unsigned char *writearr, unsigned char *readarr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700528int default_spi_send_multicommand(const struct flashctx *flash, struct spi_command *cmds);
529int default_spi_read(struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100530int default_spi_write_256(struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Edward O'Callaghan20ba6152019-08-26 23:21:09 +1000531int register_spi_master(const struct spi_master *programmer);
hailfinger428f6852010-07-27 22:41:39 +0000532
Edward O'Callaghanea053772019-08-13 10:32:30 +1000533/* The following enum is needed by ich_descriptor_tool and ich* code as well as in chipset_enable.c. */
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000534enum ich_chipset {
stefanctc035c192011-11-06 23:51:09 +0000535 CHIPSET_ICH_UNKNOWN,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000536 CHIPSET_ICH,
537 CHIPSET_ICH2345,
Edward O'Callaghanea053772019-08-13 10:32:30 +1000538 CHIPSET_ICH6,
Edward O'Callaghan9ff09132019-09-04 13:48:46 +1000539 CHIPSET_POULSBO, /* SCH U* */
540 CHIPSET_TUNNEL_CREEK, /* Atom E6xx */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000541 CHIPSET_CENTERTON, /* Atom S1220 S1240 S1260 */
Edward O'Callaghanea053772019-08-13 10:32:30 +1000542 CHIPSET_ICH7,
stefanctc035c192011-11-06 23:51:09 +0000543 CHIPSET_ICH8,
544 CHIPSET_ICH9,
545 CHIPSET_ICH10,
546 CHIPSET_5_SERIES_IBEX_PEAK,
547 CHIPSET_6_SERIES_COUGAR_POINT,
Duncan Laurie32e60552013-02-28 09:42:07 -0800548 CHIPSET_7_SERIES_PANTHER_POINT,
549 CHIPSET_8_SERIES_LYNX_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000550 CHIPSET_BAYTRAIL, /* Actually all with Silvermont architecture: Bay Trail, Avoton/Rangeley */
Duncan Laurie32e60552013-02-28 09:42:07 -0800551 CHIPSET_8_SERIES_LYNX_POINT_LP,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000552 CHIPSET_8_SERIES_WELLSBURG,
Duncan Laurie9bd2af82014-05-12 10:17:38 -0700553 CHIPSET_9_SERIES_WILDCAT_POINT,
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000554 CHIPSET_9_SERIES_WILDCAT_POINT_LP,
555 CHIPSET_100_SERIES_SUNRISE_POINT, /* also 6th/7th gen Core i/o (LP) variants */
Edward O'Callaghanc8e0a112020-05-26 21:38:37 +1000556 CHIPSET_C620_SERIES_LEWISBURG,
557 CHIPSET_300_SERIES_CANNON_POINT,
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000558 CHIPSET_APOLLO_LAKE,
stefanctc035c192011-11-06 23:51:09 +0000559};
560
Edward O'Callaghan595c4382020-07-29 10:44:59 +1000561
Edward O'Callaghanea053772019-08-13 10:32:30 +1000562/* ichspi.c */
Stefan Tauner34f6f5a2016-08-03 11:20:38 -0700563#if CONFIG_INTERNAL == 1
Vadim Bendebury622128c2018-06-21 15:50:28 -0700564
565/*
566 * This global variable is used to communicate the type of ICH found on the
567 * device. When running on non-intel platforms default value of
568 * CHIPSET_ICH_UNKNOWN is used.
569*/
Edward O'Callaghane3e30562019-09-03 13:10:58 +1000570extern enum ich_chipset g_ich_generation;
Vadim Bendebury066143d2018-07-16 18:20:33 -0700571
Edward O'Callaghanbb51dcc2020-05-27 12:22:55 +1000572int ich_init_spi(void *spibar, enum ich_chipset ich_generation);
Edward O'Callaghan3300e4e2019-10-03 13:20:09 +1000573int via_init_spi(uint32_t mmio_base);
hailfinger428f6852010-07-27 22:41:39 +0000574
Rong Changaaa1acf2012-06-21 19:21:18 +0800575/* ene_lpc.c */
Victor Ding7fd63dc2020-08-19 23:03:23 +1000576int ene_probe_spi_flash();
ivy_jian8e0c4e52017-08-23 09:17:56 +0800577/* amd_imc.c */
578int amd_imc_shutdown(struct pci_dev *dev);
Rong Changaaa1acf2012-06-21 19:21:18 +0800579
hailfinger2b46a862011-02-28 23:58:15 +0000580/* it85spi.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700581int it85xx_spi_init(struct superio s);
582int it8518_spi_init(struct superio s);
hailfinger2b46a862011-02-28 23:58:15 +0000583
hailfinger428f6852010-07-27 22:41:39 +0000584/* it87spi.c */
585void enter_conf_mode_ite(uint16_t port);
586void exit_conf_mode_ite(uint16_t port);
hailfinger94e090c2011-04-27 14:34:08 +0000587void probe_superio_ite(void);
David Hendricksac1d25c2016-08-09 17:00:58 -0700588int init_superio_ite(void);
hailfinger428f6852010-07-27 22:41:39 +0000589
hailfingere20dc562011-06-09 20:06:34 +0000590/* mcp6x_spi.c */
591int mcp6x_spi_init(int want_spi);
592
David Hendricks46d32e32011-01-19 16:01:52 -0800593/* mec1308.c */
Victor Dinga2c921c2020-08-18 18:55:20 +1000594int mec1308_probe_spi_flash();
David Hendricks46d32e32011-01-19 16:01:52 -0800595
hailfinger428f6852010-07-27 22:41:39 +0000596/* sb600spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000597int sb600_probe_spi(struct pci_dev *dev);
hailfinger428f6852010-07-27 22:41:39 +0000598
599/* wbsio_spi.c */
hailfinger428f6852010-07-27 22:41:39 +0000600int wbsio_check_for_spi(void);
hailfinger428f6852010-07-27 22:41:39 +0000601#endif
602
hailfingerfe7cd9e2011-11-04 21:35:26 +0000603/* opaque.c */
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000604struct opaque_master {
hailfingerfe7cd9e2011-11-04 21:35:26 +0000605 int max_data_read;
606 int max_data_write;
Edward O'Callaghan929b6382020-05-15 12:47:24 +1000607 /* Specific functions for this master */
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700608 int (*probe) (struct flashctx *flash);
609 int (*read) (struct flashctx *flash, uint8_t *buf, unsigned int start, unsigned int len);
Patrick Georgiab8353e2017-02-03 18:32:01 +0100610 int (*write) (struct flashctx *flash, const uint8_t *buf, unsigned int start, unsigned int len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700611 int (*erase) (struct flashctx *flash, unsigned int blockaddr, unsigned int blocklen);
612 uint8_t (*read_status) (const struct flashctx *flash);
613 int (*write_status) (const struct flashctx *flash, int status);
Duncan Laurie25a4ca22019-04-25 12:08:52 -0700614 int (*check_access) (const struct flashctx *flash, unsigned int start, unsigned int len, int read);
David Hendricks5d481e12012-05-24 14:14:14 -0700615 const void *data;
hailfingerfe7cd9e2011-11-04 21:35:26 +0000616};
Craig Hesling65eb8812019-08-01 09:33:56 -0700617extern struct opaque_master *opaque_master;
618void register_opaque_master(struct opaque_master *pgm);
hailfingerfe7cd9e2011-11-04 21:35:26 +0000619
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700620/* programmer.c */
621int noop_shutdown(void);
Patrick Georgi4befc162017-02-03 18:32:01 +0100622void *fallback_map(const char *descr, uintptr_t phys_addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700623void fallback_unmap(void *virt_addr, size_t len);
David Hendricksac1d25c2016-08-09 17:00:58 -0700624uint8_t noop_chip_readb(const struct flashctx *flash, const chipaddr addr);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700625void noop_chip_writeb(const struct flashctx *flash, uint8_t val, chipaddr addr);
626void fallback_chip_writew(const struct flashctx *flash, uint16_t val, chipaddr addr);
627void fallback_chip_writel(const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100628void fallback_chip_writen(const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700629uint16_t fallback_chip_readw(const struct flashctx *flash, const chipaddr addr);
630uint32_t fallback_chip_readl(const struct flashctx *flash, const chipaddr addr);
631void fallback_chip_readn(const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Patrick Georgi0a9533a2017-02-03 19:28:38 +0100632struct par_master {
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700633 void (*chip_writeb) (const struct flashctx *flash, uint8_t val, chipaddr addr);
634 void (*chip_writew) (const struct flashctx *flash, uint16_t val, chipaddr addr);
635 void (*chip_writel) (const struct flashctx *flash, uint32_t val, chipaddr addr);
Stuart langleyc98e43f2020-03-26 20:27:36 +1100636 void (*chip_writen) (const struct flashctx *flash, const uint8_t *buf, chipaddr addr, size_t len);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700637 uint8_t (*chip_readb) (const struct flashctx *flash, const chipaddr addr);
638 uint16_t (*chip_readw) (const struct flashctx *flash, const chipaddr addr);
639 uint32_t (*chip_readl) (const struct flashctx *flash, const chipaddr addr);
640 void (*chip_readn) (const struct flashctx *flash, uint8_t *buf, const chipaddr addr, size_t len);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000641 const void *data;
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700642};
Craig Hesling65eb8812019-08-01 09:33:56 -0700643extern const struct par_master *par_master;
644void register_par_master(const struct par_master *pgm, const enum chipbustype buses);
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000645struct registered_master {
646 enum chipbustype buses_supported;
647 union {
648 struct par_master par;
649 struct spi_master spi;
Edward O'Callaghanabd30192019-05-14 15:58:19 +1000650 struct opaque_master opaque;
Edward O'Callaghan20596a82019-06-13 14:47:03 +1000651 };
652};
653extern struct registered_master registered_masters[];
654extern int registered_master_count;
655int register_master(const struct registered_master *mst);
Souvik Ghoshd75cd672016-06-17 14:21:39 -0700656
hailfinger428f6852010-07-27 22:41:39 +0000657/* serprog.c */
hailfingere20dc562011-06-09 20:06:34 +0000658#if CONFIG_SERPROG == 1
David Hendricksac1d25c2016-08-09 17:00:58 -0700659int serprog_init(void);
Edward O'Callaghan8ebbd502019-09-03 15:11:02 +1000660void serprog_delay(unsigned int usecs);
hailfingere20dc562011-06-09 20:06:34 +0000661#endif
hailfinger428f6852010-07-27 22:41:39 +0000662
663/* serial.c */
Kangheui Won0c485a72019-09-10 14:27:04 +1000664#if IS_WINDOWS
hailfinger428f6852010-07-27 22:41:39 +0000665typedef HANDLE fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000666#define SER_INV_FD INVALID_HANDLE_VALUE
hailfinger428f6852010-07-27 22:41:39 +0000667#else
668typedef int fdtype;
Kangheui Won0c485a72019-09-10 14:27:04 +1000669#define SER_INV_FD -1
hailfinger428f6852010-07-27 22:41:39 +0000670#endif
671
David Hendricksc801adb2010-12-09 16:58:56 -0800672/* wpce775x.c */
David Hendricksac1d25c2016-08-09 17:00:58 -0700673int wpce775x_probe_spi_flash(const char *name);
David Hendricksc801adb2010-12-09 16:58:56 -0800674
Simon Glasscd597032013-05-23 17:18:44 -0700675/**
676 * Probe the Google Chrome OS EC device
677 *
678 * @return 0 if found correct, non-zero if not found or error
679 */
David Hendricksac1d25c2016-08-09 17:00:58 -0700680int cros_ec_probe_dev(void);
Simon Glasscd597032013-05-23 17:18:44 -0700681
David Hendricksac1d25c2016-08-09 17:00:58 -0700682int cros_ec_need_2nd_pass(void);
683int cros_ec_finish(void);
684int cros_ec_prepare(uint8_t *image, int size);
Louis Yung-Chieh Loedb0cba2011-12-09 17:06:54 +0800685
hailfinger428f6852010-07-27 22:41:39 +0000686void sp_flush_incoming(void);
Kangheui Won0c485a72019-09-10 14:27:04 +1000687fdtype sp_openserport(char *dev, int baud);
hailfinger428f6852010-07-27 22:41:39 +0000688extern fdtype sp_fd;
Kangheui Won0c485a72019-09-10 14:27:04 +1000689int serialport_config(fdtype fd, int baud);
dhendrix0ffc2eb2011-06-14 01:35:36 +0000690int serialport_shutdown(void *data);
Kangheui Won0c485a72019-09-10 14:27:04 +1000691int serialport_write(const unsigned char *buf, unsigned int writecnt);
692int serialport_write_nonblock(const unsigned char *buf, unsigned int writecnt, unsigned int timeout, unsigned int *really_wrote);
hailfinger428f6852010-07-27 22:41:39 +0000693int serialport_read(unsigned char *buf, unsigned int readcnt);
Kangheui Won0c485a72019-09-10 14:27:04 +1000694int serialport_read_nonblock(unsigned char *c, unsigned int readcnt, unsigned int timeout, unsigned int *really_read);
695
696/* Serial port/pin mapping:
697
698 1 CD <-
699 2 RXD <-
700 3 TXD ->
701 4 DTR ->
702 5 GND --
703 6 DSR <-
704 7 RTS ->
705 8 CTS <-
706 9 RI <-
707*/
708enum SP_PIN {
709 PIN_CD = 1,
710 PIN_RXD,
711 PIN_TXD,
712 PIN_DTR,
713 PIN_GND,
714 PIN_DSR,
715 PIN_RTS,
716 PIN_CTS,
717 PIN_RI,
718};
719
720void sp_set_pin(enum SP_PIN pin, int val);
721int sp_get_pin(enum SP_PIN pin);
722
Edward O'Callaghandaf990f2019-11-11 14:57:13 +1100723/* spi_master feature checks */
724static inline bool spi_master_4ba(const struct flashctx *const flash)
725{
726 return flash->mst->buses_supported & BUS_SPI &&
727 flash->mst->spi.features & SPI_MASTER_4BA;
728}
729static inline bool spi_master_no_4ba_modes(const struct flashctx *const flash)
730{
731 return flash->mst->buses_supported & BUS_SPI &&
732 flash->mst->spi.features & SPI_MASTER_NO_4BA_MODES;
733}
hailfinger428f6852010-07-27 22:41:39 +0000734
Edward O'Callaghana88395f2019-02-27 18:44:04 +1100735/* usbdev.c */
736struct libusb_device_handle;
737struct libusb_context;
738struct libusb_device_handle *usb_dev_get_by_vid_pid_serial(
739 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, const char *serialno);
740struct libusb_device_handle *usb_dev_get_by_vid_pid_number(
741 struct libusb_context *usb_ctx, uint16_t vid, uint16_t pid, unsigned int num);
742
Shiyu Sun9dde7162020-04-16 17:32:55 +1000743/* lspcon_i2c_spi.c */
744#if CONFIG_LSPCON_I2C_SPI == 1
745int lspcon_i2c_spi_init(void);
746#endif
747
Edward O'Callaghan97dd9262020-03-26 00:00:41 +1100748/* realtek_mst_i2c_spi.c */
749#if CONFIG_REALTEK_MST_I2C_SPI == 1
750int realtek_mst_i2c_spi_init(void);
751#endif
752
hailfinger428f6852010-07-27 22:41:39 +0000753#endif /* !__PROGRAMMER_H__ */