blob: c320f90606a1ffc07a07d6c81dbf320f0c7926e4 [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
H. Peter Anvina4835d42008-05-20 14:21:29 -070022#include "tables.h"
23#include "regdis.h"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000024
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin62cb6062007-09-11 22:44:03 +000039/*
40 * Prefix information
41 */
42struct prefix_info {
43 uint8_t osize; /* Operand size */
44 uint8_t asize; /* Address size */
45 uint8_t osp; /* Operand size prefix present */
46 uint8_t asp; /* Address size prefix present */
47 uint8_t rep; /* Rep prefix present */
48 uint8_t seg; /* Segment override prefix present */
49 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070050 uint8_t vex[3]; /* VEX prefix present */
51 uint8_t vex_m; /* VEX.M field */
52 uint8_t vex_v;
53 uint8_t vex_lp; /* VEX.LP fields */
54 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000055};
56
H. Peter Anvin0ee01422007-04-16 01:18:30 +000057#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080058#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059/* Littleendian CPU which can handle unaligned references */
60#define getu16(x) (*(uint16_t *)(x))
61#define getu32(x) (*(uint32_t *)(x))
62#define getu64(x) (*(uint64_t *)(x))
63#else
64static uint16_t getu16(uint8_t *data)
65{
66 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
67}
68static uint32_t getu32(uint8_t *data)
69{
70 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
71}
72static uint64_t getu64(uint8_t *data)
73{
74 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
75}
76#endif
77
78#define gets8(x) ((int8_t)getu8(x))
79#define gets16(x) ((int16_t)getu16(x))
80#define gets32(x) ((int32_t)getu32(x))
81#define gets64(x) ((int64_t)getu64(x))
82
83/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000084static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000085{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070086 if (!(regflags & (REGISTER|REGMEM)))
87 return 0; /* Registers not permissible?! */
88
89 regflags |= REGISTER;
90
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000091 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000092 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000097 if (!(REG_RAX & ~regflags))
98 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +000099 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000100 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000101 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000103 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000105 if (!(REG_RDX & ~regflags))
106 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000107 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000108 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000113 if (!(REG_RCX & ~regflags))
114 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000115 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000116 return R_ST0;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700117 if (!(XMM0 & ~regflags))
118 return R_XMM0;
119 if (!(YMM0 & ~regflags))
120 return R_YMM0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000121 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000122 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000123 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000124 return (regval == 0 || regval == 2
H. Peter Anvina4835d42008-05-20 14:21:29 -0700125 || regval == 3 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000126 if (!(REG_FSGS & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700127 return (regval == 4 || regval == 5 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128 if (!(REG_SEG67 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700129 return (regval == 6 || regval == 7 ? nasm_rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000130
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000131 /* All the entries below look up regval in an 16-entry array */
132 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000133 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000134
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700135 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000136 if (rex & REX_P)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700137 return nasm_rd_reg8_rex[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000138 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700139 return nasm_rd_reg8[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG16 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700142 return nasm_rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG32 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700144 return nasm_rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700145 if (!(REG64 & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700146 return nasm_rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_SREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700148 return nasm_rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_CREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700150 return nasm_rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000151 if (!(REG_DREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700152 return nasm_rd_dreg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000153 if (!(REG_TREG & ~regflags)) {
154 if (rex & REX_P)
155 return 0; /* TR registers are ill-defined with rex */
H. Peter Anvina4835d42008-05-20 14:21:29 -0700156 return nasm_rd_treg[regval];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(FPUREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700159 return nasm_rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000160 if (!(MMXREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700161 return nasm_rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000162 if (!(XMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700163 return nasm_rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700164 if (!(YMMREG & ~regflags))
H. Peter Anvina4835d42008-05-20 14:21:29 -0700165 return nasm_rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000167 return 0;
168}
169
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700171 * Process a DREX suffix
172 */
173static uint8_t *do_drex(uint8_t *data, insn *ins)
174{
175 uint8_t drex = *data++;
176 operand *dst = &ins->oprs[ins->drexdst];
177
178 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
179 return NULL; /* OC0 mismatch */
180 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700181
H. Peter Anvin7786c362007-09-17 18:45:44 -0700182 dst->segment = SEG_RMREG;
183 dst->basereg = drex >> 4;
184 return data;
185}
186
187
188/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000189 * Process an effective address (ModRM) specification.
190 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000191static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700192 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000193{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000194 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700195 int rex;
196 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000197
198 mod = (modrm >> 6) & 03;
199 rm = modrm & 07;
200
H. Peter Anvin7786c362007-09-17 18:45:44 -0700201 if (mod != 3 && rm == 4 && asize != 16)
202 sib = *data++;
203
204 if (ins->rex & REX_D) {
205 data = do_drex(data, ins);
206 if (!data)
207 return NULL;
208 }
209 rex = ins->rex;
210
H. Peter Anvine2c80182005-01-15 22:15:51 +0000211 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000212 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000213 op->segment |= SEG_RMREG;
214 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000215 }
216
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700217 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000218 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000219
220 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000221 /*
222 * <mod> specifies the displacement size (none, byte or
223 * word), and <rm> specifies the register combination.
224 * Exception: mod=0,rm=6 does not specify [BP] as one might
225 * expect, but instead specifies [disp16].
226 */
227 op->indexreg = op->basereg = -1;
228 op->scale = 1; /* always, in 16 bits */
229 switch (rm) {
230 case 0:
231 op->basereg = R_BX;
232 op->indexreg = R_SI;
233 break;
234 case 1:
235 op->basereg = R_BX;
236 op->indexreg = R_DI;
237 break;
238 case 2:
239 op->basereg = R_BP;
240 op->indexreg = R_SI;
241 break;
242 case 3:
243 op->basereg = R_BP;
244 op->indexreg = R_DI;
245 break;
246 case 4:
247 op->basereg = R_SI;
248 break;
249 case 5:
250 op->basereg = R_DI;
251 break;
252 case 6:
253 op->basereg = R_BP;
254 break;
255 case 7:
256 op->basereg = R_BX;
257 break;
258 }
259 if (rm == 6 && mod == 0) { /* special case */
260 op->basereg = -1;
261 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700262 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000263 mod = 2; /* fake disp16 */
264 }
265 switch (mod) {
266 case 0:
267 op->segment |= SEG_NODISP;
268 break;
269 case 1:
270 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000271 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000272 break;
273 case 2:
274 op->segment |= SEG_DISP16;
275 op->offset = *data++;
276 op->offset |= ((unsigned)*data++) << 8;
277 break;
278 }
279 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000280 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000281 /*
282 * Once again, <mod> specifies displacement size (this time
283 * none, byte or *dword*), while <rm> specifies the base
284 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000285 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
286 * and RIP-relative addressing in 64-bit mode.
287 *
288 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000289 * indicates not a single base register, but instead the
290 * presence of a SIB byte...
291 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 int a64 = asize == 64;
293
H. Peter Anvine2c80182005-01-15 22:15:51 +0000294 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000295
296 if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700297 op->basereg = nasm_rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000298 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700299 op->basereg = nasm_rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000303 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000304 op->segment |= SEG_RELATIVE;
305 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000306 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000307
308 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700309 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310
311 op->basereg = -1;
312 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000313 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000314
H. Peter Anvine2c80182005-01-15 22:15:51 +0000315 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700316 scale = (sib >> 6) & 03;
317 index = (sib >> 3) & 07;
318 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000319
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000321
H. Peter Anvin83b2e4f2008-08-20 09:42:47 -0700322 if (index == 4 && !(rex & REX_X))
323 op->indexreg = -1; /* ESP/RSP cannot be an index */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000324 else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700325 op->indexreg = nasm_rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000326 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700327 op->indexreg = nasm_rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000328
329 if (base == 5 && mod == 0) {
330 op->basereg = -1;
331 mod = 2; /* Fake disp32 */
332 } else if (a64)
H. Peter Anvina4835d42008-05-20 14:21:29 -0700333 op->basereg = nasm_rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000334 else
H. Peter Anvina4835d42008-05-20 14:21:29 -0700335 op->basereg = nasm_rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000336
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800337 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700338 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000339 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000340
H. Peter Anvine2c80182005-01-15 22:15:51 +0000341 switch (mod) {
342 case 0:
343 op->segment |= SEG_NODISP;
344 break;
345 case 1:
346 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347 op->offset = gets8(data);
348 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000349 break;
350 case 2:
351 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800352 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000353 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000354 break;
355 }
356 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000357 }
358}
359
360/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000361 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000362 * stream in data. Return the number of bytes matched if so.
363 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800364#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
365
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000366static int matches(const struct itemplate *t, uint8_t *data,
367 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000368{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000369 uint8_t *r = (uint8_t *)(t->code);
370 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700371 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000372 enum prefixes drep = 0;
373 uint8_t lock = prefix->lock;
374 int osize = prefix->osize;
375 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800376 int i, c;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700377 int op1, op2;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700378 struct operand *opx, *opy;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700379 uint8_t opex = 0;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800380 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700381 bool vex_ok = false;
H. Peter Anvin94352832008-05-26 12:03:55 -0700382 int regmask = (segsize == 64) ? 15 : 7;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000383
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700384 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700385 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700386 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
387 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000388 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000389 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800390 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000391
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000392 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700393 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000394
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000395 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000396 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000397 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000398 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000399
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800400 while ((c = *r++) != 0) {
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700401 op1 = (c & 3) + ((opex & 1) << 2);
402 op2 = ((c >> 3) & 3) + ((opex & 2) << 1);
403 opx = &ins->oprs[op1];
H. Peter Anvin92d36122008-10-25 00:42:51 -0700404 opy = &ins->oprs[op2];
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700405 opex = 0;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800406
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800407 switch (c) {
408 case 01:
409 case 02:
410 case 03:
H. Peter Anvindcffe4b2008-10-10 22:10:31 -0700411 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000412 while (c--)
413 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700414 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800415 break;
416
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700417 case 05:
418 case 06:
419 case 07:
420 opex = c;
421 break;
422
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800423 case4(010):
424 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000425 int t = *r++, d = *data++;
426 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700427 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000428 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800429 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000430 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800431 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000432 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800433 break;
434 }
435
436 case4(014):
H. Peter Anvinc1377e92008-10-06 23:40:31 -0700437 case4(0274):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800438 opx->offset = (int8_t)*data++;
439 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800440 break;
441
442 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800443 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800444 break;
445
446 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800447 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800448 break;
449
450 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800451 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000452 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800453 break;
454
455 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000456 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800457 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000458 data += 4;
459 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800460 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000461 data += 2;
462 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000463 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800464 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800465 break;
466
467 case4(040):
H. Peter Anvin588df782008-10-07 10:05:10 -0700468 case4(0254):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800469 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000470 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800471 break;
472
473 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000474 switch (asize) {
475 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800476 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000477 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800478 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800479 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000480 break;
481 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800482 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000483 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800484 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800485 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000486 break;
487 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800488 opx->offset = getu64(data);
489 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000490 data += 8;
491 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000492 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800493 break;
494
495 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800496 opx->offset = gets8(data++);
497 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800498 break;
499
500 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800501 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000502 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800503 break;
504
505 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800506 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000507 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800508 opx->segment |= SEG_RELATIVE;
509 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800510 break;
511
512 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800513 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000514 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800515 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000516 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800517 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000518 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800519 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000520 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800521 opx->segment &= ~SEG_64BIT;
522 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700523 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000524 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800525 opx->type =
526 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000527 | ((osize == 16) ? BITS16 : BITS32);
528 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800529 break;
530
531 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800532 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000533 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800534 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800535 break;
536
537 case4(0100):
538 case4(0110):
539 case4(0120):
540 case4(0130):
541 {
542 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800543 opx->segment |= SEG_RMREG;
H. Peter Anvin92d36122008-10-25 00:42:51 -0700544 data = do_ea(data, modrm, asize, segsize, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700545 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700546 return false;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700547 opx->basereg = ((modrm >> 3) & 7) + (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800548 break;
549 }
550
551 case4(0140):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700552 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800553 opx->offset = gets8(data);
554 data++;
555 } else {
556 opx->offset = getu16(data);
557 data += 2;
558 }
559 break;
560
561 case4(0144):
562 case4(0154):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700563 s_field_for = (*data & 0x02) ? op1 : -1;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800564 if ((*data++ & ~0x02) != *r++)
565 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800566 break;
567
568 case4(0150):
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700569 if (s_field_for == op1) {
H. Peter Anvina30cc072007-11-18 21:55:26 -0800570 opx->offset = gets8(data);
571 data++;
572 } else {
573 opx->offset = getu32(data);
574 data += 4;
575 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800576 break;
577
578 case4(0160):
579 ins->rex |= REX_D;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700580 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800581 break;
582
583 case4(0164):
584 ins->rex |= REX_D|REX_OC;
H. Peter Anvin941fcbb2008-10-15 11:51:24 -0700585 ins->drexdst = op1;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800586 break;
587
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800588 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700589 data = do_drex(data, ins);
590 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700591 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800592 break;
593
H. Peter Anvind85d2502008-05-04 17:53:31 -0700594 case 0172:
595 {
596 uint8_t ximm = *data++;
597 c = *r++;
H. Peter Anvin94352832008-05-26 12:03:55 -0700598 ins->oprs[c >> 3].basereg = (ximm >> 4) & regmask;
H. Peter Anvind85d2502008-05-04 17:53:31 -0700599 ins->oprs[c >> 3].segment |= SEG_RMREG;
600 ins->oprs[c & 7].offset = ximm & 15;
601 }
602 break;
603
H. Peter Anvind58656f2008-05-06 20:11:14 -0700604 case 0173:
605 {
606 uint8_t ximm = *data++;
607 c = *r++;
608
609 if ((c ^ ximm) & 15)
610 return false;
611
H. Peter Anvin94352832008-05-26 12:03:55 -0700612 ins->oprs[c >> 4].basereg = (ximm >> 4) & regmask;
H. Peter Anvind58656f2008-05-06 20:11:14 -0700613 ins->oprs[c >> 4].segment |= SEG_RMREG;
614 }
615 break;
616
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700617 case 0174:
618 {
619 uint8_t ximm = *data++;
620 c = *r++;
621
H. Peter Anvin94352832008-05-26 12:03:55 -0700622 ins->oprs[c].basereg = (ximm >> 4) & regmask;
H. Peter Anvin52dc3532008-05-20 19:29:04 -0700623 ins->oprs[c].segment |= SEG_RMREG;
624 }
625 break;
626
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800627 case4(0200):
628 case4(0204):
629 case4(0210):
630 case4(0214):
631 case4(0220):
632 case4(0224):
633 case4(0230):
634 case4(0234):
635 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000636 int modrm = *data++;
637 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700638 return false; /* spare field doesn't match up */
H. Peter Anvin92d36122008-10-25 00:42:51 -0700639 data = do_ea(data, modrm, asize, segsize, opy, ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700640 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700641 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800642 break;
643 }
644
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700645 case4(0260):
646 {
647 int vexm = *r++;
648 int vexwlp = *r++;
649 ins->rex |= REX_V;
650 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
651 return false;
652
653 if ((vexm & 0x1f) != prefix->vex_m)
654 return false;
655
656 switch (vexwlp & 030) {
657 case 000:
658 if (prefix->rex & REX_W)
659 return false;
660 break;
661 case 010:
662 if (!(prefix->rex & REX_W))
663 return false;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700664 ins->rex &= ~REX_W;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700665 break;
H. Peter Anvinbd420c72008-05-22 11:24:35 -0700666 case 020: /* VEX.W is a don't care */
667 ins->rex &= ~REX_W;
668 break;
669 case 030:
670 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700671 }
672
673 if ((vexwlp & 007) != prefix->vex_lp)
674 return false;
675
676 opx->segment |= SEG_RMREG;
677 opx->basereg = prefix->vex_v;
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700678 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700679 break;
680 }
681
682 case 0270:
683 {
684 int vexm = *r++;
685 int vexwlp = *r++;
686 ins->rex |= REX_V;
687 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
688 return false;
689
690 if ((vexm & 0x1f) != prefix->vex_m)
691 return false;
692
693 switch (vexwlp & 030) {
694 case 000:
695 if (ins->rex & REX_W)
696 return false;
697 break;
698 case 010:
699 if (!(ins->rex & REX_W))
700 return false;
701 break;
702 default:
703 break; /* Need to do anything special here? */
704 }
705
706 if ((vexwlp & 007) != prefix->vex_lp)
707 return false;
708
709 if (prefix->vex_v != 0)
710 return false;
711
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700712 vex_ok = true;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700713 break;
714 }
715
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800716 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000717 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700718 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000719 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700720 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800721 break;
722
723 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000724 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700725 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000726 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700727 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800728 break;
729
730 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000731 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700732 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000733 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700734 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800735 break;
736
737 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000738 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700739 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000740 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700741 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800742 break;
743
744 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800745 if (prefix->rex & REX_B)
746 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800747 break;
748
749 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800750 if (prefix->rex & REX_X)
751 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800752 break;
753
754 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800755 if (prefix->rex & REX_R)
756 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800757 break;
758
759 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800760 if (prefix->rex & REX_W)
761 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800762 break;
763
764 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000765 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700766 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000767 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700768 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800769 break;
770
771 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000772 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700773 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000774 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700775 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800776 break;
777
778 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000779 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700780 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000781 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700782 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800783 break;
784
785 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000786 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000787 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800788 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800789 break;
790
791 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000792 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700793 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800794 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800795 break;
796
797 case 0330:
798 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000799 int t = *r++, d = *data++;
800 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700801 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000802 else
803 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800804 break;
805 }
806
807 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000808 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700809 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800810 break;
811
812 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700813 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700814 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800815 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800816 break;
817
818 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000819 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700820 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000821 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800822 break;
823
824 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000825 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000826 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000827 lock = 0;
828 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800829 break;
830
831 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700832 if (drep == P_REP)
833 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800834 break;
835
H. Peter Anvin962e3052008-08-28 17:47:16 -0700836 case 0336:
837 case 0337:
838 break;
839
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800840 case 0340:
841 return false;
842
H. Peter Anvinfa3833d2008-10-09 14:15:36 -0700843 case4(0344):
844 ins->oprs[0].basereg = (*data++ >> 3) & 7;
H. Peter Anvinff6e12d2008-10-08 21:17:32 -0700845 break;
846
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700847 case 0360:
848 if (prefix->osp || prefix->rep)
849 return false;
850 break;
851
852 case 0361:
853 if (!prefix->osp || prefix->rep)
854 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700855 o_used = true;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700856 break;
857
858 case 0362:
859 if (prefix->osp || prefix->rep != 0xf2)
860 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700861 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700862 break;
863
864 case 0363:
865 if (prefix->osp || prefix->rep != 0xf3)
866 return false;
H. Peter Anvin39d6ac62008-05-21 10:33:19 -0700867 drep = 0;
H. Peter Anvinfff5a472008-05-20 09:46:24 -0700868 break;
869
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800870 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000871 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700872 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800873 break;
874
875 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000876 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700877 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800878 break;
879
880 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000881 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700882 return false;
883 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800884 break;
885
886 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000887 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700888 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800889 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800890 break;
891
892 default:
893 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000894 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000895 }
896
H. Peter Anvin6b3b7bc2008-05-20 23:36:36 -0700897 if (!vex_ok && (ins->rex & REX_V))
898 return false;
899
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700900 /* REX cannot be combined with DREX or VEX */
901 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700902 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700903
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000904 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000905 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000906 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700907 for (i = 0; i < t->operands; i++) {
908 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700909 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700910 }
911
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700912 if (lock) {
913 if (ins->prefixes[PPS_LREP])
914 return false;
915 ins->prefixes[PPS_LREP] = P_LOCK;
916 }
917 if (drep) {
918 if (ins->prefixes[PPS_LREP])
919 return false;
920 ins->prefixes[PPS_LREP] = drep;
921 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800922 if (!o_used) {
923 if (osize != ((segsize == 16) ? 16 : 32)) {
924 enum prefixes pfx = 0;
925
926 switch (osize) {
927 case 16:
928 pfx = P_O16;
929 break;
930 case 32:
931 pfx = P_O32;
932 break;
933 case 64:
934 pfx = P_O64;
935 break;
936 }
937
938 if (ins->prefixes[PPS_OSIZE])
939 return false;
940 ins->prefixes[PPS_OSIZE] = pfx;
941 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700942 }
943 if (!a_used && asize != segsize) {
944 if (ins->prefixes[PPS_ASIZE])
945 return false;
946 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
947 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000948
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000949 /* Fix: check for redundant REX prefixes */
950
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000951 return data - origdata;
952}
953
H. Peter Anvina4835d42008-05-20 14:21:29 -0700954/* Condition names for disassembly, sorted by x86 code */
955static const char * const condition_name[16] = {
956 "o", "no", "c", "nc", "z", "nz", "na", "a",
957 "s", "ns", "pe", "po", "l", "nl", "ng", "g"
958};
959
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000960int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000961 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000962{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000963 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700964 const struct disasm_index *ix;
965 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000966 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000967 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700968 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000969 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000970 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000971 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000972 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000973 int best_pref;
974 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800975 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000976
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000977 memset(&ins, 0, sizeof ins);
978
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000979 /*
980 * Scan for prefixes.
981 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000982 memset(&prefix, 0, sizeof prefix);
983 prefix.asize = segsize;
984 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000985 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000986 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800987
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700988 ix = itable;
989
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700990 end_prefix = false;
991 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800992 switch (*data) {
993 case 0xF2:
994 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000995 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800996 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -0700997
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800998 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000999 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001000 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001001
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001002 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001003 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001004 break;
1005 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001006 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001007 break;
1008 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001009 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001010 break;
1011 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001012 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001013 break;
1014 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001015 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001016 break;
1017 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001018 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001019 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001020
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001021 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001022 prefix.osize = (segsize == 16) ? 32 : 16;
1023 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001024 break;
1025 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001026 prefix.asize = (segsize == 32) ? 16 : 32;
1027 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001028 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001029
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001030 case 0xC4:
1031 case 0xC5:
1032 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1033 prefix.vex[0] = *data++;
1034 prefix.vex[1] = *data++;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001035
H. Peter Anvinf7d863b2008-07-30 17:30:12 -07001036 prefix.rex = REX_V;
1037
1038 if (prefix.vex[0] == 0xc4) {
1039 prefix.vex[2] = *data++;
1040 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1041 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1042 prefix.vex_m = prefix.vex[1] & 0x1f;
1043 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1044 prefix.vex_lp = prefix.vex[2] & 7;
1045 } else {
1046 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1047 prefix.vex_m = 1;
1048 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1049 prefix.vex_lp = prefix.vex[1] & 7;
1050 }
1051
1052 ix = itable_VEX[prefix.vex_m][prefix.vex_lp];
1053 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001054 end_prefix = true;
1055 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001056
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001057 case REX_P + 0x0:
1058 case REX_P + 0x1:
1059 case REX_P + 0x2:
1060 case REX_P + 0x3:
1061 case REX_P + 0x4:
1062 case REX_P + 0x5:
1063 case REX_P + 0x6:
1064 case REX_P + 0x7:
1065 case REX_P + 0x8:
1066 case REX_P + 0x9:
1067 case REX_P + 0xA:
1068 case REX_P + 0xB:
1069 case REX_P + 0xC:
1070 case REX_P + 0xD:
1071 case REX_P + 0xE:
1072 case REX_P + 0xF:
1073 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001074 prefix.rex = *data++;
1075 if (prefix.rex & REX_W)
1076 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001077 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001078 end_prefix = true;
1079 break;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001080
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001081 default:
1082 end_prefix = true;
1083 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001084 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001085 }
1086
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001087 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001088 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001089 best_pref = INT_MAX;
1090
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001091 if (!ix)
1092 return 0; /* No instruction table at all... */
1093
H. Peter Anvin19e20102007-09-18 15:08:20 -07001094 dp = data;
H. Peter Anvin2fb033a2008-05-21 11:05:39 -07001095 ix += *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001096 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001097 ix = (const struct disasm_index *)ix->p + *dp++;
1098 }
1099
1100 p = (const struct itemplate * const *)ix->p;
1101 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001102 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001103 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001104 /*
1105 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001106 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001107 */
1108 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001109 if (!((*p)->opd[i] & SAME_AS) &&
1110 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001111 /* If it's a mem-only EA but we have a
1112 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001113 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1114 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001115 /* If it's a reg-only EA but we have a memory
1116 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001117 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1118 !(REG_EA & ~(*p)->opd[i]) &&
1119 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001120 /* Register type mismatch (eg FS vs REG_DESS):
1121 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001122 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1123 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1124 !whichreg((*p)->opd[i],
1125 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1126 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001127 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001128 break;
1129 }
1130 }
1131
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001132 /*
1133 * Note: we always prefer instructions which incorporate
1134 * prefixes in the instructions themselves. This is to allow
1135 * e.g. PAUSE to be preferred to REP NOP, and deal with
1136 * MMX/SSE instructions where prefixes are used to select
1137 * between MMX and SSE register sets or outright opcode
1138 * selection.
1139 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001140 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001141 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001142 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001143 nprefix = 0;
1144 for (i = 0; i < MAXPREFIX; i++)
1145 if (tmp_ins.prefixes[i])
1146 nprefix++;
1147 if (nprefix < best_pref ||
1148 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001149 /* This is the best one found so far */
1150 best = goodness;
1151 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001152 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001153 best_length = length;
1154 ins = tmp_ins;
1155 }
1156 }
1157 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001158 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001159
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001160 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001161 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001162
H. Peter Anvin4836e332002-04-30 20:56:43 +00001163 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001164 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001165 length = best_length;
1166
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001167 slen = 0;
1168
Ed Beroset64ab5192004-12-15 23:32:57 +00001169 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001170 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001171 * the returned string, so each instance of using the return
1172 * value of snprintf should actually be checked to assure that
1173 * the return value is "sane." Maybe a macro wrapper could
1174 * be used for that purpose.
1175 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001176 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001177 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001178 case P_LOCK:
1179 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1180 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001181 case P_REP:
1182 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1183 break;
1184 case P_REPE:
1185 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1186 break;
1187 case P_REPNE:
1188 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1189 break;
1190 case P_A16:
1191 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1192 break;
1193 case P_A32:
1194 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1195 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001196 case P_A64:
1197 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1198 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001199 case P_O16:
1200 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1201 break;
1202 case P_O32:
1203 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1204 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001205 case P_O64:
1206 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1207 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001208 default:
1209 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001210 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001211
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001212 i = (*p)->opcode;
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001213 if (i >= FIRST_COND_OPCODE)
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001214 slen += snprintf(output + slen, outbufsize - slen, "%s%s",
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001215 nasm_insn_names[i], condition_name[ins.condition]);
1216 else
H. Peter Anvin0ab96a12008-05-20 17:07:57 -07001217 slen += snprintf(output + slen, outbufsize - slen, "%s",
1218 nasm_insn_names[i]);
H. Peter Anvina69ce1d2008-05-21 15:09:31 -07001219
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001220 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001221 length += data - origdata; /* fix up for prefixes */
1222 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001223 opflags_t t = (*p)->opd[i];
1224 const operand *o = &ins.oprs[i];
1225 int64_t offs;
1226
1227 if (t & SAME_AS) {
1228 o = &ins.oprs[t & ~SAME_AS];
1229 t = (*p)->opd[t & ~SAME_AS];
1230 }
1231
H. Peter Anvine2c80182005-01-15 22:15:51 +00001232 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001233
H. Peter Anvin7786c362007-09-17 18:45:44 -07001234 offs = o->offset;
1235 if (o->segment & SEG_RELATIVE) {
1236 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001237 /*
1238 * sort out wraparound
1239 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001240 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1241 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001242 else if (segsize != 64)
1243 offs &= 0xffffffff;
1244
H. Peter Anvine2c80182005-01-15 22:15:51 +00001245 /*
1246 * add sync marker, if autosync is on
1247 */
1248 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001249 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001250 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001251
H. Peter Anvin7786c362007-09-17 18:45:44 -07001252 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001253 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001254 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001255 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001256
H. Peter Anvin7786c362007-09-17 18:45:44 -07001257 if ((t & (REGISTER | FPUREG)) ||
1258 (o->segment & SEG_RMREG)) {
1259 enum reg_enum reg;
1260 reg = whichreg(t, o->basereg, ins.rex);
1261 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001262 slen += snprintf(output + slen, outbufsize - slen, "to ");
1263 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001264 nasm_reg_names[reg-EXPR_REG_START]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001265 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001266 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001267 } else if (t & IMMEDIATE) {
1268 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001269 slen +=
1270 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001271 if (o->segment & SEG_SIGNED) {
1272 if (offs < 0) {
1273 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001274 output[slen++] = '-';
1275 } else
1276 output[slen++] = '+';
1277 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001278 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001279 slen +=
1280 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001281 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001282 slen +=
1283 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001284 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001285 slen +=
1286 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001287 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001288 slen +=
1289 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001290 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001291 slen +=
1292 snprintf(output + slen, outbufsize - slen, "short ");
1293 }
1294 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001295 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001296 offs);
1297 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001298 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001299 snprintf(output + slen, outbufsize - slen,
1300 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001301 (segover ? segover : ""),
1302 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001303 (o->disp_size == 64 ? "qword " :
1304 o->disp_size == 32 ? "dword " :
1305 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001306 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001307 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001308 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001309 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001310 slen +=
1311 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001312 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001313 slen +=
1314 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001315 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001316 slen +=
1317 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001318 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001319 slen +=
1320 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001321 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001322 slen +=
1323 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001324 if (t & BITS128)
1325 slen +=
1326 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvindfb91802008-05-20 11:43:53 -07001327 if (t & BITS256)
1328 slen +=
1329 snprintf(output + slen, outbufsize - slen, "yword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001330 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001331 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001332 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001333 slen +=
1334 snprintf(output + slen, outbufsize - slen, "near ");
1335 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001336 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001337 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001338 (o->disp_size == 64 ? "qword " :
1339 o->disp_size == 32 ? "dword " :
1340 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001341 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001342 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001343 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001344 if (segover) {
1345 slen +=
1346 snprintf(output + slen, outbufsize - slen, "%s:",
1347 segover);
1348 segover = NULL;
1349 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001350 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001351 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001352 nasm_reg_names[(o->basereg-EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001353 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001354 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001355 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001356 if (started)
1357 output[slen++] = '+';
1358 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvina4835d42008-05-20 14:21:29 -07001359 nasm_reg_names[(o->indexreg-EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001360 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001361 slen +=
1362 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001363 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001364 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001365 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001366
1367
H. Peter Anvin7786c362007-09-17 18:45:44 -07001368 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001369 const char *prefix;
1370 uint8_t offset = offs;
1371 if ((int8_t)offset < 0) {
1372 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001373 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001374 } else {
1375 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001376 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001377 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001378 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001379 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001380 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001381 const char *prefix;
1382 uint16_t offset = offs;
1383 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001384 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001385 prefix = "-";
1386 } else {
1387 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001388 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001389 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001390 snprintf(output + slen, outbufsize - slen,
1391 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001392 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001393 if (prefix.asize == 64) {
1394 const char *prefix;
1395 uint64_t offset = (int64_t)(int32_t)offs;
1396 if ((int32_t)offs < 0 && started) {
1397 offset = -offset;
1398 prefix = "-";
1399 } else {
1400 prefix = started ? "+" : "";
1401 }
1402 slen +=
1403 snprintf(output + slen, outbufsize - slen,
1404 "%s0x%"PRIx64"", prefix, offset);
1405 } else {
1406 const char *prefix;
1407 uint32_t offset = offs;
1408 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001409 offset = -offset;
1410 prefix = "-";
1411 } else {
1412 prefix = started ? "+" : "";
1413 }
1414 slen +=
1415 snprintf(output + slen, outbufsize - slen,
1416 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001417 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001418 }
1419 output[slen++] = ']';
1420 } else {
1421 slen +=
1422 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1423 i);
1424 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001425 }
1426 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001427 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001428 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001429 int count = slen + 1;
1430 while (count--)
1431 p[count + 3] = p[count];
1432 strncpy(output, segover, 2);
1433 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001434 }
1435 return length;
1436}
1437
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001438int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001439{
Ed Beroset92348172004-12-15 18:27:50 +00001440 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001441 return 1;
1442}