blob: 36eaf3ace881cdfe863fc621dea3a9fc2dffd89f [file] [log] [blame]
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001/* disasm.c where all the _work_ gets done in the Netwide Disassembler
2 *
3 * The Netwide Assembler is copyright (C) 1996 Simon Tatham and
4 * Julian Hall. All rights reserved. The software is
Beroset095e6a22007-12-29 09:44:23 -05005 * redistributable under the license given in the file "LICENSE"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00006 * distributed in the NASM archive.
7 *
8 * initial version 27/iii/95 by Simon Tatham
9 */
10
H. Peter Anvinfe501952007-10-02 21:53:51 -070011#include "compiler.h"
12
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000013#include <stdio.h>
14#include <string.h>
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000015#include <limits.h>
Keith Kaniosb7a89542007-04-12 02:40:54 +000016#include <inttypes.h>
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000017
18#include "nasm.h"
19#include "disasm.h"
20#include "sync.h"
21#include "insns.h"
22
23#include "names.c"
24
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000025/*
26 * Flags that go into the `segment' field of `insn' structures
27 * during disassembly.
28 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +000029#define SEG_RELATIVE 1
30#define SEG_32BIT 2
31#define SEG_RMREG 4
32#define SEG_DISP8 8
33#define SEG_DISP16 16
34#define SEG_DISP32 32
35#define SEG_NODISP 64
36#define SEG_SIGNED 128
37#define SEG_64BIT 256
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000038
H. Peter Anvin232badb2002-06-06 02:41:20 +000039#include "regdis.c"
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000040
H. Peter Anvin62cb6062007-09-11 22:44:03 +000041/*
42 * Prefix information
43 */
44struct prefix_info {
45 uint8_t osize; /* Operand size */
46 uint8_t asize; /* Address size */
47 uint8_t osp; /* Operand size prefix present */
48 uint8_t asp; /* Address size prefix present */
49 uint8_t rep; /* Rep prefix present */
50 uint8_t seg; /* Segment override prefix present */
51 uint8_t lock; /* Lock prefix present */
H. Peter Anvin7334e3a2008-05-05 18:47:27 -070052 uint8_t vex[3]; /* VEX prefix present */
53 uint8_t vex_m; /* VEX.M field */
54 uint8_t vex_v;
55 uint8_t vex_lp; /* VEX.LP fields */
56 uint32_t rex; /* REX prefix present */
H. Peter Anvin62cb6062007-09-11 22:44:03 +000057};
58
H. Peter Anvin0ee01422007-04-16 01:18:30 +000059#define getu8(x) (*(uint8_t *)(x))
H. Peter Anvind1fb15c2007-11-13 09:37:59 -080060#if X86_MEMORY
H. Peter Anvin0ee01422007-04-16 01:18:30 +000061/* Littleendian CPU which can handle unaligned references */
62#define getu16(x) (*(uint16_t *)(x))
63#define getu32(x) (*(uint32_t *)(x))
64#define getu64(x) (*(uint64_t *)(x))
65#else
66static uint16_t getu16(uint8_t *data)
67{
68 return (uint16_t)data[0] + ((uint16_t)data[1] << 8);
69}
70static uint32_t getu32(uint8_t *data)
71{
72 return (uint32_t)getu16(data) + ((uint32_t)getu16(data+2) << 16);
73}
74static uint64_t getu64(uint8_t *data)
75{
76 return (uint64_t)getu32(data) + ((uint64_t)getu32(data+4) << 32);
77}
78#endif
79
80#define gets8(x) ((int8_t)getu8(x))
81#define gets16(x) ((int16_t)getu16(x))
82#define gets32(x) ((int32_t)getu32(x))
83#define gets64(x) ((int64_t)getu64(x))
84
85/* Important: regval must already have been adjusted for rex extensions */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +000086static enum reg_enum whichreg(int32_t regflags, int regval, int rex)
H. Peter Anvin0ee01422007-04-16 01:18:30 +000087{
H. Peter Anvin0da6b582007-09-12 20:32:39 -070088 if (!(regflags & (REGISTER|REGMEM)))
89 return 0; /* Registers not permissible?! */
90
91 regflags |= REGISTER;
92
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000093 if (!(REG_AL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000094 return R_AL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000095 if (!(REG_AX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000096 return R_AX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +000097 if (!(REG_EAX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +000098 return R_EAX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +000099 if (!(REG_RAX & ~regflags))
100 return R_RAX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000101 if (!(REG_DL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000102 return R_DL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000103 if (!(REG_DX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000104 return R_DX;
H. Peter Anvin10101f22003-02-24 23:22:45 +0000105 if (!(REG_EDX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000106 return R_EDX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000107 if (!(REG_RDX & ~regflags))
108 return R_RDX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000109 if (!(REG_CL & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000110 return R_CL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000111 if (!(REG_CX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000112 return R_CX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000113 if (!(REG_ECX & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000114 return R_ECX;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000115 if (!(REG_RCX & ~regflags))
116 return R_RCX;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000117 if (!(FPU0 & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000118 return R_ST0;
H. Peter Anvind7ed89e2002-04-30 20:52:08 +0000119 if (!(REG_CS & ~regflags))
H. Peter Anvin232badb2002-06-06 02:41:20 +0000120 return (regval == 1) ? R_CS : 0;
H. Peter Anvin76690a12002-04-30 20:52:49 +0000121 if (!(REG_DESS & ~regflags))
H. Peter Anvine2c80182005-01-15 22:15:51 +0000122 return (regval == 0 || regval == 2
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000123 || regval == 3 ? rd_sreg[regval] : 0);
H. Peter Anvin76690a12002-04-30 20:52:49 +0000124 if (!(REG_FSGS & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000125 return (regval == 4 || regval == 5 ? rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000126 if (!(REG_SEG67 & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000127 return (regval == 6 || regval == 7 ? rd_sreg[regval] : 0);
H. Peter Anvin232badb2002-06-06 02:41:20 +0000128
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000129 /* All the entries below look up regval in an 16-entry array */
130 if (regval < 0 || regval > 15)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000131 return 0;
H. Peter Anvin232badb2002-06-06 02:41:20 +0000132
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700133 if (!(REG8 & ~regflags)) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000134 if (rex & REX_P)
135 return rd_reg8_rex[regval];
136 else
137 return rd_reg8[regval];
138 }
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700139 if (!(REG16 & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000140 return rd_reg16[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700141 if (!(REG32 & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000142 return rd_reg32[regval];
H. Peter Anvin0da6b582007-09-12 20:32:39 -0700143 if (!(REG64 & ~regflags))
H. Peter Anvinb061d592007-04-16 02:02:06 +0000144 return rd_reg64[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000145 if (!(REG_SREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000146 return rd_sreg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000147 if (!(REG_CREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000148 return rd_creg[regval];
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000149 if (!(REG_DREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000150 return rd_dreg[regval];
151 if (!(REG_TREG & ~regflags)) {
152 if (rex & REX_P)
153 return 0; /* TR registers are ill-defined with rex */
154 return rd_treg[regval];
155 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000156 if (!(FPUREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000157 return rd_fpureg[regval & 7]; /* Ignore REX */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000158 if (!(MMXREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000159 return rd_mmxreg[regval & 7]; /* Ignore REX */
H. Peter Anvin4836e332002-04-30 20:56:43 +0000160 if (!(XMMREG & ~regflags))
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000161 return rd_xmmreg[regval];
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700162 if (!(YMMREG & ~regflags))
163 return rd_ymmreg[regval];
H. Peter Anvin232badb2002-06-06 02:41:20 +0000164
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000165 return 0;
166}
167
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000168static const char *whichcond(int condval)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000169{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000170 static int conds[] = {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000171 C_O, C_NO, C_C, C_NC, C_Z, C_NZ, C_NA, C_A,
172 C_S, C_NS, C_PE, C_PO, C_L, C_NL, C_NG, C_G
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000173 };
174 return conditions[conds[condval]];
175}
176
177/*
H. Peter Anvin7786c362007-09-17 18:45:44 -0700178 * Process a DREX suffix
179 */
180static uint8_t *do_drex(uint8_t *data, insn *ins)
181{
182 uint8_t drex = *data++;
183 operand *dst = &ins->oprs[ins->drexdst];
184
185 if ((drex & 8) != ((ins->rex & REX_OC) ? 8 : 0))
186 return NULL; /* OC0 mismatch */
187 ins->rex = (ins->rex & ~7) | (drex & 7);
H. Peter Anvin70653092007-10-19 14:42:29 -0700188
H. Peter Anvin7786c362007-09-17 18:45:44 -0700189 dst->segment = SEG_RMREG;
190 dst->basereg = drex >> 4;
191 return data;
192}
193
194
195/*
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000196 * Process an effective address (ModRM) specification.
197 */
Keith Kaniosb7a89542007-04-12 02:40:54 +0000198static uint8_t *do_ea(uint8_t *data, int modrm, int asize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700199 int segsize, operand * op, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000200{
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000201 int mod, rm, scale, index, base;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700202 int rex;
203 uint8_t sib = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000204
205 mod = (modrm >> 6) & 03;
206 rm = modrm & 07;
207
H. Peter Anvin7786c362007-09-17 18:45:44 -0700208 if (mod != 3 && rm == 4 && asize != 16)
209 sib = *data++;
210
211 if (ins->rex & REX_D) {
212 data = do_drex(data, ins);
213 if (!data)
214 return NULL;
215 }
216 rex = ins->rex;
217
H. Peter Anvine2c80182005-01-15 22:15:51 +0000218 if (mod == 3) { /* pure register version */
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000219 op->basereg = rm+(rex & REX_B ? 8 : 0);
H. Peter Anvine2c80182005-01-15 22:15:51 +0000220 op->segment |= SEG_RMREG;
221 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000222 }
223
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700224 op->disp_size = 0;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000225 op->eaflags = 0;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000226
227 if (asize == 16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000228 /*
229 * <mod> specifies the displacement size (none, byte or
230 * word), and <rm> specifies the register combination.
231 * Exception: mod=0,rm=6 does not specify [BP] as one might
232 * expect, but instead specifies [disp16].
233 */
234 op->indexreg = op->basereg = -1;
235 op->scale = 1; /* always, in 16 bits */
236 switch (rm) {
237 case 0:
238 op->basereg = R_BX;
239 op->indexreg = R_SI;
240 break;
241 case 1:
242 op->basereg = R_BX;
243 op->indexreg = R_DI;
244 break;
245 case 2:
246 op->basereg = R_BP;
247 op->indexreg = R_SI;
248 break;
249 case 3:
250 op->basereg = R_BP;
251 op->indexreg = R_DI;
252 break;
253 case 4:
254 op->basereg = R_SI;
255 break;
256 case 5:
257 op->basereg = R_DI;
258 break;
259 case 6:
260 op->basereg = R_BP;
261 break;
262 case 7:
263 op->basereg = R_BX;
264 break;
265 }
266 if (rm == 6 && mod == 0) { /* special case */
267 op->basereg = -1;
268 if (segsize != 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700269 op->disp_size = 16;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000270 mod = 2; /* fake disp16 */
271 }
272 switch (mod) {
273 case 0:
274 op->segment |= SEG_NODISP;
275 break;
276 case 1:
277 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000278 op->offset = (int8_t)*data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000279 break;
280 case 2:
281 op->segment |= SEG_DISP16;
282 op->offset = *data++;
283 op->offset |= ((unsigned)*data++) << 8;
284 break;
285 }
286 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000287 } else {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000288 /*
289 * Once again, <mod> specifies displacement size (this time
290 * none, byte or *dword*), while <rm> specifies the base
291 * register. Again, [EBP] is missing, replaced by a pure
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000292 * disp32 (this time that's mod=0,rm=*5*) in 32-bit mode,
293 * and RIP-relative addressing in 64-bit mode.
294 *
295 * However, rm=4
H. Peter Anvine2c80182005-01-15 22:15:51 +0000296 * indicates not a single base register, but instead the
297 * presence of a SIB byte...
298 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000299 int a64 = asize == 64;
300
H. Peter Anvine2c80182005-01-15 22:15:51 +0000301 op->indexreg = -1;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000302
303 if (a64)
304 op->basereg = rd_reg64[rm | ((rex & REX_B) ? 8 : 0)];
305 else
306 op->basereg = rd_reg32[rm | ((rex & REX_B) ? 8 : 0)];
307
H. Peter Anvine2c80182005-01-15 22:15:51 +0000308 if (rm == 5 && mod == 0) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000309 if (segsize == 64) {
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000310 op->eaflags |= EAF_REL;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000311 op->segment |= SEG_RELATIVE;
312 mod = 2; /* fake disp32 */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000313 }
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000314
315 if (asize != 64)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700316 op->disp_size = asize;
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000317
318 op->basereg = -1;
319 mod = 2; /* fake disp32 */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000320 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000321
H. Peter Anvine2c80182005-01-15 22:15:51 +0000322 if (rm == 4) { /* process SIB */
H. Peter Anvin7786c362007-09-17 18:45:44 -0700323 scale = (sib >> 6) & 03;
324 index = (sib >> 3) & 07;
325 base = sib & 07;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000326
H. Peter Anvine2c80182005-01-15 22:15:51 +0000327 op->scale = 1 << scale;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000328
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000329 if (index == 4)
330 op->indexreg = -1; /* ESP/RSP/R12 cannot be an index */
331 else if (a64)
332 op->indexreg = rd_reg64[index | ((rex & REX_X) ? 8 : 0)];
333 else
H. Peter Anvin9e9a2422007-12-26 19:10:20 -0800334 op->indexreg = rd_reg32[index | ((rex & REX_X) ? 8 : 0)];
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000335
336 if (base == 5 && mod == 0) {
337 op->basereg = -1;
338 mod = 2; /* Fake disp32 */
339 } else if (a64)
340 op->basereg = rd_reg64[base | ((rex & REX_B) ? 8 : 0)];
341 else
342 op->basereg = rd_reg32[base | ((rex & REX_B) ? 8 : 0)];
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +0000343
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800344 if (segsize == 16)
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700345 op->disp_size = 32;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000346 }
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000347
H. Peter Anvine2c80182005-01-15 22:15:51 +0000348 switch (mod) {
349 case 0:
350 op->segment |= SEG_NODISP;
351 break;
352 case 1:
353 op->segment |= SEG_DISP8;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000354 op->offset = gets8(data);
355 data++;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000356 break;
357 case 2:
358 op->segment |= SEG_DISP32;
H. Peter Anvin08367e22008-01-02 12:19:41 -0800359 op->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000360 data += 4;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000361 break;
362 }
363 return data;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000364 }
365}
366
367/*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000368 * Determine whether the instruction template in t corresponds to the data
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000369 * stream in data. Return the number of bytes matched if so.
370 */
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800371#define case4(x) case (x): case (x)+1: case (x)+2: case (x)+3
372
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000373static int matches(const struct itemplate *t, uint8_t *data,
374 const struct prefix_info *prefix, int segsize, insn *ins)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000375{
Keith Kaniosb7a89542007-04-12 02:40:54 +0000376 uint8_t *r = (uint8_t *)(t->code);
377 uint8_t *origdata = data;
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700378 bool a_used = false, o_used = false;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000379 enum prefixes drep = 0;
380 uint8_t lock = prefix->lock;
381 int osize = prefix->osize;
382 int asize = prefix->asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800383 int i, c;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800384 struct operand *opx;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800385 int s_field_for = -1; /* No 144/154 series code encountered */
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000386
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700387 for (i = 0; i < MAX_OPERANDS; i++) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700388 ins->oprs[i].segment = ins->oprs[i].disp_size =
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700389 (segsize == 64 ? SEG_64BIT : segsize == 32 ? SEG_32BIT : 0);
390 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +0000391 ins->condition = -1;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000392 ins->rex = prefix->rex;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800393 memset(ins->prefixes, 0, sizeof ins->prefixes);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000394
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000395 if (t->flags & (segsize == 64 ? IF_NOLONG : IF_LONG))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700396 return false;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000397
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000398 if (prefix->rep == 0xF2)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000399 drep = P_REPNE;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000400 else if (prefix->rep == 0xF3)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000401 drep = P_REP;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000402
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800403 while ((c = *r++) != 0) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800404 opx = &ins->oprs[c & 3];
405
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800406 switch (c) {
407 case 01:
408 case 02:
409 case 03:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000410 while (c--)
411 if (*r++ != *data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700412 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800413 break;
414
415 case 04:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000416 switch (*data++) {
417 case 0x07:
418 ins->oprs[0].basereg = 0;
419 break;
420 case 0x17:
421 ins->oprs[0].basereg = 2;
422 break;
423 case 0x1F:
424 ins->oprs[0].basereg = 3;
425 break;
426 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700427 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000428 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800429 break;
430
431 case 05:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000432 switch (*data++) {
433 case 0xA1:
434 ins->oprs[0].basereg = 4;
435 break;
436 case 0xA9:
437 ins->oprs[0].basereg = 5;
438 break;
439 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700440 return false;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000441 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800442 break;
443
444 case 06:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000445 switch (*data++) {
446 case 0x06:
447 ins->oprs[0].basereg = 0;
448 break;
449 case 0x0E:
450 ins->oprs[0].basereg = 1;
451 break;
452 case 0x16:
453 ins->oprs[0].basereg = 2;
454 break;
455 case 0x1E:
456 ins->oprs[0].basereg = 3;
457 break;
458 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700459 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000460 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800461 break;
462
463 case 07:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000464 switch (*data++) {
465 case 0xA0:
466 ins->oprs[0].basereg = 4;
467 break;
468 case 0xA8:
469 ins->oprs[0].basereg = 5;
470 break;
471 default:
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700472 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000473 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800474 break;
475
476 case4(010):
477 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000478 int t = *r++, d = *data++;
479 if (d < t || d > t + 7)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700480 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000481 else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800482 opx->basereg = (d-t)+
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000483 (ins->rex & REX_B ? 8 : 0);
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800484 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000485 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800486 break;
487 }
488
489 case4(014):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800490 opx->offset = (int8_t)*data++;
491 opx->segment |= SEG_SIGNED;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800492 break;
493
494 case4(020):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800495 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800496 break;
497
498 case4(024):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800499 opx->offset = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800500 break;
501
502 case4(030):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800503 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000504 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800505 break;
506
507 case4(034):
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000508 if (osize == 32) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800509 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000510 data += 4;
511 } else {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800512 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000513 data += 2;
514 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000515 if (segsize != asize)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800516 opx->disp_size = asize;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800517 break;
518
519 case4(040):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800520 opx->offset = getu32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000521 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800522 break;
523
524 case4(044):
H. Peter Anvinb061d592007-04-16 02:02:06 +0000525 switch (asize) {
526 case 16:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800527 opx->offset = getu16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000528 data += 2;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800529 if (segsize != 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800530 opx->disp_size = 16;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000531 break;
532 case 32:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800533 opx->offset = getu32(data);
H. Peter Anvinb061d592007-04-16 02:02:06 +0000534 data += 4;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800535 if (segsize == 16)
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800536 opx->disp_size = 32;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000537 break;
538 case 64:
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800539 opx->offset = getu64(data);
540 opx->disp_size = 64;
H. Peter Anvinb061d592007-04-16 02:02:06 +0000541 data += 8;
542 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000543 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800544 break;
545
546 case4(050):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800547 opx->offset = gets8(data++);
548 opx->segment |= SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800549 break;
550
551 case4(054):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800552 opx->offset = getu64(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000553 data += 8;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800554 break;
555
556 case4(060):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800557 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000558 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800559 opx->segment |= SEG_RELATIVE;
560 opx->segment &= ~SEG_32BIT;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800561 break;
562
563 case4(064):
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800564 opx->segment |= SEG_RELATIVE;
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000565 if (osize == 16) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800566 opx->offset = gets16(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000567 data += 2;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800568 opx->segment &= ~(SEG_32BIT|SEG_64BIT);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000569 } else if (osize == 32) {
H. Peter Anvin08367e22008-01-02 12:19:41 -0800570 opx->offset = gets32(data);
H. Peter Anvin7cf03af2007-04-16 02:39:56 +0000571 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800572 opx->segment &= ~SEG_64BIT;
573 opx->segment |= SEG_32BIT;
H. Peter Anvin70653092007-10-19 14:42:29 -0700574 }
H. Peter Anvine2c80182005-01-15 22:15:51 +0000575 if (segsize != osize) {
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800576 opx->type =
577 (opx->type & ~SIZE_MASK)
H. Peter Anvine2c80182005-01-15 22:15:51 +0000578 | ((osize == 16) ? BITS16 : BITS32);
579 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800580 break;
581
582 case4(070):
H. Peter Anvin08367e22008-01-02 12:19:41 -0800583 opx->offset = gets32(data);
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000584 data += 4;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800585 opx->segment |= SEG_32BIT | SEG_RELATIVE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800586 break;
587
588 case4(0100):
589 case4(0110):
590 case4(0120):
591 case4(0130):
592 {
593 int modrm = *data++;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800594 opx->segment |= SEG_RMREG;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000595 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800596 &ins->oprs[(c >> 3) & 3], ins);
H. Peter Anvin7786c362007-09-17 18:45:44 -0700597 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700598 return false;
H. Peter Anvina5fb9082007-11-12 23:00:31 -0800599 opx->basereg = ((modrm >> 3)&7)+
H. Peter Anvin7786c362007-09-17 18:45:44 -0700600 (ins->rex & REX_R ? 8 : 0);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800601 break;
602 }
603
604 case4(0140):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800605 if (s_field_for == (c & 3)) {
606 opx->offset = gets8(data);
607 data++;
608 } else {
609 opx->offset = getu16(data);
610 data += 2;
611 }
612 break;
613
614 case4(0144):
615 case4(0154):
616 s_field_for = (*data & 0x02) ? c & 3 : -1;
617 if ((*data++ & ~0x02) != *r++)
618 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800619 break;
620
621 case4(0150):
H. Peter Anvina30cc072007-11-18 21:55:26 -0800622 if (s_field_for == (c & 3)) {
623 opx->offset = gets8(data);
624 data++;
625 } else {
626 opx->offset = getu32(data);
627 data += 4;
628 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800629 break;
630
631 case4(0160):
632 ins->rex |= REX_D;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700633 ins->drexdst = c & 3;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800634 break;
635
636 case4(0164):
637 ins->rex |= REX_D|REX_OC;
638 ins->drexdst = c & 3;
639 break;
640
641 case 0170:
H. Peter Anvin7eb4a382007-09-17 15:49:30 -0700642 if (*data++)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700643 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800644 break;
645
646 case 0171:
H. Peter Anvin7786c362007-09-17 18:45:44 -0700647 data = do_drex(data, ins);
648 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700649 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800650 break;
651
H. Peter Anvind85d2502008-05-04 17:53:31 -0700652 case 0172:
653 {
654 uint8_t ximm = *data++;
655 c = *r++;
656 ins->oprs[c >> 3].basereg = ximm >> 4;
657 ins->oprs[c >> 3].segment |= SEG_RMREG;
658 ins->oprs[c & 7].offset = ximm & 15;
659 }
660 break;
661
H. Peter Anvind58656f2008-05-06 20:11:14 -0700662 case 0173:
663 {
664 uint8_t ximm = *data++;
665 c = *r++;
666
667 if ((c ^ ximm) & 15)
668 return false;
669
670 ins->oprs[c >> 4].basereg = ximm >> 4;
671 ins->oprs[c >> 4].segment |= SEG_RMREG;
672 }
673 break;
674
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800675 case4(0200):
676 case4(0204):
677 case4(0210):
678 case4(0214):
679 case4(0220):
680 case4(0224):
681 case4(0230):
682 case4(0234):
683 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000684 int modrm = *data++;
685 if (((modrm >> 3) & 07) != (c & 07))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700686 return false; /* spare field doesn't match up */
H. Peter Anvine2c80182005-01-15 22:15:51 +0000687 data = do_ea(data, modrm, asize, segsize,
H. Peter Anvin7786c362007-09-17 18:45:44 -0700688 &ins->oprs[(c >> 3) & 07], ins);
689 if (!data)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700690 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800691 break;
692 }
693
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700694 case4(0260):
695 {
696 int vexm = *r++;
697 int vexwlp = *r++;
698 ins->rex |= REX_V;
699 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
700 return false;
701
702 if ((vexm & 0x1f) != prefix->vex_m)
703 return false;
704
705 switch (vexwlp & 030) {
706 case 000:
707 if (prefix->rex & REX_W)
708 return false;
709 break;
710 case 010:
711 if (!(prefix->rex & REX_W))
712 return false;
713 break;
714 default:
715 break; /* XXX: Need to do anything special here? */
716 }
717
718 if ((vexwlp & 007) != prefix->vex_lp)
719 return false;
720
721 opx->segment |= SEG_RMREG;
722 opx->basereg = prefix->vex_v;
723 break;
724 }
725
726 case 0270:
727 {
728 int vexm = *r++;
729 int vexwlp = *r++;
730 ins->rex |= REX_V;
731 if ((prefix->rex & (REX_V|REX_D|REX_P)) != REX_V)
732 return false;
733
734 if ((vexm & 0x1f) != prefix->vex_m)
735 return false;
736
737 switch (vexwlp & 030) {
738 case 000:
739 if (ins->rex & REX_W)
740 return false;
741 break;
742 case 010:
743 if (!(ins->rex & REX_W))
744 return false;
745 break;
746 default:
747 break; /* Need to do anything special here? */
748 }
749
750 if ((vexwlp & 007) != prefix->vex_lp)
751 return false;
752
753 if (prefix->vex_v != 0)
754 return false;
755
756 break;
757 }
758
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800759 case 0310:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000760 if (asize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700761 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000762 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700763 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800764 break;
765
766 case 0311:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000767 if (asize == 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700768 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000769 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700770 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800771 break;
772
773 case 0312:
H. Peter Anvine2c80182005-01-15 22:15:51 +0000774 if (asize != segsize)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700775 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000776 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700777 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800778 break;
779
780 case 0313:
H. Peter Anvince2b3972007-05-30 22:21:11 +0000781 if (asize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700782 return false;
H. Peter Anvince2b3972007-05-30 22:21:11 +0000783 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700784 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800785 break;
786
787 case 0314:
H. Peter Anvin23440102007-11-12 21:02:33 -0800788 if (prefix->rex & REX_B)
789 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800790 break;
791
792 case 0315:
H. Peter Anvin23440102007-11-12 21:02:33 -0800793 if (prefix->rex & REX_X)
794 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800795 break;
796
797 case 0316:
H. Peter Anvin23440102007-11-12 21:02:33 -0800798 if (prefix->rex & REX_R)
799 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800800 break;
801
802 case 0317:
H. Peter Anvin23440102007-11-12 21:02:33 -0800803 if (prefix->rex & REX_W)
804 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800805 break;
806
807 case 0320:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000808 if (osize != 16)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700809 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000810 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700811 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800812 break;
813
814 case 0321:
H. Peter Anvinb061d592007-04-16 02:02:06 +0000815 if (osize != 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700816 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000817 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700818 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800819 break;
820
821 case 0322:
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000822 if (osize != (segsize == 16) ? 16 : 32)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700823 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000824 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700825 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800826 break;
827
828 case 0323:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000829 ins->rex |= REX_W; /* 64-bit only instruction */
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000830 osize = 64;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800831 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800832 break;
833
834 case 0324:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000835 if (!(ins->rex & (REX_P|REX_W)) || osize != 64)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700836 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800837 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800838 break;
839
840 case 0330:
841 {
H. Peter Anvine2c80182005-01-15 22:15:51 +0000842 int t = *r++, d = *data++;
843 if (d < t || d > t + 15)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700844 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000845 else
846 ins->condition = d - t;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800847 break;
848 }
849
850 case 0331:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000851 if (prefix->rep)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700852 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800853 break;
854
855 case 0332:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700856 if (prefix->rep != 0xF2)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700857 return false;
H. Peter Anvina30cc072007-11-18 21:55:26 -0800858 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800859 break;
860
861 case 0333:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000862 if (prefix->rep != 0xF3)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700863 return false;
H. Peter Anvine2c80182005-01-15 22:15:51 +0000864 drep = 0;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800865 break;
866
867 case 0334:
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000868 if (lock) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000869 ins->rex |= REX_R;
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000870 lock = 0;
871 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800872 break;
873
874 case 0335:
H. Peter Anvincb9b6902007-09-12 21:58:51 -0700875 if (drep == P_REP)
876 drep = P_REPE;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800877 break;
878
879 case 0340:
880 return false;
881
882 case 0364:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000883 if (prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700884 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800885 break;
886
887 case 0365:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000888 if (prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700889 return false;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800890 break;
891
892 case 0366:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000893 if (!prefix->osp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700894 return false;
895 o_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800896 break;
897
898 case 0367:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000899 if (!prefix->asp)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700900 return false;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800901 a_used = true;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800902 break;
903
904 default:
905 return false; /* Unknown code */
H. Peter Anvin0db11e22007-04-17 20:23:11 +0000906 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000907 }
908
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700909 /* REX cannot be combined with DREX or VEX */
910 if ((ins->rex & (REX_D|REX_V)) && (prefix->rex & REX_P))
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700911 return false;
H. Peter Anvin7786c362007-09-17 18:45:44 -0700912
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000913 /*
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000914 * Check for unused rep or a/o prefixes.
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000915 */
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700916 for (i = 0; i < t->operands; i++) {
917 if (ins->oprs[i].segment != SEG_RMREG)
H. Peter Anvin6867acc2007-10-10 14:58:45 -0700918 a_used = true;
H. Peter Anvinc5b9ce02007-09-22 21:49:51 -0700919 }
920
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700921 if (lock) {
922 if (ins->prefixes[PPS_LREP])
923 return false;
924 ins->prefixes[PPS_LREP] = P_LOCK;
925 }
926 if (drep) {
927 if (ins->prefixes[PPS_LREP])
928 return false;
929 ins->prefixes[PPS_LREP] = drep;
930 }
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -0800931 if (!o_used) {
932 if (osize != ((segsize == 16) ? 16 : 32)) {
933 enum prefixes pfx = 0;
934
935 switch (osize) {
936 case 16:
937 pfx = P_O16;
938 break;
939 case 32:
940 pfx = P_O32;
941 break;
942 case 64:
943 pfx = P_O64;
944 break;
945 }
946
947 if (ins->prefixes[PPS_OSIZE])
948 return false;
949 ins->prefixes[PPS_OSIZE] = pfx;
950 }
H. Peter Anvinde4b89b2007-10-01 15:41:25 -0700951 }
952 if (!a_used && asize != segsize) {
953 if (ins->prefixes[PPS_ASIZE])
954 return false;
955 ins->prefixes[PPS_ASIZE] = asize == 16 ? P_A16 : P_A32;
956 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000957
H. Peter Anvin0ee01422007-04-16 01:18:30 +0000958 /* Fix: check for redundant REX prefixes */
959
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000960 return data - origdata;
961}
962
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000963int32_t disasm(uint8_t *data, char *output, int outbufsize, int segsize,
Keith Kaniosb7a89542007-04-12 02:40:54 +0000964 int32_t offset, int autosync, uint32_t prefer)
H. Peter Anvineba20a72002-04-30 20:53:55 +0000965{
H. Peter Anvin3360d792007-09-11 04:16:57 +0000966 const struct itemplate * const *p, * const *best_p;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700967 const struct disasm_index *ix;
968 uint8_t *dp;
H. Peter Anvin4836e332002-04-30 20:56:43 +0000969 int length, best_length = 0;
Keith Kaniosa6dfa782007-04-13 16:47:53 +0000970 char *segover;
H. Peter Anvin19e20102007-09-18 15:08:20 -0700971 int i, slen, colon, n;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000972 uint8_t *origdata;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000973 int works;
H. Peter Anvinef7468f2002-04-30 20:57:59 +0000974 insn tmp_ins, ins;
Keith Kaniosb7a89542007-04-12 02:40:54 +0000975 uint32_t goodness, best;
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000976 int best_pref;
977 struct prefix_info prefix;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800978 bool end_prefix;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000979
H. Peter Anvinbfb888c2007-09-11 04:26:44 +0000980 memset(&ins, 0, sizeof ins);
981
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000982 /*
983 * Scan for prefixes.
984 */
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000985 memset(&prefix, 0, sizeof prefix);
986 prefix.asize = segsize;
987 prefix.osize = (segsize == 64) ? 32 : segsize;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000988 segover = NULL;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +0000989 origdata = data;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800990
H. Peter Anvin7334e3a2008-05-05 18:47:27 -0700991 end_prefix = false;
992 while (!end_prefix) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800993 switch (*data) {
994 case 0xF2:
995 case 0xF3:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000996 prefix.rep = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -0800997 break;
998 case 0xF0:
H. Peter Anvin62cb6062007-09-11 22:44:03 +0000999 prefix.lock = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001000 break;
1001 case 0x2E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001002 segover = "cs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001003 break;
1004 case 0x36:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001005 segover = "ss", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001006 break;
1007 case 0x3E:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001008 segover = "ds", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001009 break;
1010 case 0x26:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001011 segover = "es", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001012 break;
1013 case 0x64:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001014 segover = "fs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001015 break;
1016 case 0x65:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001017 segover = "gs", prefix.seg = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001018 break;
1019 case 0x66:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001020 prefix.osize = (segsize == 16) ? 32 : 16;
1021 prefix.osp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001022 break;
1023 case 0x67:
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001024 prefix.asize = (segsize == 32) ? 16 : 32;
1025 prefix.asp = *data++;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001026 break;
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001027 case 0xC4:
1028 case 0xC5:
1029 if (segsize == 64 || (data[1] & 0xc0) == 0xc0) {
1030 prefix.vex[0] = *data++;
1031 prefix.vex[1] = *data++;
1032 if (prefix.vex[0] == 0xc4)
1033 prefix.vex[2] = *data++;
1034 }
1035 prefix.rex = REX_V;
1036 if (prefix.vex[0] == 0xc4) {
1037 prefix.rex |= (~prefix.vex[1] >> 5) & 7; /* REX_RXB */
1038 prefix.rex |= (prefix.vex[2] >> (7-3)) & REX_W;
1039 prefix.vex_m = prefix.vex[1] & 0x1f;
1040 prefix.vex_v = (~prefix.vex[2] >> 3) & 15;
1041 prefix.vex_lp = prefix.vex[2] & 7;
1042 } else {
1043 prefix.rex |= (~prefix.vex[1] >> (7-2)) & REX_R;
1044 prefix.vex_m = 1;
1045 prefix.vex_v = (~prefix.vex[1] >> 3) & 15;
1046 prefix.vex_lp = prefix.vex[1] & 7;
1047 }
1048 end_prefix = true;
1049 break;
1050 case REX_P + 0x0:
1051 case REX_P + 0x1:
1052 case REX_P + 0x2:
1053 case REX_P + 0x3:
1054 case REX_P + 0x4:
1055 case REX_P + 0x5:
1056 case REX_P + 0x6:
1057 case REX_P + 0x7:
1058 case REX_P + 0x8:
1059 case REX_P + 0x9:
1060 case REX_P + 0xA:
1061 case REX_P + 0xB:
1062 case REX_P + 0xC:
1063 case REX_P + 0xD:
1064 case REX_P + 0xE:
1065 case REX_P + 0xF:
1066 if (segsize == 64) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001067 prefix.rex = *data++;
1068 if (prefix.rex & REX_W)
1069 prefix.osize = 64;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001070 }
H. Peter Anvin7334e3a2008-05-05 18:47:27 -07001071 end_prefix = true;
1072 break;
1073 default:
1074 end_prefix = true;
1075 break;
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001076 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001077 }
1078
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001079 best = -1; /* Worst possible */
H. Peter Anvin4836e332002-04-30 20:56:43 +00001080 best_p = NULL;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001081 best_pref = INT_MAX;
1082
H. Peter Anvin19e20102007-09-18 15:08:20 -07001083 dp = data;
1084 ix = itable + *dp++;
Charles Crayne46b31b02007-10-18 21:17:20 -07001085 while (ix->n == -1) {
H. Peter Anvin19e20102007-09-18 15:08:20 -07001086 ix = (const struct disasm_index *)ix->p + *dp++;
1087 }
1088
1089 p = (const struct itemplate * const *)ix->p;
1090 for (n = ix->n; n; n--, p++) {
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001091 if ((length = matches(*p, data, &prefix, segsize, &tmp_ins))) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001092 works = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001093 /*
1094 * Final check to make sure the types of r/m match up.
H. Peter Anvindbf130e2007-05-30 00:18:26 +00001095 * XXX: Need to make sure this is actually correct.
H. Peter Anvine2c80182005-01-15 22:15:51 +00001096 */
1097 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001098 if (!((*p)->opd[i] & SAME_AS) &&
1099 (
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001100 /* If it's a mem-only EA but we have a
1101 register, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001102 ((tmp_ins.oprs[i].segment & SEG_RMREG) &&
1103 !(MEMORY & ~(*p)->opd[i])) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001104 /* If it's a reg-only EA but we have a memory
1105 ref, die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001106 (!(tmp_ins.oprs[i].segment & SEG_RMREG) &&
1107 !(REG_EA & ~(*p)->opd[i]) &&
1108 !((*p)->opd[i] & REG_SMASK)) ||
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001109 /* Register type mismatch (eg FS vs REG_DESS):
1110 die. */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001111 ((((*p)->opd[i] & (REGISTER | FPUREG)) ||
1112 (tmp_ins.oprs[i].segment & SEG_RMREG)) &&
1113 !whichreg((*p)->opd[i],
1114 tmp_ins.oprs[i].basereg, tmp_ins.rex))
1115 )) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001116 works = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001117 break;
1118 }
1119 }
1120
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001121 /*
1122 * Note: we always prefer instructions which incorporate
1123 * prefixes in the instructions themselves. This is to allow
1124 * e.g. PAUSE to be preferred to REP NOP, and deal with
1125 * MMX/SSE instructions where prefixes are used to select
1126 * between MMX and SSE register sets or outright opcode
1127 * selection.
1128 */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001129 if (works) {
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001130 int i, nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001131 goodness = ((*p)->flags & IF_PFMASK) ^ prefer;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001132 nprefix = 0;
1133 for (i = 0; i < MAXPREFIX; i++)
1134 if (tmp_ins.prefixes[i])
1135 nprefix++;
1136 if (nprefix < best_pref ||
1137 (nprefix == best_pref && goodness < best)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001138 /* This is the best one found so far */
1139 best = goodness;
1140 best_p = p;
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001141 best_pref = nprefix;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001142 best_length = length;
1143 ins = tmp_ins;
1144 }
1145 }
1146 }
H. Peter Anvin4836e332002-04-30 20:56:43 +00001147 }
H. Peter Anvineba20a72002-04-30 20:53:55 +00001148
H. Peter Anvinef7468f2002-04-30 20:57:59 +00001149 if (!best_p)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001150 return 0; /* no instruction was matched */
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001151
H. Peter Anvin4836e332002-04-30 20:56:43 +00001152 /* Pick the best match */
H. Peter Anvine2c80182005-01-15 22:15:51 +00001153 p = best_p;
H. Peter Anvin4836e332002-04-30 20:56:43 +00001154 length = best_length;
1155
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001156 slen = 0;
1157
Ed Beroset64ab5192004-12-15 23:32:57 +00001158 /* TODO: snprintf returns the value that the string would have if
H. Peter Anvin70653092007-10-19 14:42:29 -07001159 * the buffer were long enough, and not the actual length of
H. Peter Anvine2c80182005-01-15 22:15:51 +00001160 * the returned string, so each instance of using the return
1161 * value of snprintf should actually be checked to assure that
1162 * the return value is "sane." Maybe a macro wrapper could
1163 * be used for that purpose.
1164 */
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001165 for (i = 0; i < MAXPREFIX; i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001166 switch (ins.prefixes[i]) {
H. Peter Anvin0db11e22007-04-17 20:23:11 +00001167 case P_LOCK:
1168 slen += snprintf(output + slen, outbufsize - slen, "lock ");
1169 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001170 case P_REP:
1171 slen += snprintf(output + slen, outbufsize - slen, "rep ");
1172 break;
1173 case P_REPE:
1174 slen += snprintf(output + slen, outbufsize - slen, "repe ");
1175 break;
1176 case P_REPNE:
1177 slen += snprintf(output + slen, outbufsize - slen, "repne ");
1178 break;
1179 case P_A16:
1180 slen += snprintf(output + slen, outbufsize - slen, "a16 ");
1181 break;
1182 case P_A32:
1183 slen += snprintf(output + slen, outbufsize - slen, "a32 ");
1184 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001185 case P_A64:
1186 slen += snprintf(output + slen, outbufsize - slen, "a64 ");
1187 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001188 case P_O16:
1189 slen += snprintf(output + slen, outbufsize - slen, "o16 ");
1190 break;
1191 case P_O32:
1192 slen += snprintf(output + slen, outbufsize - slen, "o32 ");
1193 break;
H. Peter Anvinbb72f7f2007-11-12 22:55:27 -08001194 case P_O64:
1195 slen += snprintf(output + slen, outbufsize - slen, "o64 ");
1196 break;
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001197 default:
1198 break;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001199 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001200
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001201 for (i = 0; i < (int)elements(ico); i++)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001202 if ((*p)->opcode == ico[i]) {
1203 slen +=
1204 snprintf(output + slen, outbufsize - slen, "%s%s", icn[i],
1205 whichcond(ins.condition));
1206 break;
1207 }
H. Peter Anvin2ba7ed72007-09-11 22:13:17 +00001208 if (i >= (int)elements(ico))
H. Peter Anvine2c80182005-01-15 22:15:51 +00001209 slen +=
1210 snprintf(output + slen, outbufsize - slen, "%s",
1211 insn_names[(*p)->opcode]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001212 colon = false;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001213 length += data - origdata; /* fix up for prefixes */
1214 for (i = 0; i < (*p)->operands; i++) {
H. Peter Anvin7786c362007-09-17 18:45:44 -07001215 opflags_t t = (*p)->opd[i];
1216 const operand *o = &ins.oprs[i];
1217 int64_t offs;
1218
1219 if (t & SAME_AS) {
1220 o = &ins.oprs[t & ~SAME_AS];
1221 t = (*p)->opd[t & ~SAME_AS];
1222 }
1223
H. Peter Anvine2c80182005-01-15 22:15:51 +00001224 output[slen++] = (colon ? ':' : i == 0 ? ' ' : ',');
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001225
H. Peter Anvin7786c362007-09-17 18:45:44 -07001226 offs = o->offset;
1227 if (o->segment & SEG_RELATIVE) {
1228 offs += offset + length;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001229 /*
1230 * sort out wraparound
1231 */
H. Peter Anvin7786c362007-09-17 18:45:44 -07001232 if (!(o->segment & (SEG_32BIT|SEG_64BIT)))
1233 offs &= 0xffff;
H. Peter Anvin08367e22008-01-02 12:19:41 -08001234 else if (segsize != 64)
1235 offs &= 0xffffffff;
1236
H. Peter Anvine2c80182005-01-15 22:15:51 +00001237 /*
1238 * add sync marker, if autosync is on
1239 */
1240 if (autosync)
H. Peter Anvin7786c362007-09-17 18:45:44 -07001241 add_sync(offs, 0L);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001242 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001243
H. Peter Anvin7786c362007-09-17 18:45:44 -07001244 if (t & COLON)
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001245 colon = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001246 else
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001247 colon = false;
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001248
H. Peter Anvin7786c362007-09-17 18:45:44 -07001249 if ((t & (REGISTER | FPUREG)) ||
1250 (o->segment & SEG_RMREG)) {
1251 enum reg_enum reg;
1252 reg = whichreg(t, o->basereg, ins.rex);
1253 if (t & TO)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001254 slen += snprintf(output + slen, outbufsize - slen, "to ");
1255 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001256 reg_names[reg - EXPR_REG_START]);
1257 } else if (!(UNITY & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001258 output[slen++] = '1';
H. Peter Anvin7786c362007-09-17 18:45:44 -07001259 } else if (t & IMMEDIATE) {
1260 if (t & BITS8) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001261 slen +=
1262 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001263 if (o->segment & SEG_SIGNED) {
1264 if (offs < 0) {
1265 offs *= -1;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001266 output[slen++] = '-';
1267 } else
1268 output[slen++] = '+';
1269 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001270 } else if (t & BITS16) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001271 slen +=
1272 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001273 } else if (t & BITS32) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001274 slen +=
1275 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001276 } else if (t & BITS64) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001277 slen +=
1278 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001279 } else if (t & NEAR) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001280 slen +=
1281 snprintf(output + slen, outbufsize - slen, "near ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001282 } else if (t & SHORT) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001283 slen +=
1284 snprintf(output + slen, outbufsize - slen, "short ");
1285 }
1286 slen +=
Keith Kanios93f2e9a2007-04-14 00:10:59 +00001287 snprintf(output + slen, outbufsize - slen, "0x%"PRIx64"",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001288 offs);
1289 } else if (!(MEM_OFFS & ~t)) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001290 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001291 snprintf(output + slen, outbufsize - slen,
1292 "[%s%s%s0x%"PRIx64"]",
H. Peter Anvin62cb6062007-09-11 22:44:03 +00001293 (segover ? segover : ""),
1294 (segover ? ":" : ""),
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001295 (o->disp_size == 64 ? "qword " :
1296 o->disp_size == 32 ? "dword " :
1297 o->disp_size == 16 ? "word " : ""), offs);
H. Peter Anvine2c80182005-01-15 22:15:51 +00001298 segover = NULL;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001299 } else if (!(REGMEM & ~t)) {
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001300 int started = false;
H. Peter Anvin7786c362007-09-17 18:45:44 -07001301 if (t & BITS8)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001302 slen +=
1303 snprintf(output + slen, outbufsize - slen, "byte ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001304 if (t & BITS16)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001305 slen +=
1306 snprintf(output + slen, outbufsize - slen, "word ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001307 if (t & BITS32)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001308 slen +=
1309 snprintf(output + slen, outbufsize - slen, "dword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001310 if (t & BITS64)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001311 slen +=
1312 snprintf(output + slen, outbufsize - slen, "qword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001313 if (t & BITS80)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001314 slen +=
1315 snprintf(output + slen, outbufsize - slen, "tword ");
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001316 if (t & BITS128)
1317 slen +=
1318 snprintf(output + slen, outbufsize - slen, "oword ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001319 if (t & FAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001320 slen += snprintf(output + slen, outbufsize - slen, "far ");
H. Peter Anvin7786c362007-09-17 18:45:44 -07001321 if (t & NEAR)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001322 slen +=
1323 snprintf(output + slen, outbufsize - slen, "near ");
1324 output[slen++] = '[';
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001325 if (o->disp_size)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001326 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvinde4b89b2007-10-01 15:41:25 -07001327 (o->disp_size == 64 ? "qword " :
1328 o->disp_size == 32 ? "dword " :
1329 o->disp_size == 16 ? "word " :
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001330 ""));
H. Peter Anvin7786c362007-09-17 18:45:44 -07001331 if (o->eaflags & EAF_REL)
H. Peter Anvin99c4ecd2007-08-28 23:06:00 +00001332 slen += snprintf(output + slen, outbufsize - slen, "rel ");
H. Peter Anvine2c80182005-01-15 22:15:51 +00001333 if (segover) {
1334 slen +=
1335 snprintf(output + slen, outbufsize - slen, "%s:",
1336 segover);
1337 segover = NULL;
1338 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001339 if (o->basereg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001340 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001341 reg_names[(o->basereg -
H. Peter Anvine2c80182005-01-15 22:15:51 +00001342 EXPR_REG_START)]);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001343 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001344 }
H. Peter Anvin7786c362007-09-17 18:45:44 -07001345 if (o->indexreg != -1) {
H. Peter Anvine2c80182005-01-15 22:15:51 +00001346 if (started)
1347 output[slen++] = '+';
1348 slen += snprintf(output + slen, outbufsize - slen, "%s",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001349 reg_names[(o->indexreg -
H. Peter Anvine2c80182005-01-15 22:15:51 +00001350 EXPR_REG_START)]);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001351 if (o->scale > 1)
H. Peter Anvine2c80182005-01-15 22:15:51 +00001352 slen +=
1353 snprintf(output + slen, outbufsize - slen, "*%d",
H. Peter Anvin7786c362007-09-17 18:45:44 -07001354 o->scale);
H. Peter Anvin6867acc2007-10-10 14:58:45 -07001355 started = true;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001356 }
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001357
1358
H. Peter Anvin7786c362007-09-17 18:45:44 -07001359 if (o->segment & SEG_DISP8) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001360 const char *prefix;
1361 uint8_t offset = offs;
1362 if ((int8_t)offset < 0) {
1363 prefix = "-";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001364 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001365 } else {
1366 prefix = "+";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001367 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001368 slen +=
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001369 snprintf(output + slen, outbufsize - slen, "%s0x%"PRIx8"",
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001370 prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001371 } else if (o->segment & SEG_DISP16) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001372 const char *prefix;
1373 uint16_t offset = offs;
1374 if ((int16_t)offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001375 offset = -offset;
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001376 prefix = "-";
1377 } else {
1378 prefix = started ? "+" : "";
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001379 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001380 slen +=
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001381 snprintf(output + slen, outbufsize - slen,
1382 "%s0x%"PRIx16"", prefix, offset);
H. Peter Anvin7786c362007-09-17 18:45:44 -07001383 } else if (o->segment & SEG_DISP32) {
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001384 if (prefix.asize == 64) {
1385 const char *prefix;
1386 uint64_t offset = (int64_t)(int32_t)offs;
1387 if ((int32_t)offs < 0 && started) {
1388 offset = -offset;
1389 prefix = "-";
1390 } else {
1391 prefix = started ? "+" : "";
1392 }
1393 slen +=
1394 snprintf(output + slen, outbufsize - slen,
1395 "%s0x%"PRIx64"", prefix, offset);
1396 } else {
1397 const char *prefix;
1398 uint32_t offset = offs;
1399 if ((int32_t) offset < 0 && started) {
H. Peter Anvin0ee01422007-04-16 01:18:30 +00001400 offset = -offset;
1401 prefix = "-";
1402 } else {
1403 prefix = started ? "+" : "";
1404 }
1405 slen +=
1406 snprintf(output + slen, outbufsize - slen,
1407 "%s0x%"PRIx32"", prefix, offset);
H. Peter Anvine8cdcdc2007-11-12 21:57:00 -08001408 }
H. Peter Anvine2c80182005-01-15 22:15:51 +00001409 }
1410 output[slen++] = ']';
1411 } else {
1412 slen +=
1413 snprintf(output + slen, outbufsize - slen, "<operand%d>",
1414 i);
1415 }
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001416 }
1417 output[slen] = '\0';
H. Peter Anvine2c80182005-01-15 22:15:51 +00001418 if (segover) { /* unused segment override */
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001419 char *p = output;
H. Peter Anvine2c80182005-01-15 22:15:51 +00001420 int count = slen + 1;
1421 while (count--)
1422 p[count + 3] = p[count];
1423 strncpy(output, segover, 2);
1424 output[2] = ' ';
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001425 }
1426 return length;
1427}
1428
Keith Kaniosa6dfa782007-04-13 16:47:53 +00001429int32_t eatbyte(uint8_t *data, char *output, int outbufsize)
H. Peter Anvineba20a72002-04-30 20:53:55 +00001430{
Ed Beroset92348172004-12-15 18:27:50 +00001431 snprintf(output, outbufsize, "db 0x%02X", *data);
H. Peter Anvinea6e34d2002-04-30 20:51:32 +00001432 return 1;
1433}